

## GAL®18V10 Device Datasheet

September 2010

# **All Devices Discontinued!**

Product Change Notifications (PCNs) have been issued to discontinue all devices in this data sheet.

The original datasheet pages have not been modified and do not reflect those changes. Please refer to the table below for reference PCN and current product status.

| Product Line | Ordering Part Number | Product Status | Reference PCN     |
|--------------|----------------------|----------------|-------------------|
|              | GAL18V10B-7LJ        |                | PCN#06-07         |
|              | GAL18V10B-7LP        |                | <u>PCIN#00-07</u> |
|              | GAL18V10B-10LJ       |                |                   |
| GAL18V10     | GAL18V10B-10LP       | Discontinued   |                   |
| GALTOVIU     | GAL18V10B-15LJ       | Discontinued   | DCN#42.40         |
|              | GAL18V10B-15LP       |                | PCN#13-10         |
|              | GAL18V10B-20LJ       |                |                   |
|              | GAL18V10B-20LP       |                |                   |



## **GAL18V10**

High Performance E<sup>2</sup>CMOS PLD Generic Array Logic™

#### **Features**

- HIGH PERFORMANCE E<sup>2</sup>CMOS<sup>®</sup> TECHNOLOGY
  - 7.5 ns Maximum Propagation Delay
  - Fmax = 111 MHz
  - 5.5 ns Maximum from Clock Input to Data Output
  - TTL Compatible 16 mA Outputs
  - UltraMOS® Advanced CMOS Technology
- · LOW POWER CMOS
- 75 mA Typical Icc
- · ACTIVE PULL-UPS ON ALL PINS
- E2 CELL TECHNOLOGY
  - Reconfigurable Logic
  - Reprogrammable Cells
  - 100% Tested/100% Yields
- High Speed Electrical Erasure (<100ms)
- 20 Year Data Retention
- · TEN OUTPUT LOGIC MACROCELLS
  - Uses Standard 22V10 Macrocell Architecture
  - Maximum Flexibility for Complex Logic Designs
- · PRELOAD AND POWER-ON RESET OF REGISTERS
  - 100% Functional Testability
- · APPLICATIONS INCLUDE:
  - DMA Control
  - State Machine Control
- High Speed Graphics Processing
- Standard Logic Speed Upgrade
- ELECTRONIC SIGNATURE FOR IDENTIFICATION

#### Description

The GAL18V10, at 7.5 ns maximum propagation delay time, combines a high performance CMOS process with Electrically Erasable (E²) floating gate technology to provide a very flexible 20-pin PLD. CMOS circuitry allows the GAL18V10 to consume much less power when compared to its bipolar counterparts. The E² technology offers high speed (<100ms) erase times, providing the ability to reprogram or reconfigure the device quickly and efficiently.

By building on the popular 22V10 architecture, the GAL18V10 eliminates the learning curve usually associated with using a new device architecture. The generic architecture provides maximum design flexibility by allowing the Output Logic Macrocell (OLMC) to be configured by the user. The GAL18V10 OLMC is fully compatible with the OLMC in standard bipolar and CMOS 22V10 devices.

Unique test circuitry and reprogrammable cells allow complete AC, DC, and functional testing during manufacture. As a result, Lattice Semiconductor delivers 100% field programmability and functionality of all GAL products. In addition, 100 erase/write cycles and data retention in excess of 20 years are specified.

#### **Functional Block Diagram**



### **Pin Configuration**



Copyright © 2003 Lattice Semiconductor Corp. All brand or product names are trademarks or registered trademarks of their respective holders. The specifications and information herein are subject to change without notice.

LATTICE SEMICONDUCTOR CORP., 5555 Northeast Moore Ct., Hillsboro, Oregon 97124, U.S.A. Tel. (503) 268-8000; 1-800-LATTICE; FAX (503) 268-8556; http://www.latticesemi.com

November 2003

## GAL18V10 Ordering Information

### **Commercial Grade Specifications**

| Tpd (ns) | Tsu (ns) | Tco (ns) | Icc (mA) | Ordering #                 | Package            |
|----------|----------|----------|----------|----------------------------|--------------------|
| 7.5      | 6        | 5.5      | 115      | GAL18V10B-7LP1             | 20-Pin Plastic DIP |
|          |          |          | 115      | GAL18V10B-7LJ <sup>1</sup> | 20-Lead PLCC       |
| 10       | 7        | 7        | 115      | GAL18V10B-10LP             | 20-Pin Plastic DIP |
|          |          |          | 115      | GAL18V10B-10LJ             | 20-Lead PLCC       |
| 15       | 8        | 10       | 115      | GAL18V10B-15LP             | 20-Pin Plastic DIP |
|          |          |          | 115      | GAL18V10B-15LJ             | 20-Lead PLCC       |
| 20       | 12       | 12       | 115      | GAL18V10B-20LP             | 20-Pin Plastic DIP |
|          |          |          | 115      | GAL18V10B-20LJ             | 20-Lead PLCC       |

<sup>1.</sup> Discontinued per PCN #06-07. Contact Rochester Electronics for available inventory.

### **Part Number Description**



### **Output Logic Macrocell (OLMC)**

The GAL18V10 has a variable number of product terms per OLMC. Of the ten available OLMCs, two OLMCs have access to ten product terms (pins 14 and 15), and the other eight OLMCs have eight product terms each. In addition to the product terms available for logic, each OLMC has an additional product-term dedicated to output enable control.

The output polarity of each OLMC can be individually programmed to be true or inverting, in either combinatorial or registered mode. This allows each output to be individually configured as either active high or active low.

The GAL18V10 has a product term for Asynchronous Reset (AR) and a product term for Synchronous Preset (SP). These two product terms are common to all registered OLMCs. The Asynchronous Reset sets all registered outputs to zero any time this dedicated product term is asserted. The Synchronous Preset sets all registers to a logic one on the rising edge of the next clock pulse after this product term is asserted.

NOTE: The AR and SP product terms will force the Q output of the flip-flop into the same state regardless of the polarity of the output. Therefore, a reset operation, which sets the register output to a zero, may result in either a high or low at the output pin, depending on the pin polarity chosen.



### **Output Logic Macrocell Configurations**

Each of the Macrocells of the GAL18V10 has two primary functional modes: registered, and combinatorial I/O. The modes and the output polarity are set by two bits (SO and S1), which are normally controlled by the logic compiler. Each of these two primary modes, and the bit settings required to enable them, are described below and on the the following page.

#### **REGISTERED**

In registered mode the output pin associated with an individual OLMC is driven by the Q output of that OLMC's D-type flip-flop. Logic polarity of the output signal at the pin may be selected by specifying that the output buffer drive either true (active high) or inverted (active low). Output tri-state control is available as an individual product term for each OLMC, and can therefore be defined by a logic equation. The D flip-flop's /Q output is fed back into the AND array, with both the true and complement of the feedback available as inputs to the AND array.

NOTE: In registered mode, the feedback is from the /Q output of the register, and not from the pin; therefore, a pin defined as registered is an output only, and cannot be used for dynamic I/O, as can the combinatorial pins.

#### **COMBINATORIAL I/O**

In combinatorial mode the pin associated with an individual OLMC is driven by the output of the sum term gate. Logic polarity of the output signal at the pin may be selected by specifying that the output buffer drive either true (active high) or inverted (active low). Output tri-state control is available as an individual product-term for each output, and may be individually set by the compiler as either "on" (dedicated output), "off" (dedicated input), or "product-term driven" (dynamic I/O). Feedback into the AND array is from the pin side of the output enable buffer. Both polarities (true and inverted) of the pin are fed back into the AND array.



## **Registered Mode**



## **Combinatorial Mode**





## GAL18V10 Logic Diagram/JEDEC Fuse Map

#### **DIP and PLCC Package Pinouts** 12 ASYNCHRONOUS RESET 0000 (TO ALL REGISTERS) 0036 8 OLMC 19 S0 3456 S1 3457 0360 **OLMC** 18 S0 3458 S1 3459 0648 **OLMC** 0972 -1008 **OLMC** 16 S0 3462 1296 ->-1332 OLMC 15 S0 3464 S1 3465 1692 $\overline{\phantom{a}}$ 1728 10 **OLMC** 14 S0 3466 S1 3467 6 — 🌫 2124 **OLMC** 13 S0 3468 S1 3469 2448 **OLMC** 12





### **Absolute Maximum Ratings**(1)

| Supply voltage V <sub>cc</sub>   | 0.5 to +7V                   |
|----------------------------------|------------------------------|
| Input voltage applied            |                              |
| Off-state output voltage applied | 2.5 to V <sub>cc</sub> +1.0V |
| Storage Temperature              | 65 to 150°C                  |
| Ambient Temperature with         |                              |
| Power Applied                    | 55 to 125°C                  |

1. Stresses above those listed under the "Absolute Maximum Ratings" may cause permanent damage to the device. These are stress only ratings and functional operation of the device at these or at any other conditions above those indicated in the operational sections of this specification is not implied (while programming, follow the programming specifications).

### **Recommended Operating Conditions**

#### **Commercial Devices:**

| Ambient Temperature $(T_A)$       | 0 to +75°C      |
|-----------------------------------|-----------------|
| Supply voltage (V <sub>CC</sub> ) |                 |
| with Respect to Ground            | +4.75 to +5.25\ |

### **DC Electrical Characteristics**

### Over Recommended Operating Conditions (Unless Otherwise Specified)

| SYMBOL           | PARAMETER                         | CONDITION                                               | MIN.      | TYP.3 | MAX.  | UNITS |
|------------------|-----------------------------------|---------------------------------------------------------|-----------|-------|-------|-------|
| VIL              | Input Low Voltage                 |                                                         | Vss - 0.5 | _     | 0.8   | V     |
| <b>V</b> IH      | Input High Voltage                |                                                         | 2.0       | _     | Vcc+1 | V     |
| IIL1             | Input or I/O Low Leakage Current  | $0V \le V_{\text{IN}} \le V_{\text{IL}} \text{ (MAX.)}$ | _         | _     | -100  | μΑ    |
| Iн               | Input or I/O High Leakage Current | 3.5V ≤ <b>V</b> IN ≤ <b>V</b> CC                        | _         | _     | 10    | μΑ    |
| <b>V</b> OL      | Output Low Voltage                | IoL = MAX. Vin = VIL or VIH                             | _         | _     | 0.5   | V     |
| <b>V</b> OH      | Output High Voltage               | $I_{OH} = MAX$ . $V_{II} = V_{IL} \text{ or } V_{IH}$   | 2.4       | _     | _     | V     |
| IOL              | Low Level Output Current          |                                                         | _         | _     | 16    | mA    |
| Іон              | High Level Output Current         |                                                         | _         | _     | -3.2  | mA    |
| los <sup>2</sup> | Output Short Circuit Current      | <b>V</b> cc = 5V <b>V</b> out = 0.5V Ta = 25°C          | -30       | _     | -130  | mA    |

## COMMERCIAL

| Icc | Operating Power | V <sub>IL</sub> = 0.5V V <sub>IH</sub> = 3.0V | L -7/-10/-15/-20 | _ | 75 | 115 | mA |
|-----|-----------------|-----------------------------------------------|------------------|---|----|-----|----|
|     | Supply Current  | froggle = 15MHz Outputs Open                  |                  |   |    |     |    |

<sup>1)</sup> The leakage current is due to the internal pull-up on all pins. See **Input Buffer** section for more information.

<sup>2)</sup> One output at a time for a maximum duration of one second. Vout = 0.5V was selected to avoid test problems caused by tester ground degradation. Characterized but not 100% tested.

<sup>3)</sup> Typical values are at Vcc = 5V and T<sub>A</sub> = 25 °C

### **AC Switching Characteristics**

### **Over Recommended Operating Conditions**

|                           |        |                                                                | C    | ОМ   | C    | ОМ   | C    | OM   | CC   | М    |       |
|---------------------------|--------|----------------------------------------------------------------|------|------|------|------|------|------|------|------|-------|
| PARAM.                    | TEST   | DESCRIPTION                                                    | -7   |      | -10  |      | -15  |      | -20  |      | UNITS |
| PANAIVI.                  | COND.1 |                                                                | MIN. | MAX. | MIN. | MAX. | MIN. | MAX. | MIN. | MAX. | UNITS |
| <b>t</b> pd               | Α      | Input or I/O to Comb. Output                                   | _    | 7.5  | _    | 10   | _    | 15   | _    | 20   | ns    |
| <b>t</b> co               | Α      | Clock to Output Delay                                          | _    | 5.5  | -    | 7    | 1    | 10   | _    | 12   | ns    |
| <b>t</b> cf <sup>2</sup>  | _      | Clock to Feedback Delay                                        | _    | 3.5  |      | 3.5  |      | 7    |      | 10   | ns    |
| <b>t</b> su               | _      | Setup Time, Input or Fdbk before Clk↑                          | 5.5  | <    | 6    |      | 8    |      | 12   | _    | ns    |
| <b>t</b> h                | _      | Hold Time, Input or Fdbk after Clk↑                            | 0    | _    | 0    | _    | 0    |      | 0    |      | ns    |
|                           | Α      | Maximum Clock Frequency with  External Feedback, 1/(tsu + tco) | 90.9 | 7    | 76.9 | _    | 55.5 | 7    | 41.6 | -    | MHz   |
| <b>f</b> max <sup>3</sup> | Α      | Maximum Clock Frequency with Internal Feedback, 1/(tsu + tcf)  | 111  | _    | 105  |      | 66.7 | -    | 45.4 | _    | MHz   |
|                           | Α      | Maximum Clock Frequency with No Feedback                       | 111  | _    | 105  | -    | 66.7 | _    | 62.5 | _    | MHz   |
| <b>t</b> wh               | _      | Clock Pulse Duration, High                                     | 4    |      | 4    |      | 6    | _    | 8    | _    | ns    |
| twl                       | _      | Clock Pulse Duration, Low                                      | 4    | -    | 4    | _    | 6    | _    | 8    | _    | ns    |
| <b>t</b> en               | В      | Input or I/O to Output Enabled                                 | _    | 8    |      | 10   | _    | 15   | _    | 20   | ns    |
| <b>t</b> dis              | С      | Input or I/O to Output Disabled                                | _    | 8    | -    | 9    | _    | 15   | _    | 20   | ns    |
| <b>t</b> ar               | Α      | Input or 10 to Asynch. Reset of Reg.                           |      | 13   | _    | 13   | _    | 20   | _    | 20   | ns    |
| <b>t</b> arw              | _      | Asynch. Reset Pulse Duration                                   |      | _    | 8    | _    | 10   | _    | 15   | _    | ns    |
| <b>t</b> arr              | _      | Asynch. Reset to Clk↑ Recovery Time                            | 8    | _    | 8    | _    | 10   | _    | 15   | _    | ns    |
| <b>t</b> spr              |        | Synch. Preset to Clk↑ Recovery Time                            | 10   | _    | 10   | _    | 10   | _    | 12   | _    | ns    |

<sup>1)</sup> Refer to Switching Test Conditions section.

## Capacitance ( $T_A = 25^{\circ}C$ , f = 1.0 MHz)

| SYMBOL           | PARAMETER         | MAXIMUM* | UNITS | TEST CONDITIONS                 |
|------------------|-------------------|----------|-------|---------------------------------|
| C <sub>i</sub>   | Input Capacitance | 8        | pF    | $V_{CC} = 5.0V, V_{I} = 2.0V$   |
| C <sub>I/O</sub> | I/O Capacitance   | 8        | pF    | $V_{CC} = 5.0V, V_{I/O} = 2.0V$ |

<sup>\*</sup>Characterized but not 100% tested.

<sup>2)</sup> Calculated from fmax with internal feedback. Refer to fmax Description section.

<sup>3)</sup> Refer to fmax Description section.

## **Switching Waveforms**



**Combinatorial Output** 



Registered Output



Input or I/O to Output Enable/Disable



fmax with Feedback



Clock Width



**Synchronous Preset** 



**Asynchronous Reset** 

### **fmax Descriptions**



#### fmax with External Feedback 1/(tsu+tco)

**Note:** fmax with external feedback is calculated from measured tsu and tco.



#### fmax with No Feedback

Note: fmax with no feedback may be less than 1/(twh + twl). This is to allow for a clock duty cycle of other than 50%.



#### fmax with Internal Feedback 1/(tsu+tcf)

Note: tcf is a calculated value, derived by subtracting tsu from the period of fmax w/internal feedback (tcf = 1/fmax - tsu). The value of tcf is used primarily when calculating the delay from clocking a register to a combinatorial output (through registered feedback), as shown above. For example, the timing from clock to a combinatorial output is equal to tcf + tpd.

## **Switching Test Conditions**

| Input Pulse Levels             | GND to 3.0V   |
|--------------------------------|---------------|
| Input Rise and -7/-10          | 2ns 10% – 90% |
| Fall Times -15/-20             | 3ns 10% – 90% |
| Input Timing Reference Levels  | 1.5V          |
| Output Timing Reference Levels | 1.5V          |
| Output Load                    | See Figure    |

3-state levels are measured 0.5V from steady-state active level.

#### **Output Load Conditions (see figure)**

| Tes | t Condition | R <sub>1</sub> | R <sub>1</sub> R <sub>2</sub> |      |  |
|-----|-------------|----------------|-------------------------------|------|--|
| A   |             | 300Ω           | 390Ω                          | 50pF |  |
| В   | Active High | ∞              | $390\Omega$                   | 50pF |  |
|     | Active Low  | 300Ω           | 390Ω                          | 50pF |  |
| С   | Active High | ∞              | 390Ω                          | 5pF  |  |
|     | Active Low  | 300Ω           | 390Ω                          | 5pF  |  |



 $^{\star}C_{\perp}$  INCLUDES TEST FIXTURE AND PROBE CAPACITANCE



### **Electronic Signature**

An electronic signature is provided in every GAL18V10 device. It contains 64 bits of reprogrammable memory that can contain user-defined data. Some uses include user ID codes, revision numbers, or inventory control. The signature data is always available to the user independent of the state of the security cell.

#### **Security Cell**

A security cell is provided in every GAL18V10 device to prevent unauthorized copying of the array patterns. Once programmed, this cell prevents further read access to the functional bits in the device. This cell can only be erased by re-programming the device, so the original configuration can never be examined once this cell is programmed. The Electronic Signature is always available to the user, regardless of the state of this control cell.

#### **Latch-Up Protection**

GAL18V10 devices are designed with an on-board charge pump to negatively bias the substrate. The negative bias is of sufficient magnitude to prevent input undershoots from causing the circuitry to latch. Additionally, outputs are designed with n-channel pullups instead of the traditional p-channel pullups to eliminate any possibility of SCR induced latching.

### **Device Programming**

GAL devices are programmed using a Lattice Semiconductorapproved Logic Programmer, available from a number of manufacturers (see the the GAL Development Tools section). Complete programming of the device takes only a few seconds. Erasing of the device is transparent to the user, and is done automatically as part of the programming cycle.

### **Output Register Preload**

When testing state machine designs, all possible states and state transitions must be verified in the design, not just those required in the normal machine operations. This is because certain events may occur during system operation that throw the logic into an illegal state (power-up, line voltage glitches, brown-outs, etc.). To test a design for proper treatment of these conditions, a way must be provided to break the feedback paths, and force any desired (i.e., illegal) state into the registers. Then the machine can be sequenced and the outputs tested for correct next state conditions.

The GAL18V10 device includes circuitry that allows each registered output to be synchronously set either high or low. Thus, any present state condition can be forced for test sequencing. If necessary, approved GAL programmers capable of executing test vectors perform output register preload automatically.

#### Input Buffers

GAL18V10 devices are designed with TTL level compatible input buffers. These buffers have a characteristically high impedance, and present a much lighter load to the driving logic than bipolar TTL devices.

The input and I/O pins also have built-in active pull-ups. As a result, floating inputs will float to a TTL high (logic 1). However, Lattice Semiconductor recommends that all unused inputs and tri-stated I/O pins be connected to an adjacent active input, Vcc, or ground. Doing so will tend to improve noise immunity and reduce Icc for the device.

#### **Typical Input Current**



#### **Power-Up Reset**



Circuitry within the GAL18V10 provides a reset signal to all registers during power-up. All internal registers will have their Q outputs set low after a specified time (tpr,  $1\mu s$  MAX). As a result, the state on the registered output pins (if they are enabled) will be either high or low on power-up, depending on the programmed polarity of the output pins. This feature can greatly simplify state machine design by providing a known state on power-up. Because of the asynchronous nature of system power-up, some

conditions must be met to provide a valid power-up reset of the device. First, the Vcc rise must be monotonic. Second, the clock input must be at static TTL level as shown in the diagram during power up. The registers will reset within a maximum of tpr time. As in normal system operation, avoid clocking the device until all input and feedback path setup times have been met. The clock must also meet the minimum pulse width requirements.

#### Input/Output Equivalent Schematics







**Typical Output** 





### GAL18V10B: Typical AC and DC Characteristic Diagrams























## GAL18V10B: Typical AC and DC Characteristic Diagrams



















