

# **LP3952**

# 6-Channel Color LED Driver with Audio Synchronization

# **General Description**

LP3952 is a color LED driver for battery powered handheld devices. It drives any color LEDs including RGB LEDs, indicator LEDs and keypad backlight LEDs. The boost DC-DC converter drives high current loads with high efficiency. The stand-alone command based RGB controller is feature rich and easy to configure. Different lighting patterns and blinking sequences can be programmed to driver registers. Built-in audio synchronization feature allows user to synchronize the color LEDs to audio signal. LED lighting can be controlled either by audio signal amplitude or frequency. There are many controls available for audio synchronization to get desired lighting effect, including gain, speed, and different filter settings. The flexible I2C interface allows easy control of LP3952. LED outputs can be also controlled with external PWM signal. Small micro SMDxt package together with minimum number of external components is a best fit for handheld devices.

### **Features**

- Constant current and PWM controlled color LED drivers
- Maximum current 40mA / output in constant current mode, supports also switch mode control with 50 mA maximum current / output
- Complete audio synchronization for color/RGB LEDs with amplitude, frequency and speed optimization
- Command based lighting pattern generator for RGB LEDs
- Programmable ON/OFF blinking sequences for RGB1 outputs
- High efficiency Boost DC-DC converter with programmable V<sub>OUT</sub>and f<sub>SW</sub>
- I<sup>2</sup>C compatible interface
- Possibility for external PWM dimming control
- Small package 36-bump micro SMDxt, 3.0 x 3.0 x 0.65 mm

# **Applications**

- Cellular Phones
- PDAs, MP3 players

# **Typical Applications**



# **Connection Diagrams and Package Mark Information**

#### **CONNECTION DIAGRAMS**

36-bump Micro SMDxt Package, 3.0 x 3.0 x 0.65 mm, 0.5 mm pitch NS Package Number RLA36AAA





30023873

**PACKAGE MARK** 



XY = 2 Digit Date Code
TT = Die Traceability
D62B = Product Identification
= Pin 1A

30023874

# **Ordering Information**

| Order Number | Package Marking | Supplied As | Spec/Flow |
|--------------|-----------------|-------------|-----------|
| LP3952RL     | D62B            | TNR 250     | NoPb      |
| LP3952RLX    | D62B            | TNR 1000    | NoPb      |

# **Pin Descriptions**

| Pin # | Name       | Туре               | Description                                                |
|-------|------------|--------------------|------------------------------------------------------------|
| 6F    | SW         | Output             | Boost Converter Power Switch                               |
| 6E    | FB         | Input              | Boost Converter Feedback                                   |
| 6D    | GND        | Ground             | Ground                                                     |
| 6C    | R1         | Output             | Red LED 1 Output                                           |
| 6B    | G1         | Output             | Green LED 1 Output                                         |
| 6A    | B1         | Output             | Blue LED 1 Output                                          |
| 5F    | GND_SW     | Ground             | Power Switch Ground                                        |
| 5E    | GND        | Ground             | Ground                                                     |
| 5D    | $V_{DDIO}$ | Power              | Supply Voltage for Logic Input/Output Buffers and Drivers  |
| 5C    | SDA        | Logic Input/Output | Serial Data In/Out (I <sup>2</sup> C)                      |
| 5B    | IRGB       | Input              | Bias Current Set Resistor for RGB Drivers                  |
| 5A    | GND_RGB    | Ground             | Ground for RGB Currents                                    |
| 4F    | GND        | Ground             | Ground                                                     |
| 4E    | GND        | Ground             | Ground                                                     |
| 4D    | PWM        | Logic Input        | External PWM Control for LEDs. Connect to GND if not used. |
| 4C    | ADDR_SEL   | Logic Input        | Address Select (I <sup>2</sup> C)                          |
| 4B    | NRST       | Logic Input        | Reset Pin                                                  |
| 4A    | R2         | Output             | Red LED 2 Output                                           |
| 3F    | GND        | Ground             | Ground                                                     |
| 3E    | GND        | Ground             | Ground                                                     |
| 3D    | $V_{DD1}$  | Power              | Supply Voltage                                             |
| 3C    | GND        | Ground             | Ground                                                     |
| 3B    | SCL        | Logic Input        | Clock (I2C)                                                |
| ЗА    | G2         | Output             | Green LED 2 Output                                         |
| 2F    | GND        | Ground             | Ground                                                     |
| 2E    | GND        | Ground             | Ground                                                     |
| 2D    | ASE        | Input              | Audio Synchronization Input                                |
| 2C    | IRT        | Input              | Oscillator Frequency Resistor                              |
| 2B    | GNDT       | Ground             | Ground                                                     |
| 2A    | B2         | Output             | Blue LED 2 Output                                          |
| 1F    | GND        | Ground             | Ground                                                     |
| 1E    | GND        | Ground             | Ground                                                     |
| 1D    | GNDA       | Ground             | Ground for Analog Circuitry                                |
| 1C    | VREF       | Output             | Reference Voltage                                          |
| 1B    | $V_{DDA}$  | Power              | Internal LDO Output                                        |
| 1A    | $V_{DD2}$  | Power              | Supply Voltage                                             |

# Absolute Maximum Ratings (Notes 1, 2)

If Military/Aerospace specified devices are required, please contact the National Semiconductor Sales Office/ Distributors for availability and specifications.

| V (SW, FB, R1-2, G1-2, B1-2)<br>(Notes 3, 4)          | -0.3V to +7.2V                                    |
|-------------------------------------------------------|---------------------------------------------------|
| $V_{\rm DD1}, V_{\rm DD2}, V_{\rm DDIO}, V_{\rm DDA}$ | -0.3V to +6.0V                                    |
| Voltage on ASE, IRT, IRGB, VREF                       | -0.3V to V <sub>DD1</sub> +0.3V<br>with 6.0V max  |
| Voltage on Logic Pins                                 | -0.3V to V <sub>DDIO</sub> +0.3V<br>with 6.0V max |
| V(all other pins): Voltage to GND                     | -0.3V to 6.0V                                     |
| I (V <sub>REF</sub> )                                 | 10 μΑ                                             |
| I(R1, G1, B1, R2, G2, B2)                             | 100 mA                                            |
| Continuous Power Dissipation (Note 5)                 | Internally Limited                                |
| Junction Temperature (T <sub>J-MAX</sub> )            | 150°C                                             |
| Storage Temperature Range                             | -65°C to +150°C                                   |
| Maximum Lead Temperature (Soldering) (Note 6)         | 260°C                                             |

2 kV

ESD Rating (Note 7) Human Body Model:

# Operating Ratings (Notes 1, 2)

V (SW, FB, R1-2, G1-2, B1-2) 0 to 6.0V  $V_{\mathrm{DD1,2}}$  with external LDO 2.7 to 5.5V  ${\rm V}_{\rm DD1,2}$  with internal LDO 3.0 to 5.5V 2.7 to 2.9V  $V_{DDA}$  $V_{DDIO}$ 1.65V to V<sub>DD1</sub> Voltage on ASE 0.1V to  $V_{DDA}$  –0.1V Recommended Load Current 0 to 300 mA Junction Temperature (T<sub>.</sub>) Range -30°C to +125°C Ambient Temperature  $(T_A)$  Range -30°C to +85°C (Note 8)

# **Thermal Properties**

| Junction-to-Ambient Thermal            | 60°C/W |
|----------------------------------------|--------|
| Resistance(θ <sub>JA</sub> ), RLA36AAA |        |
| Package                                |        |
| (Note 9)                               |        |

### Electrical Characteristics (Notes 2, 10)

Limits in standard typeface are for  $T_J$  = 25°C. Limits in **boldface** type apply over the operating ambient temperature range (-30°C <  $T_A$  < +85°C). Unless otherwise noted, specifications apply to the LP3952 Block Diagram with:  $V_{DD1}$  =  $V_{DD2}$  = 3.6V,  $V_{DDIO}$  = 2.8V,  $V_{DDIO}$  =  $V_{DDIO}$  = 100 nF,  $V_{DDIO}$ 

| Symbol               | Parameter                        | Condition                                         | Min  | Тур  | Max  | Units |
|----------------------|----------------------------------|---------------------------------------------------|------|------|------|-------|
| I <sub>VDD</sub>     | Standby supply current           | NSTBY (bit) = L, NRST (pin) = H                   |      | 1    | 8    | μΑ    |
|                      | $(V_{DD1} + V_{DD2})$            | SCL=H, SDA = H                                    |      |      |      |       |
|                      | No-boost supply current          | NSTBY (bit) = H,                                  |      |      | 450  | μΑ    |
|                      | $(V_{DD1} + V_{DD2})$            | EN_BOOST(bit) = L                                 |      |      |      |       |
|                      |                                  | SCL = H, SDA = H                                  |      |      |      |       |
|                      |                                  | Audio sync and LEDs OFF                           |      |      |      |       |
|                      | No-load supply current           | NSTBY (bit) = H,                                  |      |      | 1    | mA    |
|                      | $(V_{DD1} + V_{DD2})$            | EN_BOOST (bit) = H                                |      |      |      |       |
|                      |                                  | SCL = H, SDA = H                                  |      |      |      |       |
|                      |                                  | Audio sync and LEDs OFF                           |      |      |      |       |
|                      |                                  | Autoload OFF                                      |      |      |      |       |
|                      | RGB drivers                      | CC mode at R1, G1, B1 and R2, G2, B2 set to 15 mA |      | 150  |      | μΑ    |
|                      | $(V_{DD1} + V_{DD2})$            | SW mode                                           |      | 150  |      |       |
| $I_{VDD}$            | Audio synchronization            | Audio sync ON                                     |      |      |      |       |
|                      | $(V_{DD1} + V_{DD2})$            | $V_{DD1,2} = 2.8V$                                |      | 390  |      | μΑ    |
|                      |                                  | $V_{DD1,2} = 3.6V$                                |      | 700  |      |       |
| I <sub>VDDIO</sub>   | V <sub>DDIO</sub> Standby Supply | NSTBY (bit)=L                                     |      |      | 1    | μΑ    |
|                      | current                          | SCL = H, SDA = H                                  |      |      |      |       |
| I <sub>EXT_LDO</sub> | External LDO output              | 7V tolerant application only                      |      |      | 6.5  | mA    |
|                      | current                          | $I_{BOOST} = 300 \text{ mA}$                      |      |      |      |       |
|                      | $(V_{DD1}, V_{DD2}, V_{DDA})$    |                                                   |      |      |      |       |
| $V_{DDA}$            | Output voltage of internal       | (Note 12)                                         | 2.72 | 2.80 | 2.88 | V     |
|                      | LDO for analog parts             |                                                   | -3   |      | +3   | %     |

**Note 1:** Absolute Maximum Ratings indicate limits beyond which damage to the component may occur. Operating Ratings are conditions under which operation of the device is guaranteed. Operating Ratings do not imply guaranteed performance limits. For guaranteed performance limits and associated test conditions, see the Electrical Characteristics tables.

- Note 2: All voltages are with respect to the potential at the GND pins.
- Note 3: Battery/Charger voltage should be above 6V no more than 10% of the operational lifetime.
- **Note 4:** Voltage tolerance of LP3952 above 6.0V relies on fact that  $V_{DD1}$  and  $V_{DD2}$  (2.8V) are available (ON) at all conditions. If  $V_{DD1}$  and  $V_{DD2}$  are not available (ON) at all conditions, National Semiconductor does not guarantee any parameters or reliability for this device.
- **Note 5:** Internal thermal shutdown circuitry protects the device from permanent damage. Thermal shutdown engages at  $T_J$ =160°C (typ.) and disengages at  $T_J$ =140°C (typ.).
- Note 6: For detailed soldering specifications and information, please refer to National Semiconductor Application Note AN1412: Micro SMDxt Wafer Level Chip Scale Package
- Note 7: The Human body model is a 100 pF capacitor discharged through a 1.5 k $\Omega$  resistor into each pin.
- Note 8: In applications where high power dissipation and/or poor package thermal resistance is present, the maximum ambient temperature may have to be derated. Maximum ambient temperature  $(T_{A-MAX})$  is dependent on the maximum operating junction temperature  $(T_{J-MAX-OP} = 125^{\circ}C)$ , the maximum power dissipation of the device in the application  $(P_{D-MAX})$ , and the junction-to ambient thermal resistance of the part/package in the application  $(\theta_{JA})$ , as given by the following equation:  $T_{A-MAX} = T_{J-MAX-OP} (\theta_{JA} \times P_{D-MAX})$ .
- Note 9: Junction-to-ambient thermal resistance is highly application and board-layout dependent. In applications where high maximum power dissipation exists, special care must be paid to thermal dissipation issues in board design.
- Note 10: Min and Max limits are guaranteed by design, test, or statistical analysis. Typical numbers are not guaranteed, but do represent the most likely norm.
- Note 11: Low-ESR Surface-Mount Ceramic Capacitors (MLCCs) used in setting electrical characteristics.
- Note 12: V<sub>DDA</sub> output is not recommended for external use.

# **Block Diagram**



6

# **Modes of Operation**

RESET: In the RESET mode all the internal registers are reset to the default values and the chip goes to STANDBY

mode after reset. NSTBY control bit is low after reset by default. Reset is active always if NRST input pin is low or internal Power On Reset is active. LP3952 can be also reset by writing any data to Reset Register in address 60H. Power On Reset (POR) will activate during the chip startup or when the supply voltage  $V_{DD2}$  falls below 1.5V. Once  $V_{DD2}$  rises above 1.5V, POR will inactivate and the chip will continue to the STANDBY

node.

STANDBY: The STANDBY mode is entered if the register bit NSTBY is LOW. This is the low power consumption mode,

when all circuit functions are disabled. Registers can be written in this mode and the control bits are effective

immediately after power up.

**STARTUP:** When NSTBY bit is written high, the INTERNAL STARTUP SEQUENCE powers up all the needed internal

blocks (Vref, Bias, Oscillator etc..). To ensure the correct oscillator initialization, a 10 ms delay is generated by the internal state-machine. If the chip temperature rises too high, the Thermal Shutdown (TSD) disables

the chip operation and STARTUP mode is entered until no thermal shutdown event is present.

**BOOST STARTUP:** Soft start for boost output is generated in the BOOST STARTUP mode. The boost output is raised in PFM

mode during the 10 ms delay generated by the state-machine. The Boost startup is entered from Internal Startup Sequence if EN\_BOOST is HIGH or from Normal mode when EN\_BOOST is written HIGH. During

the 10 ms Boost Startup time all LED outputs are switched off to ensure smooth start-up.

NORMAL: During NORMAL mode the user controls the chip using the Control Registers. The registers can be written

in any sequence and any number of bits can be altered in a register in one write



# **Magnetic Boost DC/DC Converter**

The LP3952 Boost DC/DC Converter generates a 4.0-5.3V voltage for the LEDs from single Li-lon battery (3V...4.5V). The output voltage is controlled with an 8-bit register in 9 steps. The converter is a magnetic switching PWM mode DC/DC converter with a current limit. The converter has three options for switching frequency, 1 MHz, 1.67 MHz and 2 MHz (default), when timing resistor RT is 82 k $\Omega$ . Timing resistor defines the internal oscillator frequency and thus directly affects boost frequency and all circuit's internally generated timing (RGB patterns).

The LP3952 Boost Converter uses pulse-skipping elimination to stabilize the noise spectrum. Even with light load or no load a minimum length current pulse is fed to the inductor. An active load is used to remove the excess charge from the output capacitor at very light loads. At very light load and when input and output voltages are very close to each other, the pulse skipping is not completely eliminated. Output voltage should be at least 0.5V higher than input voltage to avoid pulse skipping. Reducing the switching frequency will also reduce the required voltage difference.

Active load can be disabled with the en\_autoload bit. Disabling will increase the efficiency at light loads, but the downside is that pulse skipping will occur. The Boost Converter should be stopped when there is no load to minimise the current consumption.

The topology of the magnetic boost converter is called CPM control, current programmed mode, where the inductor current is measured and controlled with the feedback. The user can program the output voltage of the boost converter. The output voltage control changes the resistor divider in the feedback loop.

The following figure shows the boost topology with the protection circuitry. Four different protection schemes are implemented:

- Over voltage protection, limits the maximum output voltage
  - Keeps the output below breakdown voltage.
  - Prevents boost operation if battery voltage is much higher than desired output.
- Over current protection, limits the maximum inductor current
  - Voltage over switching NMOS is monitored; too high voltages turn the switch off.
- Feedback break protection. Prevents uncontrolled operation if FB pin gets disconnected.
- 4. Duty cycle limiting, done with digital control.



**Boost Converter Topology** 

# **Magnetic Boost DC/DC Converter Electrical Characteristics**

| Symbol               | Parameter                        | Conditions                                                                                    | Min               | Тур                                      | Max               | Units |
|----------------------|----------------------------------|-----------------------------------------------------------------------------------------------|-------------------|------------------------------------------|-------------------|-------|
| I <sub>LOAD</sub>    | Load Current                     | $3.0V \le V_{IN}$ $V_{OUT} = 5V$                                                              | 0                 |                                          | 300               | mA    |
|                      |                                  | $3.0V \le V_{IN}$ $V_{OUT} = 4V$                                                              | 0                 |                                          | 400               | IIIA  |
| V <sub>OUT</sub>     | Output Voltage Accuracy (FB Pin) | $3.0V \le V_{IN} \le V_{OUT} - 0.5$<br>$V_{OUT} = 5.0V$                                       | -5                |                                          | +5                | %     |
|                      | Output Voltage<br>(FB Pin)       | 1 mA $\leq$ I <sub>LOAD</sub> $\leq$ 300 mA<br>V <sub>IN</sub> > 5V + V <sub>(SCHOTTKY)</sub> |                   | V <sub>IN</sub> -V <sub>(SCHOTTKY)</sub> |                   | V     |
| RDS <sub>ON</sub>    | Switch ON Resistance             | $V_{DD1,2} = 2.8V, I_{SW} = 0.5A$                                                             |                   | 0.4                                      | 0.8               | Ω     |
| f <sub>boost</sub>   | PWM Mode Switching Frequency     | RT = 82 k $\Omega$<br>freq_sel[2:0] = 1XX                                                     |                   | 2                                        |                   | MHz   |
|                      | Frequency Accuracy               | $2.7 \le VDDA \le 2.9$<br>RT = 82 k $\Omega$                                                  | -6<br><b>-9</b>   | ±3                                       | +6<br><b>+9</b>   | %     |
| t <sub>PULSE</sub>   | Switch Pulse Minimum<br>Width    | no load                                                                                       |                   | 25                                       |                   | ns    |
| t <sub>STARTUP</sub> | Startup Time                     | Boost startup from STANDBY                                                                    |                   | 10                                       |                   | ms    |
| I <sub>SW_MAX</sub>  | SW Pin Current Limit             |                                                                                               | 700<br><b>550</b> | 800                                      | 900<br><b>950</b> | mA    |

#### **BOOST STANDBY MODE**

User can stop the Boost Converter operation by writing the Enables register bit EN\_BOOST low. When EN\_BOOST is written high, the converter starts for 10 ms in PFM mode and then goes to PWM mode.

#### **BOOST OUTPUT VOLTAGE CONTROL**

User can control the boost output voltage by boost output 8-bit register.

| Boost Ou<br>Regist |     | Boost Output<br>Voltage (typical) |
|--------------------|-----|-----------------------------------|
| Bin                | Hex |                                   |
| 0000 0000          | 00  | 4.00                              |
| 0000 0001          | 01  | 4.25                              |
| 0000 0011          | 03  | 4.40                              |
| 0000 0111          | 07  | 4.55                              |
| 0000 1111          | 0F  | 4.70                              |
| 0001 1111          | 1F  | 4.85                              |
| 0011 1111          | 3F  | 5.00 Default                      |
| 0111 1111          | 7F  | 5.15                              |
| 1111 1111          | FF  | 5.30                              |

#### **Boost Output Voltage Control**



30023809

### **BOOST FREQUENCY CONTROL**

| freq_sel[2:0] | frequency |
|---------------|-----------|
| 1XX           | 2.00 MHz  |
| 01X           | 1.67 MHz  |
| 001           | 1.00 MHz  |

Register 'boost freq' (address 0EH). Register default value after reset is 07H.

# **Boost Converter Typical Performance Characteristics**

Vin = 3.6V, Vout = 5.0V if not otherwise stated







30023811



**Battery Current vs Voltage** 



### **Boost Line Regulation**



### **Boost Startup with No Load**



30023815

10 www.national.com

30023814

#### Boost Load Transient, 50 mA-100 mA



#### 30023816

# Output Voltage vs Load Current



### **Boost Switching Frequency**



#### 30023817

#### Efficiency at Low Load vs Autoload



30023862

# Functionality of Color LED Outputs (R1, G1, B1; R2, G2, B2)

LP3952 has 2 sets of RGB/color LED outputs. Both sets have 3 outputs and the sets can be controlled in 4 different ways:

- Command based pattern generator control (internal PWM)
- 2. Audio synchronization control
- 3. Programmable ON/OFF blinking sequences for RGB1
- 4. External PWM control

By using **command based pattern generator** user can program any kind of color effect patterns. LED intensity, blinking cycles and slopes are independently controlled with 8 16-bit commands. Also real time commands are possible as well as loops and step by step control. If analog audio is available on system, the user can use **audio synchronization** for synchronizing LED blinking to the music. The different modes together with the various sub modes generate very colorful and interesting lighting effects. **Direct ON/OFF** control is mainly for switching on and off LEDs. **External PWM control** is for applications where external PWM signal is available and required to control the color LEDs. PWM signal can be connected to any color LED separately as shown later.

#### **COLOR LED CONTROL MODE SELECTION**

The RGB\_SEL[1:0] bits in the Enables register (08H) control the output modes for RGB1 (R1, G1, B1) and RGB2 (R2, G2, B2) outputs as seen in the following table.

| RGB_SEL | Audio sync  | Pattern     | Blinking |  |
|---------|-------------|-------------|----------|--|
| [1:0]   |             | generator   | control  |  |
| 00      | -           | RGB1 & RGB2 |          |  |
| 01      | -           | RGB2        | RGB1     |  |
| 10      | RGB2        | RGB1        | -        |  |
| 11      | RGB1 & RGB2 | -           | -        |  |

**RGB Control register** (00H) has control bits for direct on/off control of all color LEDs. Note that the LEDs have to be turned on in order to control them with audio synchronization or pattern generator.

The external PWM signal can control any LED depending on the control register setup. External PWM signal is connected to PWM pin. The controls are in the Ext. PWM Control register (address 07H):

| Ext. PWM Control (07H) |       |                        |
|------------------------|-------|------------------------|
| r1_pwm                 | bit 5 | PWM controls R1 output |
| g1_pwm                 | bit 4 | PWM controls G1 output |
| b1_pwm                 | bit 3 | PWM controls B1 output |
| r2_pwm                 | bit 2 | PWM controls R2 output |
| g2_pwm                 | bit 1 | PWM controls G2 output |
| b2_pwm                 | bit 0 | PWM controls B2 output |

**Note:** Maximum external PWM frequency is 1kHz. If during the external PWM control the internal PWM is on, the result will be product of both functions.

# CURRENT CONTROL OF COLOR LED OUTPUTS (R1, R2, G1, G2, B1, B2)

Both RGB output sets can be separately controlled as constant current sinks or as switches. This is done using cc\_rgb1/2 bits in the RGB control register. In constant current mode one or both RGB output sets are controlled with constant current sinks (no external ballast resistors required). The maximum output current for both drivers is set by one external resistor R<sub>RGB</sub>. User can decrease the maximum current for an individual LED driver by programming as shown later

The maximum current for all RGB drivers is set with  ${\rm R}_{\rm RGB}$ . The equation for calculating the maximum current is

$$I_{MAX} = 100 \times 1.23 V / (R_{RGB} + 50 \Omega)$$

where

 $\mathbf{I}_{\mathrm{MAX}}$  - maximum RGB current in any RGB output in constant current mode

1.23V - reference voltage

100 - internal current mirror multiplier

R<sub>RGB</sub>- resistor value in Ohms

 $50\Omega$  - internal resistor in the  $I_{RGB}$  input

For example if 22mA is required for maximum RGB current  $R_{\rm RGB}$  equals to

 $R_{BGB}$ =100×1.23V /  $I_{MAX}$ -50 $\Omega$ =123V / 0.022A-50 $\Omega$ =**5.54k\Omega** 

Each individual RGB output has a separate maximum current programming. The control bits are in registers **RGB1 max current** and **RGB2 max current** (12H and 13H) and programming is shown in table below. The default value after reset is 00b.

| IR1[1:0], IG1[1:0],<br>IB1[1:0], IR2[1:0],<br>IG2[1:0], IB2[1:0] | Maximum<br>current/output |
|------------------------------------------------------------------|---------------------------|
| 00                                                               | 0.25 × I <sub>MAX</sub>   |
| 01                                                               | 0.50 × I <sub>MAX</sub>   |
| 10                                                               | 0.75 × I <sub>MAX</sub>   |
| 11                                                               | 1.00 × I <sub>MAX</sub>   |

#### **SWITCH MODE**

The switch mode is used if there is a need to connect parallel LEDs to output or if the RGB output current needs to be increased.

Please note that the switch mode **requires an external ballast resistors** at each output to limit the LED current.

The switch/current mode and on/off controls for RGB are in the RGB\_ctrl register (00H).

## RGB\_ctrl register (00H)

| CC_RGB1 bit7 |           | 1 | R1, G1 and B1 are switches → limit current with ballast resistor     |
|--------------|-----------|---|----------------------------------------------------------------------|
|              |           | 0 | R1, G1 and B1 are constant current sinks, current limited internally |
| CC RGB2      | bit6      | 1 | R2, G2 and B2 are switches → limit current with ballast resistor     |
| CC_HGB2      | Dito      | 0 | R2, G2 and B2 are constant current sinks, current limited internally |
| r1sw         | r1sw bit5 | 1 | R1 is on                                                             |
| TISW         | DIIS      | 0 | R1 is off                                                            |
| g1sw         | bit4      | 1 | G1 is on                                                             |
| gisw         | g isw     | 0 | G1 is off                                                            |
| b1sw         | bit3      | 1 | B1 is on                                                             |
| DISW         | טונס      | 0 | B1 is off                                                            |
| r2sw         | bit2      | 1 | R2 is on                                                             |
| 12500        | DILZ      | 0 | R2 is off                                                            |
| g2sw         | bit1      | 1 | G2 is on                                                             |
| g25W         | Ditt      | 0 | G2 is off                                                            |
| b2sw         | bit0      | 1 | B2 is on                                                             |
| D25W         | Dill      | 0 | B2 is off                                                            |







RGB1 output as a constant current sink (CC)

30023818

## **Command Based Pattern Generator for Color LEDs**

The LP3952 has an unique stand-alone command based pattern generator with 8 user controllable 16-bit commands. Since registers are 8-bit long one command requires 2 write cycles. Each command has intensity level for each LED, command execution time (CET) and transition time (TT) as seen in the following figures.



#### **COMMAND REGISTER WITH 8 COMMANDS**

| COMMAND 1 | ADDRESS 50H | R2   | R1   | R0 | G2 | G1 | G0  | CET3 | CET2 |
|-----------|-------------|------|------|----|----|----|-----|------|------|
|           | ADDRESS 51H | CET1 | CET0 | B2 | B1 | В0 | TT2 | TT1  | TT0  |
| COMMAND 2 | ADDRESS 52H | R2   | R1   | R0 | G2 | G1 | G0  | CET3 | CET2 |
|           | ADDRESS 53H | CET1 | CET0 | B2 | B1 | B0 | TT2 | TT1  | TT0  |
| COMMAND 3 | ADDRESS 54H | R2   | R1   | R0 | G2 | G1 | G0  | CET3 | CET2 |
|           | ADDRESS 55H | CET1 | CET0 | B2 | B1 | В0 | TT2 | TT1  | TT0  |
| COMMAND 4 | ADDRESS 56H | R2   | R1   | R0 | G2 | G1 | G0  | CET3 | CET2 |
|           | ADDRESS 57H | CET1 | CET0 | B2 | B1 | В0 | TT2 | TT1  | TT0  |
| COMMAND 5 | ADDRESS 58H | R2   | R1   | R0 | G2 | G1 | G0  | CET3 | CET2 |
|           | ADDRESS 59H | CET1 | CET0 | B2 | B1 | B0 | TT2 | TT1  | TT0  |
| COMMAND 6 | ADDRESS 5AH | R2   | R1   | R0 | G2 | G1 | G0  | CET3 | CET2 |
|           | ADDRESS 5BH | CET1 | CET0 | B2 | B1 | B0 | TT2 | TT1  | TT0  |
| COMMAND 7 | ADDRESS 5CH | R2   | R1   | R0 | G2 | G1 | G0  | CET3 | CET2 |
|           | ADDRESS 5DH | CET1 | CET0 | B2 | B1 | В0 | TT2 | TT1  | TT0  |
| COMMAND 8 | ADDRESS 5EH | R2   | R1   | R0 | G2 | G1 | G0  | CET3 | CET2 |
|           | ADDRESS 5FH | CET1 | CET0 | B2 | B1 | B0 | TT2 | TT1  | TT0  |

14

#### **COLOR INTENSITY CONTROL**

Each color has 3-bit intensity level. Level control is logarithmic, 2 curves are selectable. The LOG bit in register 11H defines the curve used as seen in the following table.

| R[2:0], G[2:0], | CURRENT                        |       |  |  |  |
|-----------------|--------------------------------|-------|--|--|--|
| B[2:0]          | [% × I <sub>MAX(COLOR)</sub> ] |       |  |  |  |
|                 | LOG=0                          | LOG=1 |  |  |  |
| 000             | 0                              | 0     |  |  |  |
| 001             | 7                              | 1     |  |  |  |
| 010             | 14                             | 2     |  |  |  |
| 011             | 21                             | 4     |  |  |  |
| 100             | 32                             | 10    |  |  |  |
| 101             | 46                             | 21    |  |  |  |
| 110             | 71                             | 46    |  |  |  |
| 111             | 100                            | 100   |  |  |  |



#### **COMMAND EXECUTION TIME (CET) AND TRANSITION TIME (TT)**

The command execution time CET is the duration of one single command. Command execution times are defined as follows, when  $R_{\rm T}$ =82k $\Omega$ :

| CET [3:0] | CET duration, ms |
|-----------|------------------|
| 0000      | 197              |
| 0001      | 393              |
| 0010      | 590              |
| 0011      | 786              |
| 0100      | 983              |
| 0101      | 1180             |
| 0110      | 1376             |
| 0111      | 1573             |
| 1000      | 1769             |
| 1001      | 1966             |
| 1010      | 2163             |
| 1011      | 2359             |
| 1100      | 2556             |
| 1101      | 2753             |

| CET [3:0] | CET duration, ms |
|-----------|------------------|
| 1110      | 2949             |
| 1111      | 3146             |

Transition time TT is duration of transition from the previous RGB value to programmed new value. Transition times are defined as follows:

| TT [2:0] | Transition time, ms |
|----------|---------------------|
| 000      | 0                   |
| 001      | 55                  |
| 010      | 110                 |
| 011      | 221                 |
| 100      | 442                 |
| 101      | 885                 |
| 110      | 1770                |
| 111      | 3539                |

The figure below shows an example of RGB CET and TT times.



The command execution time also may be less than the transition time – the figure below illuminates this case.



#### LOOP CONTROL

Pattern generator commands can be looped using the LOOP bit (D1) in Pattern gen ctrl register (11H). If LOOP=1 the program will be looped from the command 8 register or if there is 0000 0000 and 0000 0000 in one command register. The loop will start from command 1 and continue until stopped by writing rgb\_start=0 or loop=0. The example of loop is shown in following figure:



#### **SINGLE PROGRAM**

If control bit LOOP=0 the program will start from Command 1 and run to either last command or to empty "0000 0000 / 0000 0000" command.



The LEDs maintain the brightness of the last command when the single program stops. Changes in command register will not be effective in this phase. The RGB\_START bit has to be toggled off and on to make changes effective.

#### **START BIT**

Pattern\_gen\_ctrl register's RGB\_START bit will enable command execution starting from Command 1.

| Pattern gen ctrl register (11H)                                                                                              |                                                                                                |                                                          |  |  |
|------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------|----------------------------------------------------------|--|--|
| rgb_start                                                                                                                    | rgb_start  Bit 2  0 - Pattern generator disabled 1 - execution pattern starting from command 1 |                                                          |  |  |
| loop  Bit 1  0 – pattern generator loop disabled (single pattern) 1 – pattern generator loop enabled (execute until stopped) |                                                                                                | ' - ' - ' - '                                            |  |  |
| log                                                                                                                          | Bit 0                                                                                          | 0 – color intensity mode 0<br>1 – color intensity mode 1 |  |  |

# **Audio Synchronization**

The color LEDs connected to RGB outputs can be synchronized to incoming audio with Audio Synchronization feature. Audio Sync has 2 modes. **Amplitude mode** synchronizes color LEDs based on input signal's peak amplitude. In the amplitude mode the user can select between 3 different amplitude mapping modes and 4 different speed configurations. The **frequency mode** synchronizes the color LEDs based on bass, middle and treble amplitudes (= low pass, band pass and high pass filters). User can select between 2 different frequency responses and 4 different speed configurations for best audio-visual user experience. Programmable gain and AGC function are also available for adjustment of input signal amplitude to light response. The Audio Sync functionality is described more closely below.

# USING A DIGITAL PWM AUDIO SIGNAL AS AN AUDIO SYNCHRONIZATION SOURCE

If the input signal is a PWM signal, use a first or second order low pass filter to convert the digital PWM audio signal into an analog waveform. There are two parameters that need to be known to get the filter to work successfully: frequency of the PWM signal and the voltage level of the PWM signal. Suggested cut-off frequency (-3 dB) should be around 2 kHz to 4 kHz and the stop-band attenuation at sampling frequency should be around -48 dB or better. Use a resistor divider to reduce the digital signal amplitude to meet the specification of the analog audio input. Because a low-order low-pass filter attenuates the high-frequency components from audio signal, MODE\_CTRL=01b selection is recommended when frequency synchronization mode is enabled. Application example 5 shows an example of a second order RC-filter for 29 kHz

PWM signal with 3.3V amplitude. Active filters, such as a Sallen-Key filter, may also be applied. An active filter gives better stop-band attenuation and cut-off frequency can be higher than for a RC-filter.

To make sure that the filter rolls off sufficiently quickly, connect your filter circuit to the audio input(s), turn on the audio synchronization feature, set manual gain to maximum, apply the PWM signal to the filter input and keep an eye on LEDs. If they are blinking without an audio signal (modulation), a sharper roll-off after the cut-off frequency, more stop-band attenuation, or smaller amplitude of the PWM signal is required.

#### **AUDIO SYNCHRONIZATION SIGNAL PATH**

LP3952 audio synchronization is mainly done digitally and it consists of the following signal path blocks:

- · Input Buffers
- AD Converter
- DC Remover
- Automatic Gain Control (AGC)
- · Programmable Gain
- 3 Band Digital Filter
- Peak Detector
- · Look-up Tables (LUT)
- Mode Selector
- Integrators
- PWM Generator
- Output Drivers



scribed in the Audio Synch table. The buffer is rail-to-rail input operational amplifier connected as a voltage follower. DC level of the input signal is set by a simple resistor divider

The digitized input signal has DC component that is removed by digital DC REMOVER (-3 dB @ 400 Hz). Since the light response of input audio signal is very much amplitude dependent the AGC adjusts the input signal to suitable range automatically. User can disable AGC and the gain can be set manually with PROGRAMMABLE GAIN. LP3952 has 2 audio synchronization modes: amplitude and frequency. For amplitude based synchronization the PEAK DETECTION method is used. For frequency based synchronization 3 BAND FILTER separates high pass, low pass and band bass signals. For both modes the predefined LUT is used to optimize the audio visual effect. MODE SELECTOR selects the synchronization mode. Different response times to music beat can be selected using INTEGRATOR speed variables. Finally PWM GENERATOR sets the driver FET duty cycles.

#### **INPUT SIGNAL TYPE AND BUFFERING**

LP3952 supports single ended audio input as shown in the figure below. The electric parameters of the buffer are de-



### **AUDIO SYNCHRONIZATION ELECTRICAL PARAMETERS**

| Symbol           | Parameter                              | Conditions                  | Min | Typical     | Max                   | Units |
|------------------|----------------------------------------|-----------------------------|-----|-------------|-----------------------|-------|
| Z <sub>IN</sub>  | Input Impedance of ASE                 |                             | 250 | 500         |                       | kΩ    |
| A <sub>IN</sub>  | Audio Input Level Range (peak-to-peak) | Gain = 21 dB<br>Gain = 0 dB | 0.1 |             | V <sub>DDA</sub> -0.1 | V     |
| f <sub>3dB</sub> | Crossover Frequencies (-3 dB)          |                             |     |             |                       |       |
|                  | Narrow Frequency Response              | Low Pass                    |     | 0.5         |                       |       |
|                  |                                        | Band Pass                   |     | 1.0 and 1.5 |                       |       |
|                  |                                        | High Pass                   |     | 2.0         |                       | kHz   |
|                  | Wide Frequency Response                | Low Pass                    |     | 1.0         |                       |       |
|                  |                                        | Band Pass                   |     | 2.0 and 3.0 |                       |       |
|                  |                                        | High Pass                   |     | 4.0         |                       |       |

## CONTROL OF ADC AND AUDIO SYNCHRONIZATION

The following table describes the controls required for audio synchronization.

|                  | Audio_sync_CTRL1 (2AH) |                                                                            |                            |               |  |  |  |
|------------------|------------------------|----------------------------------------------------------------------------|----------------------------|---------------|--|--|--|
|                  |                        | Input signal gain control. F                                               | ange 021 dB, step 3 dB:    | :             |  |  |  |
| CAIN SELIO.01    | Bits 7-5               | [000] = 0 dB (default)                                                     | [011] = 9 dB               | [110] = 18 dB |  |  |  |
| GAIN_SEL[2:0]    | DIIS 7-5               | [001] = 3 dB                                                               | [100] = 12  dB             | [111] = 21 dB |  |  |  |
|                  |                        | [010] = 6 dB                                                               | [101] = 15  dB             |               |  |  |  |
|                  |                        | Synchronization mode sele                                                  | ector.                     |               |  |  |  |
| SYNC_MODE        | Bit 4                  | SYNCMODE = 0 → Amplit                                                      | ude Mode (default)         |               |  |  |  |
|                  |                        | SYNCMODE = 1 → Freque                                                      | ency Mode                  |               |  |  |  |
|                  |                        | Automatic Gain Control en                                                  | able                       |               |  |  |  |
| EN_AGC           | Bit 3                  | 1 = enabled                                                                |                            |               |  |  |  |
|                  |                        | 0 = disabled (Gain Select                                                  | enabled) (default)         |               |  |  |  |
|                  |                        | Audio synchronization enable                                               |                            |               |  |  |  |
| EN_SYNC          | Bit 2                  | 1 = Enabled                                                                |                            |               |  |  |  |
| Lit_01ii0        |                        | Note: If AGC is enabled, AGC gain starts from current GAIN_SEL gain value. |                            |               |  |  |  |
|                  |                        | 0 = Disabled (default)                                                     |                            |               |  |  |  |
|                  |                        | [00] = Single ended input signal, ASE.                                     |                            |               |  |  |  |
| INPUT_SEL[1:0]   | Bits 1-0               | [01] = Not used                                                            |                            |               |  |  |  |
|                  |                        | [10] = Not used                                                            |                            |               |  |  |  |
|                  |                        | [11] = No input (default)                                                  | OTDLO (ODLI)               |               |  |  |  |
|                  |                        | <del></del>                                                                | CTRL2 (2BH)                |               |  |  |  |
| EN_AVG           | Bit 4                  | 0 – averaging disabled (no                                                 | • •                        | •             |  |  |  |
| MODE OTDUK OL    | D'1. 0.0               | 1 – averaging enabled (no                                                  | applicable in audio sync r | node)         |  |  |  |
| MODE_CTRL[1:0]   | Bits 3-2               | See below: Mode control                                                    |                            |               |  |  |  |
|                  |                        | Sets the LEDs light respor                                                 | ise time to audio input.   |               |  |  |  |
|                  |                        | [00] = FASTEST (default)                                                   |                            |               |  |  |  |
| SDEED CTDI [1:0] | Bits 1-0               | [01] = FAST<br>[10] = MEDIUM                                               |                            |               |  |  |  |
| SPEED_CTRL[1:0]  | ו פוום ו-0             | [11] = SLOW                                                                |                            |               |  |  |  |
|                  |                        | (For SLOW setting in amp                                                   | itude mode f               |               |  |  |  |
|                  |                        | Frequency mode $f_{MAX} = 7$ .                                             |                            |               |  |  |  |
|                  |                        | I I 7 IVIAX                                                                |                            |               |  |  |  |

#### MODE CONTROL IN FREQUENCY MODE

Mode control has two setups based on audio synchronization mode select: the frequency mode and the amplitude mode. During the **frequency mode** user can select two filter options by MODE\_CTRL as shown below. User can select the filters based on the music type and light effect requirements. In the first mode the frequency range extends to 8 kHz in the secont to 4 kHz.

The lowpass filter is used for the red, the bandpass filter for the blue and the hipass filter for the green LED.





#### MODE CONTROL IN AMPLITUDE MODE

During the **amplitude synchronization mode** user can select between three different amplitude mappings by using MODE\_CTRL select. These three mapping options give different light response. The modes are presented in the following graphs.









# **RGB LED Blinking Control**

LP3952 has a possibility to drive indicator LEDs with RGB1 outputs with programmable blinking time. Blinking function is enabled with RGB\_SEL[1:0] bits set as 01b in 0BH register. R1\_CYCLE\_EN, G1\_CYCLE\_EN and B1\_CYCLE\_EN bits in cycle registers (02H, 04H and 06H) enable/disable blinking function for corresponding output. When EN\_BLINK bit is written high in register 11H, the blinking sequences for all outputs (which has CYCLE\_EN bit enabled) starts simultaneously. EN\_BLINK bit should be written high after selecting wanted blinking sequences and enabling CYCLE\_EN bits, to synchronize outputs to get desired lighting effect. R1SW, G1SW and B1SW bits can be used to enable and disable outputs when wanted.

RGB1 blinking sequence is set with R1, G1 and B1 blink registers (01H, 03H and 05H) by setting the appropriate OFF-ON times. Blinking cycle times are set with R1\_CYCLE[2:0], G1\_CYCLE[2:0] and B1\_CYCLE[2:0] bits in R1, G1 and B1 CYCLE registers (02H, 04H and 06H). OFF/ON time is a percentage of the selected cycle time. Values for setting OFF/ON time can be seen in following table.

R1, G1 and B1 Blink Registers (01H, 03H and 05H):

| Name                    | Bit      | Description |             |  |
|-------------------------|----------|-------------|-------------|--|
| R1_ON[3:0], R1_OFF[3:0] | 7-4, 3-0 | RGB1 ON a   | nd OFF time |  |
| G1_ON[3:0], G1_OFF[3:0] |          | Bits        | ON/OFF time |  |
| B1_ON[3:0], B1_OFF[3:0] |          | 0000        | 0%          |  |
|                         |          | 0001        | 1%          |  |
|                         |          | 0010        | 2.5%        |  |
|                         |          | 0011        | 5%          |  |
|                         |          | 0100        | 7.5%        |  |
|                         |          | 0101        | 10%         |  |
|                         |          | 0110        | 15%         |  |
|                         |          | 0111        | 20%         |  |
|                         |          | 1000        | 30%         |  |
|                         |          | 1001        | 40%         |  |
|                         |          | 1010        | 50%         |  |
|                         |          | 1011        | 60%         |  |
|                         |          | 1100        | 70%         |  |
|                         |          | 1101        | 80%         |  |
|                         |          | 1110        | 90%         |  |
|                         |          | 1111        | 100%        |  |

Blinking ON/OFF cycle is defined so that there will be first OFF-period then ON-period after which follows an off-period for the remaining cycle time that can not be set. If OFF and ON times are together more than 100% the first OFF time will be as set and the ON time is cut to meet 100%. For example,

if 50% OFF time is set and ON time is set greater than 50%, only 50% ON time is used, the exceeding ON time is ignored. If OFF and ON times are together less than 100% the remaining cycle time output is OFF.



Values for setting the blinking cycle for RGB1 can be seen in following table:

#### R1, G1 and B1 Cycle Registers (02H, 04H and 06H):

| Name          | Bit |                              | Decription          |                  |  |  |
|---------------|-----|------------------------------|---------------------|------------------|--|--|
| R1_CYCLE_EN   | 3   | Blinking enable              |                     |                  |  |  |
| G1_CYCLE_EN   |     | 0 = disabled                 |                     |                  |  |  |
| B1_CYCLE_EN   |     | 1 = enabled, ou              | tput state is defir | ed with blinking |  |  |
|               |     | cycle                        |                     |                  |  |  |
| R1_CYCLE[2:0] | 2-0 |                              | RGB1 cycle time     | )                |  |  |
| G1_CYCLE[2:0] |     | Bits Blinking cycle Blinking |                     |                  |  |  |
| B1_CYCLE[2:0] |     |                              | time                | frequency        |  |  |
|               |     | 000 0.1s 10 Hz               |                     |                  |  |  |
|               |     | 001                          | 0.25s               | 4 Hz             |  |  |
|               |     | 010                          | 0.5s                | 2 Hz             |  |  |
|               |     | 011                          | 1s                  | 1 Hz             |  |  |
|               |     | 100                          | 2s                  | 0.5 Hz           |  |  |
|               |     | 101                          | 3s                  | 0.33 Hz          |  |  |
|               |     | 110                          | 4s                  | 0.25 Hz          |  |  |
|               |     | 111                          | 5s                  | 0.2 Hz           |  |  |

#### PATTERN\_GEN\_CTRL Register (11H):

| Name     | Bit | Description                 |
|----------|-----|-----------------------------|
| EN_BLINK | 3   | Blinking sequence start bit |
|          |     | 0 = disabled                |
|          |     | 1 = enabled                 |

# RGB Driver Electrical Characteristics (R1, G1, B1, R2, G2, B2 Outputs)

| Symbol               | Parameter                                  | Condition                                     | Min  | Тур   | Max  | Units |
|----------------------|--------------------------------------------|-----------------------------------------------|------|-------|------|-------|
| I <sub>LEAKAGE</sub> | R1, G1, B1, R2, G2, B2 pin leakage current |                                               |      | 0.1   | 1    | μA    |
| I <sub>RGB</sub>     | Maximum recommended sink current           | CC mode                                       |      |       | 40   | mA    |
|                      |                                            | SW mode                                       |      |       | 50   | mA    |
|                      | Accuracy @ 37mA                            | R <sub>RGB</sub> =3.3 kΩ ±1%, CC mode         |      | ±5    |      | %     |
|                      | Current mirror ratio                       | CC mode                                       |      | 1:100 |      |       |
|                      | RGB1 and RGB2 current mismatch             | I <sub>RGB</sub> =37mA, CC mode               |      | ±5    |      | %     |
| R <sub>SW</sub>      | Switch resistance                          | SW mode                                       |      | 2.5   | 5    | Ω     |
| f <sub>RGB</sub>     | RGB switching frequency                    | Accuracy proportional to internal clock freq. | 18.2 | 20    | 21.8 | kHz   |
|                      |                                            |                                               |      |       |      |       |

Note: RGB current should be limited as follows: constant current mode – limit by external  $R_{\text{RGB}}$  resistor; switch mode – limit by external ballast resistors

#### **Output Current vs Pin Voltage (Current Sink Mode)**



## Output Current vs R<sub>RGB</sub> (Current Sink Mode)



#### Pin Voltage vs Output Current (Switch Mode)



# **7V Shielding**

To shield LP3952 from high input voltages 6...7.2V the use of external 2.8V LDO is required. This 2.8V voltage protects internally the device against high voltage condition. The recommended connection is as shown in the picture below. Internally both logic and analog circuitry works at 2.8V supply voltage. Both supply voltage pins should have separate filtering capacitors.



In cases where high voltage is not an issue the connection is as shown below



24

# **Logic Interface Electrical Characteristics**

 $(1.65V \le V_{DDIO} \le V_{DD1.2}V)$  (Unless otherwise noted).

| Symbol           | Parameter              | Conditions              | Min                   | Тур | Max                   | Units |
|------------------|------------------------|-------------------------|-----------------------|-----|-----------------------|-------|
| LOGIC INPL       | JTS ADDR_SEL, NRST, S  | CL, PWM, SDA            |                       |     |                       |       |
| $V_{IL}$         | Input Low Level        |                         |                       |     | 0.2×V <sub>DDIO</sub> | V     |
| V <sub>IH</sub>  | Input High Level       |                         | 0.8×V <sub>DDIO</sub> |     |                       | V     |
| IL               | Logic Input Current    |                         | -1.0                  |     | 1.0                   | μΑ    |
| f <sub>SCL</sub> | Clock Frequency        |                         |                       |     | 400                   | kHz   |
| LOGIC OUT        | PUT SDA                |                         |                       |     |                       |       |
| V <sub>OL</sub>  | Output Low Level       | I <sub>SDA</sub> = 3 mA |                       | 0.3 | 0.5                   | V     |
| IL               | Output Leakage Current | V <sub>SDA</sub> = 2.8V |                       |     | 1.0                   | μA    |

Note: Any unused digital input pin has to be connected to GND to avoid floating and extra current consumption.

# I<sup>2</sup>C Compatible Interface

#### **INTERFACE BUS OVERVIEW**

The I<sup>2</sup>C compatible synchronous serial interface provides access to the programmable functions and registers on the device. This protocol uses a two-wire interface for bi-directional communications between the devices connected to the bus. The two interface lines are the Serial Data Line (SDA), and the Serial Clock Line (SCL). These lines should be connected to a positive supply, via a pull-up resistor and remain HIGH even when the bus is idle. Every device on the bus is assigned a unique address and acts as either a Master or a Slave depending on whether it generates or receives the serial clock (SCL).

#### **DATA TRANSACTIONS**

One data bit is transferred during each clock pulse. Data is sampled during the high state of the serial clock (SCL). Consequently, throughout the clock's high period, the data should remain stable. Any changes on the SDA line during the high state of the SCL and in the middle of a transaction, aborts the current transaction. New data should be sent during the low SCL state. This protocol permits a single data line to transfer both command/control information and data using the synchronous serial clock.

#### I<sup>2</sup>C DATA VALIDITY

The data on SDA line must be stable during the HIGH period of the clock signal (SCL). In other words, state of the data line can only be changed when CLK is LOW.



I<sup>2</sup>C Signals: Data Validity

#### I<sup>2</sup>C START AND STOP CONDITIONS

START and STOP bits classify the beginning and the end of the I<sup>2</sup>C session. START condition is defined as SDA signal transitioning from HIGH to LOW while SCL line is HIGH.

STOP condition is defined as the SDA transitioning from LOW to HIGH while SCL is HIGH. The I<sup>2</sup>C master always generates START and STOP bits. The I<sup>2</sup>C bus is considered to be busy after START condition and free after STOP condition. During data transmission, I<sup>2</sup>C master can generate repeated START conditions. First START and repeated START conditions are equivalent, function-wise.



#### TRANSFERRING DATA

Every byte put on the SDA line must be eight bits long, with the most significant bit (MSB) being transferred first. Each byte of data has to be followed by an acknowledge bit. The acknowledge related clock pulse is generated by the master. The transmitter releases the SDA line (HIGH) during the acknowledge clock pulse. The receiver must pull down the SDA line during the 9th clock pulse, signifying an acknowledge. A receiver which has been addressed must generate an acknowledge after each byte has been received.

After the START condition, the I<sup>2</sup>C master sends a chip address. This address is seven bits long followed by an eighth bit which is a data direction bit (R/W). The LP3952 address is 54h or 55H as selected with ADDR\_SEL pin. I<sup>2</sup>C address for LP3952 is 54H when ADDR\_SEL=0 and 55H when ADDR\_SEL=1. For the eighth bit, a "0" indicates a WRITE and a "1" indicates a READ. The second byte selects the register to which the data will be written. The third byte contains data to write to the selected register.



Register changes take an effect at the SCL rising edge during the last ACK from slave.



w = write (SDA = "0")

r = read (SDA = "1")

ack = acknowledge (SDA pulled down by either master or slave)

rs = repeated start

id = 7-bit chip address, 54H (ADDR\_SEL=0) or 55H (ADDR\_SEL=1) for LP3952.

I<sup>2</sup>C Write Cycle

When a READ function is to be accomplished, a WRITE function must precede the READ function, as shown in the Read Cycle waveform.





# I<sup>2</sup>C Timing Parameters

 $V_{DD1,2}$  = 3.0 to 4.5V,  $V_{DD\_IO}$  = 1.65V to  $V_{DD1,2}$ 

| Symbol         | Parameter                                                       | Lin                  | nit | Units |
|----------------|-----------------------------------------------------------------|----------------------|-----|-------|
|                |                                                                 | Min                  | Max |       |
| 1              | Hold Time (repeated) START Condition                            | 0.6                  |     | μs    |
| 2              | Clock Low Time                                                  | 1.3                  |     | μs    |
| 3              | Clock High Time                                                 | 600                  |     | ns    |
| 4              | Setup Time for a Repeated START Condition                       | 600                  |     | ns    |
| 5              | Data Hold Time (Output direction, delay generated by LP3952)    | 300                  | 900 | ns    |
| 5              | Data Hold Time (Input direction, delay generated by the Master) | 0                    | 900 | ns    |
| 6              | Data Setup Time                                                 | 100                  |     | ns    |
| 7              | Rise Time of SDA and SCL                                        | 20+0.1C <sub>b</sub> | 300 | ns    |
| 8              | Fall Time of SDA and SCL                                        | 15+0.1C <sub>b</sub> | 300 | ns    |
| 9              | Set-up Time for STOP condition                                  | 600                  |     | ns    |
| 10             | Bus Free Time between a STOP and a START Condition              | 1.3                  |     | μs    |
| C <sub>b</sub> | Capacitive Load for Each Bus Line                               | 10                   | 200 | pF    |

NOTE: Data guaranteed by design

Autoincrement mode is available, with this mode it is possible to read or write bytes with autoincreasing addresses. LP3952 has empty spaces in address register map, and it is recommended to use autoincrement mode only for writing in pattern command registers.

## **Recommended External Components**

#### **OUTPUT CAPACITOR, COUT**

The output capacitor  $C_{OUT}$  directly affects the magnitude of the output ripple voltage. In general, the higher the value of  $C_{OUT}$ , the lower the output ripple magnitude. Multilayer ceramic capacitors with low ESR are the best choice. At the lighter loads, the low ESR ceramics offer a much lower Vout ripple that the higher ESR tantalums of the same value. At the higher loads, the ceramics offer a slightly lower Vout ripple magnitude than the tantalums of the same value. However, the dv/dt of the Vout ripple with the ceramics is much lower than the tantalums under all load conditions. Capacitor voltage rating must be sufficient, 10V or greater is recommended.

Some ceramic capacitors, especially those in small packages, exhibit a strong capacitance reduction with the increased applied DC voltage, so called DC bias effect. The capacitance value can fall to below half of the nominal capacitance. Too low output capacitance will increase noise and it can make the boost converter unstable. Recommended maximum DC bias effect at 5V DC voltage is -50%.

### INPUT CAPACITOR, CIN

The input capacitor  $C_{\rm IN}$  directly affects the magnitude of the input ripple voltage and to a lesser degree the  $V_{\rm OUT}$  ripple. A higher value  $C_{\rm IN}$  will give a lower  $V_{\rm IN}$  ripple. Capacitor voltage rating must be sufficient, 10V or greater is recommended.

#### OUTPUT DIODE, D<sub>1</sub>

A schottky diode should be used for the output diode. Peak repetitive current rating of the schottky diode should be larger

than the peak inductor current (ca. 1A). Average current rating of the schottky diode should be higher than maximum output current used. Schottky diodes with a low forward drop and fast switching speeds are ideal for increasing efficiency in portable applications. Choose a reverse breakdown of the schottky diode larger than the output voltage. Do not use ordinary rectifier diodes, since slow switching speeds and long recovery times cause the efficiency and the load regulation to suffer.

#### INDUCTOR, L1

The LP3952's high switching frequency enables the use of the small surface mount inductor. A 4.7 µH shielded inductor is suggested for 2 MHz operation, 10 µH should be used at 1 MHz. The inductor should have a saturation current rating higher than the rms current it will experience during circuit operation. To get maximum (400 mA) current from the boost, an inductor with 1A saturation current is recommended. If output current is for example 200 mA then inductor with 600 mA saturation current can be used. Less than 300 m $\Omega$  ESR is suggested for high efficiency. Open core inductors cause flux linkage with circuit components and interfere with the normal operation of the circuit. This should be avoided. For high efficiency, choose an inductor with a high frequency core material such as ferrite to reduce the core losses. The inductor should be connected to the SW pin as close to the IC as possible. Examples of suitable inductor for 400 mA output current is TDK VLF4012AT-4R7M1R1, and for 200mA application VLF3010AT-4R7MR70 or Panasonic ELLVEG4R7N.

#### LIST OF RECOMMENDED EXTERNAL COMPONENTS

| Symbol             | Symbol explanation                         | Value | Unit | Туре                                                                                                 |
|--------------------|--------------------------------------------|-------|------|------------------------------------------------------------------------------------------------------|
| C <sub>VDD1</sub>  | C between VDD1 and GND                     | 100   | nF   | Ceramic, X7R / X5R                                                                                   |
| C <sub>VDD2</sub>  | C between VDD2 and GND                     | 100   | nF   | Ceramic, X7R / X5R                                                                                   |
| C <sub>VDDIO</sub> | C between VDDIO and GND                    | 100   | nF   | Ceramic, X7R / X5R                                                                                   |
| C <sub>VDDA</sub>  | C between VDDA and GND                     | 1     | μF   | Ceramic, X7R / X5R                                                                                   |
| C <sub>OUT</sub>   | C between FB and GND                       | 10    | μF   | Ceramic, X7R / X5R, 10V                                                                              |
| C <sub>IN</sub>    | C between battery voltage and GND          | 10    | μF   | Ceramic, X7R / X5R                                                                                   |
| L <sub>1</sub>     | L between SW and V <sub>BAT</sub> at 2 MHz | 4.7   | μН   | Shielded, low ESR, Isat=1A for<br>400 mA output current,<br>Isat=600 mA for 200 mA output<br>current |
| C <sub>VREF</sub>  | C between V <sub>REF</sub> and GND         | 100   | nF   | Ceramic, X7R                                                                                         |
| C <sub>VDDIO</sub> | C between V <sub>DDIO</sub> and GND        | 100   | nF   | Ceramic, X7R                                                                                         |
| R <sub>RBG</sub>   | R between I <sub>RGB</sub> and GND         | 5.6   | kΩ   | ±1%                                                                                                  |
| R <sub>RT</sub>    | R between I <sub>RT</sub> and GND          | 82    | kΩ   | ±1%                                                                                                  |
| D <sub>1</sub>     | Rectifying Diode (Vf @ maxload)            | 0.3   | V    | Schottky diode                                                                                       |
| C <sub>ASE</sub>   | C between Audio input and ASE              | 100   | nF   | Ceramic, X7R / X5R                                                                                   |
| LEDs               |                                            |       | U    | ser defined                                                                                          |

# **Application Examples**

#### **EXAMPLE 1**



30023876

There may be cases where the audio input signal going into the LP3952 is too weak for audio synchronization. This figure presents a single-supply inverting amplifier connected to the ASE input for audio signal amplification. The amplification is +20 dB, which is well enough for 20 mVp-p audio signal. Because the amplifier (LMV321) is operating in single supply voltage, a voltage divider using R3 and R4 is implemented to bias the amplifier so the input signal is within the input common-mode voltage range of the amplifier. The capacitor C1 is placed between the inverting input and resistor R1 to block the DC signal going into the audio signal source. The values of R1 and C1 affect the cutoff frequency,  $tc = 1/(2m^*R1^*C1)$ , in this case it is around 160 Hz. As a result, the LMV321 output signal is centered around mid-supply, that is  $V_{DDA}/2$ . The output can swing to both rails, maximizing the signal-to-noise ratio in a low voltage system

#### **EXAMPLE 2**



Here, a second order RC-filter is used on the ASE input to convert a PWM signal to an analog waveform.

More application information is available in the document "LP3952 Evaluation Kit".

|               |                   |          | LP3952 ( | Control Regist | LP3952 Control Register Names and Default Values | fault Values |             |               |             |
|---------------|-------------------|----------|----------|----------------|--------------------------------------------------|--------------|-------------|---------------|-------------|
| ADDR<br>(HEX) | REGISTER          | D7       | D6       | DS             | D4                                               | D3           | D2          | D1            | D0          |
| 5             | PCB C#1           | cc_rgb1  | cc_rgb2  | r1sw           | g1sw                                             | b1sw         | r2sw        | g2sw          | b2sw        |
| 3             | וווס ממע          | 1        | 1        | 0              | 0                                                | 0            | 0           | 0             | 0           |
| 5             | Jaild FO          | r1_on[3] | r1_on[2] | r1_on[1]       | r1_on[0]                                         | r1_off[3]    | r1_off[2]   | r1_off[1]     | r1_off[0]   |
| 5             |                   | 0        | 0        | 0              | 0                                                | 0            | 0           | 0             | 0           |
| 5             | 2010              |          |          |                |                                                  | r1_cycle en  | r1_cycle[2] | r1_cycle[1]   | r1_cycle[0] |
| 02            | ni cycle          |          |          |                |                                                  | 0            | 0           | 0             | 0           |
| 6             | 44il4 F5          | g1_on[3] | g1_on[2] | g1_on[1]       | g1_on[0]                                         | g1_off[3]    | g1_off[2]   | g1_off[1]     | g1_off[0]   |
| 3             |                   | 0        | 0        | 0              | 0                                                | 0            | 0           | 0             | 0           |
| 5             | 2000              |          |          |                |                                                  | g1_cycle en  | g1_cycle[2] | g1_cycle[1]   | g1_cycle[0] |
| 5             | al cycle          |          |          |                |                                                  | 0            | 0           | 0             | 0           |
| 30            | 7514 60           | b1_on[3] | b1_on[2] | [1]uo_1d       | b1_on[0]                                         | b1_off[3]    | b1_off[2]   | b1_off[1]     | b1_off[0]   |
| 6             |                   | 0        | 0        | 0              | 0                                                | 0            | 0           | 0             | 0           |
| 9             | 2000              |          |          |                |                                                  | b1_cycle en  | b1_cycle[2] | b1_cycle[1]   | b1_cycle[0] |
| 8             | DI CYCIE          |          |          |                |                                                  | 0            | 0           | 0             | 0           |
| 1             |                   |          |          | r1_pwm         | g1_pwm                                           | b1_pwm       | r2_pwm      | g2_pwm        | b2_pwm      |
| ò             | EXI. PWM CONITO   |          |          | 0              | 0                                                | 0            | 0           | 0             | 0           |
| 80            |                   |          |          |                | Do not use                                       |              |             |               |             |
| 60            |                   |          |          |                | Do not use                                       |              |             |               |             |
| 0A            |                   |          |          |                | Do not use                                       |              |             |               |             |
| ļ             | :                 |          | nstby    | eu_            |                                                  |              | eu_         | rgb_sel[1:0]  | [1:0]       |
| 90            | Enables           |          |          | ISOOO          |                                                  |              | autoload    | ,             |             |
|               |                   |          | 0        | 0              |                                                  |              | 1           | 0             | 0           |
| ۲             | the DO            |          |          |                |                                                  | data[7:0]    |             |               |             |
| 3             |                   | 0        | 0        | 0              | 0                                                | 0            | 0           | 0             | 0           |
| 5             | ‡::0<br>†::0<br>0 |          |          |                |                                                  | boost[7:0]   |             |               |             |
| 20            | ndino isona       | 0        | 0        | 1              | 1                                                | 1            | 1           | 1             | 1           |
| ц             | Boost fro         |          |          |                |                                                  |              |             | freq_sel[2:0] |             |
| 3             | hu_soog           |          |          |                |                                                  |              | 1           | 1             | 1           |
| 10            |                   |          |          |                | Do not use                                       |              |             |               |             |
| 7             | Dattern gen otri  |          |          |                |                                                  |              | rgb_start   | dool          | log         |
| =             |                   |          |          |                |                                                  |              | 0           | 0             | 0           |
| 5             | BGB1 may cliffont |          |          | <u>.</u> _     | ir1[1:0]                                         | ig1[1:0]     | 1:0]        | ib1[1:0]      | 1:0]        |
| 7             |                   |          |          | 0              | 0                                                | 0            | 0           | 0             | 0           |
|               |                   |          |          |                |                                                  |              |             |               |             |

31

| (HEX)      | REGISTER                                | D2       | 90            | D2 | D4        | D3             | D2       | 10      | 00              |
|------------|-----------------------------------------|----------|---------------|----|-----------|----------------|----------|---------|-----------------|
|            | BGB2 max clirrent                       |          | 1             | .= | ir2[1:0]  | ig2[1:0]       | [:0]     | jb2j    | ib2[1:0]        |
| 2          |                                         |          |               | 0  | 0         | 0              | 0        | 0       | 0               |
| <b>~</b>   | Andio cano OTDI 4                       |          | gain_sel[2:0] |    | sync_mode | en_agc         | en_sync  | input   | input_sel[1:0]  |
| ζ          | Addio Sylic Cinei                       | 0        | 0             | 0  | 0         | 0              | 0        | 1       | 1               |
| 9          |                                         |          |               |    | en_avg    | mode_ctrl[1:0] | trl[1:0] | _peeds  | speed_ctrl[1:0] |
| 9          | Augio sync CIRLZ                        |          |               |    | 0         | 0              | 0        | 0       | 0               |
| 6          | A Paromaco                              |          | r[2:0]        |    |           | g[2:0]         |          | cet     | cet[3:2]        |
|            | Command IA                              | 0        | 0             | 0  | 0         | 0              | 0        | 0       | 0               |
| ĭ          | 0.000000                                | cet      | cet[1:0]      |    | b[2:0]    |                |          | tt[2:0] |                 |
| -          | Commission in                           | 0        | 0             | 0  | 0         | 0              | 0        | 0       | 0               |
|            | AC bacommod                             |          | r[2:0]        |    |           | g[2:0]         |          | cet     | cet[3:2]        |
| 25         | Collination 2A                          | 0        | 0             | 0  | 0         | 0              | 0        | 0       | 0               |
|            |                                         | ]teo     | cet[1:0]      |    | b[2:0]    |                |          | tt[2:0] |                 |
| င်         |                                         | 0        | 0             | 0  | 0         | 0              | 0        | 0       | 0               |
| 2          | Commond 3A                              |          | r[2:0]        |    |           | g[2:0]         |          | cet     | cet[3:2]        |
| <u> </u>   | T C C C C C C C C C C C C C C C C C C C | 0        | 0             | 0  | 0         | 0              | 0        | 0       | 0               |
| 99         | 90 600000                               | cet[     | cet[1:0]      |    | b[2:0]    |                |          | tt[2:0] |                 |
|            | Collinain 3D                            | 0        | 0             | 0  | 0         | 0              | 0        | 0       | 0               |
| U U        | Commond 1A                              |          | r[2:0]        |    |           | g[2:0]         |          | cet     | cet[3:2]        |
|            |                                         | 0        | 0             | 0  | 0         | 0              | 0        | 0       | 0               |
|            | Openion 10                              | cet      | cet[1:0]      |    | b[2:0]    |                |          | tt[2:0] |                 |
| ) c        | Command 45                              | 0        | 0             | 0  | 0         | 0              | 0        | 0       | 0               |
|            | A Promuo                                |          | r[2:0]        |    |           | g[2:0]         |          | cet     | cet[3:2]        |
| 00         | Command 5A                              | 0        | 0             | 0  | 0         | 0              | 0        | 0       | 0               |
| -          |                                         | [0:1]teo | 1:0]          |    | b[2:0]    |                |          | tt[2:0] |                 |
|            |                                         | 0        | 0             | 0  | 0         | 0              | 0        | 0       | 0               |
| <          | So becomes                              |          | r[2:0]        |    |           | g[2:0]         |          | cet     | cet[3:2]        |
| <b>T</b> 0 | Collination of                          | 0        | 0             | 0  | 0         | 0              | 0        | 0       | 0               |
| 0          | Common 60                               | ]teo     | cet[1:0]      |    | b[2:0]    |                |          | tt[2:0] |                 |
|            |                                         | 0        | 0             | 0  | 0         | 0              | 0        | 0       | 0               |
| ۲          | Common 7A                               |          | r[2:0]        |    |           | g[2:0]         |          | cet     | cet[3:2]        |
|            | Collination                             | 0        | 0             | 0  | 0         | 0              | 0        | 0       | 0               |
| ç          | Command 7B                              | ]teo     | cet[1:0]      |    | b[2:0]    |                |          | tt[2:0] |                 |
| <u> </u>   |                                         | c        |               | •  | •         | •              | •        | •       | •               |

| D0            | 3:2]        | 0         |          | 0 |                                                  |                    |
|---------------|-------------|-----------|----------|---|--------------------------------------------------|--------------------|
| D1            | cet[3:2]    | 0         | tt[2:0]  | 0 |                                                  |                    |
| D2            |             | 0         |          | 0 | sets LP3952                                      |                    |
| D3            | g[2:0]      | 0         |          | 0 | 0                                                | Reset Register rea |
| D4            |             | 0         | b[2:0]   | 0 | Writing any data to Reset Register resets LP3952 |                    |
| DS            |             | 0         |          | 0 | 8                                                |                    |
| 9Q            | r[2:0]      | 0         | cet[1:0] | 0 |                                                  |                    |
| <b>7</b> 0    |             | 0         | cet      | 0 |                                                  |                    |
| REGISTER      | 0 Pricement | Collinain | 90       |   | Reset                                            |                    |
| ADDR<br>(HEX) | U           | i<br>L    | U        | 5 | 09                                               |                    |

# **LP3952 Registers**

#### **REGISTER BIT EXPLANATIONS**

Each register is shown with a key indicating the accessibility of the each individual bit, and the initial condition:

### Register Bit Accessibility and Initial Condition

| Key | Bit Accessibility   |  |
|-----|---------------------|--|
| rw  | Read/write          |  |
| r   | Read only           |  |
| -01 | Condition after POR |  |

### RGB CTRL (00H) - RGB LEDS CONTROL REGISTER

| D7      | D6      | D5   | D4   | D3   | D2   | D1   | D0   |
|---------|---------|------|------|------|------|------|------|
| cc_rgb1 | cc_rgb2 | r1sw | g1sw | b1sw | r2sw | g2sw | b2sw |
| rw-1    | rw-1    | rw-0 | rw-0 | rw-0 | rw-0 | rw-0 | rw-0 |

| cc_rgb1 | Bit 7 | 0 - R1, G1 and B1 are constant current sinks, current limited internally 1 - R1, G1 and B1 are switches, limit current with external ballast resistor |
|---------|-------|-------------------------------------------------------------------------------------------------------------------------------------------------------|
|         | Bit 6 | 0 – R2, G2 and B2 are constant current sinks, current limited internally                                                                              |
| cc_rgb2 | BIL 6 | 1 - R2, G2 and B2 are switches, limit current with external ballast resistor                                                                          |
| r1sw    | Bit 5 | 0 - R1 disabled                                                                                                                                       |
| 115W    | טונ ט | 1 - R1 enabled                                                                                                                                        |
| g1sw    | Bit 4 | 0 – G1 disabled                                                                                                                                       |
|         | Dil 4 | 1 – G1 enabled                                                                                                                                        |
| b1sw    | Bit 3 | 0 – B1 disabled                                                                                                                                       |
| DISW    |       | 1 – B1 enabled                                                                                                                                        |
| r2sw    | Bit 2 | 0 – R2 disabled                                                                                                                                       |
| 12300   | DILZ  | 1 – R2 enabled                                                                                                                                        |
| g2sw    | Bit 1 | 0 – G2 disabled                                                                                                                                       |
| y25W    | DIL I | 1 – G2 enabled                                                                                                                                        |
| b2sw    | Bit 0 | 0 – B2 disabled                                                                                                                                       |
|         | Dit 0 | 1 – B2 enabled                                                                                                                                        |

### R1/G1/B1 BLINK (01H, 03H, 05H) – BLINKING ON/OFF TIME CONTROL REGISTER

| D7   | D6       | D5       | D4   | D3                | D2   | D1   | D0   |
|------|----------|----------|------|-------------------|------|------|------|
|      | R1/G1/B1 | _ON[3:0] |      | R1/G1/B1_OFF[3:0] |      |      |      |
| rw-0 | rw-0     | rw-0     | rw-0 | rw-0              | rw-0 | rw-0 | rw-0 |

|                                           |               | RGB1 ON a | and OFF time |
|-------------------------------------------|---------------|-----------|--------------|
|                                           |               | Bits      | ON/OFF time  |
|                                           |               | 0000      | 0%           |
|                                           |               | 0001      | 1%           |
|                                           |               | 0010      | 2.5%         |
|                                           |               | 0011      | 5%           |
| R1_ON[3:0],                               |               | 0100      | 7.5%         |
| R1_OFF[3:0]                               |               | 0101      | 10%          |
| G1_ON[3:0],<br>G1_OFF[3:0]<br>B1_ON[3:0], | Bits 7-4, 3-0 | 0110      | 15%          |
|                                           |               | 0111      | 20%          |
|                                           |               | 1000      | 30%          |
| B1_OFF[3:0]                               |               | 1001      | 40%          |
|                                           |               | 1010      | 50%          |
|                                           |               | 1011      | 60%          |
|                                           |               | 1100      | 70%          |
|                                           |               | 1101      | 80%          |
|                                           |               | 1110      | 90%          |
|                                           |               | 1111      | 100%         |

# R1/G1/B1 CYCLE(02H, 04H, 06H) – BLINKING CYCLE CONTROL REGISTER

| D7  | D6  | D5  | D4  | D3                    | D2   | D1           | D0   |
|-----|-----|-----|-----|-----------------------|------|--------------|------|
|     |     |     |     | R1/G1/<br>B1_CYCLE_EN |      | G1/B1_CYCLE[ | 2:0] |
|     |     |     |     | BI_GIGEE_ER           |      |              |      |
| r-0 | r-0 | r-0 | r-0 | rw-0                  | rw-0 | rw-0         | rw-0 |

| R1_CYCLE_EN<br>G1_CYCLE_EN<br>B1_CYCLE_EN | Bit 3    | Blinking enable 0 = disabled, output state is defined with RGB registers 1 = enabled, output state is defined with blinking cycle |                     |                    |  |  |  |  |
|-------------------------------------------|----------|-----------------------------------------------------------------------------------------------------------------------------------|---------------------|--------------------|--|--|--|--|
| R1_CYCLE[2:0]                             | Bits 2-0 |                                                                                                                                   | RGB1 cycle time     |                    |  |  |  |  |
| G1_CYCLE[2:0]                             |          | Bits                                                                                                                              | Blinking cycle time | Blinking frequency |  |  |  |  |
| B1_CYCLE[2:0]                             |          | 000                                                                                                                               | 0.1s                | 10 Hz              |  |  |  |  |
|                                           |          | 001 0.25s 4 Hz                                                                                                                    |                     |                    |  |  |  |  |
|                                           |          | 010 0.5s 2 Hz                                                                                                                     |                     |                    |  |  |  |  |
|                                           |          | 011 1s 1 Hz                                                                                                                       |                     |                    |  |  |  |  |
|                                           |          | 100                                                                                                                               | 2s                  | 0.5 Hz             |  |  |  |  |
|                                           |          | 101 3s 0.33 Hz                                                                                                                    |                     |                    |  |  |  |  |
|                                           |          | 110 4s 0.25 Hz                                                                                                                    |                     |                    |  |  |  |  |
|                                           |          | 111                                                                                                                               | 5s                  | 0.2 Hz             |  |  |  |  |

## EXT\_PWM\_CONTROL (07H) - EXTERNAL PWM CONTROL REGISTER

| D7 | D6 | D5     | D4     | D3     | D2     | D1     | D0     |
|----|----|--------|--------|--------|--------|--------|--------|
|    |    | r1_pwm | g1_pwm | b1_pwm | r2_pwm | g2_pwm | b2_pwm |
|    |    | rw-0   | rw-0   | rw-0   | rw-0   | rw-0   | rw-0   |

| r1 pwm    | Bit 5 | 0 - R1 PWM control disabled |
|-----------|-------|-----------------------------|
| pwiii     | DIL 3 | 1 – R1 PWM control enabled  |
| ad num    | Bit 4 | 0 - G1 PWM control disabled |
| g1_pwm    | DIL 4 | 1 – G1 PWM control enabled  |
| h1 mum    | Bit 3 | 0 – RB PWM control disabled |
| b1_pwm    | טונט  | 1 – B1 PWM control enabled  |
| MO MARINA | Bit 2 | 0 - R2 PWM control disabled |
| r2_pwm    | DIL 2 | 1 – R2 PWM control enabled  |
| -0        | Bit 1 | 0 - G2 PWM control disabled |
| g2_pwm    | וואו  | 1 – G2 PWM control enabled  |
| h2 num    | Bit 0 | 0 - B2 PWM control disabled |
| b2_pwm    | BIT 0 | 1 – B2 PWM control enabled  |

## **ENABLES (0BH) – ENABLES REGISTER**

| D7  | D6    | D5       | D4                       | D3  | D2      | D1   | D0   |
|-----|-------|----------|--------------------------|-----|---------|------|------|
|     | nstby | en_boost | en_autoload rgb_sel[1:0] |     | el[1:0] |      |      |
| r-0 | rw-0  | rw-0     | r-0                      | r-0 | rw-1    | rw-0 | rw-0 |

| nstby        | Bit 6    |                                  | 0 – LP3952 standby mode<br>1 – LP3952 active mode                             |                   |                   |  |  |  |  |
|--------------|----------|----------------------------------|-------------------------------------------------------------------------------|-------------------|-------------------|--|--|--|--|
| en_boost     | Bit 5    |                                  | - boost converter disabled - boost converter enabled                          |                   |                   |  |  |  |  |
| en_autoload  | Bit 2    |                                  | ) – internal boost converter loader off  – internal boost converter loader on |                   |                   |  |  |  |  |
|              |          | Color LED control mode selection |                                                                               |                   |                   |  |  |  |  |
|              |          | rgb_sel[1:0]                     | Audio sync                                                                    | Pattern generator | Blinking sequence |  |  |  |  |
| rah col[1:0] | Bits 1-0 | 00                               | -                                                                             | RGB1 & RGB2       | -                 |  |  |  |  |
| rgb_sel[1:0] |          | 01                               | -                                                                             | RGB2              | RGB1              |  |  |  |  |
|              |          | 10                               | RGB2                                                                          | RGB1              | -                 |  |  |  |  |
|              |          | 11                               | RGB1 & RGB2                                                                   | -                 | -                 |  |  |  |  |

### ADC\_OUTPUT (0CH) - ADC DATA REGISTER

| D7  | D6        | D5 | D4 | D3 | D2 | D1 | D0 |  |  |  |  |
|-----|-----------|----|----|----|----|----|----|--|--|--|--|
|     | data[7:0] |    |    |    |    |    |    |  |  |  |  |
| r-0 |           |    |    |    |    |    |    |  |  |  |  |

| data[7:0] | Bits 7-0 | Data register ADC (Audio input, light or temperature sensors) |
|-----------|----------|---------------------------------------------------------------|
|           |          |                                                               |

## BOOST\_OUTPUT (0DH) - BOOST OUTPUT VOLTAGE CONTROL REGISTER

| D7   | D6                                 | D5 | D4 | D3 | D2 | D1 | D0 |  |  |  |  |
|------|------------------------------------|----|----|----|----|----|----|--|--|--|--|
|      | Boost[7:0]                         |    |    |    |    |    |    |  |  |  |  |
| rw-0 | rw-0 rw-0 rw-1 rw-1 rw-1 rw-1 rw-1 |    |    |    |    |    |    |  |  |  |  |

|            |          |            | Adjustment               |
|------------|----------|------------|--------------------------|
|            |          | Boost[7:0] | Typical boost output (V) |
|            |          | 0000 0000  | 4.00                     |
|            |          | 0000 0001  | 4.25                     |
|            |          | 0000 0011  | 4.40                     |
| Boost[7:0] | Bits 7-0 | 0000 0111  | 4.55                     |
|            |          | 0000 1111  | 4.70                     |
|            |          | 0001 1111  | 4.85                     |
|            |          | 0011 1111  | 5.00 (default)           |
|            |          | 0111 1111  | 5.15                     |
|            |          | 1111 1111  | 5.30                     |

## BOOST\_FRQ (0EH) - BOOST FREQUENCY CONTROL REGISTER

| D7  | D6  | D5  | D4  | D3  | D2   | D1            | D0   |
|-----|-----|-----|-----|-----|------|---------------|------|
|     |     |     |     |     |      | freq_sel[2:0] |      |
| r-0 | r-0 | r-0 | r-0 | r-0 | rw-1 | rw-1          | rw-1 |

|               |          | Adj           | ustment   |
|---------------|----------|---------------|-----------|
|               |          | freq_sel[2:0] | Frequency |
| freq_sel[2:0] | Bits 7-0 | 1xx           | 2.00 MHz  |
|               |          | 01x           | 1.67 MHz  |
|               |          | 00x           | 1.00 MHz  |

### PATTERN\_GEN\_CTRL (11H) - PATTERN GENERATOR CONTROL REGISTER

| D7  | D6  | D5  | D4  | D3       | D2        | D1   | D0   |
|-----|-----|-----|-----|----------|-----------|------|------|
|     |     |     |     | en_blink | rgb_start | loop | log  |
| r-0 | r-0 | r-0 | r-0 | rw-0     | rw-0      | rw-0 | rw-0 |

| en_blink  | Bit 3 | 0 - blinking sequences start bit disabled 1 - blinking sequences start bit enabled                              |
|-----------|-------|-----------------------------------------------------------------------------------------------------------------|
| rgb_start | Bit 2 | 0 – pattern generator disabled 1 – execution pattern starting from command 1                                    |
| loop      | Bit 1 | 0 – pattern generator loop disabled (single pattern) 1 – pattern generator loop enabled (execute until stopped) |
| log       | Bit 0 | 0 – color intensity mode 0<br>1 – color intensity mode 1                                                        |

## RGB1\_MAX\_CURRENT (12H) - RGB1 DRIVER INDIVIDUAL MAXIMUM CURRENT CONTROL REGISTER

| D7  | D6  | D5   | D4   | D3   | D2   | D1   | D0   |
|-----|-----|------|------|------|------|------|------|
|     |     | ir1[ | 1:0] | ig1[ | 1:0] | ib1[ | 1:0] |
| r-0 | r-0 | rw-0 | rw-0 | rw-0 | rw-0 | rw-0 | rw-0 |

|           |          | Maxim    | um current for R1 driver |
|-----------|----------|----------|--------------------------|
|           |          | ir1[2:0] | Maximum output current   |
| 1.454.01  |          | 00       | 0.25×I <sub>MAX</sub>    |
| ir1[1:0]  | Bits 5-4 | 01       | 0.50×I <sub>MAX</sub>    |
|           |          | 10       | 0.75×I <sub>MAX</sub>    |
|           |          | 11       | 1.00×I <sub>MAX</sub>    |
|           |          | Maxim    | um current for G1 driver |
|           | Bits 3-2 | ig2[1:0] | Maximum output current   |
| :1[1.0]   |          | 00       | 0.25×I <sub>MAX</sub>    |
| ig1[1:0]  |          | 01       | 0.50×I <sub>MAX</sub>    |
|           |          | 10       | 0.75×I <sub>MAX</sub>    |
|           |          | 11       | 1.00×I <sub>MAX</sub>    |
|           |          | Maxim    | um current for B1 driver |
|           |          | ib1[1:0] | Maximum output current   |
| :1-4[4.0] | D:t- 4.0 | 00       | 0.25×I <sub>MAX</sub>    |
| ib1[1:0]  | Bits 1-0 | 01       | 0.50×I <sub>MAX</sub>    |
|           |          | 10       | 0.75×I <sub>MAX</sub>    |
|           |          | 11       | 1.00×I <sub>MAX</sub>    |

## RGB2\_MAX\_CURRENT (13H) - RGB2 DRIVER INDIVIDUAL MAXIMUM CURRENT CONTROL REGISTER

| D7  | D6  | D5   | D4   | D3       | D2   | D1       | D0   |
|-----|-----|------|------|----------|------|----------|------|
|     |     | ir2[ | 1:0] | ig2[1:0] |      | ib2[1:0] |      |
| r-0 | r-0 | rw-0 | rw-0 | rw-0     | rw-0 | rw-0     | rw-0 |

|          |          | Maxim    | um current for R2 driver |
|----------|----------|----------|--------------------------|
|          |          | ir2[2:0] | Maximum output current   |
| :0[4 -0] |          | 00       | 0.25×I <sub>MAX</sub>    |
| ir2[1:0] | Bits 5-4 | 01       | 0.50×I <sub>MAX</sub>    |
|          |          | 10       | 0.75×I <sub>MAX</sub>    |
|          |          | 11       | 1.00×I <sub>MAX</sub>    |
|          |          | Maxim    | um current for G2 driver |
|          | Bits 3-2 | ig2[1:0] | Maximum output current   |
| :0[4.0]  |          | 00       | 0.25×I <sub>MAX</sub>    |
| ig2[1:0] |          | 01       | 0.50×I <sub>MAX</sub>    |
|          |          | 10       | 0.75×I <sub>MAX</sub>    |
|          |          | 11       | 1.00×I <sub>MAX</sub>    |
|          |          | Maxim    | um current for B2 driver |
|          |          | ib2[1:0] | Maximum output current   |
| :60[4.0] | Dito 1 0 | 00       | 0.25×I <sub>MAX</sub>    |
| ib2[1:0] | Bits 1-0 | 01       | 0.50×I <sub>MAX</sub>    |
|          |          | 10       | 0.75×I <sub>MAX</sub>    |
|          |          | 11       | 1.00×I <sub>MAX</sub>    |

## AUDIO\_SYNC\_CTRL1 (2AH) - AUDIO SYNCHRONIZATION AND ADC CONTROL REGISTER 1

|   | D7   | D6            | D5   | D4        | D3     | D2      | D1      | D0       |
|---|------|---------------|------|-----------|--------|---------|---------|----------|
|   |      | gain_sel[2:0] |      | sync_mode | en_agc | en_sync | input_s | sel[1:0] |
| 1 | rw-0 | rw-0          | rw-0 | rw-0      | rw-0   | rw-0    | rw-1    | rw-1     |

|                |          | Ir                        | nput signal gain control            |  |  |  |
|----------------|----------|---------------------------|-------------------------------------|--|--|--|
|                |          | gain_sel[2:0]             | gain, dB                            |  |  |  |
|                |          | 000                       | 0 (default)                         |  |  |  |
|                |          | 001                       | 3                                   |  |  |  |
| gain_sel[2:0]  | Bits 7-5 | 010                       | 6                                   |  |  |  |
| gaiii_Sei[2.0] | DIIS 7-3 | 011                       | 9                                   |  |  |  |
|                |          | 100                       | 12                                  |  |  |  |
|                |          | 101                       | 15                                  |  |  |  |
|                |          | 110                       | 18                                  |  |  |  |
|                |          | 111                       | 21                                  |  |  |  |
|                |          | Input filter mode control |                                     |  |  |  |
| sync_mode      | Bit 4    | 0 – Amplitude mode        |                                     |  |  |  |
|                |          | 1 – Frequency mode        |                                     |  |  |  |
| en_agc         | Bit 3    |                           | 0 – automatic gain control disabled |  |  |  |
|                |          |                           | utomatic gain control enabled       |  |  |  |
| en_sync        | Bit 2    |                           | udio synchronization disabled       |  |  |  |
| <b>-</b>       |          | 1 – aı                    | udio synchronization enabled        |  |  |  |
|                |          |                           | ADC input selector                  |  |  |  |
|                |          | input_sel[1:0]            | Input                               |  |  |  |
| input_sel[1:0] | Bits 1-0 | 00                        | Single ended input signal (ASE)     |  |  |  |
| put_3ei[1.0]   | Dita 1-0 | 01                        | Not used                            |  |  |  |
|                |          | 10                        | Not used                            |  |  |  |
|                |          | 11                        | No input (default)                  |  |  |  |

### AUDIO\_SYNC\_CTRL2 (2BH) - AUDIO SYNCHRONIZATION AND ADC CONTROL REGISTER 2

| D7  | D6  | D5  | D4     | D3     | D2        | D1     | D0        |
|-----|-----|-----|--------|--------|-----------|--------|-----------|
|     | -   | ~   | en_avg | mode_d | ctrl[1:0] | speed_ | ctrl[1:0] |
| r-0 | r-0 | r-0 | rw-0   | rw-0   | rw-0      | rw-0   | rw-0      |

| en_avg          | Bit 4    | register changes events 1 – averaging enable | ed. f <sub>sample</sub> = 122 Hz, data in<br>ery 8.2 ms.<br>ed. f <sub>sample</sub> = 244 Hz, averaging of<br>register changes every 262 ms |  |  |
|-----------------|----------|----------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------|--|--|
| mode_ctrl[1:0]  | Bits 3-2 | Filtering mode control                       | ol                                                                                                                                          |  |  |
|                 |          | LEDs light response time to audio input      |                                                                                                                                             |  |  |
|                 |          | speed_ctrl[1:0]                              | Response                                                                                                                                    |  |  |
| anaad atul[1,0] | Bits 1-0 | 00                                           | FASTEST (default)                                                                                                                           |  |  |
| speed_ctrl[1:0] | DIIS 1-0 | 01                                           | FAST                                                                                                                                        |  |  |
|                 |          | 10                                           | MEDIUM                                                                                                                                      |  |  |
|                 |          | 11                                           | SLOW                                                                                                                                        |  |  |

## **PATTERN CONTROL REGISTERS**

|                          | Command_[1:8]A - Pattern Control Register A |  |  |        |      |      |      |  |
|--------------------------|---------------------------------------------|--|--|--------|------|------|------|--|
| D7                       | D7 D6 D5 D4 D3 D2 D1 D0                     |  |  |        |      |      |      |  |
|                          | r[2:0]                                      |  |  | g[2:0] |      | cet[ | 3:2] |  |
| rw-0 rw-0 rw-0 rw-0 rw-0 |                                             |  |  |        | rw-0 | rw-0 |      |  |

|      |       | Commai | nd_[1:8]B – Pat | tern Control Re | egister B |         |      |
|------|-------|--------|-----------------|-----------------|-----------|---------|------|
| D7   | D6    | D5     | D4              | D3              | D2        | D1      | D0   |
| cet  | [1:0] |        | b[2:0]          |                 |           | tt[2:0] |      |
| rw-0 | rw-0  | rw-0   | rw-0            | rw-0            | rw-0      | rw-0    | rw-0 |

|        |           |        | Red color intensity   | у                     |
|--------|-----------|--------|-----------------------|-----------------------|
|        |           | r[2:0] | curre                 | nt, %                 |
|        |           |        | log=0                 | log=1                 |
|        |           | 000    | 0×I <sub>MAX</sub>    | 0×I <sub>MAX</sub>    |
|        |           | 001    | 7%×I <sub>MAX</sub>   | 1%×I <sub>MAX</sub>   |
| r[2:0] | Bits 7-5A | 010    | 14%×I <sub>MAX</sub>  | 2%×I <sub>MAX</sub>   |
|        | /-5A      | 011    | 21%×I <sub>MAX</sub>  | 4%×I <sub>MAX</sub>   |
|        |           | 100    | 32%×I <sub>MAX</sub>  | 10%×I <sub>MAX</sub>  |
|        |           | 101    | 46%×I <sub>MAX</sub>  | 21%×I <sub>MAX</sub>  |
|        |           | 110    | 71%×I <sub>MAX</sub>  | 46%×I <sub>MAX</sub>  |
|        |           | 111    | 100%×I <sub>MAX</sub> | 100%×I <sub>MAX</sub> |
|        |           |        | Green color intensi   | ty                    |
|        |           | g[2:0] | curre                 | nt, %                 |
|        |           |        | log=0                 | log=1                 |
|        |           | 000    | 0×I <sub>MAX</sub>    | 0×I <sub>MAX</sub>    |
|        |           | 001    | 7%×I <sub>MAX</sub>   | 1%×I <sub>MAX</sub>   |
| g[2:0] | Bits 4-2A | 010    | 14%×I <sub>MAX</sub>  | 2%×I <sub>MAX</sub>   |
|        | 4-ZA      | 011    | 21%×I <sub>MAX</sub>  | 4%×I <sub>MAX</sub>   |
|        |           | 100    | 32%×I <sub>MAX</sub>  | 10%×I <sub>MAX</sub>  |
|        |           | 101    | 46%×I <sub>MAX</sub>  | 21%×I <sub>MAX</sub>  |
|        |           | 110    | 71%×I <sub>MAX</sub>  | 46%×I <sub>MAX</sub>  |
|        |           | 111    | 100%×I <sub>MAX</sub> | 100%×I <sub>MAX</sub> |

|          |                      | Commai   | nd execution time     |                       |
|----------|----------------------|----------|-----------------------|-----------------------|
| cet[3:0] | Bits<br>1-0A<br>7-6B | cet[3:0] | CET duration, ms      |                       |
|          |                      | 0000     | 197                   |                       |
|          |                      | 0001     | 393                   |                       |
|          |                      | 0010     | 590                   |                       |
|          |                      | 0011     | 786                   |                       |
|          |                      | 0100     | 983                   |                       |
|          |                      | 0101     | 1180                  |                       |
|          |                      | 0110     | 1376                  |                       |
|          |                      | 0111     | 1573                  |                       |
|          |                      | 1000     | 1769                  |                       |
|          |                      | 1001     | 1966                  |                       |
|          |                      | 1010     | 2163                  |                       |
|          |                      | 1011     | 2359                  |                       |
|          |                      | 1100     | 2556                  |                       |
|          |                      | 1101     | 2753                  |                       |
|          |                      | 1110     | 2949                  |                       |
|          |                      | 1111     | 3146                  |                       |
| b[2:0]   | Bits<br>5-3B         |          | Blue color intensit   | ty                    |
|          |                      | b[2:0]   | curre                 | ent, %                |
|          |                      |          | log=0                 | log=1                 |
|          |                      | 000      | 0×I <sub>MAX</sub>    | 0×I <sub>MAX</sub>    |
|          |                      | 001      | 7%×I <sub>MAX</sub>   | 1%×I <sub>MAX</sub>   |
|          |                      | 010      | 14%×I <sub>MAX</sub>  | 2%×I <sub>MAX</sub>   |
|          |                      | 011      | 21%×I <sub>MAX</sub>  | 4%×I <sub>MAX</sub>   |
|          |                      | 100      | 32%×I <sub>MAX</sub>  | 10%×I <sub>MAX</sub>  |
|          |                      | 101      | 46%×I <sub>MAX</sub>  | 21%×I <sub>MAX</sub>  |
|          |                      | 110      | 71%×I <sub>MAX</sub>  | 46%×I <sub>MAX</sub>  |
|          |                      | 111      | 100%×I <sub>MAX</sub> | 100%×I <sub>MAX</sub> |
|          | Bits<br>2-0B         | Tra      | insition time         |                       |
|          |                      | tt[2:0]  | Transition time, ms   |                       |
| tt[2:0]  |                      | 000      | 0                     |                       |
|          |                      | 001      | 55                    |                       |
|          |                      | 010      | 110                   |                       |
|          |                      | 011      | 221                   |                       |
|          |                      | 100      | 442                   |                       |
|          |                      | 101      | 885                   |                       |
|          |                      | 110      | 1770                  |                       |
|          |                      | 111      | 3539                  |                       |

# RESET (60H) - RESET REGISTER

| D7                                                                 | D6  | D5  | D4  | D3  | D2  | D1  | D0  |  |  |  |
|--------------------------------------------------------------------|-----|-----|-----|-----|-----|-----|-----|--|--|--|
| Writing any data to Reset Register in address 60H can reset LP3952 |     |     |     |     |     |     |     |  |  |  |
| w-0                                                                | w-0 | w-0 | w-0 | w-0 | w-0 | w-0 | w-0 |  |  |  |

42

# Physical Dimensions inches (millimeters) unless otherwise noted



The dimension for X1 ,X2 and X3 are as given:

- \_\_ X1=3.00 mm ±0.03 mm
- \_\_ X2=3.00 mm ±0.03 mm
- \_\_\_ X3=0.65 mm ±0.075 mm

36-bump Micro SMDxt Package, 3 x 3 x 0.65 mm, 0.5 mm pitch NS Package Number RLA36AAA

See Application note AN1412 for PCB design and assembly instructions.

# **Notes**

THE CONTENTS OF THIS DOCUMENT ARE PROVIDED IN CONNECTION WITH NATIONAL SEMICONDUCTOR CORPORATION ("NATIONAL") PRODUCTS. NATIONAL MAKES NO REPRESENTATIONS OR WARRANTIES WITH RESPECT TO THE ACCURACY OR COMPLETENESS OF THE CONTENTS OF THIS PUBLICATION AND RESERVES THE RIGHT TO MAKE CHANGES TO SPECIFICATIONS AND PRODUCT DESCRIPTIONS AT ANY TIME WITHOUT NOTICE. NO LICENSE, WHETHER EXPRESS, IMPLIED, ARISING BY ESTOPPEL OR OTHERWISE, TO ANY INTELLECTUAL PROPERTY RIGHTS IS GRANTED BY THIS DOCUMENT.

TESTING AND OTHER QUALITY CONTROLS ARE USED TO THE EXTENT NATIONAL DEEMS NECESSARY TO SUPPORT NATIONAL'S PRODUCT WARRANTY. EXCEPT WHERE MANDATED BY GOVERNMENT REQUIREMENTS, TESTING OF ALL PARAMETERS OF EACH PRODUCT IS NOT NECESSARILY PERFORMED. NATIONAL ASSUMES NO LIABILITY FOR APPLICATIONS ASSISTANCE OR BUYER PRODUCT DESIGN. BUYERS ARE RESPONSIBLE FOR THEIR PRODUCTS AND APPLICATIONS USING NATIONAL COMPONENTS. PRIOR TO USING OR DISTRIBUTING ANY PRODUCTS THAT INCLUDE NATIONAL COMPONENTS, BUYERS SHOULD PROVIDE ADEQUATE DESIGN, TESTING AND OPERATING SAFEGUARDS.

EXCEPT AS PROVIDED IN NATIONAL'S TERMS AND CONDITIONS OF SALE FOR SUCH PRODUCTS, NATIONAL ASSUMES NO LIABILITY WHATSOEVER, AND NATIONAL DISCLAIMS ANY EXPRESS OR IMPLIED WARRANTY RELATING TO THE SALE AND/OR USE OF NATIONAL PRODUCTS INCLUDING LIABILITY OR WARRANTIES RELATING TO FITNESS FOR A PARTICULAR PURPOSE, MERCHANTABILITY, OR INFRINGEMENT OF ANY PATENT, COPYRIGHT OR OTHER INTELLECTUAL PROPERTY RIGHT.

#### LIFE SUPPORT POLICY

NATIONAL'S PRODUCTS ARE NOT AUTHORIZED FOR USE AS CRITICAL COMPONENTS IN LIFE SUPPORT DEVICES OR SYSTEMS WITHOUT THE EXPRESS PRIOR WRITTEN APPROVAL OF THE CHIEF EXECUTIVE OFFICER AND GENERAL COUNSEL OF NATIONAL SEMICONDUCTOR CORPORATION. As used herein:

Life support devices or systems are devices which (a) are intended for surgical implant into the body, or (b) support or sustain life and whose failure to perform when properly used in accordance with instructions for use provided in the labeling can be reasonably expected to result in a significant injury to the user. A critical component is any component in a life support device or system whose failure to perform can be reasonably expected to cause the failure of the life support device or system or to affect its safety or effectiveness.

National Semiconductor and the National Semiconductor logo are registered trademarks of National Semiconductor Corporation. All other brand or product names may be trademarks or registered trademarks of their respective holders.

Copyright© 2007 National Semiconductor Corporation

For the most current product information visit us at www.national.com



National Semiconductor Americas Customer Support Center Email:

new.feedback@nsc.com Tel: 1-800-272-9959

**National Semiconductor Europe Customer Support Center** 

Fax: +49 (0) 180-530-85-86 Email: europe.support@nsc.com Deutsch Tel: +49 (0) 69 9508 6208 English Tel: +49 (0) 870 24 0 2171 Français Tel: +33 (0) 1 41 91 8790

**National Semiconductor Asia** Pacific Customer Support Center Email: ap.support@nsc.com

National Semiconductor Japan **Customer Support Center** Fax: 81-3-5639-7507 Email: jpn.feedback@nsc.com Tel: 81-3-5639-7560