### **intal 5 VOLT BOOT BLOCK FLASH MEMORY**

### 28F001BX (x8)

- n **High-Integration Blocked Architecture One 8 KB Boot Block w/Lock Out**
	- **Two 4 KB Parameter Blocks**
	- **One 112 KB Main Block**
- Simplified Program and Erase **Automated Algorithms via On-Chip Write State Machine (WSM)**
- **SRAM-Compatible Write Interface**
- n **Deep Power-Down Mode**
	- **0.05 µA ICC Typical**
	- **0.8 µA IPP Typical**
- 12.0 V ±5% V<sub>PP</sub>
- High-Performance Read
	- **120 ns, 150 ns Maximum Access Time**
	- **5.0 V ±10% VCC**
- n **Hardware Data Protection Feature Erase/Write Lockout during Power Transitions**
- Advanced Packaging, JEDEC Pinouts **32-Pin PDIP**
	- **32-Lead PLCC**
- **ETOX<sup>™</sup> II Nonvolatile Flash Technology**
	- **EPROM-Compatible Process Base**
	- $-$  High-Volume Manufacturing **Experience**

The Intel® 28F001BX-B and 28F001BX-T combine the cost-effectiveness of Intel standard flash memory with features that simplify write and allow block erase. These devices aid the system designer by combining the functions of several components into one, making boot block flash an innovative alternative to EPROM and EEPROM or battery-backed static RAM. Many new and existing designs can take advantage of the 28F001BX's integration of blocked architecture, automated electrical reprogramming, and standard processor interface.

The 28F001BX-B and 28F001BX-T are 1,048,576 bit nonvolatile memories organized as 131,072 bytes of eight bits. They are offered in 32-pin plastic DIP and 32-lead PLCC packages. Pin assignment conform to JEDEC standards for byte-wide EPROMs. These devices use an integrated command port and state machine for simplified block erasure and byte reprogramming. The 28F001BX-T's block locations provide compatibility with microprocessors and microcontrollers that boot from high memory, such as Intel® MCS®- 186 family, 80286, i386™, i486™, i860™ and 80960CA. With exactly the same memory segmentation, the 28F001BX-B memory map is tailored for microprocessors and microcontrollers that boot from low memory, such as Intel's MCS-51, MCS-196, 80960KX and 80960SX families. All other features are identical, and unless otherwise noted, the term 28F001BX can refer to either device throughout the remainder of this document.

The boot block section includes a reprogramming write lock out feature to guarantee data integrity. It is designed to contain secure code which will bring up the system minimally and download code to the other locations of the 28F001BX. Intel 28F001BX employs advanced CMOS circuitry for systems requiring highperformance access speeds, low-power consumption, and immunity to noise. Its access time provides zero wait-state performance for a wide range of microprocessors and microcontrollers. A deep power-down mode lowers power consumption to 0.25 µW typical through Vcc—crucial in laptop computer, hand-held instrumentation and other low-power applications. The RP# power control input also provides absolute data protection during system power-up or power loss.

Manufactured on Intel® ETOX™ process technology base, the 28F001BX builds on years of EPROM experience to yield the highest levels of quality, reliability, and cost-effectiveness.

**Note:** This document formerly known as 1-Mbit (128K x 8) Boot Block Flash Memory.

December 1998 Order Number: 290406-009

### **INTEL CONFIDENTIAL (until publication date)**

Information in this document is provided in connection with Intel products. No license, express or implied, by estoppel or otherwise, to any intellectual property rights is granted by this document. Except as provided in Intel's Terms and Conditions of Sale for such products, Intel assumes no liability whatsoever, and Intel disclaims any express or implied warranty, relating to sale and/or use of Intel products including liability or warranties relating to fitness for a particular purpose, merchantability, or infringement of any patent, copyright or other intellectual property right. Intel products are not intended for use in medical, life saving, or life sustaining applications.

Intel may make changes to specifications and product descriptions at any time, without notice.

The 28F001BX-T/28F001BX-B may contain design defects or errors known as errata which may cause the product to deviate from published specifications. Current characterized errata are available on request.

Contact your local Intel sales office or your distributor to obtain the latest specifications and before placing your product order.

Copies of documents which have an ordering number and are referenced in this document, or other Intel literature, may be obtained from:

Intel Corporation P.O. Box 5937 Denver, CO 8021-9808

or call 1-800-548-4725 or visit Intel's website at http://www.intel.com

COPYRIGHT © INTEL CORPORATION 1997, 1998 CG-041493

\*Third-party brands and names are the property of their respective owners.

### **CONTENTS**





### **REVISION HISTORY**



### **1.0 APPLICATIONS**

The Intel® 28F001BX Flash Boot Block memory augments the nonvolatility, in-system electrical erasure and reprogrammability of Intel's flash memory by offering four separately erasable blocks and integrating a state machine to control erase and program functions. The specialized blocking architecture and automated programming of the 28F001BX provide a full-function, nonvolatile flash memory ideal for a wide range of applications, including PC boot/BIOS memory, minimum-chip embedded program memory and parametric data storage. The 28F001BX combines the safety of a hardware-protected 8-Kbyte boot block with the flexibility of three separately reprogrammable blocks (two 4-Kbyte parameter blocks and one 112-Kbyte code block) into one versatile, cost-effective flash memory. Additionally, reprogramming one block does not affect code stored in another block, ensuring data integrity.

The flexibility of flash memory reduces costs throughout the life cycle of a design. During the early stages of a system's life, flash memory reduces prototype development and testing time, allowing the system designer to modify in-system software electrically versus manual removal of components. During production, flash memory provides flexible firmware for just-in-time configuration, reducing system inventory and eliminating unnecessary handling and less reliable socketed connections. Late in the life cycle, when software updates or code "bugs" are often unpredictable and costly, flash memory reduces update costs by allowing the manufacturers to send floppy updates versus a technician. Alternatively, remote updates over a communication link are possible at speeds up to 9600 baud due to flash memory's fast programming time.

Reprogrammable environments, such as the personal computer, are ideal applications for the 28F001BX. The internal state machine provides SRAM-like timings for program and erasure, using the command and status registers. The blocking scheme allows BIOS update in the main and parameter blocks, while still providing recovery code in the boot block in the unlikely event a power failure occurs during an update, or where BIOS code is corrupted. Parameter blocks also provide convenient configuration storage, backing up SRAM and battery configurations. EISA systems, for example, can store hardware configurations in a flash parameter block, reducing system SRAM.

Laptop BIOS are becoming increasingly complex with the addition of power management software and extended system setup screens. BIOS code complexity increases the potential for code updates after the sale, but the compactness of laptop designs makes hardware updates very costly. Boot block flash memory provides an inexpensive update solution for laptops, while reducing laptop obsolescence. For portable PCs and hand-held equipment, the deep power-down mode dramatically lowers system power requirements during periods of slow operation or sleep modes.

The 28F001BX gives the embedded system designer several desired features. The internal state machine reduces the size of external code dedicated to the erase and program algorithms, as well as freeing the microcontroller or microprocessor to respond to other system requests during program and erasure. The four blocks allow logical segmentation of the entire embedded software: the 8-Kbyte block for the boot code, the 112-Kbyte block for the main program code and the two 4-Kbyte blocks for updatable parametric data storage, diagnostic messages and data, or extensions of either the boot code or program code. The boot block is hardware protected against unauthorized write or erase of its vital code in the field. Further, the power-down mode also locks out erase or write operations, providing absolute data protection during system power-up or power loss. This hardware protection provides obvious advantages for safety related applications such as transportation, military, and medical. The 28F001BX is well suited for minimum-chip embedded applications ranging from communications to automotive.



**Figure 1. 28F001BX Block Diagram**

### **Table 1. Lead Descriptions**





**Figure 2. DIP Pin Configuration**



**Figure 3. PLCC Lead Congfiguration**



**Figure 4. 28F001BX-T in a 80C188 System**



**Figure 5. 28F001BX-B in a 80C51 System**

### **2.0 PRINCIPLES OF OPERATION**

The 28F001BX introduces on-chip write automation to manage write and erase functions. The write state machine allows for 100% TTL-level control inputs, fixed power supplies during erasure and programming, minimal processor overhead with RAM-like write timings, and maximum EPROM compatiblity.

After initial device power-up, or after return from deep power-down mode (see Bus Operation), the 28F001BX functions as a read-only memory. Manipulation of external memory-control pins yield standard EPROM read, standby, output disable or intelligent identifier operations. Both status register and intelligent identifiers can be accessed through the command register when  $V_{PP} = V_{PPL}$ .

This same subset of operations is also available when high voltage is applied to the V<sub>PP</sub> pin. In addition, high voltage on  $V_{PP}$  enables successful erasure and programming of the device. All functions associated with altering memory contents—program, erase, status, and inteligent identifier—are accessed via the command register and verified through the status register.

Commands are written using standard microprocessor write timings. Register contents serve as input to the WSM, which controls the erase and programming circuitry. Write cycles also internally latch addresses and data needed for programming or erase operations. With the appropriate command written to the register, standard microprocessor read timings output array data, access the intelligent identifier codes, or output program and erase status for verification.

Interface software to initiate and poll progress of internal program and erase can be stored in any of the 28F001BX blocks. This code is copied to, and executed from, system RAM during actual flash memory update. After successful completion of program and/or erase, code execution out of the 28F001BX is again possible via the Read Array command. Erase suspend/resume capability allows system software to suspend block erase and read data/execute code from any other block.

### **2.1 Command Register and Write Automation**

An on-chip state machine controls block erase and byte program, freeing the system processor for other tasks. After receiving the Erase Setup and Erase Confirm commands, the state machine controls block pre-conditioning and erase, returning progress via the status register. Programming is similarly controlled, after destination address and expected data are supplied. The program algorithm of past Intel Flash memories is now regulated by the state machine, including program pulse repetition where required and internal verification and margining of data.

### **2.2 Data Protection**

Depending on the application, the system designer may choose to make the  $V_{PP}$  power supply switchable (available only when memory updates are required) or hardwired to  $V_{PPH}$ . When  $V_{PP}$  =  $V_{\text{PPI}}$ , memory contents cannot be altered. The 28F001BX command register architecture provides protection from unwanted program or erase operations even when high voltage is applied to V<sub>PP</sub>. Additionally, all functions are disabled whenever  $V_{CC}$  is below the write lockout voltage  $V_{LKO}$ , or when RP# is at  $V_{IL}$ . The 28F001BX accommodates either design practice and encourages optimization of the processor-memory interface.

The two-step program/erase write sequence to the command register provides additional software write protection.



**Figure 6. 28F001BX-T Memory Map**



**Figure 7. 28F001BX-B Memory Map**

### **3.0 BUS OPERATION**

Flash memory reads, erases and writes in-system via the local CPU. All bus cycles to or from the flash memory conform to standard microprocessor bus cycles.

### **3.1 Read**

The 28F001BX has three read modes. The memory can be read from any of its blocks, and information can be read from the intelligent identifier or the status register. V<sub>PP</sub> can be at either V<sub>PPL</sub> or V<sub>PPH</sub>.

The first task is to write the appropriate Read Mode command to the command register (array, intelligent identifier, or status register). The 28F001BX automatically resets to read array mode upon initial device power-up or after exit from deep power-down. The 28F001BX has four control pins, two of which must be logically active to obtain data at the outputs. Chip Enable (CE#) is the device selection control, and when active enables the selected memory device. Output Enable (OE#) is the data input/output  $(DQ_0-DQ_7)$  direction control, and when active drives data from the selected memory onto the I/O bus. RP# and WE# must also be at V<sub>IH</sub>. Figure 11 illustrates read bus cycle waveforms.

### **3.2 Output Disable**

With OE# at a logic-high level  $(V<sub>1H</sub>)$ , the device outputs are disabled. Output pins (DQ<sub>0</sub>-DQ<sub>7</sub>) are placed in a high-impedance state.

### **3.3 Standby**

CE# at a logic-high level  $(V_{H})$  places the 28F001BX in standby mode. Standby operation disables much of the 28F001BX's circuitry and substantially reduces device power consumption. The outputs  $(DQ<sub>0</sub>-DQ<sub>7</sub>)$  are placed in a high-impedance state independent of the status of OE#. If the 28F001BX is deselected during erase or program, the device will continue functioning and consuming normal active power until the operation is completed.



**Table 2. 28F001BX Bus Operations**



**NOTES:**

- 1. Refer to Section 10.4, DC Characteristics. When V<sub>PP</sub> = V<sub>PPL</sub>, memory contents can be read but not programmed or erased.
- 2. X can be  $V_{IL}$  or  $V_{IH}$  for control pins and addresses, and  $V_{PPL}$  or  $V_{PPH}$  for  $V_{PP}$ .
- 3. See DC Characteristics, for  $V_{\text{PPL}}$ ,  $V_{\text{PPH}}$ ,  $V_{\text{HH}}$  and  $V_{\text{ID}}$  voltages.
- 4. Manufacturer and device codes may also be accessed via a command register write sequence. Refer to Table 3.  $A_1 A_8$ ,  $A_{10}-A_{16}=V_{II}$ .
- 5. Device ID = 94H for the 28F001BX-T and 95H for the 28F001BX-B.
- 6. Command writes involving block erase or byte program are successfully executed only when  $V_{PP} = V_{PPH}$ .
- 7. Refer to Table 3 for valid  $D_{IN}$  during a write operation.
- 8. Program or erase the boot block by holding RP# at V<sub>HH</sub> or toggling OE# to V<sub>HH</sub>. See AC waveforms for program/erase operations.

### **3.4 Deep Power-Down**

The 28F001BX offers a 0.25  $\mu$ W V<sub>CC</sub> power-down feature, entered when RP# is at  $V_{\parallel L}$ . During read modes, RP# low deselects the memory, places output drivers in a high-impedance state and turns off all internal circuits. The 28F001BX requires time tPHQV (see AC Characteristics—Read-Only Operations) after return from power-down until initial memory access outputs are valid. After this wakeup interval, normal operation is restored. The command register is reset to read array, and the status register is cleared to value 80H, upon return to normal operation.

During erase or program modes, RP# low will abort either operation. Memory contents of the block being altered are no longer valid as the data will be partially programmed or erased. Time t<sub>PHWL</sub> after  $R$ P# goes to logic-high (V<sub>IH</sub>) is required before another command can be written.

### **3.5 Intelligent Identifier Operation**

The intelligent identifier operation outputs the manufacturer code, 89H; and the device code, 94H for the 28F001BX-T and 95H for the 28F001BX-B. Programming equipment or the system CPU can then automatically match the device with its proper erase and programming algorithms.

### **3.5.1 PROGRAMMING EQUIPMENT**

CE# and OE# at a logic low level  $(V_{IL})$ , with A<sub>9</sub> at high voltage  $V_{ID}$  (see DC Characteristics) activates this operation. Data read from locations 00000H and 00001H represent the manufacturer's code and the device code respectively.

### **3.5.2 IN-SYSTEM PROGRAMMING**

The manufacturer and device codes can also be read via the command register. Following a write of 90H to the command register, a read from address location 00000H outputs the manufacturer code (89H). A read from address 00001H outputs the device code (94H for the 28F001BX-T and 95H for the 28F001BX-B). It is not necessary to have high voltage applied to V<sub>PP</sub> to read the intelligent identifiers from the command register.

### **3.6 Write**

Writes to the command register allow read of device data and intelligent identifiers. They also control inspection and clearing of the status register. Additionally, when  $V_{PP}$  =  $V_{PPH}$ , the command register controls device erasure and programming. The contents of the register serve as input to the internal state machine.

The command register itself does not occupy an addressable memory location. The register is a latch used to store the command and address and data information needed to execute the command. Erase Setup and Erase Confirm commands require both appropriate command data and an address within the block to be erased. The Program Setup command requires both appropriate command data and the address of the location to be programmed, while the Program command consists of the data to be written and the address of the location to be programmed.

The command register is written by bringing WE# to a logic-low level  $(V_{|L})$  while CE# is low. Addresses and data are latched on the rising edge of WE#. Standard microprocessor write timings are used.

Refer to AC Characteristics—Write/Erase/Program Operations and the AC Waveform for Write Operations, Figure 19, for specific timing parameters.

### **4.0 COMMAND DEFINITIONS**

When V<sub>PPL</sub> is applied to the V<sub>PP</sub> pin, read operations from the status register, intelligent identifiers, or array blocks are enabled. Placing V<sub>PPH</sub> on V<sub>PP</sub> enables successful program and erase operations as well.

Device operations are selected by writing specific commands into the command register. Table 3 defines these 28F001BX commands.

### **4.1 Read Array Command**

Upon initial device power-up and after exit from deep power-down mode, the 28F001BX defaults to read array mode. This operation is also initiated by writing FFH into the command register.



Microprocessor read cycles retrieve array data. The device remains enabled for reads until the command register contents are altered. Once the internal write state machine has started an erase or program operation, the device will not recognize the Read Array command, until the WSM has completed its operation. The Read Array command is functional when  $V_{PP} = V_{PPL}$  or  $V_{PPH}$ .

### **4.2 Intelligent Identifier Command for In-System Programming**

The 28F001BX contains an intelligent identifier operation to supplement traditional PROMprogramming methodology. The operation is initiated by writing 90H into the command register. Following the command Write, a read cycle from address 00000H retrieves the manufacturer code of 89H. A read cycle from address 00001H returns the device code of 94H (28F001BX-T) or 95H (28F001BX-B). To terminate the operation, it is necessary to write another valid command into the register. Like the Read Array command, the Intelligent Identifier command is functional when  $V_{PP} = V_{PPL}$  or  $V_{PPH}$ .





### **NOTES:**

1. Bus operations are defined in Table 2.

2. IA = Identifier Address: 00H for manufacturer code, 01H for device code.

BA = Address within the block being erased. PA = Address of memory location to be programmed.

3. SRD = Data read from status register. See Table 4 for a description of the status register bits.

PD = Data to be programmed at location PA. Data is latched on the rising edge of WE#. IID = Data read from intelligent identifiers.

4. Following the Intelligent Identifier command, two read operations access manufacture and device codes.

5. Commands other than those shown above are reserved by Intel for future device implementations and should not be used.



The 28F001BX contains a status register which may be read to determine when a program or erase operation is complete, and whether that operation completed successfully. The status register may be read at any time by writing the Read Status Register command (70H) to the command register. After writing this command, all subsequent read operations output data from the status register, until another valid command is written to the command register. The contents of the status register are latched on the falling edge of OE# or CE#, whichever occurs last in the read cycle. OE# or CE# must be toggled to  $V_{IH}$  before further reads to update the status register latch. The Read Status Register command functions when  $V_{PP} = V_{PPL}$  or V<sub>PPH</sub>.

### **4.4 Clear Status Register Command**

The erase status and program status bits are set to "1" by the Write State Machine and can only be reset by the Clear Status Register command. These bits indicate various failure conditions (see Table 4). By allowing system software to control the resetting of these bits, several operations may be performed (such as cumulatively programming several bytes or erasing multiple blocks in sequence). The status register may then be polled to determine if an error occurred during that series. This adds flexibility to the way the device may be used.

Additionally, the V<sub>PP</sub> status bit (SR.3), when set to "1," **must** be reset by system software before further byte programs or block erases are attempted. To clear the status register, the Clear Status Register command (50H) is written to the command register. The Clear Status Register command is functional when  $V_{PP} = V_{PPL}$  or  $V_{PPH}$ .

### **4.5 Erase Setup/Erase Confirm Commands**

Erase is executed one block at a time, initiated by a two-cycle command sequence. An Erase Setup command (20H) is first written to the command register, followed by the Erase Confirm command (D0H). These commands require both appropriate command data and an address within the block to be erased. Block preconditioning, erase and verify are all handled internally by the Write State Machine, invisible to the system. After receiving the two-command erase sequence, the 28F001BX automatically outputs status register data when read (see Figure 9, 28F001BX Block Erase Flowchart). The CPU can detect the completion of the erase event by checking the WSM status bit of the status register (SR.7).

When the status register indicates that erase is complete, the erase status bit should be checked. If erase error is detected, the status register should be cleared. The command register remains in read status register mode until further commands are issued to it.

This two-step sequence of set-up followed by execution ensures that memory contents are not accidentally erased. Also, block erasure can only occur when  $V_{PP} = V_{PPH}$ . In the absence of this high voltage, memory contents are protected against erasure. If block erase is attempted while  $VPP =$ V<sub>PPL</sub>, the V<sub>PP</sub> status bit will be set to "1". Erase attempts while  $V_{PPL}$  <  $V_{PP}$  <  $V_{PPH}$  produce spurious results and should not be attempted.

### **4.6 Erase Suspend/Erase Resume Commands**

The Erase Suspend command allows erase sequence interruption in order to read data from another block of memory. Once the erase sequence is started, writing the Erase Suspend command (B0H) to the command register requests that the WSM suspend the erase sequence at a predetermined point in the erase algorithm. The 28F001BX continues to output status register data when read, after the Erase Suspend command is written to it. Polling the WSM status and erase suspend status bits will determine when the erase operation has been suspended (both will be set to "1s").

٦

At this point, a Read Array command can be written to the command register to read data from blocks **other than that which is suspended**. The only other valid commands at this time are Read Status Register (70H) and Erase Resume (D0H), at which time the WSM will continue with the erase sequence. The erase suspend status and WSM status bits of the status register will be cleared. After the Erase Resume command is written to it, the 28F001BX automatically outputs status register data when read (see Figure 10, 28F001BX Erase Suspend/ Resume Flowchart).



**Table 4. 28F001BX Status Register Definitions**

### **4.7 Program Setup/Program Commands**

Programming is executed by a two-write sequence. The Program Setup command (40H) is written to the command register, followed by a second write specifying the address and data (latched on the rising edge of WE#) to be programmed. The WSM then takes over, controlling the program and verify algorithms internally. After the two-command program sequence is written to it, the 28F001BX automatically outputs status register data when read (see Figure 8, 28F001BX Byte Programming Flowchart). The CPU can detect the completion of the program event by analyzing the WSM status bit of the status register. Only the Read Status Register command is valid while programming is active.

When the status register indicates that programming is complete, the program status bit should be checked. If program error is detected, the status register should be cleared. The internal WSM verify only detects errors for "1"s that do not successfully program to "0"s. The command register remains in read status register mode until further commands are issued to it. If byte program is attempted while  $V_{PP} = V_{PPL}$ , the  $V_{PP}$  status bit will be set to "1." Program attempts while  $V_{PPL}$  <  $V_{PP}$  <  $V_{PPH}$  produce spurious results and should not be attempted.

### **5.0 EXTENDED ERASE/PROGRAM CYCLING**

EEPROM cycling failures have always concerned users. The high electrical field required by thin oxide EEPROMs for tunneling can literally tear apart the oxide at defect regions. To combat this, some suppliers have implemented redundancy schemes, reducing cycling failures to insignificant levels. However, redundancy requires that cell size be doubled; an expensive solution.

Intel has designed extended cycling capability into its ETOX flash memory technology. Resulting improvements in cycling reliability come without increasing memory cell size or complexity. First, an advanced tunnel oxide increases the charge carrying ability ten-fold. Second, the oxide area per cell subjected to the tunneling electrical field is onetenth that of common EEPROMs, minimizing the probability of oxide defects in the region. Finally, the peak electric field during erasure is approximately 2 Mv/cm lower than EEPROM. The lower electric field greatly reduces oxide stress and the probability of failure.

The 28F001BX-B and 28F001BX-T are capable of 100,000 program/erase cycles on each parameter block, main block and boot block.

### **6.0 ON-CHIP PROGRAMMING ALGORITHM**

The 28F001BX integrates the Quick-Pulse programming algorithm of prior Intel Flash memory devices on-chip, using the command register, status register and WSM. On-chip integration dramatically simplifies system software and provides processor-like interface timings to the command and status registers. WSM operation, internal program verify and V<sub>PP</sub> high voltage presence are monitored and reported via appropriate status register bits. Figure 8 shows a system software flowchart for device programming. The entire sequence is performed with V<sub>PP</sub> at V<sub>PPH</sub>. Program abort occurs when RP# transitions to  $V_{II}$ . or  $V_{PP}$  drops to  $V_{PPL}$ . Although the WSM is halted, byte data is partially programmed at the location where programming was aborted. Block erasure or a repeat of byte programming will initialize this data to a known value.

### **7.0 ON-CHIP ERASE ALGORITHM**

As above, the quick-erase algorithm of prior Intel Flash memory devices is now implemented internally, including all preconditioning of block data. WSM operation, erase success and  $V_{PP}$  high voltage presence are monitored and reported through the status register. Additionally, if a command other than Erase Confirm is written to the device after Erase Setup has been written, both the erase status and program status bits will be set to "1". When issuing the Erase Setup and Erase Confirm commands, they should be written to an address within the address range of the block to be erased. Figure 9 shows a system software flowchart for block erase.

Erase typically takes 1–4 seconds per block. The Erase Suspend/Erase Resume command sequence allows interrupt of this erase operation to read data**from a block other than that in which erase is being performed**. A system software flowchart is shown in Figure 10.

The entire sequence is performed with V<sub>PP</sub> at V<sub>PPH</sub>. Abort occurs when RP# transitions to  $V_{IL}$  or  $V_{PP}$ falls to  $V_{PPL}$ , while erase is in progress. Block data is partially erased by this operation, and a repeat of erase is required to obtain a fully erased block.

### **8.0 BOOT BLOCK PROGRAM AND ERASE**

The boot block is intended to contain secure code which will minimally bring up a system and control programming and erase of other blocks of the device, if needed. Therefore, additional "lockout" protection is provided to guarantee data integrity. Boot block program and erase operations are enabled through high voltage  $V_{HH}$  on either RP# or OE#, and the normal Program and Erase command sequences are used. Reference the AC waveforms for program/erase.

If boot block program or erase is attempted while  $RP#$  is at  $V_{IH}$ , either the program status or erase status bit will be set to "1", reflective of the operation being attempted and indicating boot block lock. Program/erase attempts while  $V_{IH} <$  RP# < V<sub>HH</sub> produce spurious results and should not be attempted.

### **8.1 In-System Operation**

For on-board programming, the RP# pin is the most convenient means of altering the boot block. Before issuing Program or Erase Confirm commands, RP# must transition to VHH. Hold RP# at this high voltage throughout the program or erase interval (until after status register confirmation of successful completion). At this time, it can return to  $V_{\text{IH}}$  or  $V_{\text{IL}}$ .

### **8.1.1 PROGRAMMING EQUIPMENT**

For PROM programming equipment that cannot bring RP# to high voltage, OE# provides an alternate boot block access mechanism. OE# must transition to  $V_{HH}$  a minimum of 480 ns before the initial Program/Erase Setup command and held at V<sub>HH</sub> at least 480 ns after Program or Erase Confirm commands are issued to the device. After this interval, OE# can return to normal TTL levels.



**Figure 8. 28F001BX Byte Programming Flowchart**



**Figure 9. 28F001BX Block Erase Flowchart**



**Figure 10. 28F001BX Erase Suspend/Resume Flowchart**

### **9.0 DESIGN CONSIDERATIONS**

Flash memories are often used in larger memory arrays. Intel provides three control inputs to accommodate multiple memory connections. Threeline control provides for:

- a) lowest possible memory power dissipation
- b) complete assurance that data bus contention will not occur

To efficiently use these control inputs, an address decoder should enable CE#, while OE# should be connected to all memory devices and the system's READ# control line. This assures that only selected memory devices have active outputs while deselected memory devices are in standby mode. RP# should be connected to the system POWERGOOD signal to prevent unintended writes during system power transitions. POWERGOOD should also toggle during system reset.

### **9.1 Power Supply Decoupling**

Flash memory power switching characteristics require careful device coupling. System designers are interested in three supply current issues; standby current levels (I<sub>SB</sub>), active current levels (I<sub>CC</sub>) and transient peaks producted by falling and rising edges of CE#. Transient current magnitudes depend on the device outputs' capacitive and inductive loading. Two-line control and proper decoupling capacitor selection will suppress transient voltage peaks. Each device should have a 0.1 µF ceramic capacitor connected between its  $V_{CC}$  and GND, and between its  $V_{PP}$  and GND. These high frequency, low inherent-inductance capacitors should be placed as close as possible to the device. Additionally, for every eight devices, a 4.7 µF electrolytic capacitor should be placed at the array's power supply connection between  $V_{CC}$  and GND. The bulk capacitor will overcome voltage slumps caused by PC board trace inductances.

### **9.2** V<sub>PP</sub> Trace on Printed Circuit **Boards**

Programming flash memories, while they reside in the target system, requires that the printed circuit board designer pay attention to the V<sub>PP</sub> power supply trace. The V<sub>PP</sub> pin supplies the memory cell current for programming. Use similar trace widths and layout considerations given to the  $V_{CC}$  power bus. Adequate V<sub>PP</sub> supply traces and decoupling will decrease V<sub>PP</sub> voltage spikes and overshoots.

### **9.3** V<sub>CC</sub>, V<sub>PP</sub>, RP# Transitions and **the Command/Status Registers**

Programming and erase completion are not guaranteed if V<sub>PP</sub> drops below V<sub>PPH</sub>. If the V<sub>PP</sub> status bit of the status register (SR.3) is set to "1", a Clear Status Register command **must** be issued before further program/erase attempts are allowed by the WSM. Otherwise, the program (SR.4) or erase (SR.5) status bits of the status register will be set to "1" if error is detected. RP# transitions to  $V_{IL}$ during program and erase also abort the operations. Data is partially altered in either case, and the command sequence must be repeated after normal operation is restored. Device power-off, or RP# transitions to  $V_{IL}$ , clear the status register to initial value 80H.

The command register latches commands as issued by system software and is not altered by  $V_{PP}$ or CE# transitions or WSM actions. Its state upon power-up, after exit from deep power-down or after  $V_{CC}$  transitions below  $V_{LKO}$ , is FFH, or read array mode.

After program or erase is complete, even after V<sub>PP</sub> transitions down to  $V_{PPL}$ , the command register must be reset to read array mode via the Read Array command if access to the memory array is desired.

### **9.4 Power-Up/Down Protection**

The 28F001BX is designed to offer protection against accidental erasure or programming during power transitions. Upon power-up, the 28F001BX is indifferent as to which power supply,  $V_{PP}$  or  $V_{CC}$ , powers up first. Power supply sequencing is not required. Internal circuitry in the 28F001BX ensures that the command register is reset to read array mode on power-up.

A system designer must guard against spurious writes for  $V_{CC}$  voltages above  $V_{LKO}$  when  $V_{PP}$  is active. Since both WE# and CE# must be low for a command write, driving either to  $V_{\text{IH}}$  will inhibit writes. The command register architecture provides an added level of protection since alteration of memory contents only occurs after successful completion of the two-step command sequences.

Finally, the device is disabled, until RP# is brought to  $V_{\text{IH}}$ , regardless of the state of its control inputs. This provides an additional level of protection.

### **9.5 28F001BX Power Dissipation**

When designing portable systems, designers must consider battery power consumption not only during device operation, but also for data retention during system idle time. Flash nonvolatility increases usable battery life because the 28F001BX does not consume any power to retain code or data when the system is off.

In addition, the 28F001BX's deep power-down mode ensures extremely low power dissipation even when system power is applied. For example, laptop and other PC applications, after copying BIOS to DRAM, can lower RP# to  $V_{IL}$ , producing negligible power consumption. If access to the boot code is again needed, as in case of a system RESET#, the part can again be accessed, following the t $_{\text{PHAV}}$  wakeup cycle required after RP# is first raised back to  $V_{\text{IH}}$ . The first address presented to the device while in power-down requires time t<sub>PHAV</sub>, after RP# transitions high, before outputs are valid. Further accesses follow normal timing. See AC Characteristics—Read-Only Operations and Figure 11 for more information.



### **10.0 ELECTRICAL SPECIFICATIONS**

### **10.1 Absolute Maximum Ratings\***



### **10.2 Operating Conditions**

NOTICE: This is a production datasheet. The specifications are subject to change without notice.

\*WARNING: Stressing the device beyond the "Absolute Maximum Ratings" may cause permanent damage. These are stress ratings only. Operation beyond the "Operating Conditions" is not recommended and extended exposure beyond the "Operating Conditions" may affect device reliability.

### **NOTES:**

- 1. Operating temperature is for commercial product defined by this specification.
- 2. Operating temperature is for extended temperature product defined by this specification.
- 3. Minimum DC voltage is –0.5 V on input/output pins. During transitions, this level may undershoot to –2.0 V for periods <20 ns. Maximum DC voltage on input/output pins is V $_{\rm CC}$  +0.5 V which, during transitions, may overshoot to  $V_{CC}$  + 2.0 V for periods <20 ns.
- 4. Maximum DC voltage on  $A_9$  or  $V_{PP}$  may overshoot to +14.0 V for periods <20 ns.
- 5. Output shorted for no more than one second. No more than one output shorted at a time.



### **10.3 Capacitance(1)**

 $T_A = 25 °C$ , F = 1 MHz



**NOTE:**

1. Sampled, not 100% tested.

# **Example 3 April 28F001BX**

### **10.4 DC Characteristics**

 $V_{CC}$  = 5.0 V ±10%, T<sub>A</sub> = 0 °C to +70 °C





### 10.4 DC Characteristics (Continued)



**NOTES:**

1. All currents are in RMS unless otherwise noted. Typical values at  $V_{CC} = 5.0$  V,  $V_{PP} = 12.0$  V,  $T_A = 25$  °C. These currents are valid for all product versions (packages and speeds).

2. I<sub>CCES</sub> is specified with the device deselected. If the 28F001BX is read while in erase suspend mode, current draw is the sum of I<sub>CCES</sub> and I<sub>CCR</sub>.

3. Erase/programs are inhibited when  $V_{PP} = V_{PPL}$  and not guaranteed in the range between  $V_{PPH}$  and  $V_{PPL}$ .

### 10.4 DC Characteristics (Continued)



 $V_{CC} = 5.0 V \pm 10\%$ ,  $T_A = -40 °C$  to  $+85 °C$ 





### 10.4 DC Characteristics (Continued)

**NOTES:**

1. All currents are in RMS unless otherwise noted. Typical values at  $V_{CC} = 5.0 V$ ,  $V_{PP} = 12.0 V$ ,  $T_A = 25 °C$ . These currents are valid for all product versions (packages and speeds).

2. I<sub>CCES</sub> is specified with the device deselected. If the 28F001BX is read while in erase suspend mode, current draw is the sum of I<sub>CCES</sub> and I<sub>CCR</sub>.

3. Erase/programs are inhibited when V<sub>PP</sub> = V<sub>PPL</sub> and not guaranteed in the range between V<sub>PPH</sub> and V<sub>PPL</sub>.

# $28F001\text{B} \times$



**Figure 11. AC Input/Output Reference Waveform**











### **10.5 AC Characteristics—Read-Only Operations(1)**

**NOTES:**

1. See Figure 11, AC Input/Output Reference Waveform.

2. OE# may be delayed up to  $t_{CE}$ – $t_{OE}$  after the falling edge of CE# without impact on  $t_{CE}$ .

3. Sampled, not 100% tested.



**Figure 14. AC Waveform for Read Operations**



### **10.6 AC Characteristics—Write/Erase/Program Operations(1, 9)**



### **NOTES:**

- 1. Read timing characteristics during erase and program operations are the same as during read-only operations. Refer to Section 10.5, AC Characteristics-Read-Only Operations.
- 2. Sampled, not 100% tested.
- 3. Refer to Table 3 for valid  $A_{IN}$  for byte programming or block erasure.
- 4. Refer to Table 3 for valid  $D_{IN}$  for byte programming or block erasure.
- 5. The on-chip WSM incorporates all program and erase system functions and overhead of standard Intel Flash memory, including byte program and verify (programming) and block precondition, precondition verify, erase and erase verify (erasing).
- 6. Program and erase durations are measured to completion  $(SR.7 = 1)$ . V<sub>PP</sub> should be held at V<sub>PPH</sub> until determination of program/erase success (SR.3/4/5 = 0).
- 7. For boot block programming and erasure, RP# should be held at  $V_{HH}$  until determination of program/erase success  $(SR.3/4/5 = 0).$
- 8. Alternate boot block access method.
- 9. See Standard Test Configuration.

### **10.6.1 PROM PROGRAMMER SPECIFICATIONS**



**NOTES:**

1. Sampled, not 100% tested.

2. Alternate boot block access method.

### **10.7 Erase and Programming Performance**



**NOTES:**

1.  $25 °C$ , 12.0 V<sub>PP</sub>.

2. Excludes System-Level Overhead.





**Figure 15. 28F001BX Typical Programming Capability**



**Figure 16. 28F001BX Typical Programming Time at 12 V**



**Figure 17. 28F001BX Typical Erase Capability**



**Figure 18. 28F001BX Typical Erase Time at 12 V**



**Figure 19. AC Waveform for Write Operations**



**Figure 20. Alternate Boot Block Access Method Using OE#**



### **10.8 AC Characteristics—CE#-Controlled Write Operations(1)**

### **NOTES:**

- 1. Chip-enable controlled writes: write operations are driven by the valid combination of CE# and WE#. In systems where CE# defines the write pulse width (within a longer WE# timing waveform), all set-up, hold and inactive WE# times should be measured relative to the CE# waveform.
- 2. Sampled, not 100% tested.
- 3. Refer to Table 3 for valid  $A_{IN}$  for byte programming or block erasure.
- 4. Refer to Table 3 for valid D<sub>IN</sub> for byte programming or block erasure.
- 5. Program and erase durations are measured to completion  $(SR.7 = 1)$ . V<sub>PP</sub> should be held at V<sub>PPH</sub> until determination of program/erase success (SR.3/4/5 = 0).
- 6. For boot block programming and erasure, RP# should be held at V<sub>HH</sub> until determination of program/erase success  $(SR.3/4/5 = 0).$
- 7. Alternate boot block access method.

### **10.8.1 PROM PROGRAMMER SPECIFICATIONS**



**NOTES:**

1. Sampled, not 100% tested.

2. Alternate boot block access method.



**Figure 21. Alternate AC Waveform for Write Operations**



### **11.0 ORDERING INFORMATION**



### **12.0 ADDITIONAL INFORMATION(1,2)**



**NOTE:**

1. Please call the Intel Literature Center at (800) 548-4725 to request Intel documentation. International customers should contact their local Intel or distribution sales office.

2. Visit Intel's World Wide Web home page at http://www.intel.com for technical documentation and tools.

3. These documents can be located at the Intel World Wide Web support site, http://www.intel.com/support/flash/memory