# CY7C1061AV33



#### Features

- High speed
- t<sub>AA</sub> = 10 ns
- Low active power
- 990 mW (max.)
- Operating voltages of 3.3 ± 0.3V
- 2.0V data retention
- · Automatic power-down when deselected
- TTL-compatible inputs and outputs
- Easy memory expansion with CE<sub>1</sub> and CE<sub>2</sub> features
- Available in Pb-free and non Pb-free 54-pin TSOP II package and non Pb-free 60-ball fine-pitch ball grid array (FBGA) package

#### **Functional Description**

The CY7C1061AV33 is a high-performance CMOS Static RAM organized as 1,048,576 words by 16 bits.

 $\frac{\text{Writing to the device is accomplished by enabling the chip}{(\text{CE}_1 \text{ LOW and CE}_2 \text{ HIGH}) \text{ while forcing the Write Enable}$ 

#### Logic Block Diagram

# 1M x 16 Static RAM

 $(\overline{\text{WE}})$  input LOW. If Byte Low Enable ( $\overline{\text{BLE}}$ ) is LOW, then data from I/O pins (I/O<sub>0</sub> through I/O<sub>7</sub>), is written into the location specified <u>on</u> the address pins (A<sub>0</sub> through A<sub>19</sub>). If Byte High Enable ( $\overline{\text{BHE}}$ ) is LOW, then data from I/O pins (I/O<sub>8</sub> through I/O<sub>15</sub>) is written into the location specified on the address pins (A<sub>0</sub> through A<sub>19</sub>).

Reading from the device is accomplished by enabling the chip by taking  $\overline{CE}_1$  LOW and  $CE_2$  HIGH while forcing the Output Enable (OE) LOW and the Write Enable (WE) HIGH. If Byte Low Enable (BLE) is LOW, then data from the memory location specified by the address pins will appear on I/O<sub>0</sub> to I/O<sub>7</sub>. If Byte High Enable (BHE) is LOW, then data from memory will appear on I/O<sub>8</sub> to I/O<sub>15</sub>. See the truth table at the back of this data sheet for a complete description of Read and Write modes.

The input/output pins (I/O<sub>0</sub> through I/O<sub>15</sub>) are placed in a high-impedance state when the device is deselected ( $\overline{CE}_1$  <u>HIGH/CE<sub>2</sub> LOW</u>), the outputs are disabled ( $\overline{OE}$  HIGH), the BHE and BLE are disabled (BHE, BLE HIGH), or during a Write operation ( $\overline{CE}_1$  LOW,  $\overline{CE}_2$  HIGH, and WE LOW).

The CY7C1061AV33 is available in a 54-pin TSOP II package with center power and ground (revolutionary) pinout, and a 60-ball fine-pitch ball grid array (FBGA) package.



# Pin Configurations<sup>[1, 2]</sup>

**TSOP II (Top View)** I/O<sub>12</sub> 54 I/O11 V<sub>CC</sub> 2 53 🛛 V<sub>SS</sub> I/O<sub>13</sub>□ 3 52 I/O<sub>10</sub> I/O13L3 I/O14L4 VSSL5 I/O15L6 A4L7 A3L8 51 ] I/Og 50 VCC 49 I/O<sub>8</sub> 48 🛛 A<sub>5</sub> 47 🗖 A<sub>6</sub>  $A_2 \square 9$ 46 🛛 A<sub>7</sub> 45 🛛 A<sub>8</sub> A<sub>1</sub> 10 44 A9 43 NC A<sub>0</sub>C 11 BHEC 12 42 0 OE CE1 13 V<u>cc</u>□ <sub>14</sub> 41 VSS WEL 15 40 DNU (Do Not Use) CE<sub>2</sub> 16 A<sub>19</sub> 17 A<sub>18</sub> 18 39 BLE 38 A<sub>10</sub> 37 🛛 A<sub>11</sub> A<sub>17</sub> 19 36 🛛 A<sub>12</sub> 35 A13 34 A14 A<sub>16</sub> 20 A<sub>15</sub> 21 I/O<sub>0</sub>□ 22 33 I/O7 32 🛛 V<sub>SS</sub> V<sub>CC</sub> 23 I/O<sub>1</sub>[ 24 I/O<sub>2</sub>[ 25 V<sub>SS</sub>[ 26 31 | I/O<sub>6</sub> 30 | I/O<sub>5</sub> 29 | V<sub>CC</sub>

28 🛛 I/O<sub>4</sub>

Cypress Semiconductor Corporation Document #: 38-05256 Rev. \*F 198 Champion Court •

San Jose, CA 95134-1709 • 408-943-2600 Revised October 3, 2006

I/O3 27



#### **Selection Guide**

|                              |                       | -10 | -12 | Unit |
|------------------------------|-----------------------|-----|-----|------|
| Maximum Access Time          |                       | 10  | 12  | ns   |
| Maximum Operating Current    | Commercial            | 275 | 260 | mA   |
|                              | Industrial            | 275 | 260 |      |
| Maximum CMOS Standby Current | Commercial/Industrial | 50  | 50  | mA   |

## Pin Configurations<sup>[1, 2]</sup>



### 60-ball FBGA

Notes:1. NC pins are not connected on the die.2. DNU pins have to be left floating or tied to VSS to ensure proper application.



# CY7C1061AV33

#### Maximum Ratings

| (Above which the useful life may be impaired. For user guide-lines, not tested.)    |
|-------------------------------------------------------------------------------------|
| Storage Temperature65°C to +150°C                                                   |
| Ambient Temperature with<br>Power Applied55°C to +125°C                             |
| Supply Voltage on $V_{CC}$ to Relative GND <sup>[3]</sup> –0.5V to +4.6V            |
| DC Voltage Applied to Outputs in High-Z State $^{[3]}$ 0.5V to V $_{\rm CC}$ + 0.5V |

| DC Input Voltage <sup>[3]</sup> 0.5V to V <sub>CC</sub> + 0.5V |
|----------------------------------------------------------------|
|----------------------------------------------------------------|

Current into Outputs (LOW)...... 20 mA

#### **Operating Range**

| Range      | Ambient<br>Temperature | v <sub>cc</sub> |
|------------|------------------------|-----------------|
| Commercial | 0°C to +70°C           | $3.3V\pm0.3V$   |
| Industrial | –40°C to +85°C         |                 |

#### DC Electrical Characteristics Over the Operating Range

|                  |                                                   |                                                                                                                                                                               | -                                    | -10  | -                     | -12  |                       |    |
|------------------|---------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------|------|-----------------------|------|-----------------------|----|
| Parameter        | Description                                       | Test Cond                                                                                                                                                                     | Min.                                 | Max. | Min.                  | Max. | Unit                  |    |
| V <sub>OH</sub>  | Output HIGH Voltage                               | V <sub>CC</sub> = Min., I <sub>OH</sub> = -                                                                                                                                   | 4.0 mA                               | 2.4  |                       | 2.4  |                       | V  |
| V <sub>OL</sub>  | Output LOW Voltage                                | V <sub>CC</sub> = Min., I <sub>OL</sub> = 8.                                                                                                                                  | 0 mA                                 |      | 0.4                   |      | 0.4                   | V  |
| V <sub>IH</sub>  | Input HIGH Voltage                                |                                                                                                                                                                               |                                      | 2.0  | V <sub>CC</sub> + 0.3 | 2.0  | V <sub>CC</sub> + 0.3 | V  |
| V <sub>IL</sub>  | Input LOW Voltage <sup>[3]</sup>                  |                                                                                                                                                                               |                                      | -0.3 | 0.8                   | -0.3 | 0.8                   | V  |
| I <sub>IX</sub>  | Input Leakage Current                             | $GND \leq V_I \leq V_{CC}$                                                                                                                                                    |                                      | -1   | +1                    | -1   | +1                    | μΑ |
| I <sub>OZ</sub>  | Output Leakage Current                            | $GND \leq V_{OUT} \leq V_{CC}$ ,                                                                                                                                              | Output Disabled                      | -1   | +1                    | -1   | +1                    | μΑ |
| I <sub>CC</sub>  |                                                   | V <sub>CC</sub> = Max.,                                                                                                                                                       | Commercial                           |      | 275                   |      | 260                   | mA |
|                  | Supply Current                                    | $f = f_{MAX} = 1/t_{RC}$                                                                                                                                                      | Industrial                           |      | 275                   |      | 260                   | mA |
| I <sub>SB1</sub> | Automatic CE<br>Power-down Current<br>—TTL Inputs | $\begin{array}{l} CE_2 <= V_{IL}, Max. \ V_0\\ V_{IN} \geq V_{IH} \ or\\ V_{IN} \leq V_{IL}, \ f = f_{MAX} \end{array}$                                                       | <sub>CC</sub> , CE ≥ V <sub>IH</sub> |      | 70                    |      | 70                    | mA |
| I <sub>SB2</sub> | Power-down Current                                | $\begin{array}{l} CE_2 <= 0.3V\\ \underline{Max}. \ V_{CC},\\ CE \geq V_{CC} - 0.3V,\\ V_{IN} \geq V_{CC} - 0.3V,\\ \text{or} \ V_{IN} \leq 0.3V, \ \text{f} = 0 \end{array}$ | Commercial/<br>Industrial            |      | 50                    |      | 50                    | mA |

#### Capacitance<sup>[4]</sup>

| Parameter        | Description       | Test Conditions                                                | TSOP II | FBGA | Unit |
|------------------|-------------------|----------------------------------------------------------------|---------|------|------|
| C <sub>IN</sub>  | Input Capacitance | $T_A = 25^{\circ}C, f = 1 \text{ MHz}, V_{CC} = 3.3 \text{ V}$ | 6       | 8    | pF   |
| C <sub>OUT</sub> | I/O Capacitance   |                                                                | 8       | 10   | pF   |

#### AC Test Loads and Waveforms<sup>[5]</sup>



Notes:

 V<sub>IL</sub> (min.) = -2.0V for pulse durations of less than 20 ns.
 Tested initially and after any design or process changes that may affect these parameters.

Valid SRAM operation does not occur until the power supplies have reached the minimum operating V<sub>DD</sub> (3.0V). As soon as 1ms (T<sub>power</sub>) after reaching the minimum operating V<sub>DD</sub>, normal SRAM operation can begin including reduction in V<sub>DD</sub> to the data retention (V<sub>CCDR</sub>, 2.0V) voltage.



#### AC Switching Characteristics Over the Operating Range [7]

|                                 |                                                                        | -    | 10   | -12  |      |      |
|---------------------------------|------------------------------------------------------------------------|------|------|------|------|------|
| Parameter                       | Description                                                            | Min. | Max. | Min. | Max. | Unit |
| Read Cycle                      |                                                                        | •    |      | L    |      |      |
| t <sub>power</sub>              | V <sub>CC</sub> (typical) to the first access <sup>[8]</sup>           | 1    |      | 1    |      | ms   |
| t <sub>RC</sub>                 | Read Cycle Time                                                        | 10   |      | 12   |      | ns   |
| t <sub>AA</sub>                 | Address to Data Valid                                                  |      | 10   |      | 12   | ns   |
| t <sub>OHA</sub>                | Data Hold from Address Change                                          | 3    |      | 3    |      | ns   |
| t <sub>ACE</sub>                | CE <sub>1</sub> LOW/CE <sub>2</sub> HIGH to Data Valid                 |      | 10   |      | 12   | ns   |
| t <sub>DOE</sub>                | OE LOW to Data Valid                                                   |      | 5    |      | 6    | ns   |
| t <sub>LZOE</sub>               | OE LOW to Low-Z                                                        | 1    |      | 1    |      | ns   |
| t <sub>HZOE</sub>               | OE HIGH to High-Z <sup>[9]</sup>                                       |      | 5    |      | 6    | ns   |
| t <sub>LZCE</sub>               | CE <sub>1</sub> LOW/CE <sub>2</sub> HIGH to Low-Z <sup>[9]</sup>       | 3    |      | 3    |      | ns   |
| t <sub>HZCE</sub>               | CE <sub>1</sub> HIGH/CE <sub>2</sub> LOW to High-Z <sup>[9]</sup>      |      | 5    |      | 6    | ns   |
| t <sub>PU</sub>                 | CE <sub>1</sub> LOW/CE <sub>2</sub> HIGH to Power-Up <sup>[10]</sup>   | 0    |      | 0    |      | ns   |
| t <sub>PD</sub>                 | CE <sub>1</sub> HIGH/CE <sub>2</sub> LOW to Power-Down <sup>[10]</sup> |      | 10   |      | 12   | ns   |
| t <sub>DBE</sub>                | Byte Enable to Data Valid                                              |      | 5    |      | 6    | ns   |
| t <sub>LZBE</sub>               | Byte Enable to Low-Z                                                   | 1    |      | 1    |      | ns   |
| t <sub>HZBE</sub>               | Byte Disable to High-Z                                                 |      | 5    |      | 6    | ns   |
| Write Cycle <sup>[11, 12]</sup> | ·                                                                      |      |      |      |      |      |
| t <sub>WC</sub>                 | Write Cycle Time                                                       | 10   |      | 12   |      | ns   |
| t <sub>SCE</sub>                | CE <sub>1</sub> LOW/CE <sub>2</sub> HIGH to Write End                  | 7    |      | 8    |      | ns   |
| t <sub>AW</sub>                 | Address Set-up to Write End                                            | 7    |      | 8    |      | ns   |
| t <sub>HA</sub>                 | Address Hold from Write End                                            | 0    |      | 0    |      | ns   |
| t <sub>SA</sub>                 | Address Set-up to Write Start                                          | 0    |      | 0    |      | ns   |
| t <sub>PWE</sub>                | WE Pulse Width                                                         | 7    |      | 8    |      | ns   |
| t <sub>SD</sub>                 | Data Set-up to Write End                                               | 5.5  |      | 6    |      | ns   |
| t <sub>HD</sub>                 | Data Hold from Write End                                               | 0    |      | 0    |      | ns   |
| t <sub>LZWE</sub>               | WE HIGH to Low-Z <sup>[9]</sup>                                        | 3    |      | 3    |      | ns   |
| t <sub>HZWE</sub>               | WE LOW to High-Z <sup>[9]</sup>                                        | 5 6  |      | 6    | ns   |      |
| t <sub>BW</sub>                 | Byte Enable to End of Write                                            | 7    |      | 8    |      | ns   |

Notes:

Notes:
6. Valid SRAM operation does not occur until the power supplies have reached the minimum operating V<sub>DD</sub> (3.0V). As soon as 1ms (T<sub>power</sub>) after reaching the minimum operating V<sub>DD</sub>, normal SRAM operation can begin including reduction in V<sub>DD</sub> to the data retention (V<sub>CCDR</sub>, 2.0V) voltage.
7. Test conditions assume signal transition time of 3 ns or less, timing reference levels of 1.5V, input pulse levels of 0 to 3.0V, and output loading of the specified Input loading shown in part a) of the AC test loads, unless specified otherwise.
8. The test is the specified transmission line loads. Test conditions for the Read cycle use output loading shown in part a) of the AC test loads, unless specified otherwise.

This part has a voltage regulator which steps down the voltage from 3V to 2V internally. t<sub>power</sub> time has to be provided initially before a Read/Write operation is started. 8.

t<sub>HZOE</sub>, t<sub>HZCE</sub>, t<sub>HZKE</sub>, t<sub>HZKE</sub>, t<sub>HZKE</sub>, t<sub>LZOE</sub>, t<sub>LZCE</sub>, t<sub>LZKE</sub>, t<sub>L</sub> 9.

10. These parameters are guaranteed by design and are not tested.

The internal Write time of the memory is defined by the overlap of CE<sub>1</sub> LOW (CE<sub>2</sub> HIGH) and WE LOW. Chip enables must be active and WE and byte enables must be LOW to initiate a Write, and the transition of any of these signals can terminate the Write. The input data set-up and hold timing should be referenced to the leading edge of the signal that terminates the Write.

12. The minimum Write cycle time for Write Cycle No. 3 ( $\overline{WE}$  controlled,  $\overline{OE}$  LOW) is the sum of t<sub>HZWE</sub> and t<sub>SD</sub>.



#### **Data Retention Waveform**



#### **Switching Waveforms**

Read Cycle No. 1<sup>[13,14]</sup>



### Read Cycle No. 2(OE Controlled)<sup>[14, 15]</sup>



#### Notes:

13. Device is continuously selected.  $\overline{OE}$ ,  $\overline{CE}$ ,  $\overline{BHE}$  and/or  $\overline{BHE} = V_{IL}$ .  $CE2 = V_{IH}$ . 14.  $\overline{WE}$  is HIGH for Read cycle.

15. Address valid prior to or coincident with  $\overline{CE}_1$  transition LOW and  $CE_2$  transition HIGH.



#### Switching Waveforms (continued)

Write Cycle No. 1(CE Controlled)<sup>[16,17,18]</sup>



#### Write Cycle No. 2(BLE or BHE Controlled)



**Notes:** 16. Data I/O is high-impedance if  $\overline{OE}$  or  $\overline{BHE}$  and/or  $\overline{BLE} = V_{IH}$ . 17. If  $\overline{CE}_1$  goes HIGH simultaneously with WE going HIGH, the output remains in a high-impedance state. 18.  $\overline{CE}$  is a shorthand combination of both  $\overline{CE}_1$  and  $CE_2$  combined. It is active LOW.



### Switching Waveforms (continued)

Write Cycle No. 3( $\overline{\text{WE}}$  Controlled,  $\overline{\text{OE}}$  LOW)<sup>[16,17,18]</sup>





#### **Truth Table**

| CE <sub>1</sub> | CE <sub>2</sub> | OE | WE | BLE | BHE | I/O <sub>0</sub> -I/O <sub>7</sub> | I/O <sub>8</sub> –I/O <sub>15</sub> | Mode                       | Power                      |
|-----------------|-----------------|----|----|-----|-----|------------------------------------|-------------------------------------|----------------------------|----------------------------|
| Н               | Х               | Х  | Х  | Х   | Х   | High-Z                             | High-Z                              | Power-down                 | Standby (I <sub>SB</sub> ) |
| Х               | L               | Х  | Х  | Х   | Х   | High-Z                             | High-Z                              | Power-down                 | Standby (I <sub>SB</sub> ) |
| L               | Н               | L  | Н  | L   | L   | Data Out                           | Data Out                            | Read All Bits              | Active (I <sub>CC</sub> )  |
| L               | Н               | L  | Н  | L   | Н   | Data Out                           | High-Z                              | Read Lower Bits Only       | Active (I <sub>CC</sub> )  |
| L               | Н               | L  | Н  | Н   | L   | High-Z                             | Data Out                            | Read Upper Bits Only       | Active (I <sub>CC</sub> )  |
| L               | Н               | Х  | L  | L   | L   | Data In                            | Data In                             | Write All Bits             | Active (I <sub>CC</sub> )  |
| L               | Н               | Х  | L  | L   | Н   | Data In                            | High-Z                              | Write Lower Bits Only      | Active (I <sub>CC</sub> )  |
| L               | Н               | Х  | L  | Н   | L   | High-Z                             | Data In                             | Write Upper Bits Only      | Active (I <sub>CC</sub> )  |
| L               | Н               | Н  | Н  | Х   | Х   | High-Z                             | High-Z                              | Selected, Outputs Disabled | Active (I <sub>CC</sub> )  |

## **Ordering Information**

| Speed<br>(ns) | Ordering Code      | Package<br>Diagram | Package Type                         | Operating Range |
|---------------|--------------------|--------------------|--------------------------------------|-----------------|
| 10            | CY7C1061AV33-10ZXC | 51-85160           | 54-pin TSOP II (Pb-free)             | Commercial      |
|               | CY7C1061AV33-10BAC | 51-85162           | 60-ball (8 mm x 20 mm x 1.2 mm) FBGA |                 |
|               | CY7C1061AV33-10ZI  | 51-85160           | 54-pin TSOP II                       | Industrial      |
|               | CY7C1061AV33-10ZXI |                    | 54-pin TSOP II (Pb-free)             |                 |
|               | CY7C1061AV33-10BAI | 51-85162           | 60-ball (8 mm x 20 mm x 1.2 mm) FBGA |                 |
| 12            | CY7C1061AV33-12ZC  | 51-85160           | 54-pin TSOP II                       | Commercial      |
|               | CY7C1061AV33-12ZXC |                    | 54-pin TSOP II (Pb-free)             |                 |
|               | CY7C1061AV33-12BAC | 51-85162           | 60-ball (8 mm x 20 mm x 1.2 mm) FBGA |                 |
|               | CY7C1061AV33-12ZI  | 51-85160           | 54-pin TSOP II                       | Industrial      |
|               | CY7C1061AV33-12ZXI |                    | 54-pin TSOP II (Pb-free)             |                 |
|               | CY7C1061AV33-12BAI | 51-85162           | 60-ball (8 mm x 20 mm x 1.2 mm) FBGA |                 |

Contact local Cypress representative for availability of the these parts.



# CY7C1061AV33

#### Package Diagrams



54-pin TSOP II (51-85160)



#### Package Diagrams (continued)



#### 60-ball FBGA (8 mm x 20 mm x 1.2 mm) (51-85162)

All products and company names mentioned in this document may be the trademarks of their respective holders.

© Cypress Semiconductor Corporation, 2006. The information contained herein is subject to change without notice. Cypress Semiconductor Corporation assumes no responsibility for the use of any circuitry other than circuitry embodied in a Cypress product. Nor does it convey or imply any license under patent or other rights. Cypress products are not warranted nor intended to be used for medical, life support, life saving, critical control or safety applications, unless pursuant to an express written agreement with Cypress. Furthermore, Cypress does not authorize its products for use as critical components in life-support systems where a malfunction or failure may reasonably be expected to result in significant injury to the user. The inclusion of Cypress products in life-support systems application implies that the manufacturer assumes all risk of such use and in doing so indemnifies Cypress against all charges. Downloaded from Elcodis.com



# **Document History Page**

|      |         |               | ocument Title: CY7C1061AV33 1M x 16 Static RAM<br>ocument Number: 38-05256 |                                                                                                                                                                                                                                                                                                                                            |  |  |  |  |  |  |
|------|---------|---------------|----------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|--|
| REV. | ECN NO. | Issue<br>Date | Orig. of<br>Change                                                         | Description of Change                                                                                                                                                                                                                                                                                                                      |  |  |  |  |  |  |
| **   | 113725  | 03/28/02      | NSL                                                                        | New Data Sheet                                                                                                                                                                                                                                                                                                                             |  |  |  |  |  |  |
| *A   | 117058  | 07/31/02      | DFP                                                                        | Removed 15-ns bin                                                                                                                                                                                                                                                                                                                          |  |  |  |  |  |  |
| *B   | 117989  | 08/30/02      | DFP                                                                        | Added 8-ns bin<br>Changed Icc for 8, 10, 12 bins<br>$t_{power}$ changed from 1 $\mu$ s to 1 ms.<br>Load Cap Comment changed (for Tx line load)<br>$t_{SD}$ changed to 5.5 ns for the 10-ns bin<br>Changed some 8-ns bin numbers ( $t_{HZ}$ , $t_{DOE}$ , $t_{DBE}$ )<br>Removed hz <lz comments="" data="" from="" sheet<="" td=""></lz>   |  |  |  |  |  |  |
| *C   | 120383  | 11/06/02      | DFP                                                                        | Final data sheet<br>Added note 3 to "AC Test Loads and Waveforms" and note 7 to t <sub>pu</sub> and t <sub>pd</sub><br>Updated Input/Output Caps (for 48BGA only) to 8 pF/10 pF and for the<br>54-pin TSOP to 6/8 pF                                                                                                                       |  |  |  |  |  |  |
| *D   | 124439  | 2/25/03       | MEG                                                                        | Changed ISB1 from 100 mA to 70 mA<br>Shaded fBGA production ordering information                                                                                                                                                                                                                                                           |  |  |  |  |  |  |
| *E   | 492137  | See ECN       | NXR                                                                        | Corrected Block Diagram on page #1<br>Removed 8 ns speed bin<br>Changed 48-Ball FBGA to 60-Ball FBGA in Pin Configuration<br>Included Note #1 and 2 on page #2<br>Changed the description of $I_{IX}$ from Input Load Current to Input Leakage<br>Current in DC Electrical Characteristics table<br>Updated the Ordering Information Table |  |  |  |  |  |  |
| *F   | 508117  | See ECN       | NXR                                                                        | Updated FBGA Pin Configuration<br>Updated Ordering Information table                                                                                                                                                                                                                                                                       |  |  |  |  |  |  |