Date Dec. 13. 2001 # PRELIMINARY DATASHEET # **DATASHEET** **PRODUCT**: 8M (x8) Flash Memory MODEL NO: LH28F008BJT-TTLZ2 O This device datasheet is subject to change without notice. O Copyright Sharp Co., Ltd. All rights reserved. No reproduction or republication without written permission. O Contact your local Sharp sales office to obtain the latest datasheet. - •Handle this document carefully for it contains material protected by international copyright law. Any reproduction, full or in part, of this material is prohibited without the express written permission of the company. - •When using the products covered herein, please observe the conditions written herein and the precautions outlined in the following paragraphs. In no event shall the company be liable for any damages resulting from failure to strictly adhere to these conditions and precautions. - (1) The products covered herein are designed and manufactured for the following application areas. When using the products covered herein for the equipment listed in Paragraph (2), even for the following application areas, be sure to observe the precautions given in Paragraph (2). Never use the products for the equipment listed in Paragraph (3). - •Office electronics - •Instrumentation and measuring equipment - Machine tools - •Audiovisual equipment - •Home appliance - •Communication equipment other than for trunk lines - (2) Those contemplating using the products covered herein for the following equipment which demands high reliability, should first contact a sales representative of the company and then accept responsibility for incorporating into the design fail-safe operation, redundancy, and other appropriate measures for ensuring reliability and safety of the equipment and the overall system. - •Control and safety devices for airplanes, trains, automobiles, and other transportation equipment - •Mainframe computers - •Traffic control systems - •Gas leak detectors and automatic cutoff devices - •Rescue and security equipment - •Other safety devices and safety equipment, etc. - (3) Do not use the products covered herein for the following equipment which demands extremely high performance in terms of functionality, reliability, or accuracy. - Aerospace equipment - •Communications equipment for trunk lines - •Control equipment for the nuclear power industry - •Medical equipment related to life support, etc. - (4) Please direct all queries and comments regarding the interpretation of the above three Paragraphs to a sales representative of the company. - •Please direct all queries regarding the products covered herein to a sales representative of the company. # CONTENTS | PAGE | PAGE | |---------------------------------------------------|----------------------------------------------------------| | 1 INTRODUCTION3 | 5 DESIGN CONSIDERATIONS25 | | 1.1 Features | 5.1 Three-Line Output Control | | 1.2 Product Overview3 | 5.2 Power Supply Decoupling25 | | 1.3 Product Description4 | 5.3 V <sub>CCW</sub> Trace on Printed Circuit Boards | | 1.3.1 Package Pinout4 | 5.4 V <sub>CC</sub> , V <sub>CCW</sub> , RP# Transitions | | 1.3.2 Block Organization4 | 5.5 Power-Up/Down Protection | | | 5.6 Power Dissipation | | 2 PRINCIPLES OF OPERATION7 | 5.7 Data Protection Method | | 2.1 Data Protection8 | | | | 6 ELECTRICAL SPECIFICATIONS27 | | 3 BUS OPERATION8 | 6.1 Absolute Maximum Ratings | | 3.1 Read8 | 6.2 Operating Conditions | | 3.2 Output Disable8 | 6.2.1 Capacitance | | 3.3 Standby8 | 6.2.2 AC Input/Output Test Conditions | | 3.4 Reset8 | 6.2.3 DC Characteristics | | 3.5 Read Identifier Codes8 | 6.2.4 AC Characteristics - Read-Only Operations 31 | | 3.6 Write10 | 6.2.5 AC Characteristics - Write Operations 33 | | | 6.2.6 Alternative CE#-Controlled Writes | | 4 COMMAND DEFINITIONS10 | 6.2.7 Reset Operations | | 4.1 Read Array Command12 | 6.2.8 Block Erase, Full Chip Erase, Byte Write and | | 4.2 Read Identifier Codes Command | Lock-Bit Configuration Performance | | 4.3 Read Status Register Command | | | 4.4 Clear Status Register Command | | | 4.5 Block Erase Command | | | 4.6 Full Chip Erase Command | | | 4.7 Byte Write Command | | | 4.8 Block Erase Suspend Command14 | | | 4.9 Byte Write Suspend Command14 | | | 4.10 Set Block and Permanent Lock-Bit Commands 15 | | | 4.11 Clear Block Lock-Bits Command | | | 4.12 Block Locking by the WP#15 | | # LH28F008BJT-TTLZ2 8M-BIT (1Mbit ×8) Boot Block Flash MEMORY - Low Voltage Operation - $V_{CC} = V_{CCW} = 2.7V 3.6V$ Single Voltage - 8bit I/O Interface - High-Performance Read Access Time - $-100 \text{ns}(V_{CC}=2.7 \text{V}-3.6 \text{V})$ - Operating Temperature - 0°C to +70°C - Low Power Management - Typ. $2\mu A$ ( $V_{CC}=3.0V$ ) Standby Current - Automatic Power Savings Mode Decreases I<sub>CCR</sub> in Static Mode - Typ. 120 $\mu$ A (V<sub>CC</sub>=3.0V, T<sub>A</sub>=+25 $^{\circ}$ C, f=32kHz) Read Current - Optimized Array Blocking Architecture - Two 8K-byte Boot Blocks - Six 8K-byte Parameter Blocks - Fifteen 64K-byte Main Blocks - Top Boot Location - Extended Cycling Capability - Minimum 100,000 Block Erase Cycles - Enhanced Automated Suspend Options - Byte Write Suspend to Read - Block Erase Suspend to Byte Write - Block Erase Suspend to Read - Enhanced Data Protection Features - Absolute Protection with $V_{CCW} \le V_{CCWLK}$ - Block Erase, Full Chip Erase, Byte Write and Lock-Bit Configuration Lockout during Power Transitions - Block Locking with Command and WP# - Permanent Locking - Automated Block Erase, Full Chip Erase, Byte Write and Lock-Bit Configuration - Command User Interface (CUI) - Status Register (SR) - SRAM-Compatible Write Interface - Industry-Standard Packaging - 40-Lead TSOP - ETOX<sup>TM\*</sup> Nonvolatile Flash Technology - CMOS Process (P-type silicon substrate) - Not designed or rated as radiation hardened The product is a high-density, low-cost, nonvolatile, read/write storage solution for a wide range of applications. The product can operate at $V_{CC}$ =2.7V-3.6V and $V_{CCW}$ =2.7V-3.6V or 11.7V-12.3V. Its low voltage operation capability realize battery life and suits for cellular phone application. Its Boot, Parameter and Main-blocked architecture, low voltage and extended cycling provide for highly flexible component suitable for portable terminals and personal computers. Its enhanced suspend capabilities provide for an ideal solution for code + data storage applications. For secure code storage applications, such as networking, where code is either directly executed out of flash or downloaded to DRAM, the product offers four levels of protection: absolute protection with $V_{CCW} \le V_{CCWLK}$ , selective hardware block locking or flexible software block locking. These alternatives give designers ultimate control of their code security needs. The product is manufactured on SHARP's $0.25\mu m$ ETOX<sup>TM\*</sup> process technology. It come in industry-standard package: the 40-lead TSOP, ideal for board constrained applications. \*ETOX is a trademark of Intel Corporation. #### 1 INTRODUCTION This datasheet contains the product specifications. Section 1 provides a flash memory overview. Sections 2, 3, 4 and 5 describe the memory organization and functionality. Section 6 covers electrical specifications. #### 1.1 Features Key enhancements of the product are: - •Single low voltage operation - •Low power consumption - •Enhanced Suspend Capabilities - •Boot Block Architecture Please note following: $\bullet V_{CCWLK}$ has been lowered to 1.0V to support 2.7V-3.6V block erase, full chip erase, byte write and lock-bit configuration operations. The $V_{CCW}$ voltage transitions to GND is recommended for designs that switch $V_{CCW}$ off during read operation. ## 1.2 Product Overview The product is a high-performance 8M-bit Boot Block Flash memory organized as 1M-byte of 8 bits. The 1M-byte of data is arranged in two 8K-byte boot blocks, six 8K-byte parameter blocks and fifteen 64K-byte main blocks which are individually erasable, lockable and unlockable in-system. The memory map is shown in Figure 3. The dedicated $V_{CCW}$ pin gives complete data protection when $V_{CCW}\!\!\leq\!\!V_{CCWLK}.$ A Command User Interface (CUI) serves as the interface between the system processor and internal operation of the device. A valid command sequence written to the CUI initiates device automation. An internal Write State Machine (WSM) automatically executes the algorithms and timings necessary for block erase, full chip erase, byte write and lock-bit configuration operations. A block erase operation erases one of the device's 64K-byte blocks typically within 1.2s (3V $V_{\rm CC}$ , 3V $V_{\rm CCW}$ ), 8K-byte blocks typically within 0.6s (3V $V_{\rm CC}$ , 3V $V_{\rm CCW}$ ) independent of other blocks. Each block can be independently erased minimum 100,000 times. Block erase suspend mode allows system software to suspend block erase to read or write data from any other block. Writing memory data is performed in byte increments of the device's 64K-byte blocks typically within 31µs (3V $V_{CC}$ , 3V $V_{CCW}$ ), 8K-byte blocks typically within 32µs (3V $V_{CC}$ , 3V $V_{CCW}$ ). Byte write suspend mode enables the system to read data or execute code from any other flash memory array location. Individual block locking uses a combination of bits, twenty-three block lock-bits, a permanent lock-bit and WP# pin, to lock and unlock blocks. Block lock-bits gate block erase, full chip erase and byte write operations, while the permanent lock-bit gates block lock-bit modification and locked block alternation. Lock-bit configuration operations (Set Block Lock-Bit, Set Permanent Lock-Bit and Clear Block Lock-Bits commands) set and cleared lock-bits. The status register indicates when the WSM's block erase, full chip erase, byte write or lock-bit configuration operation is finished. The access time is 100ns ( $t_{AVQV}$ ) over the operating temperature range (0°C to +70°C) and $V_{CC}$ supply voltage range of 2.7V-3.6V. The Automatic Power Savings (APS) feature substantially reduces active current when the device is in static mode (addresses not switching). In APS mode, the typical $I_{CCR}$ current is $2\mu A$ (CMOS) at $3.0V\ V_{CC}.$ When CE# and RP# pins are at $V_{CC}$ , the $I_{CC}$ CMOS standby mode is enabled. When the RP# pin is at GND, reset mode is enabled which minimizes power consumption and provides write protection. A reset time ( $t_{PHQV}$ ) is required from RP# switching high until outputs are valid. Likewise, the device has a wake time ( $t_{PHEL}$ ) from RP#-high until writes to the CUI are recognized. With RP# at GND, the WSM is reset and the status register is cleared. Please do not execute reprogramming "0" for the bit which has already been programed "0". Overwrite operation may generate unerasable bit. In case of reprogramming "0" to the data which has been programed "1". - ·Program "0" for the bit in which you want to change data from "1" to "0". - ·Program "1" for the bit which has already been programmed "0". For example, changing data from "10111101" to "10111100" requires "11111110" programming. ## 1.3 Product Description ## 1.3.1 Package Pinout The product is available in 40-lead TSOP package (see Figure 2). ## 1.3.2 Block Organization This product features an asymmetrically-blocked architecture providing system memory integration. Each erase block can be erased independently of the others up to 100,000 times. For the address locations of the blocks, see the memory map in Figure 3. Boot Blocks: The boot block is intended to replace a dedicated boot PROM in a microprocessor or microcontroller-based system. This boot block 8K bytes (8,192 bytes) features hardware controllable write-protection to protect the crucial microprocessor boot code from accidental modification. The protection of the boot block is controlled using a combination of the V<sub>CCW</sub>, RP#, WP# pins and block lock-bit. Parameter Blocks: The boot block architecture includes parameter blocks to facilitate storage of frequently update small parameters that would normally require an EEPROM. By using software techniques, the byte-rewrite functionality of EEPROMs can be emulated. Each boot block component contains six parameter blocks of 8K bytes (8,192 bytes) each. The protection of the parameter block is controlled using a combination of the $V_{\rm CCW}$ , RP# and block lock-bit. Main Blocks: The reminder is divided into main blocks for data or code storage. Each 8M-bit device contains fifteen 64K bytes (65,536 bytes) blocks. The protection of the main block is controlled using a combination of the $V_{CCW}$ , RP# and block lock-bit. Figure 1. Block Diagram Figure 2. TSOP 40-Lead Pinout | G 1 1 | | Table 1. Fill Descriptions | |----------------------------------|------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Symbol | Type | Name and Function | | A <sub>0</sub> -A <sub>19</sub> | INPUT | ADDRESS INPUTS: Inputs for addresses during read and write operations. Addresses are internally latched during a write cycle. A <sub>16</sub> -A <sub>19</sub> : Main Block Address. A <sub>13</sub> -A <sub>19</sub> : Boot and Parameter Block Address. | | DQ <sub>0</sub> -DQ <sub>7</sub> | INPUT/<br>OUTPUT | DATA INPUT/OUTPUTS: Inputs data and commands during CUI write cycles; outputs data during memory array, status register and identifier code read cycles. Data pins float to high-impedance when the chip is deselected or outputs are disabled. Data is internally latched during a write cycle. | | CE# | INPUT | CHIP ENABLE: Activates the device's control logic, input buffers, decoders and sense amplifiers. CE#-high deselects the device and reduces power consumption to standby levels. | | RP# | INPUT | RESET: Resets the device internal automation. RP#-high enables normal operation. When driven low, RP# inhibits write operations which provides data protection during power transitions. Exit from reset mode sets the device to read array mode. RP# must be $V_{\rm IL}$ during power-up. | | OE# | INPUT | OUTPUT ENABLE: Gates the device's outputs during a read cycle. | | WE# | INPUT | WRITE ENABLE: Controls writes to the CUI and array blocks. Addresses and data are latched on the rising edge of the WE# pulse. | | WP# | INPUT | WRITE PROTECT: When WP# is $V_{IL}$ , boot blocks cannot be written or erased. When WP# is $V_{IH}$ , locked boot blocks can not be written or erased. WP# is not affected parameter and main blocks. | | V <sub>CCW</sub> | SUPPLY | BLOCK ERASE, FULL CHIP ERASE, BYTE WRITE OR LOCK-BIT CONFIGURATION POWER SUPPLY: For erasing array blocks, writing bytes or configuring lock-bits. With $V_{CCW} \le V_{CCWLK}$ , memory contents cannot be altered. Block erase, full chip erase, byte write and lock-bit configuration with an invalid $V_{CCW}$ (see 6.2.3 DC Characteristics) produce spurious results and should not be attempted. Applying $12V\pm0.3V$ to $V_{CCW}$ during erase/write can only be done for a maximum of $1000$ cycles on each block. $V_{CCW}$ may be connected to $12V\pm0.3V$ for a total of 80 hours maximum. | | V <sub>CC</sub> | SUPPLY | DEVICE POWER SUPPLY: Do not float any power pins. With $V_{CC} \le V_{LKO}$ , all write attempts to the flash memory are inhibited. Device operations at invalid $V_{CC}$ voltage (see 6.2.3 DC Characteristics) produce spurious results and should not be attempted. | | GND | SUPPLY | GROUND: Do not float any ground pins. | | NC | | NO CONNECT: Lead is not internal connected; it may be driven or floated. | ## 2 PRINCIPLES OF OPERATION The product includes an on-chip WSM to manage block erase, full chip erase, byte write and lock-bit configuration functions. It allows for: fixed power supplies during block erase, full chip erase, byte write and lock-bit configuration, and minimal processor overhead with RAM-like interface timings. After initial device power-up or return from reset mode (see section 3 Bus Operations), the device defaults to read array mode. Manipulation of external memory control pins allow array read, standby and output disable operations. Status register and identifier codes can be accessed through the CUI independent of the $V_{CCW}$ voltage. High voltage on $V_{CCW}$ enables successful block erase, full chip erase, byte write and lock-bit configurations. All functions associated with altering memory contents—block erase, full chip erase, byte write, lock-bit configuration, status and identifier codes—are accessed via the CUI and verified through the status register. Commands are written using standard microprocessor write timings. The CUI contents serve as input to the WSM, which controls the block erase, full chip erase, byte write and lock-bit configuration. The internal algorithms are regulated by the WSM, including pulse repetition, internal verification and margining of data. Addresses and data are internally latched during write cycles. Writing the appropriate command outputs array data, accesses the identifier codes or outputs status register data. Interface software that initiates and polls progress of block erase, full chip erase, byte write and lock-bit configuration can be stored in any block. This code is copied to and executed from system RAM during flash memory updates. After successful completion, reads are again possible via the Read Array command. Block erase suspend allows system software to suspend a block erase to read/write data from/to blocks other than that which is suspend. Byte write suspend allows system software to suspend a byte write to read data from any other flash memory array location. | A <sub>19</sub> -A <sub>0</sub> ] | Top Boot | | |-----------------------------------|-------------------------|----| | FFFFF<br>FE000 | 8K-byte Boot Block | 0 | | FDFFF<br>FC000 | 8K-byte Boot Block | 1 | | FBFFF<br>FA000 | 8K-byte Parameter Block | 0 | | F9FFF<br>F8000 | 8K-byte Parameter Block | 1 | | F7FFF<br>F6000 | 8K-byte Parameter Block | 2 | | F5FFF<br>F4000 | 8K-byte Parameter Block | 3 | | F3FFF<br>F2000 | 8K-byte Parameter Block | 4 | | F1FFF<br>F0000 | 8K-byte Parameter Block | 5 | | EFFFF<br>E0000 | 64K-byte Main Block | 0 | | DFFFF<br>D0000 | 64K-byte Main Block | 1 | | CFFFF<br>C0000 | 64K-byte Main Block | 2 | | BFFFF<br>B0000 | 64K-byte Main Block | 3 | | AFFFF<br>A0000 | 64K-byte Main Block | 4 | | 9FFFF<br>90000 | 64K-byte Main Block | 5 | | 8FFFF<br>80000 | 64K-byte Main Block | 6 | | 7FFFF<br>70000 | 64K-byte Main Block | 7 | | 60000<br>6FFFF<br>60000 | 64K-byte Main Block | 8 | | 5FFFF<br>50000 | 64K-byte Main Block | 9 | | 4FFFF<br>40000 | 64K-byte Main Block | 10 | | 3FFFF<br>30000 | 64K-byte Main Block | 11 | | 2FFFF | 64K-byte Main Block | 12 | | 20000<br>1FFFF | 64K-byte Main Block | 13 | | 10000<br>0FFFF<br>00000 | 64K-byte Main Block | 14 | Figure 3. Memory Map #### 2.1 Data Protection When $V_{CCW} \le V_{CCWLK}$ , memory contents cannot be altered. The CUI, with two-step block erase, full chip erase, byte write or lock-bit configuration command sequences, provides protection from unwanted operations even when high voltage is applied to $V_{CCW}$ . All write functions are disabled when $V_{CC}$ is below the write lockout voltage $V_{LKO}$ or when RP# is at $V_{IL}$ . The device's block locking capability provides additional protection from inadvertent code or data alteration by gating block erase, full chip erase and byte write operations. Refer to Table 5 for write protection alternatives. #### 3 BUS OPERATION The local CPU reads and writes flash memory in-system. All bus cycles to or from the flash memory conform to standard microprocessor bus cycles. #### 3.1 Read Information can be read from any block, identifier codes or status register independent of the $V_{CCW}$ voltage. RP# can be at $V_{IH}$ . The first task is to write the appropriate read mode command (Read Array, Read Identifier Codes or Read Status Register) to the CUI. Upon initial device power-up or after exit from reset mode, the device automatically resets to read array mode. Five control pins dictate the data flow in and out of the component: CE#, OE#, WE#, RP# and WP#. CE# and OE# must be driven active to obtain data at the outputs. CE# is the device selection control, and when active enables the selected memory device. OE# is the data output (DQ0-DQ7) control and when active drives the selected memory data onto the I/O bus. WE# must be at $V_{\rm IH}$ , RP# must be at $V_{\rm IH}$ , and WP# must be at $V_{\rm IL}$ or $V_{\rm IH}$ . Figure 14 illustrates read cycle. ### 3.2 Output Disable With OE# at a logic-high level ( $V_{IH}$ ), the device outputs are disabled. Output pins ( $DQ_0$ - $DQ_7$ ) are placed in a high-impedance state. ## 3.3 Standby CE# at a logic-high level ( $V_{IH}$ ) places the device in standby mode which substantially reduces device power consumption. $DQ_0$ - $DQ_7$ outputs are placed in a high-impedance state independent of OE#. If deselected during block erase, full chip erase, byte write or lock-bit configuration, the device continues functioning, and consuming active power until the operation completes. #### 3.4 Reset RP# at $V_{II}$ initiates the reset mode. In read modes, RP#-low deselects the memory, places output drivers in a high-impedance state and turns off all internal circuits. RP# must be held low for a minimum of 100 ns. Time $t_{\text{PHQV}}$ is required after return from reset mode until initial memory access outputs are valid. After this wake-up interval, normal operation is restored. The CUI is reset to read array mode and status register is set to 80 H. During block erase, full chip erase, byte write or lock-bit configuration modes, RP#-low will abort the operation. SR.7 remains "0" until the reset operation is complete. Memory contents being altered are no longer valid; the data may be partially erased or written. Time $t_{PHWL}$ is required after RP# goes to logic-high ( $V_{IH}$ ) before another command can be written. As with any automated device, it is important to assert RP# during system reset. When the system comes out of reset, it expects to read from the flash memory. Automated flash memories provide status information when accessed during block erase, full chip erase, byte write or lock-bit configuration modes. If a CPU reset occurs with no flash memory reset, proper CPU initialization may not occur because the flash memory may be providing status information instead of array data. SHARP's flash memories allow proper CPU initialization following a system reset through the use of the RP# input. In this application, RP# is controlled by the same RESET# signal that resets the system CPU. ## 3.5 Read Identifier Codes The read identifier codes operation outputs the manufacturer code, device code, block lock configuration codes for each block and the permanent lock configuration code (see Figure 4). Using the manufacturer and device codes, the system CPU can automatically match the device with its proper algorithms. The block lock and permanent lock configuration codes identify locked and unlocked blocks and permanent lock-bit setting. 9 Figure 4. Device Identifier Code Memory Map #### 3.6 Write Writing commands to the CUI enable reading of device data and identifier codes. They also control inspection and clearing of the status register. When $V_{CC}=2.7V-3.6V$ and V<sub>CCW</sub>=V<sub>CCWH1/2</sub>, the CUI additionally controls block erase, full chip erase, byte write and lock-bit configuration. The Block Erase command requires appropriate command data and an address within the block to be erased. The Full Chip Erase command requires appropriate command data and an address within the device. The Byte Write command requires the command and address of the location to be written. Set Permanent and Block Lock-Bit commands require the command and address within the device (Permanent Lock) or block within the device (Block Lock) to be locked. The Clear Block Lock-Bits command requires the command and address within the device. The CUI does not occupy an addressable memory location. It is written when WE# and CE# are active. The address and data needed to execute a command are latched on the rising edge of WE# or CE# (whichever goes high first). Standard microprocessor write timings are used. Figures 15 and 16 illustrate WE# and CE# controlled write operations. #### 4 COMMAND DEFINITIONS When the $V_{CCW}$ voltage $\leq V_{CCWLK}$ , read operations from the status register, identifier codes, or blocks are enabled. Placing $V_{CCWH1/2}$ on $V_{CCW}$ enables successful block erase, full chip erase, byte write and lock-bit configuration operations. Device operations are selected by writing specific commands into the CUI. Table 3 defines these commands. | Table 2. Bus Operations (1,2) | | | | | | | | | |-------------------------------|-------|-----------------|-----------------|-----------------|-----------------|-----------------|------------------|-------------------| | Mode | Notes | RP# | CE# | OE# | WE# | Address | V <sub>CCW</sub> | DQ <sub>0-7</sub> | | Read | 7 | $V_{IH}$ | $V_{IL}$ | $V_{IL}$ | V <sub>IH</sub> | X | X | D <sub>OUT</sub> | | Output Disable | | $V_{IH}$ | $V_{IL}$ | V <sub>IH</sub> | V <sub>IH</sub> | X | X | High Z | | Standby | | $V_{IH}$ | $V_{IH}$ | X | X | X | X | High Z | | Reset | 3 | $V_{IL}$ | X | X | X | X | X | High Z | | Read Identifier Codes | 7 | V <sub>IH</sub> | V <sub>IL</sub> | V <sub>IL</sub> | V <sub>IH</sub> | See<br>Figure 4 | X | Note 4 | | Write | 5,6,7 | $V_{IH}$ | V <sub>II</sub> | V <sub>IH</sub> | V <sub>II</sub> | X | X | D <sub>IN</sub> | Table 2 Bus Operations (1.2) - 1. Refer to DC Characteristics. When V<sub>CCW</sub>≤V<sub>CCWLK</sub>, memory contents can be read, but not altered. - 2. X can be $V_{IL}$ or $V_{IH}$ for control pins and addresses, and $V_{CCWLK}$ or $V_{CCWH1/2}$ for $V_{CCW}$ . See DC Characteristics for V<sub>CCWLK</sub> voltages. - 3. RP# at GND±0.2V ensures the lowest power consumption. - 4. See Section 4.2 for read identifier code data. - Command writes involving block erase, full chip erase, byte write or lock-bit configuration are reliably executed when $V_{CCW}=V_{CCWH1/2} \text{ and } V_{CC}=2.7V\text{-}3.6V.$ 6. Refer to Table 3 for valid $D_{IN}$ during a write operation. - 7. Never hold OE# low and WE# low at the same timing. | Table 3 | Command Definitions <sup>(10)</sup> | |----------|-------------------------------------| | rabic 3. | Command Demindons * * | | | Bus Cycles | | Fi | rst Bus Cyc | le | Sec | ond Bus Cy | cle | |------------------------------------|------------|-------|---------------------|---------------------|---------------------|---------------------|---------------------|---------------------| | Command | Req'd. | Notes | Oper <sup>(1)</sup> | Addr <sup>(2)</sup> | Data <sup>(3)</sup> | Oper <sup>(1)</sup> | Addr <sup>(2)</sup> | Data <sup>(3)</sup> | | Read Array/Reset | 1 | | Write | X | FFH | | | | | Read Identifier Codes | ≥2 | 4 | Write | X | 90H | Read | IA | ID | | Read Status Register | 2 | | Write | X | 70H | Read | X | SRD | | Clear Status Register | 1 | | Write | X | 50H | | | | | Block Erase | 2 | 5 | Write | X | 20H | Write | BA | D0H | | Full Chip Erase | 2 | | Write | X | 30H | Write | X | D0H | | Byte Write | 2 | 5,6 | Write | X | 40H or<br>10H | Write | WA | WD | | Block Erase and Byte Write Suspend | 1 | 5 | Write | X | ВОН | | | | | Block Erase and Byte Write Resume | 1 | 5 | Write | X | D0H | | | | | Set Block Lock-Bit | 2 | 8 | Write | X | 60H | Write | BA | 01H | | Clear Block Lock-Bits | 2 | 7,8 | Write | X | 60H | Write | X | D0H | | Set Permanent Lock-Bit | 2 | 9 | Write | X | 60H | Write | X | F1H | ## NOTES: - 1. BUS operations are defined in Table 2. - 2. X=Any valid address within the device. IA=Identifier Code Address: see Figure 4. BA=Address within the block being erased or locked. WA=Address of memory location to be written. - 3. ID=Data read from identifier codes. - SRD=Data read from status register. See Table 6 for a description of the status register bits. - WD=Data to be written at location WA. Data is latched on the rising edge of WE# or CE# (whichever goes high first). - 4. Following the Read Identifier Codes command, read operations access manufacturer, device, block lock configuration and permanent lock configuration codes. See Section 4.2 for read identifier code data. - 5. If WP# is V<sub>IL</sub>, boot blocks are locked without block lock-bits state. If WP# is V<sub>IH</sub>, boot blocks are locked by block lock-bits. The parameter and main blocks are locked by block lock-bits without WP# state. - 6. Either 40H or 10H are recognized by the WSM as the byte write setup. - 7. The clear block lock-bits operation simultaneously clears all block lock-bits. - 8. If the permanent lock-bit is set, Set Block Lock-Bit and Clear Block Lock-Bits commands can not be done. - 9. Once the permanent lock-bit is set, permanent lock-bit reset is unable. - 10. Commands other than those shown above are reserved by SHARP for future device implementations and should not be used. ## 4.1 Read Array Command Upon initial device power-up and after exit from reset mode, the device defaults to read array mode. This operation is also initiated by writing the Read Array command. The device remains enabled for reads until another command is written. Once the internal WSM has started a block erase, full chip erase, byte write or lock-bit configuration the device will not recognize the Read Array command until the WSM completes its operation unless the WSM is suspended via an Erase Suspend or Byte Write Suspend command. The Read Array command functions independently of the $V_{CCW}$ voltage and RP# can be $V_{IH}$ . ## 4.2 Read Identifier Codes Command The identifier code operation is initiated by writing the Read Identifier Codes command. Following the command write, read cycles from addresses shown in Figure 4 retrieve the manufacturer, device, block lock configuration and permanent lock configuration codes (see Table 4 for identifier code values). To terminate the operation, write another valid command. Like the Read Array command, the Read Identifier Codes command functions independently of the $V_{CCW}$ voltage and RP# can be $V_{IH}$ . Following the Read Identifier Codes command, the following information can be read: Table 4. Identifier Codes | Code | Address <sup>(2)</sup> | Data <sup>(3)</sup> | |------------------------------|------------------------|---------------------| | Code | $[A_{19}-A_0]$ | $[DQ_7-DQ_0]$ | | Manufacture Code | 00000Н | ВОН | | Device Code | 00001H | ECH | | Block Lock Configuration | BA <sup>(1)</sup> +2 | | | •Block is Unlocked | | DQ <sub>0</sub> =0 | | •Block is Locked | | $DQ_0=1$ | | •Reserved for Future Use | | DQ <sub>1-7</sub> | | Permanent Lock Configuration | 00003H | | | •Device is Unlocked | | DQ <sub>0</sub> =0 | | •Device is Locked | | $DQ_0=1$ | | •Reserved for Future Use | | DQ <sub>1-7</sub> | #### NOTE: BA selects the specific block lock configuration code to be read. See Figure 4 for the device identifier code memory map. ## 4.3 Read Status Register Command The status register may be read to determine when a block erase, full chip erase, byte write or lock-bit configuration is complete and whether the operation completed successfully. It may be read at any time by writing the Read Status Register command. After writing this command, all subsequent read operations output data from the status register until another valid command is written. The status register contents are latched on the falling edge of OE# or CE#, whichever occurs. OE# or CE# must toggle to $V_{IH}$ before further reads to update the status register latch. The Read Status Register command functions independently of the $V_{CCW}$ voltage. RP# can be $V_{IH}$ . ## 4.4 Clear Status Register Command Status register bits SR.5, SR.4, SR.3 or SR.1 are set to "1"s by the WSM and can only be reset by the Clear Status Register command. These bits indicate various failure conditions (see Table 6). By allowing system software to reset these bits, several operations (such as cumulatively erasing multiple blocks or writing several bytes in sequence) may be performed. The status register may be polled to determine if an error occurred during the sequence. To clear the status register, the Clear Status Register command (50H) is written. It functions independently of the applied $V_{CCW}$ Voltage. RP# can be $V_{IH}$ . This command is not functional during block erase or byte write suspend modes. #### 4.5 Block Erase Command Erase is executed one block at a time and initiated by a two-cycle command. A block erase setup is first written, followed by an block erase confirm. This command sequence requires appropriate sequencing and an address within the block to be erased (erase changes all block data to FFFFH). Block preconditioning, erase, and verify are handled internally by the WSM (invisible to the system). After the two-cycle block erase sequence is written, the device automatically outputs status register data when read (see Figure 5). The CPU can detect block erase completion by analyzing the status register bit SR.7. When the block erase is complete, status register bit SR.5 should be checked. If a block erase error is detected, the status register should be cleared before system software attempts corrective actions. The CUI remains in read status register mode until a new command is issued. This two-step command sequence of set-up followed by execution ensures that block contents are not accidentally erased. An invalid Block Erase command sequence will result in both status register bits SR.4 and SR.5 being set to "1". Also, reliable block erasure can only occur when $V_{CC}$ =2.7V-3.6V and $V_{CCW}$ = $V_{CCWH1/2}$ . In the absence of this high voltage, block contents are protected against erasure. If block erase is attempted while $V_{CCW} \le V_{CCWLK}$ , SR.3 and SR.5 will be set to "1". Successful block erase requires for boot blocks that WP# is $V_{IH}$ and the corresponding block lock-bit be cleared. In parameter and main blocks case, it must be cleared the corresponding block lock-bit. If block erase is attempted when the excepting above conditions, SR.1 and SR.5 will be set to "1". ## 4.6 Full Chip Erase Command This command followed by a confirm command erases all of the unlocked blocks. A full chip erase setup (30H) is first written, followed by a full chip erase confirm (D0H). After a confirm command is written, device erases the all unlocked blocks block by block. This command sequence requires appropriate sequencing. Block preconditioning, erase and verify are handled internally by the WSM (invisible to the system). After the two-cycle full chip erase sequence is written, the device automatically outputs status register data when read (see Figure 6). The CPU can detect full chip erase completion by analyzing the output data of the status register bit SR.7. When the full chip erase is complete, status register bit SR.5 should be checked. If erase error is detected, the status register should be cleared before system software attempts corrective actions. The CUI remains in read status register mode until a new command is issued. If error is detected on a block during full chip erase operation, WSM stops erasing. Full chip erase operation start from lower address block, finish the higher address block. Full chip erase can not be suspended. This two-step command sequence of set-up followed by execution ensures that block contents are not accidentally erased. An invalid Full Chip Erase command sequence will result in both status register bits SR.4 and SR.5 being set to "1". Also, reliable full chip erasure can only occur when $V_{\rm CC}=2.7 V\text{-}3.6 V$ and $V_{\rm CCW}=V_{\rm CCWH1/2}$ . In the absence of this high voltage, block contents are protected against erasure. If full chip erase is attempted while $V_{\rm CCW} \leq V_{\rm CCWLK}$ , SR.3 and SR.5 will be set to "1". Successful full chip erase requires for boot blocks that WP# is $V_{\rm IH}$ and the corresponding block lock-bit be cleared. In parameter and main blocks case, it must be cleared the corresponding block lock-bit. If all blocks are locked, SR.1 and SR.5 will be set to "1". ## 4.7 Byte Write Command Byte write is executed by a two-cycle command sequence. Byte write setup (standard 40H or alternate 10H) is written, followed by a second write that specifies the address and data (latched on the rising edge of WE#). The WSM then takes over, controlling the byte write and write verify algorithms internally. After the byte write sequence is written, the device automatically outputs status register data when read (see Figure 7). The CPU can detect the completion of the byte write event by analyzing the status register bit SR.7. When byte write is complete, status register bit SR.4 should be checked. If byte write error is detected, the status register should be cleared. The internal WSM verify only detects errors for "1"s that do not successfully write to "0"s. The CUI remains in read status register mode until it receives another command. Reliable byte write operations can only occur when $V_{CC}=2.7V-3.6V$ and $V_{CCW}=V_{CCWH1/2}$ . In the absence of this high voltage, memory contents are protected against byte writes. If byte write is attempted while $V_{CCW} \le V_{CCWLK}$ , status register bits SR.3 and SR.4 will be set to "1". Successful byte write requires for boot blocks that WP# is $V_{IH}$ and the corresponding block lock-bit be cleared. In parameter and main blocks case, it must be cleared the corresponding block lock-bit. If byte write is attempted when the excepting above conditions, SR.1 and SR.4 will be set to "1". ## 4.8 Block Erase Suspend Command The Block Erase Suspend command allows block-erase interruption to read or byte write data in another block of memory. Once the block erase process starts, writing the Block Erase Suspend command requests that the WSM suspend the block erase sequence at a predetermined point in the algorithm. The device outputs status register data when read after the Block Erase Suspend command is written. Polling status register bits SR.7 and SR.6 can determine when the block erase operation has been suspended (both will be set to "1"). Specification t<sub>WHR12</sub> defines the block erase suspend latency. When Block Erase Suspend command write to the CUI, if block erase was finished, the device places read array mode. Therefore, after Block Erase Suspend command write to the CUI, Read Status Register command (70H) has to write to CUI, then status register bit SR.6 should be checked for places the device in suspend mode. At this point, a Read Array command can be written to read data from blocks other than that which is suspended. A Byte Write command sequence can also be issued during erase suspend to program data in other blocks. Using the Byte Write Suspend command (see Section 4.9), a byte write operation can also be suspended. During a byte write operation with block erase suspended, status register bit SR.7 will return to "0". However, SR.6 will remain "1" to indicate block erase suspend status. The only other valid commands while block erase is suspended are Read Status Register and Block Erase Resume. After a Block Erase Resume command is written to the flash memory, the WSM will continue the block erase process. Status register bits SR.6 and SR.7 will automatically clear. After the Erase Resume command is written, the device automatically outputs status register data when read (see Figure 8). $V_{\rm CCW}$ must remain at $V_{\rm CCWH1/2}$ (the same $V_{\rm CCW}$ level used for block erase) while block erase is suspended. RP# must also remain at $V_{\rm IH}$ . WP# must also remain at $V_{\rm IL}$ or $V_{\rm IH}$ (the same WP# level used for block erase). Block erase cannot resume until byte write operations initiated during block erase suspend have completed. If the time between writing the Block Erase Resume command and writing the Block Erase Suspend command is shorter than $t_{\rm ERES}$ and both commands are written repeatedly, a longer time is required than standard block erase until the completion of the operation. ## 4.9 Byte Write Suspend Command The Byte Write Suspend command allows byte write interruption to read data in other flash memory locations. Once the byte write process starts, writing the Byte Write Suspend command requests that the WSM suspend the Byte write sequence at a predetermined point in the algorithm. The device continues to output status register data when read after the Byte Write Suspend command is written. Polling status register bits SR.7 and SR.2 can determine when the byte write operation has been suspended (both will be set to "1"). Specification t<sub>WHR11</sub> defines the byte write suspend latency. When Byte Write Suspend command write to the CUI, if byte write was finished, the device places read array mode. Therefore, after Byte Write Suspend command write to the CUI, Read Status Register command (70H) has to write to CUI, then status register bit SR.2 should be checked for places the device in suspend mode. At this point, a Read Array command can be written to read data from locations other than that which is suspended. The only other valid commands while byte write is suspended are Read Status Register and Byte Write Resume. After Byte Write Resume command is written to the flash memory, the WSM will continue the byte write process. Status register bits SR.2 and SR.7 will automatically clear. After the Byte Write Resume command is written, the device automatically outputs status register data when read (see Figure 9). $V_{CCW}$ must remain at $V_{CCWH1/2}$ (the same $V_{CCW}$ level used for byte write) while in byte write suspend mode. RP# must also remain at $V_{IL}$ or $V_{IH}$ (the same WP# level used for byte write). If the time between writing the Byte Write Resume command and writing the Byte Write Suspend command is short and both commands are written repeatedly, a longer time is required than standard byte write until the completion of the operation. # 4.10 Set Block and Permanent Lock-Bit Commands A flexible block locking and unlocking scheme is enabled via a combination of block lock-bits, a permanent lock-bit and WP# pin. The block lock-bits and WP# pin gates program and erase operations while the permanent lock-bit gates block-lock bit modification. With the permanent lock-bit not set, individual block lock-bits can be set using the Set Block Lock-Bit command. The Set Permanent Lock-Bit command, sets the permanent lock-bit. After the permanent lock-bit is set, block lock-bits and locked block contents cannot altered. See Table 5 for a summary of hardware and software write protection options. Set block lock-bit and permanent lock-bit are executed by a two-cycle command sequence. The set block or permanent lock-bit setup along with appropriate block or device address is written followed by either the set block lock-bit confirm (and an address within the block to be locked) or the set permanent lock-bit confirm (and any device address). The WSM then controls the set lock-bit algorithm. After the sequence is written, the device automatically outputs status register data when read (see Figure 10). The CPU can detect the completion of the set lock-bit event by analyzing the status register bit SR.7. When the set lock-bit operation is complete, status register bit SR.4 should be checked. If an error is detected, the status register should be cleared. The CUI will remain in read status register mode until a new command is issued. This two-step sequence of set-up followed by execution ensures that lock-bits are not accidentally set. An invalid Set Block or Permanent Lock-Bit command will result in status register bits SR.4 and SR.5 being set to "1". Also, reliable operations occur only when $V_{CC}=2.7V-3.6V$ and $V_{CCW}=V_{CCWH1/2}$ . In the absence of this high voltage, lock-bit contents are protected against alteration. A successful set block lock-bit operation requires that the permanent lock-bit be cleared. If it is attempted with the permanent lock-bit set, SR.1 and SR.4 will be set to "1" and the operation will fail. #### 4.11 Clear Block Lock-Bits Command All set block lock-bits are cleared in parallel via the Clear Block Lock-Bits command. With the permanent lock-bit not set, block lock-bits can be cleared using only the Clear Block Lock-Bits command. If the permanent lock-bit is set, block lock-bits cannot cleared. See Table 5 for a summary of hardware and software write protection options. Clear block lock-bits operation is executed by a two-cycle command sequence. A clear block lock-bits setup is first written. After the command is written, the device automatically outputs status register data when read (see Figure 11). The CPU can detect completion of the clear block lock-bits event by analyzing the status register bit SR.7. When the operation is complete, status register bit SR.5 should be checked. If a clear block lock-bit error is detected, the status register should be cleared. The CUI will remain in read status register mode until another command is issued. This two-step sequence of set-up followed by execution ensures that block lock-bits are not accidentally cleared. An invalid Clear Block Lock-Bits command sequence will result in status register bits SR.4 and SR.5 being set to "1". Also, a reliable clear block lock-bits operation can only occur when V<sub>CC</sub>=2.7V-3.6V and V<sub>CCW</sub>=V<sub>CCWH1/2</sub>. If a clear block lock-bits operation is attempted while V<sub>CCW</sub>≤V<sub>CCWLK</sub>, SR.3 and SR.5 will be set to "1". In the absence of this high voltage, the block lock-bits content are protected against alteration. A successful clear block lock-bits operation requires that the permanent lock-bit is not set. If it is attempted with the permanent lock-bit set, SR.1 and SR.5 will be set to "1" and the operation will fail. If a clear block lock-bits operation is aborted due to $V_{CCW}$ or $V_{CC}$ transitioning out of valid range or RP# active transition, block lock-bit values are left in an undetermined state. A repeat of clear block lock-bits is required to initialize block lock-bit contents to known values. Once the permanent lock-bit is set, it cannot be cleared. ## 4.12 Block Locking by the WP# This Boot Block Flash memory architecture features two hardware-lockable boot blocks so that the kernel code for the system can be kept secure while other blocks are programmed or erased as necessary. The lockable two boot blocks are locked when WP#= $V_{IL}$ ; any program or erase operation to a locked block will result in an error, which will be reflected in the status register. For top configuration, the top two boot blocks are lockable. For the bottom configuration, the bottom two boot blocks are lockable. If WP# is $V_{IH}$ and block lockbit is not set, boot block can be programmed or erased normally (Unless $V_{CCW}$ is below $V_{CCWLK}$ ). WP# is valid only two boot blocks, other blocks are not affected. Table 5. Write Protection Alternatives<sup>(1)</sup> | Operation | V <sub>CCW</sub> | RP# | Permanent<br>Lock-Bit | Block<br>Lock-bit | WP# | Effect | |-------------|-------------------------|-----------------|-----------------------|-------------------|-----------------|---------------------------------------------------------------------------------| | Block Erase | ≤V <sub>CCWLK</sub> | X | X | X | X | All Blocks Locked. | | or | >V <sub>CCWLK</sub> | $V_{IL}$ | X | X | X | All Blocks Locked. | | Byte | | $V_{IH}$ | X | 0 | $V_{IL}$ | 2 Boot Blocks Locked. | | Write | | | | | V <sub>IH</sub> | Block Erase and Byte Write Enabled. | | | | | | 1 | V <sub>IL</sub> | Block Erase and Byte Write Disabled. | | | | | | | V <sub>IH</sub> | Block Erase and Byte Write Disabled. | | Full Chip | $\leq V_{\text{CCWLK}}$ | X | X | X | X | All Blocks Locked. | | Erase | >V <sub>CCWLK</sub> | V <sub>IL</sub> | X | X | X | All Blocks Locked. | | | | $V_{IH}$ | X | X | V <sub>IL</sub> | All Unlocked Blocks are Erased. 2 Boot Blocks and Locked Blocks are NOT Erased. | | | | | | | V <sub>IH</sub> | All Unlocked Blocks are Erased,<br>Locked Blocks are NOT Erased. | | Set Block | ≤V <sub>CCWLK</sub> | X | X | X | X | Set Block Lock-Bit Disabled. | | Lock-Bit | >V <sub>CCWLK</sub> | V <sub>IL</sub> | X | X | X | Set Block Lock-Bit Disabled. | | | | $V_{IH}$ | 0 | X | X | Set Block Lock-Bit Enabled. | | | | | 1 | X | X | Set Block Lock-Bit Disabled. | | Clear Block | $\leq V_{CCWLK}$ | X | X | X | X | Clear Block Lock-Bits Disabled. | | Lock-Bits | >V <sub>CCWLK</sub> | V <sub>IL</sub> | X | X | X | Clear Block Lock-Bits Disabled. | | | | $V_{IH}$ | 0 | X | X | Clear Block Lock-Bits Enabled. | | | | | 1 | X | X | Clear Block Lock-Bits Disabled. | | Set | ≤V <sub>CCWLK</sub> | X | X | X | X | Set Permanent Lock-Bit Disabled. | | Permanent | >V <sub>CCWLK</sub> | $V_{IL}$ | X | X | X | Set Permanent Lock-Bit Disabled. | | Lock-Bit | | $V_{IH}$ | X | X | X | Set Permanent Lock-Bit Enabled. | <sup>1.</sup> X can be V<sub>IL</sub> or V<sub>IH</sub> for RP# and WP#, and "0" or "1" for permanent lock-bit and block lock-bit. See DC Characteristics for V<sub>CCWLK</sub> voltage. SR.0 is reserved for future use and should be masked out when polling the status register. | | | | 2111 | 00322 | | | 1, | |--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------|-----------------|------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------| | | | Т | able 6. Status I | Register Definition | on | | | | WSMS | BESS | ECBLBS | BWSLBS | VCCWS | BWSS | DPS | R | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | | | | NOTE | S: | | | SR.7 = WRITE<br>1 = Ready<br>0 = Busy | E STATE MACI | HINE STATUS | (WSMS) | | it configuration | k erase, full chip<br>completion. SR | | | 1 = Block F<br>0 = Block F<br>SR.5 = ERASE<br>STATU<br>1 = Error in<br>Lock-B<br>0 = Success<br>Block I<br>SR.4 = BYTE<br>(BWSI<br>1 = Error in | sful Block Erase<br>Lock-Bits<br>WRITE AND S | Set Block/Perma | C-BITS or Clear Block se or Clear STATUS anent Lock-Bit | SR.3 does not level. The WSI only after Bloc Bit Configuration | it configuration<br>tence was entered<br>provide a continual interrogates a<br>k Erase, Full Claion command se<br>reports accurate | after a block er attempt, an imped. nuous indication and indicates the hip Erase, Byte vequences. SR.3 i feedback only w | of V <sub>CCW</sub> V <sub>CCW</sub> level Write or Lock- s not | | SR.3 = V <sub>CCW</sub> STATUS (VCCWS) 1 = V <sub>CCW</sub> Low Detect, Operation Abort 0 = V <sub>CCW</sub> OK SR.2 = BYTE WRITE SUSPEND STATUS (BWSS) 1 = Byte Write Suspended 0 = Byte Write in Progress/Completed SR.1 = DEVICE PROTECT STATUS (DPS) | | | | and block lock<br>the permanent<br>Block Erase, F<br>Configuration<br>depending on t<br>set, permanent<br>the block lock | -bit and WP# valock-bit, block lock-bit, block lull Chip Erase, command seque he attempted op lock-bit is set a and permanent | nuous indication<br>alues. The WSM<br>lock-bit and WP<br>Byte Write or Lances. It informs<br>beration, if the bland/or WP# is Violock configuration | # only after ock-Bit the system, ock lock-bit is L. Reading on codes after | | 1 = Block I | Lock-Bit, Perma<br>Detected, Operati | nent Lock-Bit a | nd/or WP# | | block lock-bit | des command in status. | uicates | SR.0 = RESERVED FOR FUTURE ENHANCEMENTS (R) | _ | |--------------------------------------------| | Comments | | Data=70H<br>Addr=X | | Status Register Data | | Check SR.7<br>1=WSM Ready<br>0=WSM Busy | | Data=20H<br>Addr=X | | Data=D0H<br>Addr=Within Block to be Erased | | Status Register Data | | Check SR.7<br>1=WSM Ready<br>0=WSM Busy | | | Repeat for subsequent block erasures. Full status check can be done after each block erase or after a sequence of block erasures. Write FFH after the last operation to place device in read array mode. #### FULL STATUS CHECK PROCEDURE | Bus<br>Operation | Command | Comments | |------------------|---------|-----------------------------------------------| | Standby | | Check SR.3<br>1=V <sub>CCW</sub> Error Detect | | Standby | | Check SR.1<br>1=Device Protect Detect | | Standby | | Check SR.4,5 Both 1=Command Sequence Error | | Standby | | Check SR.5<br>1=Block Erase Error | SR.5, SR.4, SR.3 and SR.1 are only cleared by the Clear Status Register Command in cases where multiple blocks are erased before full status is checked. If error is detected, clear the Status Register before attempting retry or other error recovery. Figure 5. Automated Block Erase Flowchart | Command | Comments | |----------------------------|--------------------------------------------------------------| | Read Status<br>Register | Data=70H<br>Addr=X | | | Status Register Data | | | Check SR.7<br>1=WSM Ready<br>0=WSM Busy | | Full Chip Erase<br>Setup | Data=30H<br>Addr=X | | Full Chip Erase<br>Confirm | Data=D0H<br>Addr=X | | | Status Register Data | | | Check SR.7<br>1=WSM Ready<br>0=WSM Busy | | | Read Status Register Full Chip Erase Setup Full Chip Erase | Full status check can be done after each full chip erase. Write FFH after the last operation to place device in read array mode. #### FULL STATUS CHECK PROCEDURE | Bus<br>Operation | Command | Comments | |------------------|---------|------------------------------------------------------------| | Standby | | Check SR.3<br>1=V <sub>CCW</sub> Error Detect | | Standby | | Check SR.1 1=Device Protect Detect (All Blocks are locked) | | Standby | | Check SR.4,5 Both 1=Command Sequence Error | | Standby | | Check SR.5<br>1=Full Chip Erase Error | SR.5, SR.4, SR.3 and SR.1 are only cleared by the Clear Status Register Command in cases where multiple blocks are erased before full status is checked. If error is detected, clear the Status Register before attempting retry or other error recovery. Figure 6. Automated Full Chip Erase Flowchart Figure 7. Automated Byte Write Flowchart Figure 8. Block Erase Suspend/Resume Flowchart Figure 9. Byte Write Suspend/Resume Flowchart | Bus<br>Operation | Command | Comments | |------------------|-----------------------------------------|-----------------------------------------------------------------------------------------------| | Write | Read Status<br>Register | Data=70H<br>Addr=X | | Read | | Status Register Data | | Standby | | Check SR.7<br>1=WSM Ready<br>0=WSM Busy | | Write | Set Block/Permanent Lock-Bit Setup | Data=60H<br>Addr=X | | Write | Set Block or Permanent Lock-Bit Confirm | Data=01H(Block),<br>F1H(Permanent)<br>Addr=Block Address(Block),<br>Device Address(Permanent) | | Read | | Status Register Data | | Standby | | Check SR.7<br>1=WSM Ready<br>0=WSM Busy | Repeat for subsequent lock-bit set operations. Full status check can be done after each lock-bit set operation or after a sequence of lock-bit set operations. Write FFH after the last lock-bit set operation to place device in read array mode. #### FULL STATUS CHECK PROCEDURE | Bus<br>Operation | Command | Comments | |------------------|---------|---------------------------------------------------------------------------------------------| | Standby | | Check SR.3<br>1=V <sub>CCW</sub> Error Detect | | Standby | | Check SR.1 1=Device Protect Detect Permanent Lock-Bit is Set (Set Block Lock-Bit Operation) | | Standby | | Check SR.4,5 Both 1=Command Sequence Error | | Standby | | Check SR.4<br>1=Set Lock-Bit Error | SR.5, SR.4, SR.3 and SR.1 are only cleared by the Clear Status Register command in cases where multiple lock-bits are set before full status is checked. If error is detected, clear the Status Register before attempting retry or other error recovery. Figure 10. Set Block and Permanent Lock-Bit Flowchart | Bus<br>Operation | Command | Comments | |------------------|----------------------------------|-----------------------------------------| | Write | Read Status<br>Register | Data=70H<br>Addr=X | | Read | | Status Register Data | | Standby | | Check SR.7<br>1=WSM Ready<br>0=WSM Busy | | Write | Clear Block<br>Lock-Bits Setup | Data=60H<br>Addr=X | | Write | Clear Block<br>Lock-Bits Confirm | Data=D0H<br>Addr=X | | Read | | Status Register Data | | Standby | | Check SR.7<br>1=WSM Ready<br>0=WSM Busy | Write FFH after the Clear Block Lock-Bits operation to place device in read array mode. ## FULL STATUS CHECK PROCEDURE | Bus<br>Operation | Command | Comments | |------------------|---------|--------------------------------------------------------------| | Standby | | Check SR.3<br>1=V <sub>CCW</sub> Error Detect | | Standby | | Check SR.1 1=Device Protect Detect Permanent Lock-Bit is Set | | Standby | | Check SR.4,5 Both 1=Command Sequence Error | | Standby | | Check SR.5<br>1=Clear Block Lock-Bits Error | SR.5, SR.4, SR.3 and SR.1 are only cleared by the Clear Status Register command. If error is detected, clear the Status Register before attempting retry or other error recovery. Figure 11. Clear Block Lock-Bits Flowchart #### 5 DESIGN CONSIDERATIONS ## 5.1 Three-Line Output Control The device will often be used in large memory arrays. SHARP provides three control inputs to accommodate multiple memory connections. Three-line control provides for: - a. Lowest possible memory power dissipation. - Complete assurance that data bus contention will not occur. To use these control inputs efficiently, an address decoder should enable CE# while OE# should be connected to all memory devices and the system's READ# control line. This assures that only selected memory devices have active outputs while deselected memory devices are in standby mode. RP# should be connected to the system POWERGOOD signal to prevent unintended writes during system power transitions. POWERGOOD should also toggle during system reset. ## 5.2 Power Supply Decoupling Flash memory power switching characteristics require careful device decoupling. System designers are interested in three supply current issues; standby current levels, active current levels and transient peaks produced by falling and rising edges of CE# and OE#. Transient current magnitudes depend on the device outputs' capacitive and inductive loading. Two-line control and proper decoupling capacitor selection will suppress transient voltage peaks. Each device should have a 0.1µF ceramic capacitor connected between its V<sub>CC</sub> and GND and between its V<sub>CCW</sub> and GND. These high-frequency, low inductance capacitors should be placed as close as possible to package leads. Additionally, for every eight devices, a 4.7µF electrolytic capacitor should be placed at the array's power supply connection between V<sub>CC</sub> and GND. The bulk capacitor will overcome voltage slumps caused by PC board trace inductance. ## 5.3 V<sub>CCW</sub> Trace on Printed Circuit Boards Updating flash memories that reside in the target system requires that the printed circuit board designer pay attention to the $V_{CCW}$ Power supply trace. The $V_{CCW}$ pin supplies the memory cell current for byte writing and block erasing. Use similar trace widths and layout considerations given to the $V_{CC}$ power bus. Adequate $V_{CCW}$ supply traces and decoupling will decrease $V_{CCW}$ voltage spikes and overshoots. ## 5.4 V<sub>CC</sub>, V<sub>CCW</sub>, RP# Transitions Block erase, full chip erase, byte write and lock-bit configuration are not guaranteed if $V_{\rm CCW}$ falls outside of a valid $V_{\rm CCWH1/2}$ range, $V_{\rm CC}$ falls outside of a valid 2.7V-3.6V range, or RP# $\neq$ V $_{\rm IH}$ . If $V_{\rm CCW}$ error is detected, status register bit SR.3 is set to "1" along with SR.4 or SR.5, depending on the attempted operation. If RP# transitions to $V_{\rm IL}$ during block erase, full chip erase, byte write or lock-bit configuration, SR.7 will remain "0" until the reset operation is complete. Then, the operation will abort and the device will enter reset mode. The aborted operation may leave data partially altered. Therefore, the command sequence must be repeated after normal operation is restored. Device power-off or RP# transitions to $V_{\rm IL}$ clear the status register. The CUI latches commands issued by system software and is not altered by $V_{CCW}$ or CE# transitions or WSM actions. Its state is read array mode upon power-up, after exit from reset mode or after $V_{CC}$ transitions below $V_{LKO}$ . ## 5.5 Power-Up/Down Protection The device is designed to offer protection against accidental block erase, full chip erase, byte write or lock-bit configuration during power transitions. Upon power-up, the device is indifferent as to which power supply ( $V_{CCW}$ or $V_{CC}$ ) powers-up first. Internal circuitry resets the CUI to read array mode at power-up. A system designer must guard against spurious writes for $V_{CC}$ voltages above $V_{LKO}$ when $V_{CCW}$ is active. Since both WE# and CE# must be low for a command write, driving either to $V_{IH}$ will inhibit writes. The CUI's two-step command sequence architecture provides added level of protection against data alteration. In-system block lock and unlock capability prevents inadvertent data alteration. The device is disabled while RP#=V<sub>II</sub> regardless of its control inputs state. ## 5.6 Power Dissipation When designing portable systems, designers must consider battery power consumption not only during device operation, but also for data retention during system idle time. Flash memory's nonvolatility increases usable battery life because data is retained when system power is removed. #### 5.7 Data Protection Method Noises having a level exceeding the limit specified in the specification may be generated under specific operating conditions on some systems. Such noises, when induced onto WE# signal or power supply, may be interpreted as false commands, causing undesired memory updating. To protect the data stored in the flash memory against unwanted overwriting, systems operating with the flash memory should have the following write protect designs, as appropriate: ## 1) Protecting data in specific block When a lock bit is set, the corresponding block (includes the 2 boot blocks) is protected against overwriting. By setting a WP# to low, only the 2 boot blocks can be protected against overwriting. By using this feature, the flash memory space can be divided into the program section (locked section) and data section (unlocked section). The permanent lock bit can be used to prevent false block bit setting. For further information on setting/resetting lock-bit, refer to the specification. (See chapter 4.10 and 4.11.) ## 2) Data protection through V<sub>CCW</sub> When the level of $V_{CCW}$ is lower than $V_{CCWLK}$ (lockout voltage), write operation on the flash memory is disabled. All blocks are locked and the data in the blocks are completely write protected. For the lockout voltage, refer to the specification. (See chapter 6.2.3.) #### 3) Data protection through RP# When the RP# is kept low during read mode, the flash memory will be reset mode, then write protecting all blocks. When the RP# is kept low during power up and power down sequence such as voltage transition, write operation on the flash memory is disabled, write protecting all blocks. For the details of RP# control, refer to the specification. (See chapter 5.5 and 6.2.7.) #### **6 ELECTRICAL SPECIFICATIONS** ## 6.1 Absolute Maximum Ratings\* **Operating Temperature** During Read, Block Erase, Full Chip Erase, Byte Write and Lock-Bit Configuration ...... $0^{\circ}$ C to $+70^{\circ}$ C<sup>(1)</sup> Storage Temperature During under Bias .....-10°C to +80°C During non Bias .....-65°C to +125°C Voltage On Any Pin (except $V_{CC}$ and $V_{CCW}$ ) ......-0.5V to $V_{CC}$ +0.5V<sup>(2)</sup> $V_{CC}$ Supply Voltage.....--0.2V to +4.6V<sup>(2)</sup> $V_{CCW}$ Supply Voltage.....-0.2V to +13.0V<sup>(2,3)</sup> Output Short Circuit Current......100mA<sup>(4)</sup> \*WARNING: Stressing the device beyond the "Absolute Maximum Ratings" may cause permanent damage. These are stress ratings only. Operation beyond the "Operating Conditions" is not recommended and extended exposure beyond the "Operating Conditions" may affect device reliability. #### NOTES: - 1. Operating temperature is for commercial temperature product defined by this specification. - 2. All specified voltages are with respect to GND. Minimum DC voltage is -0.5V on input/output pins and -0.2V on V<sub>CC</sub> and V<sub>CCW</sub> pins. During transitions, this level may undershoot to -2.0V for periods <20ns. Maximum DC voltage on input/output pins are V<sub>CC</sub>+0.5V which, during transitions, may overshoot to V<sub>CC</sub>+2.0V for periods <20ns. - 3. Maximum DC voltage on V<sub>CCW</sub> may overshoot to +13.0V for periods <20ns. Applying 12V±0.3V to V<sub>CCW</sub> during erase/write can only be done for a maximum of 1000 cycles on each block. V<sub>CCW</sub> may be connected to 12V±0.3V for a total of 80 hours maximum. - 4. Output shorted for no more than one second. No more than one output shorted at a time. ## 6.2 Operating Conditions Temperature and V<sub>CC</sub> Operating Conditions | | Temperature and ACC Operating Conditions | | | | | | | | |----------|--------------------------------------------|------|------|------|---------------------|--|--|--| | Symbol | Parameter | Min. | Max. | Unit | Test Condition | | | | | $T_A$ | Operating Temperature | 0 | +70 | °C | Ambient Temperature | | | | | $V_{CC}$ | V <sub>CC</sub> Supply Voltage (2.7V-3.6V) | 2.7 | 3.6 | V | | | | | ## 6.2.1 Capacitance<sup>(1)</sup> $T_A=+25$ °C, f=1MHz | Symbol | Parameter | Тур. | Max. | Unit | Condition | |------------------|--------------------|------|------|------|------------------------| | $C_{IN}$ | Input Capacitance | 7 | 10 | pF | $V_{IN}=0.0V$ | | C <sub>OUT</sub> | Output Capacitance | 9 | 12 | pF | V <sub>OUT</sub> =0.0V | #### NOTE: 1. Sampled, not 100% tested. ## 6.2.2 AC Input/Output Test Conditions Figure 12. Transient Input/Output Reference Waveform for $V_{CC}$ =2.7V-3.6V Figure 13. Transient Equivalent Testing Load Circuit Test Configuration Capacitance Loading Value | Test Configuration | C <sub>L</sub> (pF) | |----------------------------|---------------------| | V <sub>CC</sub> =2.7V-3.6V | 50 | # 6.2.3 DC Characteristics ## DC Characteristics | | | | V <sub>CC</sub> =2. | 7V-3.6V | | Test | |------------------------------------------|---------------------------------------------------------------|-------|---------------------|----------|----------|------------------------------------------------------------------------------------------------------| | Sym. | Parameter | Notes | Тур. | Max. | Unit | Conditions | | $I_{LI}$ | Input Load Current | 1 | | ±0.5 | μΑ | V <sub>CC</sub> =V <sub>CC</sub> Max.<br>V <sub>IN</sub> =V <sub>CC</sub> or GND | | $I_{LO}$ | Output Leakage Current | 1 | | ±0.5 | μА | V <sub>CC</sub> =V <sub>CC</sub> Max.<br>V <sub>OUT</sub> =V <sub>CC</sub> or GND | | I <sub>CCS</sub> | V <sub>CC</sub> Standby Current | 1,7 | 2 | 15 | μА | CMOS Level Inputs $V_{CC}=V_{CC}Max.$ $CE\#=RP\#=V_{CC}\pm0.2V$ | | | | | 0.2 | 2 | mA | TTL Level Inputs V <sub>CC</sub> =V <sub>CC</sub> Max. CE#=RP#=V <sub>IH</sub> | | $I_{CCAS}$ | V <sub>CC</sub> Auto Power-Save Current | 1,4,7 | 2 | 15 | μΑ | CMOS Level Inputs<br>V <sub>CC</sub> =V <sub>CC</sub> Max.<br>CE#=GND±0.2V | | I <sub>CCD</sub> | V <sub>CC</sub> Reset Power-Down Current | 1 | 2 | 15 | μΑ | RP#=GND±0.2V | | $I_{CCR}$ | V <sub>CC</sub> Read Current | 1,7 | 15 | 25 | mA | CMOS Level Inputs<br>V <sub>CC</sub> =V <sub>CC</sub> Max., CE#=GND<br>f=5MHz, I <sub>OUT</sub> =0mA | | | | | | 30 | mA | TTL Level Inputs V <sub>CC</sub> =V <sub>CC</sub> Max., CE#=GND f=5MHz, I <sub>OUT</sub> =0mA | | I <sub>CCW</sub> | V <sub>CC</sub> Byte Write or Set Lock- | 1,5 | 5 | 17 | mA | V <sub>CCW</sub> =2.7V-3.6V | | | Bit Current | | 5 | 12 | mA | V <sub>CCW</sub> =11.7V-12.3V | | I <sub>CCE</sub> | V <sub>CC</sub> Block Erase, Full Chip Erase or | 1,5 | 4 | 17 | mA | V <sub>CCW</sub> =2.7V-3.6V | | | Clear Block Lock-Bits Current | | 4 | 12 | mA | V <sub>CCW</sub> =11.7V-12.3V | | I <sub>CCWS</sub><br>I <sub>CCES</sub> | V <sub>CC</sub> Byte Write or<br>Block Erase Suspend Current | 1,2 | 1 | 6 | mA | CE#=V <sub>IH</sub> | | I <sub>CCWS</sub> | V <sub>CCW</sub> Standby or Read Current | 1 | ±2 | ±15 | μΑ | $V_{CCW} \leq V_{CC}$ | | I <sub>CCWR</sub> | | | 10 | 200 | μΑ | V <sub>CCW</sub> >V <sub>CC</sub> | | I <sub>CCWAS</sub> | V <sub>CCW</sub> Auto Power-Save Current | 1,4,7 | 0.1 | 5 | μΑ | CMOS Level Inputs V <sub>CC</sub> =V <sub>CC</sub> Max. CE#=GND±0.2V | | $I_{CCWD}$ | V <sub>CCW</sub> Reset Power-Down Current | 1 | 0.1 | 5 | μΑ | RP#=GND±0.2V | | I <sub>CCWW</sub> | V <sub>CCW</sub> Byte Write or Set Lock-<br>Bit Current | 1,5 | 12 | 40<br>30 | mA<br>mA | V <sub>CCW</sub> =2.7V-3.6V<br>V <sub>CCW</sub> =11.7V-12.3V | | I <sub>CCWE</sub> | V <sub>CCW</sub> Block Erase, Full Chip Erase | 1,5 | 8 | 25 | mA | V <sub>CCW</sub> =2.7V-3.6V | | CCWE | or Clear Block Lock-Bits Current | ,- | - | 20 | mA | V <sub>CCW</sub> =11.7V-12.3V | | I <sub>CCWWS</sub><br>I <sub>CCWES</sub> | V <sub>CCW</sub> Byte Write or<br>Block Erase Suspend Current | 1 | 10 | 200 | μΑ | V <sub>CCW</sub> =V <sub>CCWH1/2</sub> | #### DC Characteristics (Continued) | | | | $V_{CC}=2.7$ | 7V-3.6V | | | |--------------------|-------------------------------------------------------------------------------------------------------------|-------|-------------------------|-------------------------|------|------------------------------------------------------------------| | Sym. | Parameter | Notes | Min. | Max. | Unit | Test Conditions | | $V_{IL}$ | Input Low Voltage | 5 | -0.5 | 0.8 | V | | | $V_{IH}$ | Input High Voltage | 5 | 2.0 | V <sub>CC</sub><br>+0.5 | V | | | V <sub>OL</sub> | Output Low Voltage | 5 | | 0.4 | V | V <sub>CC</sub> =V <sub>CC</sub> Min.<br>I <sub>OL</sub> =2.0mA | | V <sub>OH1</sub> | Output High Voltage (TTL) | 5 | 2.4 | | V | V <sub>CC</sub> =V <sub>CC</sub> Min.<br>I <sub>OH</sub> =-1.5mA | | V <sub>OH2</sub> | Output High Voltage<br>(CMOS) | 5 | 0.85<br>V <sub>CC</sub> | | V | V <sub>CC</sub> =V <sub>CC</sub> Min.<br>I <sub>OH</sub> =-2.0mA | | | | | V <sub>CC</sub><br>-0.4 | | V | V <sub>CC</sub> =V <sub>CC</sub> Min.<br>I <sub>OH</sub> =-100μA | | V <sub>CCWLK</sub> | V <sub>CCW</sub> Lockout during Normal<br>Operations | 3,5 | | 1.0 | V | | | V <sub>CCWH1</sub> | V <sub>CCW</sub> during Block Erase, Full Chip<br>Erase, Byte Write or Lock-Bit<br>Configuration Operations | | 2.7 | 3.6 | V | | | V <sub>CCWH2</sub> | V <sub>CCW</sub> during Block Erase, Full Chip<br>Erase, Byte Write or Lock-Bit<br>Configuration Operations | 6 | 11.7 | 12.3 | V | | | $V_{LKO}$ | V <sub>CC</sub> Lockout Voltage | | 2.0 | | V | | - 1. All currents are in RMS unless otherwise noted. Typical values at nominal $V_{CC}$ voltage and $T_A$ =+25°C. - I<sub>CCWS</sub> and I<sub>CCES</sub> are specified with the device de-selected. If read or byte written while in erase suspend mode, the device's current draw is the sum of I<sub>CCWS</sub> or I<sub>CCES</sub> and I<sub>CCR</sub> or I<sub>CCW</sub>, respectively. Block erases, full chip erase, byte writes and lock-bit configurations are inhibited when V<sub>CCW</sub>≤V<sub>CCWLK</sub>, and not - 3. Block erases, full chip erase, byte writes and lock-bit configurations are inhibited when $V_{CCWLK} \le V_{CCWLK}$ , and not guaranteed in the range between $V_{CCWLK}$ (max.) and $V_{CCWH1}$ (min.), between $V_{CCWH1}$ (max.) and $V_{CCWH2}$ (min.) and above $V_{CCWH2}$ (max.). - above V<sub>CCWH2</sub>(max.). 4. The Automatic Power Savings (APS) feature is placed automatically power save mode that addresses not switching more than 300ns while read mode. - 5. Sampled, not 100% tested. - Applying 12V±0.3V to V<sub>CCW</sub> during erase/write can only be done for a maximum of 1000 cycles on each block. V<sub>CCW</sub> may be connected to 12V±0.3V for a total of 80 hours maximum. - 7. About all of pin except describe Test Conditions, CMOS level inputs are either $V_{CC} \pm 0.2V$ or GND $\pm 0.2V$ , TTL level inputs are either $V_{IL}$ or $V_{IH}$ . ## 6.2.4 AC Characteristics - Read-Only Operations(1) $V_{CC}$ =2.7V-3.6V, $T_{\Delta}$ =0°C to +70°C | Sym. | Parameter | Notes | Min. | Max. | Unit | |-------------------|---------------------------------------------------------------------|-------|------|------|------| | t <sub>AVAV</sub> | Read Cycle Time | | 100 | | ns | | t <sub>AVQV</sub> | Address to Output Delay | | | 100 | ns | | t <sub>ELQV</sub> | CE# to Output Delay | 2 | | 100 | ns | | t <sub>PHQV</sub> | RP# High to Output Delay | | | 600 | ns | | $t_{GLQV}$ | OE# to Output Delay | 2 | | 50 | ns | | $t_{\rm ELQX}$ | CE# to Output in Low Z | 3 | 0 | | ns | | t <sub>EHQZ</sub> | CE# High to Output in High Z | 3 | | 40 | ns | | $t_{GLQX}$ | OE# to Output in Low Z | 3 | 0 | | ns | | t <sub>GHQZ</sub> | OE# High to Output in High Z | 3 | | 20 | ns | | t <sub>OH</sub> | Output Hold from Address, CE# or OE# Change, Whichever Occurs First | 3 | 0 | | ns | ## NOTES: 1. See AC Input/Output Reference Waveform for maximum allowable input slew rate. OE# may be delayed up to t<sub>ELQV</sub>-t<sub>GLQV</sub> after the falling edge of CE# without impact on t<sub>ELQV</sub>. Sampled, not 100% tested. Figure 14. AC Waveform for Read Operations ## 6.2.5 AC Characteristics - Write Operations<sup>(1)</sup> $V_{CC}$ =2.7V-3.6V, $T_A$ =0°C to +70°C | Sym. | Parameter | Notes | Min. | Max. | Unit | |-------------------|--------------------------------------------|-------|------|------|------| | t <sub>AVAV</sub> | Write Cycle Time | | 100 | | ns | | t <sub>PHWL</sub> | RP# High Recovery to WE# Going Low | 2 | 1 | | μs | | t <sub>ELWL</sub> | CE# Setup to WE# Going Low | | 0 | | ns | | t <sub>WLWH</sub> | WE# Pulse Width | | 50 | | ns | | t <sub>SHWH</sub> | WP#V <sub>IH</sub> Setup to WE# Going High | 2 | 100 | | ns | | t <sub>VPWH</sub> | V <sub>CCW</sub> Setup to WE# Going High | 2 | 100 | | ns | | t <sub>AVWH</sub> | Address Setup to WE# Going High | 3 | 50 | | ns | | $t_{DVWH}$ | Data Setup to WE# Going High | 3 | 50 | | ns | | t <sub>WHDX</sub> | Data Hold from WE# High | | 0 | | ns | | t <sub>WHAX</sub> | Address Hold from WE# High | | 0 | | ns | | t <sub>WHEH</sub> | CE# Hold from WE# High | | 0 | | ns | | $t_{WHWL}$ | WE# Pulse Width High | | 20 | | ns | | t <sub>WHR0</sub> | WE# High to SR.7 Going "0" | | | 100 | ns | | t <sub>WHGL</sub> | Write Recovery before Read | | 0 | | ns | | t <sub>QVVL</sub> | V <sub>CCW</sub> Hold from Valid SRD | 2,4 | 0 | | ns | | t <sub>QVSL</sub> | WP# V <sub>IH</sub> Hold from Valid SRD | 2,4 | 0 | | ns | - 1. Read timing characteristics during block erase, full chip erase, byte write and lock-bit configuration operations are the same as during read-only operations. Refer to AC Characteristics for read-only operations. - 2. Sampled, not 100% tested. - Refer to Table 3 for valid A<sub>IN</sub> and D<sub>IN</sub> for block erase, full chip erase, byte write or lock-bit configuration. V<sub>CCW</sub> should be held at V<sub>CCWH1/2</sub> until determination of block erase, full chip erase, byte write or lock-bit configuration success (SR.1/3/4/5=0). - 2. Write each setup command. - 3. Write each confirm command or valid address and data. - 4. Automated erase or program delay. - 5. Read status register data. - 6. Write Read Array command. Figure 15. AC Waveform for WE#-Controlled Write Operations ## 6.2.6 Alternative CE#-Controlled Writes<sup>(1)</sup> $V_{CC}$ =2.7V-3.6V, $T_{\Delta}$ =0°C to +70°C | Sym. | Parameter | Notes | Min. | Max. | Unit | |-------------------|--------------------------------------------|-------|------|------|------| | t <sub>AVAV</sub> | Write Cycle Time | | 100 | | ns | | t <sub>PHEL</sub> | RP# High Recovery to CE# Going Low | 2 | 1 | | μs | | t <sub>WLEL</sub> | WE# Setup to CE# Going Low | | 0 | | ns | | t <sub>ELEH</sub> | CE# Pulse Width | | 50 | | ns | | t <sub>SHEH</sub> | WP#V <sub>IH</sub> Setup to CE# Going High | 2 | 100 | | ns | | t <sub>VPEH</sub> | V <sub>CCW</sub> Setup to CE# Going High | 2 | 100 | | ns | | t <sub>AVEH</sub> | Address Setup to CE# Going High | 3 | 50 | | ns | | t <sub>DVEH</sub> | Data Setup to CE# Going High | 3 | 50 | | ns | | t <sub>EHDX</sub> | Data Hold from CE# High | | 0 | | ns | | t <sub>EHAX</sub> | Address Hold from CE# High | | 0 | | ns | | t <sub>EHWH</sub> | WE# Hold from CE# High | | 0 | | ns | | t <sub>EHEL</sub> | CE# Pulse Width High | | 20 | | ns | | t <sub>EHR0</sub> | CE# High to SR.7 Going "0" | | | 100 | ns | | t <sub>EHGL</sub> | Write Recovery before Read | | 0 | | ns | | t <sub>OVVL</sub> | V <sub>CCW</sub> Hold from Valid SRD | 2,4 | 0 | | ns | | t <sub>QVSL</sub> | WP# V <sub>IH</sub> Hold from Valid SRD | 2,4 | 0 | | ns | ## NOTES: 1. In systems where CE# defines the write pulse width (within a longer WE# timing waveform), all setup, hold, and inactive WE# times should be measured relative to the CE# waveform. 2. Sampled, not 100% tested. Refer to Table 3 for valid A<sub>IN</sub> and D<sub>IN</sub> for block erase, full chip erase, byte write or lock-bit configuration. V<sub>CCW</sub> should be held at V<sub>CCWH1/2</sub> until determination of block erase, full chip erase, byte write or lock-bit configuration success (SR.1/3/4/5=0). - 1. V<sub>CC</sub> power-up and standby. - 2. Write each setup command. - 3. Write each confirm command or valid address and data. - 4. Automated erase or program delay. - 5. Read status register data. - 6. Write Read Array command. Figure 16. AC Waveform for CE#-Controlled Write Operations ## 6.2.7 Reset Operations Figure 17. AC Waveform for Reset Operation | D . | 40 | <b>a</b> | | , • | |--------|------|----------|--------|---------| | Reset | Δ( ` | Sne | 2C1†16 | rafione | | 110000 | 110 | $\nu$ | | Janons | | Sym. | Parameter | Notes | Min. | Max. | Unit | |-------------------|--------------------------------------------------------------------------------------------|-------|------|------|------| | t <sub>PLPH</sub> | RP# Pulse Low Time | 2 | 100 | | ns | | t <sub>PLR1</sub> | RP# Low to Reset during Block Erase, Full Chip Erase, Byte Write or Lock-Bit Configuration | 1,2 | | 30 | μs | | t <sub>2VPH</sub> | V <sub>CC</sub> 2.7V to RP# High | 2,3 | 100 | | ns | - 1. If RP# is asserted while a block erase, full chip erase, byte write or lock-bit configuration operation is not executing, the reset will complete within 100ns. - A reset time, t<sub>PHQV</sub>, is required from the later of SR.7 going "1" or RP# going high until outputs are valid. Refer to AC Characteristics Read-Only Operations for t<sub>PHQV</sub>. When the device power-up, holding RP# low minimum 100ns is required after V<sub>CC</sub> has been in predefined range and also - has been in stable there. # 6.2.8 Block Erase, Full Chip Erase, Byte Write and Lock-Bit Configuration Performance<sup>(3)</sup> $V_{CC}$ =2.7V-3.6V, $T_A$ =0°C to +70°C | | | | | V <sub>CCW</sub> =2.7V-3.6V | | V <sub>CCW</sub> =11.7V-12.3V | | | | | |--------------------------|-----------------------------------------------------------------------------------|----------------|-------|-----------------------------|---------|-------------------------------|------|---------|------|------| | Sym. | Paramet | er | Notes | Min. | Typ.(1) | Max. | Min. | Typ.(1) | Max. | Unit | | t <sub>WHQV1</sub> | Byte Write Time | 64K byte Block | 2 | | 31 | 200 | | 19 | | μs | | t <sub>EHQV1</sub> | | 8Kbyte Block | 2 | | 32 | 200 | | 26 | | μs | | - | Block Write Time | 64K byte Block | 2 | | 2.2 | 7 | | 1.4 | | S | | | | 8K byte Block | 2 | | 0.3 | 1 | | 0.25 | | S | | t <sub>WHQV2</sub> | Block Erase Time | 64K byte Block | 2 | | 1.2 | 6 | | 0.9 | | S | | t <sub>EHQV2</sub> | | 8K byte Block | 2 | | 0.6 | 5 | | 0.5 | | s | | | Full Chip Erase Time | | 2 | | 22.8 | 114 | | 17.5 | | s | | $t_{WHQV3} \\ t_{EHQV3}$ | Set Lock-Bit Time | | 2 | | 56 | 200 | | 42 | | μs | | t <sub>WHQV4</sub> | Clear Block Lock-Bits Time | | 2 | | 1 | 5 | | 0.69 | | S | | t <sub>WHR11</sub> | Byte Write Suspend Latency Time to Read | | 4 | | 6 | 15 | | 6 | 15 | μs | | t <sub>WHR12</sub> | Block Erase Suspend Latency Time to<br>Read | | 4 | | 16 | 30 | | 16 | 30 | μs | | t <sub>ERES</sub> | Latency Time from Block Erase Resume<br>Command to Block Erase Suspend<br>Command | | 5 | 600 | | | 600 | | | μs | - 1. Typical values measured at $T_A$ =+25°C and $V_{CC}$ =3.0V, $V_{CCW}$ =3.0V or 12.0V. Assumes corresponding lock-bits are not set. Subject to change based on device characterization. - 2. Excludes system-level overhead. - 3. Sampled but not 100% tested. - 4. A latency time is required from issuing suspend command(WE# or CE# going high) until SR.7 going "1". - 5. If the time between writing the Block Erase Resume command and writing the Block Erase Suspend command is shorter than t<sub>ERES</sub> and both commands are written repeatedly, a longer time is required than standard block erase until the completion of the operation. ## A-1 RECOMMENDED OPERATING CONDITIONS ## A-1.1 At Device Power-Up AC timing illustrated in Figure A-1 is recommended for the supply voltages and the control signals at device power-up. If the timing in the figure is ignored, the device may not operate correctly. <sup>\*1</sup> t<sub>5VPH</sub> for the device in 5V operations. Figure A-1. AC Timing at Device Power-Up For the AC specifications $t_{VR}$ , $t_R$ , $t_F$ in the figure, refer to the next page. See the "ELECTRICAL SPECIFICATIONS" described in specifications for the supply voltage range, the operating temperature and the AC specifications not shown in the next page. <sup>\*2</sup> To prevent the unwanted writes, system designers should consider the $V_{CCW}$ ( $V_{PP}$ ) switch, which connects $V_{CCW}$ ( $V_{PP}$ ) to GND during read operations and $V_{CCWH1/2}$ ( $V_{PPH1/2}$ ) during write or erase operations. See the application note AP-007-SW-E for details. ## A-1.1.1 Rise and Fall Time | Symbol | Parameter | Notes | Min. | Max. | Unit | |-----------------|---------------------------|-------|------|-------|------| | t <sub>VR</sub> | V <sub>CC</sub> Rise Time | 1 | 0.5 | 30000 | μs/V | | t <sub>R</sub> | Input Signal Rise Time | 1, 2 | | 1 | μs/V | | t <sub>F</sub> | Input Signal Fall Time | 1, 2 | | 1 | μs/V | - 1. Sampled, not 100% tested. - 2. This specification is applied for not only the device power-up but also the normal operations. $t_R(Max.)$ and $t_F(Max.)$ for RP# (RST#) are $20\mu$ s/V. ## A-1.2 Glitch Noises Do not input the glitch noises which are below $V_{IH}$ (Min.) or above $V_{IL}$ (Max.) on address, data, reset, and control signals, as shown in Figure A-2 (b). The acceptable glitch noises are illustrated in Figure A-2 (a). Figure A-2. Waveform for Glitch Noises See the "DC CHARACTERISTICS" described in specifications for $V_{IH}$ (Min.) and $V_{IL}$ (Max.). # A-2 RELATED DOCUMENT INFORMATION<sup>(1)</sup> | Document No. | Document Name | |--------------|-----------------------------------------------------------| | AP-001-SD-E | Flash Memory Family Software Drivers | | AP-006-PT-E | Data Protection Method of SHARP Flash Memory | | AP-007-SW-E | RP#, V <sub>PP</sub> Electric Potential Switching Circuit | | <ul> <li>International customers should</li> </ul> | contact their | local SHARP | or distribution | sales office. | |----------------------------------------------------|---------------|-------------|-----------------|---------------| |----------------------------------------------------|---------------|-------------|-----------------|---------------|