# **Triple Line Receiver**

The MC10114 is a triple line receiver designed for use in sensing differential signals over long lines. An active current source and translated emitter follower inputs provide the line receiver with a common mode noise rejection limit of one volt in either the positive or the negative direction. This allows a large amount of common mode noise immunity for extra long lines.

Another feature of the MC10114 is that the OR outputs go to a logic low level whenever the inputs are left floating. The outputs are each capable of driving 50 ohm transmission lines.

This device is useful in high speed central processors, minicomputers, peripheral controllers, digital communication systems, testing and instrumen– tation systems. The MC10114 can also be used for MOS to MECL interfacing and it is ideal as a sense amplifier for MOS RAM's.

A  $V_{BB}$  reference is provided which is useful in making the MC10114 a Schmit trigger, allowing single–ended driving of the inputs, or other applications where a stable reference voltage is necessary. See MECL Design Handbook (HB205) pages 226 and 228.

- $P_D = 145 \text{ mW typ/pkg}$
- $t_{pd} = 2.4$  ns typ (Single Ended Input)
- t<sub>pd</sub> = 2.0 ns typ (Differential Input)
- $t_r, t_f = 2.1 \text{ ns typ} (20\% 80\%)$



 $^*V_{BB}$  to be used to supply bias to the MC10114 only and bypassed (when used) with 0.01  $\mu F$  to 0.1  $\mu F$  capacitor to ground (0 V).  $V_{BB}$  can source < 1.0 mA.

When the input pin with the bubble goes positive, its respective output pin with bubble goes positive.



Pin assignment is for Dual–in–Line Package. For PLCC pin assignment, see the Pin Conversion Tables on page 18 of the ON Semiconductor MECL Data Book (DL122/D).



# **ON Semiconductor**

http://onsemi.com



YVL = Vvarer LotYY = Year

#### WW = Work Week

### ORDERING INFORMATION

| Device    | Package | Shipping        |
|-----------|---------|-----------------|
| MC10114L  | CDIP-16 | 25 Units / Rail |
| MC10114P  | PDIP-16 | 25 Units / Rail |
| MC10114FN | PLCC-20 | 46 Units / Rail |

# **ELECTRICAL CHARACTERISTICS**

|                                    |                                                                                  |                  | Test Limits              |                          |                          |                                 |                          |                          |                          |      |
|------------------------------------|----------------------------------------------------------------------------------|------------------|--------------------------|--------------------------|--------------------------|---------------------------------|--------------------------|--------------------------|--------------------------|------|
|                                    |                                                                                  | Pin<br>Under     | _30°C                    |                          | +25°C                    |                                 |                          | +85°C                    |                          |      |
| Characteristic                     | Symbol                                                                           | Test             | Min                      | Max                      | Min                      | Тур                             | Max                      | Min                      | Max                      | Unit |
| Power Supply Drain Current         | ١ <sub>E</sub>                                                                   | 8                |                          | 39                       |                          | 28                              | 35                       |                          | 39                       | mAdc |
| Input Current                      | l <sub>inH</sub>                                                                 | 4                |                          | 70                       |                          |                                 | 45                       |                          | 45                       | μAdc |
|                                    | I <sub>CBO</sub>                                                                 | 4                |                          | 1.5                      |                          |                                 | 1.0                      |                          | 1.0                      | μAdc |
| Output Voltage Logic 1             | V <sub>OH</sub>                                                                  | 2<br>3           | -1.060<br>-1.060         | -0.890<br>-0.890         | -0.960<br>-0.960         |                                 | -0.810<br>-0.810         | -0.890<br>-0.890         | -0.700<br>-0.700         | Vdc  |
| Output Voltage Logic 0             | V <sub>OL</sub>                                                                  | 2<br>3           | -1.890<br>-1.890         | -1.675<br>-1.675         | -1.850<br>-1.850         |                                 | -1.650<br>-1.650         | -1.825<br>-1.825         | -1.615<br>-1.615         | Vdc  |
| Threshold Voltage Logic 1          | V <sub>OHA</sub>                                                                 | 2<br>3           | -1.080<br>-1.080         |                          | -0.980<br>-0.980         |                                 |                          | -0.910<br>-0.910         |                          | Vdc  |
| Threshold Voltage Logic 0          | V <sub>OLA</sub>                                                                 | 2<br>3           |                          | -1.655<br>-1.655         |                          |                                 | -1.630<br>-1.630         |                          | -1.595<br>-1.595         | Vdc  |
| Reference Voltage                  | V <sub>BB</sub>                                                                  | 11               | -1.420                   | -1.280                   | -1.350                   |                                 | -1.230                   | -1.295                   | -1.150                   | Vdc  |
| Common Mode Rejection<br>Test      | V <sub>OH</sub>                                                                  | 2<br>3           | -1.060<br>-1.060         | -0.890<br>-0.890         | -0.960<br>-0.960         |                                 | -0.810<br>-0.810         | -0.890<br>-0.890         | -0.700<br>-0.700         | Vdc  |
|                                    | V <sub>OL</sub>                                                                  | 2<br>3           | -1.890<br>-1.890         | -1.675<br>-1.675         | -1.850<br>-1.850         |                                 | -1.650<br>-1.650         | -1.825<br>-1.825         | -1.615<br>-1.615         | Vdc  |
| Switching Times (50 $\Omega$ Load) |                                                                                  |                  | Min                      | Max                      | Min                      | Тур                             | Max                      | Min                      | Max                      | ns   |
| Propagation Delay                  | t <sub>4+2+</sub><br>t <sub>4-2-</sub><br>t <sub>4+3-</sub><br>t <sub>4-3+</sub> | 2<br>2<br>3<br>3 | 1.0<br>1.0<br>1.0<br>1.0 | 4.4<br>4.4<br>4.4<br>4.4 | 1.0<br>1.0<br>1.0<br>1.0 | 2.4<br>2.4<br>2.4<br>2.4<br>2.4 | 4.0<br>4.0<br>4.0<br>4.0 | 0.9<br>0.9<br>0.9<br>0.9 | 4.3<br>4.3<br>4.3<br>4.3 |      |
| Rise Time (20 to 80%)              | t <sub>2+</sub><br>t <sub>3+</sub>                                               | 2<br>3           | 1.5<br>1.5               | 3.8<br>3.8               | 1.5<br>1.5               | 2.1<br>2.1                      | 3.5<br>3.5               | 1.5<br>1.5               | 3.7<br>3.7               |      |
| Fall Time (20 to 80%)              | t <sub>2-</sub><br>t <sub>3-</sub>                                               | 2<br>3           | 1.5<br>1.5               | 3.8<br>3.8               | 1.5<br>1.5               | 2.1<br>2.1                      | 3.5<br>3.5               | 1.5<br>1.5               | 3.7<br>3.7               |      |

## ELECTRICAL CHARACTERISTICS (continued)

|                          |                    | TEST VOLTAGE VALUES (Volts)            |              |                    |                    |                     |                     |                        |    |
|--------------------------|--------------------|----------------------------------------|--------------|--------------------|--------------------|---------------------|---------------------|------------------------|----|
|                          |                    | @ Test Te                              | mperature    | V <sub>IHmax</sub> | V <sub>ILmin</sub> | V <sub>IHAmin</sub> | V <sub>ILAmax</sub> | V <sub>BB</sub>        |    |
|                          |                    |                                        | –30°C        | -0.890             | -1.890             | -1.205              | -1.500              | From                   |    |
|                          |                    |                                        | +25°C        | -0.810             | -1.850             | -1.105              | -1.475              | Pin                    |    |
|                          |                    | -                                      | +85°C        | -0.700             | -1.825             | -1.035              | -1.440              | 11                     |    |
|                          |                    |                                        | Pin<br>Under | TEST V             | OLTAGE AP          | PLIED TO P          | INS LISTED          | BELOW                  |    |
| Characteristi            | C                  | Symbol                                 | Test         | V <sub>IHmax</sub> | V <sub>ILmin</sub> | V <sub>IHAmin</sub> | V <sub>ILAmax</sub> | V <sub>BB</sub>        | Un |
| Power Supply Drain Curre | nt                 | Ι <sub>Ε</sub>                         | 8            |                    | 4, 9, 12           |                     |                     | 5, 10, 13              | mA |
| Input Current            |                    | I <sub>inH</sub>                       | 4            | 4                  | 9, 12              |                     |                     | 5, 10, 13              | μA |
|                          |                    | I <sub>inL</sub>                       | 4            |                    | 9, 12              |                     |                     | 5, 10, 13              | μA |
| Output Voltage           | Logic 1            | V <sub>OH</sub>                        | 2<br>3       | 4<br>9, 12         | 9, 12<br>4         |                     |                     | 5, 10, 13<br>5, 10, 13 | Vc |
| Output Voltage           | Logic 0            | V <sub>OL</sub>                        | 2<br>3       | 9, 12<br>4         | 4<br>9, 12         |                     |                     | 5, 10, 13<br>5, 10, 13 | Vo |
| Threshold Voltage        | Logic 1            | V <sub>OHA</sub>                       | 2<br>3       | 9, 12              | 9, 12              | 4                   | 4                   | 5, 10, 13<br>5, 10, 13 | Vd |
| Threshold Voltage        | Logic 0            | V <sub>OLA</sub>                       | 2<br>3       | 9, 12              | 9, 12              | 4                   | 4                   | 5, 10, 13<br>5, 10, 13 | Vd |
| Reference Voltage        |                    | V <sub>BB</sub>                        | 11           |                    |                    |                     |                     | 5, 10, 13              | Vd |
| Common Mode Rejection    | Test               | V <sub>OH</sub>                        | 2<br>3       |                    |                    |                     |                     |                        | Vd |
|                          |                    | V <sub>OL</sub>                        | 2<br>3       |                    |                    | 5                   |                     |                        | Vo |
| Switching Times          | (50 $\Omega$ Load) |                                        |              |                    |                    | Pulse In            | Pulse Out           |                        |    |
| Propagation Delay        |                    | t <sub>4+2+</sub>                      | 2<br>2       |                    | $\mathbf{O}$       | 4                   | 2                   | 5, 10, 13              | n  |
|                          |                    | t <sub>4-2-</sub><br>t <sub>4+3-</sub> | 23           |                    |                    | 4                   | 2<br>3              | 5, 10, 13<br>5, 10, 13 |    |
|                          |                    | t <sub>4-3+</sub>                      | 3            |                    |                    | 4                   | 3                   | 5, 10, 13              |    |
| Rise Time                | (20 to 80%)        | t <sub>2+</sub><br>t <sub>3+</sub>     | 2<br>3       |                    |                    | 4<br>4              | 2<br>3              | 5, 10, 13<br>5, 10, 13 |    |
| Fall Time                | (20 to 80%)        | t <sub>2-</sub><br>t <sub>3-</sub>     | 2<br>3       |                    |                    | 4<br>4              | 2<br>3              | 5, 10, 13<br>5, 10, 13 |    |
| Fall Time                | OTP                |                                        |              |                    |                    |                     |                     |                        |    |

#### ELECTRICAL CHARACTERISTICS (continued)

|                      |             |                                                                                  |                  |                    | TEST VOL           | TAGE VALU          | JES (Volts)        |                  |                                           |
|----------------------|-------------|----------------------------------------------------------------------------------|------------------|--------------------|--------------------|--------------------|--------------------|------------------|-------------------------------------------|
|                      |             | @ Test Te                                                                        | mperature        | V <sub>IHH</sub> * | V <sub>ILH</sub> * | V <sub>IHL</sub> * | V <sub>ILL</sub> * | V <sub>EE</sub>  |                                           |
|                      |             |                                                                                  | –30°C            | +0.110             | -0.890             | -1.890             | -2.890             | -5.2             |                                           |
|                      |             |                                                                                  | +25°C            | +0.190             | -0.850             | -1.810             | -2.850             | -5.2             |                                           |
|                      |             |                                                                                  | +85°C            | +0.300             | -0.825             | -1.700             | -2.825             | -5.2             |                                           |
|                      |             |                                                                                  | Pin              | TEST V             |                    |                    |                    |                  |                                           |
| Characteri           | stic        | Symbol                                                                           | Under<br>Test    | V <sub>IHH</sub> * | V <sub>ILH</sub> * | V <sub>IHL</sub> * | V <sub>ILL</sub> * | V <sub>EE</sub>  | (V <sub>CC</sub> )<br>Gnd                 |
| Power Supply Drain C | Current     | Ι <sub>Ε</sub>                                                                   | 8                |                    |                    |                    |                    | 8                | 1, 16                                     |
| Input Current        |             | I <sub>inH</sub>                                                                 | 4                |                    |                    |                    |                    | 8                | 1, 16                                     |
|                      |             | I <sub>inL</sub>                                                                 | 4                |                    |                    |                    |                    | 8, 4             | 1, 16                                     |
| Output Voltage       | Logic 1     | V <sub>OH</sub>                                                                  | 2<br>3           |                    |                    |                    |                    | 8<br>8           | 1, 16<br>1, 16                            |
| Output Voltage       | Logic 0     | V <sub>OL</sub>                                                                  | 2<br>3           |                    |                    |                    |                    | 8<br>8           | 1, 16<br>1, 16                            |
| Threshold Voltage    | Logic 1     | V <sub>OHA</sub>                                                                 | 2<br>3           |                    |                    |                    |                    | 8<br>8           | 1, 16<br>1, 16                            |
| Threshold Voltage    | Logic 0     | V <sub>OLA</sub>                                                                 | 2<br>3           |                    |                    |                    |                    | 8<br>8           | 1, 16<br>1, 16                            |
| Reference Voltage    |             | V <sub>BB</sub>                                                                  | 11               |                    |                    |                    |                    | 8                | 1, 16                                     |
| Common Mode Rejec    | tion Test   | V <sub>OH</sub>                                                                  | 2<br>3           | 4                  | 5                  | 5                  | 4                  | 8<br>8           | 1, 16<br>1, 16                            |
|                      |             | V <sub>OL</sub>                                                                  | 2<br>3           | 4                  | 5                  | 5                  | 4                  | 8<br>8           | 1, 16<br>1, 16                            |
| Switching Times      | (50Ω Load)  |                                                                                  |                  |                    |                    | ŀ                  |                    | –3.2 V           | +2.0 V                                    |
| Propagation Delay    |             | t <sub>4+2+</sub><br>t <sub>4-2-</sub><br>t <sub>4+3-</sub><br>t <sub>4-3+</sub> | 2<br>2<br>3<br>3 |                    |                    |                    |                    | 8<br>8<br>8<br>8 | 1, 16<br>1, 16<br>1, 16<br>1, 16<br>1, 16 |
| Rise Time            | (20 to 80%) | -4-3+<br>t <sub>2+</sub><br>t <sub>3+</sub>                                      | 2<br>3           |                    |                    |                    |                    | 8<br>8           | 1, 16<br>1, 16<br>1, 16                   |
| Fall Time            | (20 to 80%) | t <sub>2-</sub><br>t <sub>3-</sub>                                               | 2<br>3           |                    |                    |                    |                    | 8<br>8           | 1, 16<br>1, 16                            |

\* VIHH = Input Logic 1 level shifted positive one volt for common mode rejection tests

V<sub>ILH</sub> = Input Logic 0 level shifted positive one volt for common mode rejection tests

V<sub>IHL</sub> = Input Logic 1 level shifted negative one volt for common mode rejection tests

VILL = Input Logic 0 level shifted negative one volt for common mode rejection tests

Each MECL 10,000 series circuit has been designed to meet the dc specifications shown in the test table, after thermal equilibilium has been established. The circuit is in a test socket or mounted on a printed circuit board and transverse air flow greater than 500 linear fpm is maintained. Outputs are terminated through a 50-ohm resistor to –2.0 volts. Test procedures are shown for only one gate. The other gates are tested in the same manner.

#### PACKAGE DIMENSIONS



## PACKAGE DIMENSIONS



NOTES:

DIMENSIONING AND TOLERANCING PER ANSI Y14.5M, 1982.
CONTROLLING DIMENSION: INCH.
DIMENSION L TO CENTER OF LEAD WHEN FOOMED DRAWLES

DIMENSION LTO CENTER OF LEAD WHEN FORMED PARALLEL.
DIMENSION F MAY NARROW TO 0.76 (0.030) WHERE THE LEAD ENTERS THE CERAMIC BODY.

|     | INC       | HES   | MILLIMETERS |       |  |  |
|-----|-----------|-------|-------------|-------|--|--|
| DIM | MIN       | MAX   | MIN         | MAX   |  |  |
| Α   | 0.750     | 0.785 | 19.05       | 19.93 |  |  |
| В   | 0.240     | 0.295 | 6.10        | 7.49  |  |  |
| С   |           | 0.200 |             | 5.08  |  |  |
| D   | 0.015     | 0.020 | 0.39        | 0.50  |  |  |
| Е   | 0.050     | BSC   | 1.27 BSC    |       |  |  |
| F   | 0.055     | 0.065 | 1.40        | 1.65  |  |  |
| G   | 0.100     | BSC   | 2.54        | BSC   |  |  |
| Н   | 0.008     | 0.015 | 0.21        | 0.38  |  |  |
| Κ   | 0.125     | 0.170 | 3.18        | 4.31  |  |  |
| L   | 0.300 BSC |       | 7.62        | BSC   |  |  |
| Μ   | 0 °       | 15 °  | 0 °         | 15°   |  |  |
| Ν   | 0.020     | 0.040 | 0.51        | 1.01  |  |  |

|     | INC   | HES   | MILLIN   | IETERS |  |
|-----|-------|-------|----------|--------|--|
| DIM | MIN   | MAX   | MIN      | MAX    |  |
| Α   | 0.740 | 0.770 | 18.80    | 19.55  |  |
| В   | 0.250 | 0.270 | 6.35     | 6.85   |  |
| C   | 0.145 | 0.175 | 3.69     | 4.44   |  |
| D   | 0.015 | 0.021 | 0.39     | 0.53   |  |
| F   | 0.040 | 0.70  | 1.02     | 1.77   |  |
| G   | 0.100 | BSC   | 2.54 BSC |        |  |
| Н   | 0.050 | BSC   | 1.27 BSC |        |  |
| J   | 0.008 | 0.015 | 0.21     | 0.38   |  |
| K   | 0.110 | 0.130 | 2.80     | 3.30   |  |
| L   | 0.295 | 0.305 | 7.50     | 7.74   |  |
| Μ   | 0°    | 10 °  | 0 °      | 10 °   |  |
| S   | 0.020 | 0.040 | 0.51     | 1.01   |  |

# **Notes**

DEWICE NOT RECOMMENDED FOR MENDESIGN

**ON Semiconductor** and are trademarks of Semiconductor Components Industries, LLC (SCILLC). SCILLC reserves the right to make changes without further notice to any products herein. SCILLC makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does SCILLC assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. "Typical" parameters which may be provided in SCILLC data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. SCILLC does not convey any license under its patent rights nor the rights of others. SCILLC products are not designed, intended, or authorized for use as components in systems intended for surgical implant into the body, or other applications in which the failure of the SCILLC product could create a situation where personal injury or death may occur. Should Buyer purchase or use SCILLC products for any such unintended or unauthorized application, Buyer shall indemnify and hold SCILLC and its officers, employees, subsidiaries, affiliates, and distributors harmless against all claims, costs, damages, and expenses, and reasonable attorney fees arising out of, directly or indirectly, any claim of personal injury or death associated with such unintended or unauthorized use, even if such claim alleges that SCILLC was negligent regarding the design or manufacture of the part. SCILLC is an Equal Opportunity/Affirmative Action Employer.

## PUBLICATION ORDERING INFORMATION

#### Literature Fulfillment:

Literature Distribution Center for ON Semiconductor

P.O. Box 5163, Denver, Colorado 80217 USA

Phone: 303–675–2175 or 800–344–3860 Toll Free USA/Canada Fax: 303–675–2176 or 800–344–3867 Toll Free USA/Canada Email: ONlit@hibbertco.com

N. American Technical Support: 800-282-9855 Toll Free USA/Canada

JAPAN: ON Semiconductor, Japan Customer Focus Center 4–32–1 Nishi–Gotanda, Shinagawa–ku, Tokyo, Japan 141–0031 Phone: 81–3–5740–2700 Email: r14525@onsemi.com

SRNEW DESIGN

ON Semiconductor Website: http://onsemi.com

For additional information, please contact your local Sales Representative.