

January 2008

# 74ACQ245, 74ACTQ245 Quiet Series™ Octal Bidirectional Transceiver with 3-STATE Inputs/Outputs

#### **Features**

- I<sub>CC</sub> and I<sub>OZ</sub> reduced by 50%
- Guaranteed simultaneous switching noise level and dynamic threshold performance
- Guaranteed pin-to-pin skew AC performance
- Improved latch-up immunity
- 3-STATE outputs drive bus lines or buffer memory address registers
- Outputs source/sink 24mA
- Faster prop delays than the standard ACT245

# **General Description**

The ACQ/ACTQ245 contains eight non-inverting bidirectional buffers with 3-STATE outputs and is intended for bus-oriented applications. Current sinking capability is 24mA at both the A and B ports. The Transmit/Receive ( $T/\overline{R}$ ) input determines the direction of data flow through the bidirectional transceiver. Transmit (active-HIGH) enables data from A Ports to B Ports; Receive (active-LOW) enables data from B Ports to A Ports. The Output Enable input, when HIGH, disables both A and B ports by placing them in a HIGH Z condition.

The ACQ/ACTQ utilizes Fairchild Quiet Series™ technology to guarantee quiet output switching and improve dynamic threshold performance. FACT Quiet Series™ features GTO™ output control and undershoot corrector in addition to a split ground bus for superior performance.

# **Ordering Information**

| Order Number | Package<br>Number | Package Description                                                         |
|--------------|-------------------|-----------------------------------------------------------------------------|
| 74ACQ245SC   | M20B              | 20-Lead Small Outline Integrated Circuit (SOIC), JEDEC MS-013, 0.300" Wide  |
| 74ACQ245SJ   | M20D              | 20-Lead Small Outline Package (SOP), EIAJ TYPE II, 5.3mm Wide               |
| 74ACTQ245SC  | M20B              | 20-Lead Small Outline Integrated Circuit (SOIC), JEDEC MS-013, 0.300" Wide  |
| 74ACTQ245SJ  | M20D              | 20-Lead Small Outline Package (SOP), EIAJ TYPE II, 5.3mm Wide               |
| 74ACTQ245QSC | MQA20             | 20-Lead Quarter Size Outline Package (QSOP), JEDEC MO-137, 0.150" Wide      |
| 74ACTQ245MSA | MSA20             | 20-Lead Shrink Small Outline Package (SSOP), JEDEC MO-150, 5.3mm Wide       |
| 74ACTQ245MTC | MTC20             | 20-Lead Thin Shrink Small Outline Package (TSSOP), JEDEC MO-153, 4.4mm Wide |

Device also available in Tape and Reel. Specify by appending suffix letter "X" to the ordering number.

All packages are lead free per JEDEC: J-STD-020B standard.

# **Connection Diagram**



# **Pin Description**

| Pin Names                      | Description                              |
|--------------------------------|------------------------------------------|
| ŌĒ                             | Output Enable Input                      |
| T/R                            | Transmit/Receive Input                   |
| A <sub>0</sub> -A <sub>7</sub> | Side A 3-STATE Inputs or 3-STATE Outputs |
| B <sub>0</sub> –B <sub>7</sub> | Side B 3-STATE Inputs or 3-STATE Outputs |

# **Logic Symbol**



# G3 T/R G3 S EN1 (BA) S EN2 (AB) A0 D D B0 B1 A2 A3 A4 A5 A6 A7

# **Truth Table**

| Inputs |     |                     |
|--------|-----|---------------------|
| OE     | T/R | Outputs             |
| L      | L   | Bus B Data to Bus A |
| L      | Н   | Bus A Data to Bus B |
| Н      | Х   | HIGH-Z State        |

H = HIGH Voltage Level

L = LOW Voltage Level

X = Immaterial

# **Absolute Maximum Ratings**

Stresses exceeding the absolute maximum ratings may damage the device. The device may not function or be operable above the recommended operating conditions and stressing the parts to these levels is not recommended. In addition, extended exposure to stresses above the recommended operating conditions may affect device reliability. The absolute maximum ratings are stress ratings only.

| Symbol                              | Parameter                                           | Rating                          |
|-------------------------------------|-----------------------------------------------------|---------------------------------|
| V <sub>CC</sub>                     | Supply Voltage                                      | -0.5V to +7.0V                  |
| I <sub>IK</sub>                     | DC Input Diode Current                              |                                 |
|                                     | $V_{I} = -0.5V$                                     | -20mA                           |
|                                     | $V_{I} = V_{CC} + 0.5V$                             | +20mA                           |
| V <sub>I</sub>                      | DC Input Voltage                                    | -0.5V to V <sub>CC</sub> + 0.5V |
| I <sub>OK</sub>                     | DC Output Diode Current                             |                                 |
|                                     | $V_{O} = -0.5V$                                     | –20mA                           |
|                                     | $V_O = V_{CC} + 0.5V$                               | +20mA                           |
| Vo                                  | DC Output Voltage                                   | -0.5V to V <sub>CC</sub> + 0.5V |
| Io                                  | DC Output Source or Sink Current                    | ±50mA                           |
| I <sub>CC</sub> or I <sub>GND</sub> | DC V <sub>CC</sub> or Ground Current per Output Pin | ±50mA                           |
| T <sub>STG</sub>                    | Storage Temperature                                 | –65°C to +150°C                 |
|                                     | DC Latch-Up Source or Sink Current                  | ±300mA                          |
| T <sub>J</sub>                      | Junction Temperature                                | 140°C                           |

# **Recommended Operating Conditions**

The Recommended Operating Conditions table defines the conditions for actual device operation. Recommended operating conditions are specified to ensure optimal performance to the datasheet specifications. Fairchild does not recommend exceeding them or designing to absolute maximum ratings.

| Symbol          | Parameter                                                          | Rating                |  |  |
|-----------------|--------------------------------------------------------------------|-----------------------|--|--|
| V <sub>CC</sub> | Supply Voltage                                                     |                       |  |  |
|                 | ACQ                                                                | 2.0V to 6.0V          |  |  |
|                 | ACTQ                                                               | 4.5V to 5.5V          |  |  |
| V <sub>I</sub>  | Input Voltage                                                      | 0V to V <sub>CC</sub> |  |  |
| V <sub>O</sub>  | Output Voltage                                                     | 0V to V <sub>CC</sub> |  |  |
| T <sub>A</sub>  | Operating Temperature                                              | -40°C to +85°C        |  |  |
| ΔV / Δt         | Minimum Input Edge Rate, ACQ Devices:                              | 125mV/ns              |  |  |
|                 | $V_{IN}$ from 30% to 70% of $V_{CC}$ , $V_{CC}$ @ 3.0V, 4.5V, 5.5V |                       |  |  |
| ΔV / Δt         | Minimum Input Edge Rate, ACTQ Devices:                             |                       |  |  |
|                 | V <sub>IN</sub> from 0.8V to 2.0V, V <sub>CC</sub> @ 4.5V, 5.5V    |                       |  |  |

# **DC Electrical Characteristics for ACQ**

|                                |                                                 |                     |                                                                                                               | T <sub>A</sub> = - | +25°C | $T_A = -40$ °C to +85°C |       |
|--------------------------------|-------------------------------------------------|---------------------|---------------------------------------------------------------------------------------------------------------|--------------------|-------|-------------------------|-------|
| Symbol                         | Parameter                                       | V <sub>CC</sub> (V) | Conditions                                                                                                    | Тур.               | G     | uaranteed Limits        | Units |
| V <sub>IH</sub>                | Minimum HIGH Level                              | 3.0                 | $V_{OUT} = 0.1V$ or                                                                                           | 1.5                | 2.1   | 2.1                     | V     |
|                                | Input Voltage                                   | 4.5                 | V <sub>CC</sub> – 0.1V                                                                                        | 2.25               | 3.15  | 3.15                    | ]     |
|                                |                                                 | 5.5                 |                                                                                                               | 2.75               | 3.85  | 3.85                    | ]     |
| V <sub>IL</sub>                | Maximum LOW Level                               | 3.0                 | $V_{OUT} = 0.1V$ or                                                                                           | 1.5                | 0.9   | 0.9                     | V     |
|                                | Input Voltage                                   | 4.5                 | $V_{CC} - 0.1V$                                                                                               | 2.25               | 1.35  | 1.35                    | ]     |
|                                |                                                 | 5.5                 |                                                                                                               | 2.75               | 1.65  | 1.65                    | ]     |
| V <sub>OH</sub>                | Minimum HIGH Level                              | 3.0                 | $I_{OUT} = -50\mu A$                                                                                          | 2.99               | 2.9   | 2.9                     | V     |
|                                | Output Voltage                                  | 4.5                 |                                                                                                               | 4.49               | 4.4   | 4.4                     | ]     |
|                                |                                                 | 5.5                 |                                                                                                               | 5.49               | 5.4   | 5.4                     | 1     |
|                                |                                                 | 3.0                 | $V_{IN} = V_{IL} \text{ or } V_{IH},$<br>$I_{OH} = -12\text{mA}$                                              |                    | 2.56  | 2.46                    |       |
|                                |                                                 | 4.5                 | $V_{IN} = V_{IL} \text{ or } V_{IH},$ $I_{OH} = -24\text{mA}$                                                 |                    | 3.86  | 3.76                    |       |
|                                |                                                 | 5.5                 | $V_{IN} = V_{IL} \text{ or } V_{IH},$ $I_{OH} = -24\text{mA}^{(1)}$                                           |                    | 4.86  | 4.76                    |       |
| V <sub>OL</sub>                | Maximum LOW Level                               | 3.0                 | $I_{OUT} = 50\mu A$                                                                                           | 0.002              | 0.1   | 0.1                     | V     |
|                                | Output Voltage                                  | 4.5                 |                                                                                                               | 0.001              | 0.1   | 0.1                     |       |
|                                |                                                 | 5.5                 |                                                                                                               | 0.001              | 0.1   | 0.1                     |       |
|                                |                                                 | 3.0                 | $V_{IN} = V_{IL} \text{ or } V_{IH},$ $I_{OL} = 12\text{mA}$                                                  |                    | 0.36  | 0.44                    |       |
|                                |                                                 | 4.5                 | $V_{IN} = V_{IL} \text{ or } V_{IH},$ $I_{OL} = 24\text{mA}$                                                  |                    | 0.36  | 0.44                    |       |
|                                |                                                 | 5.5                 | $V_{IN} = V_{IL} \text{ or } V_{IH},$ $I_{OL} = 24\text{mA}^{(1)}$                                            |                    | 0.36  | 0.44                    |       |
| I <sub>IN</sub> <sup>(3)</sup> | Maximum Input<br>Leakage Current                | 5.5                 | $V_I = V_{CC}$ , GND                                                                                          |                    | ±0.1  | ±1.0                    | μΑ    |
| I <sub>OLD</sub>               | Minimum Dynamic                                 | 5.5                 | $V_{OLD} = 1.65V Max.$                                                                                        |                    |       | 75                      | mA    |
| I <sub>OHD</sub>               | Output Current <sup>(2)</sup>                   | 5.5                 | V <sub>OHD</sub> = 3.85V Min.                                                                                 |                    |       | <b>–</b> 75             | mA    |
| I <sub>CC</sub> <sup>(3)</sup> | Maximum Quiescent<br>Supply Current             | 5.5                 | $V_{IN} = V_{CC}$ or GND                                                                                      |                    | 4.0   | 40.0                    | μА    |
| I <sub>OZT</sub>               | Maximum I/O<br>Leakage Current                  | 5.5                 | $\begin{aligned} &V_{I}\left(OE\right)=V_{IL},V_{IH};\\ &V_{I}=V_{CC},GND;\\ &V_{O}=V_{CC},GND \end{aligned}$ |                    | ±0.3  | ±3.0                    | μА    |
| V <sub>OLP</sub>               | Quiet Output<br>Maximum Dynamic V <sub>OL</sub> | 5.0                 | Figures 1 & 2 <sup>(4)</sup>                                                                                  | 1.1                | 1.5   |                         | V     |
| V <sub>OLV</sub>               | Quiet Output Minimum<br>Dynamic V <sub>OL</sub> | 5.0                 | Figures 1 & 2 <sup>(4)</sup>                                                                                  | -0.6               | -1.2  |                         | V     |
| $V_{IHD}$                      | Minimum HIGH Level<br>Dynamic Input Voltage     | 5.0                 | (5)                                                                                                           | 3.1                | 3.5   |                         | V     |
| $V_{ILD}$                      | Maximum LOW Level Dynamic Input Voltage         | 5.0                 | 5)                                                                                                            | 1.9                | 1.5   |                         | V     |

#### Notes:

- 1. All outputs loaded; thresholds on input associated with output under test.
- 2. Maximum test duration 2.0ms, one output loaded at a time.
- 3.  $I_{IN}$  and  $I_{CC}$  @ 3.0V are guaranteed to be less than or equal to the respective limit @ 5.5V  $V_{CC}$ .
- 4. Max number of outputs defined as (n). Data Inputs are driven 0V to 5V; one output @ GND.
- 5. Max number of Data Inputs (n) switching. (n–1) Inputs switching 0V to 5V (ACQ). Input-under-test switching: 5V to threshold  $(V_{ILD})$ , 0V to threshold  $(V_{IHD})$ , f = 1 MHz.

# **DC Electrical Characteristics for ACTQ**

|                  |                                                 |                     |                                                                        | $T_A = -$ | +25°C | $T_A = -40$ °C to +85°C |       |
|------------------|-------------------------------------------------|---------------------|------------------------------------------------------------------------|-----------|-------|-------------------------|-------|
| Symbol           | Parameter                                       | V <sub>CC</sub> (V) | Conditions                                                             | Тур.      | G     | uaranteed Limits        | Units |
| V <sub>IH</sub>  | Minimum HIGH Level                              | 4.5                 | $V_{OUT} = 0.1V$ or                                                    | 1.5       | 2.0   | 2.0                     | V     |
|                  | Input Voltage                                   | 5.5                 | V <sub>CC</sub> – 0.1V                                                 | 1.5       | 2.0   | 2.0                     |       |
| V <sub>IL</sub>  | Maximum LOW Level                               | 4.5                 | $V_{OUT} = 0.1V$ or                                                    | 1.5       | 0.8   | 0.8                     | V     |
|                  | Input Voltage                                   | 5.5                 | V <sub>CC</sub> – 0.1V                                                 | 1.5       | 0.8   | 0.8                     |       |
| V <sub>OH</sub>  | Minimum HIGH Level                              | 4.5                 | $I_{OUT} = -50\mu A$                                                   | 4.49      | 4.4   | 4.4                     | V     |
|                  | Output Voltage                                  | 5.5                 |                                                                        | 5.49      | 5.4   | 5.4                     |       |
|                  |                                                 | 4.5                 | $V_{IN} = V_{IL} \text{ or } V_{IH},$<br>$I_{OH} = -24\text{mA}$       |           | 3.86  | 3.76                    |       |
|                  |                                                 | 5.5                 | $V_{IN} = V_{IL} \text{ or } V_{IH},$<br>$I_{OH} = -24\text{mA}^{(6)}$ |           | 4.86  | 4.76                    |       |
| V <sub>OL</sub>  | Maximum LOW Level                               | 4.5                 | $I_{OUT} = 50\mu A$                                                    | 0.001     | 0.1   | 0.1                     | V     |
|                  | Output Voltage                                  | 5.5                 |                                                                        | 0.001     | 0.1   | 0.1                     |       |
|                  |                                                 | 4.5                 | $V_{IN} = V_{IL} \text{ or } V_{IH},$ $I_{OL} = 24\text{mA}$           |           | 0.36  | 0.44                    |       |
|                  |                                                 | 5.5                 | $V_{IN} = V_{IL} \text{ or } V_{IH},$<br>$I_{OL} = 24\text{mA}^{(6)}$  |           | 0.36  | 0.44                    |       |
| I <sub>IN</sub>  | Maximum Input Leakage<br>Current                | 5.5                 | $V_I = V_{CC}$ , GND                                                   |           | ±0.1  | ±1.0                    | μA    |
| l <sub>OZT</sub> | Maximum 3-STATE<br>Leakage Current              | 5.5                 | $V_I = V_{IL}, V_{IH},$<br>$V_O = V_{CC}, GND$                         |           | ±0.3  | ±3.0                    | μA    |
| I <sub>CCT</sub> | Maximum I <sub>CC</sub> /Input                  | 5.5                 | $V_I = V_{CC} - 2.1V$                                                  | 0.6       |       | 1.5                     | mA    |
| I <sub>OLD</sub> | Minimum Dynamic                                 | 5.5                 | V <sub>OLD</sub> = 1.65V Max.                                          |           |       | 75                      | mA    |
| I <sub>OHD</sub> | Output Current <sup>(7)</sup>                   | 5.5                 | V <sub>OHD</sub> = 3.85V Min.                                          |           |       | <b>–</b> 75             | mA    |
| Icc              | Maximum Quiescent<br>Supply Current             | 5.5                 | $V_{IN} = V_{CC}$ or GND                                               |           | 4.0   | 40.0                    | μA    |
| V <sub>OLP</sub> | Quiet Output Maximum<br>Dynamic V <sub>OL</sub> | 5.0                 | Figures 1 & 2 <sup>(8)</sup>                                           | 1.1       | 1.5   |                         | V     |
| V <sub>OLV</sub> | Quiet Output Minimum<br>Dynamic V <sub>OL</sub> | 5.0                 | Figures 1 & 2 <sup>(8)</sup>                                           | -0.6      | -1.2  |                         | V     |
| V <sub>IHD</sub> | Minimum HIGH Level<br>Dynamic Input Voltage     | 5.0                 | (9)                                                                    | 1.9       | 2.2   |                         | V     |
| $V_{ILD}$        | Maximum LOW Level<br>Dynamic Input Voltage      | 5.0                 | (9)                                                                    | 1.2       | 0.8   |                         | V     |

#### Notes:

- 6. All outputs loaded; thresholds on input associated with output under test.
- 7. Maximum test duration 2.0ms, one output loaded at a time.
- 8. Max number of outputs defined as (n). n-1 Data Inputs are driven 0V to 3V; one output @ GND.
- 9. Max number of Data Inputs (n) switching. (n–1) Inputs switching 0V to 3V (ACTQ). Input-under-test switching: 3V to threshold ( $V_{ILD}$ ), 0V to threshold ( $V_{IHD}$ ) f = 1 MHz.

# **AC Electrical Characteristics for ACQ**

|                                       |                                |                    | T <sub>/</sub> | <sub>λ</sub> = +25°<br>C <sub>L</sub> = 5 p | C,<br>F | T <sub>A</sub> = -40°C<br>C <sub>L</sub> = | to +85°C,<br>50pF |       |
|---------------------------------------|--------------------------------|--------------------|----------------|---------------------------------------------|---------|--------------------------------------------|-------------------|-------|
| Symbol                                | Parameter                      | $V_{CC}(V)^{(10)}$ | Min.           | Тур.                                        | Max.    | Min.                                       | Max.              | Units |
| t <sub>PHL</sub> , t <sub>PLH</sub>   | Propagation Delay,             | 3.3                | 2.0            | 7.5                                         | 10.0    | 2.0                                        | 10.5              | ns    |
|                                       | Data to Output                 | 5.0                | 1.5            | 5.0                                         | 6.5     | 1.5                                        | 7.0               |       |
| t <sub>PZL</sub> , t <sub>PZH</sub>   | Output Enable Time             | 3.3                | 3.0            | 8.5                                         | 13.0    | 3.0                                        | 13.5              | ns    |
|                                       |                                | 5.0                | 2.0            | 6.0                                         | 8.5     | 2.0                                        | 9.0               |       |
| t <sub>PHZ</sub> , t <sub>PLZ</sub>   | Output Disable Time            | 3.3                | 1.0            | 8.5                                         | 14.5    | 1.0                                        | 15.0              | ns    |
|                                       |                                | 5.0                | 1.0            | 7.5                                         | 9.5     | 1.0                                        | 10.0              |       |
| t <sub>OSHL</sub> , t <sub>OSLH</sub> | Output to Output Skew,         | 3.3                |                | 1.0                                         | 1.5     |                                            | 1.5               | ns    |
|                                       | Data to Output <sup>(11)</sup> | 5.0                |                | 0.5                                         | 1.0     |                                            | 1.0               |       |

#### Notes:

- 10. Voltage range 5.0 is 5.0V  $\pm$  0.5V. Voltage range 3.3 is 3.3V  $\pm$  0.3V.
- 11. Skew is defined as the absolute value of the difference between the actual propagation delay for any two separate outputs of the same device. The specification applies to any outputs switching in the same direction, either HIGH-to-LOW (t<sub>OSHL</sub>) or LOW-to-HIGH (t<sub>OSLH</sub>). Parameter guaranteed by design.

# **AC Electrical Characteristics for ACTQ**

|                                       |                                                          |    |                                  | T <sub>A</sub> | λ = +25°<br>L = 50p | C,<br>F | T <sub>A</sub> = -40°(<br>C <sub>L</sub> = | C to +85°C,<br>50pF |       |
|---------------------------------------|----------------------------------------------------------|----|----------------------------------|----------------|---------------------|---------|--------------------------------------------|---------------------|-------|
| Symbol                                | Parameter                                                | Vc | <sub>C</sub> (V) <sup>(12)</sup> | Min.           | Тур.                | Max.    | Min.                                       | Max.                | Units |
| t <sub>PHL</sub> , t <sub>PLH</sub>   | Propagation Delay,<br>Data to Output                     |    | 5.0                              | 1.5            | 5.5                 | 7.0     | 1.5                                        | 7.5                 | ns    |
| t <sub>PZL</sub> , t <sub>PZH</sub>   | Output Enable Time                                       |    | 5.0                              | 2.0            | 7.0                 | 9.0     | 2.0                                        | 9.5                 | ns    |
| t <sub>PHZ</sub> , t <sub>PLZ</sub>   | Output Disable Time                                      |    | 5.0                              | 1.0            | 8.0                 | 10.0    | 1.0                                        | 10.5                | ns    |
| t <sub>OSHL</sub> , t <sub>OSLH</sub> | Output to Output Skew,<br>Data to Output <sup>(13)</sup> |    | 5.0                              |                | 0.5                 | 1.0     |                                            | 1.0                 | ns    |

#### Notes:

- 12. Voltage range 5.0 is 5.0V ± 0.5V
- 13. Skew is defined as the absolute value of the difference between the actual propagation delay for any two separate outputs of the same device. The specification applies to any outputs switching in the same direction, either HIGH-to-LOW (t<sub>OSHL</sub>) or LOW-to-HIGH (t<sub>OSLH</sub>). Parameter guaranteed by design.

# Capacitance

| Symbol           | Parameter                     | Conditions             | Тур. | Units |
|------------------|-------------------------------|------------------------|------|-------|
| C <sub>IN</sub>  | Input Capacitance             | V <sub>CC</sub> = OPEN | 4.5  | pF    |
| C <sub>I/O</sub> | Input/Output Capacitance      | V <sub>CC</sub> = 5.0V | 15   | pF    |
| C <sub>PD</sub>  | Power Dissipation Capacitance | V <sub>CC</sub> = 5.0V | 80.0 | pF    |

#### **FACT Noise Characteristics**

The setup of a noise characteristics measurement is critical to the accuracy and repeatability of the tests. The following is a brief description of the setup used to measure the noise characteristics of FACT.

#### **Equipment:**

Hewlett Packard Model 8180A Word Generator

PC-163A Test Fixture

Tektronics Model 7854 Oscilloscope

#### Procedure:

- 1. Verify Test Fixture Loading: Standard Load 50pF,  $500\Omega$ .
- Deskew the HFS generator so that no two channels have greater than 150 ps skew between them. This requires that the oscilloscope be deskewed first. It is important to deskew the HFS generator channels before testing. This will ensure that the outputs switch simultaneously.
- 3. Terminate all inputs and outputs to ensure proper loading of the outputs and that the input levels are at the correct voltage.
- Set the HFS generator to toggle all but one output at a frequency of 1 MHz. Greater frequencies will increase DUT heating and effect the results of the measurement.
- Set the HFS generator input levels at 0V LOW and 3V HIGH for ACT devices and 0V LOW and 5V HIGH for AC devices. Verify levels with an oscilloscope.



#### Notes:

- V<sub>OHV</sub> and V<sub>OLP</sub> are measured with respect to ground reference.
- 15. Input pulses have the following characteristics: f = 1MHz,  $t_r = 3ns$ ,  $t_f = 3ns$ , skew < 150ps.

Figure 1. Quiet Output Noise Voltage Waveforms

# V<sub>OLP</sub>/V<sub>OLV</sub> and V<sub>OHP</sub>/V<sub>OHV</sub>:

- Determine the quiet output pin that demonstrates the greatest noise levels. The worst case pin will usually be the furthest from the ground pin. Monitor the output voltages using a  $50\Omega$  coaxial cable plugged into a standard SMB type connector on the test fixture. Do not use an active FET probe.
- Measure V<sub>OLP</sub> and V<sub>OLV</sub> on the quiet output during the worst case transition for active and enable.
   Measure V<sub>OHP</sub> and V<sub>OHV</sub> on the quiet output during the worst case active and enable transition.
- Verify that the GND reference recorded on the oscilloscope has not drifted to ensure the accuracy and repeatability of the measurements.

#### VILD and VIHD:

- Monitor one of the switching outputs using a  $50\Omega$  coaxial cable plugged into a standard SMB type connector on the test fixture. Do not use an active FET probe.
- First increase the input LOW voltage level, V<sub>IL</sub>, until the output begins to oscillate or steps out a min of 2ns. Oscillation is defined as noise on the output LOW level that exceeds V<sub>IL</sub> limits, or on output HIGH levels that exceed V<sub>IH</sub> limits. The input LOW voltage level at which oscillation occurs is defined as V<sub>ILD</sub>.
- Next decrease the input HIGH voltage level, V<sub>IH</sub>, until the output begins to oscillate or steps out a min of 2ns. Oscillation is defined as noise on the output LOW level that exceeds V<sub>IL</sub> limits, or on output HIGH levels that exceed V<sub>IH</sub> limits. The input HIGH voltage level at which oscillation occurs is defined as V<sub>IHD</sub>.
- Verify that the GND reference recorded on the oscilloscope has not drifted to ensure the accuracy and repeatability of the measurements.



Figure 2. Simultaneous Switching Test Circuit



Figure 3. 20-Lead Small Outline Integrated Circuit (SOIC), JEDEC MS-013, 0.300" Wide

Package drawings are provided as a service to customers considering Fairchild components. Drawings may change in any manner without notice. Please note the revision and/or date on the drawing and contact a Fairchild Semiconductor representative to verify or obtain the most recent revision. Package specifications do not expand the terms of Fairchild's worldwide terms and conditions, specifically the warranty therein, which covers Fairchild products.

Always visit Fairchild Semiconductor's online packaging area for the most recent package drawings: <a href="http://www.fairchildsemi.com/packaging/">http://www.fairchildsemi.com/packaging/</a>

# Physical Dimensions (Continued) 12.6±0.10 0.40 TYP -A-20 11 20 12 5.01 TYP 5.3±0.10 9.27 TYP 7.8 -B-10 3.9 △ 0.2 C B A ALL LEAD TIPS 10 PIN #1 IDENT. 0.6 TYP 1.27 TYP LAND PATTERN RECOMMENDATION ALL LEAD TIPS SEE DETAIL A △ 0.1 C 2.1 MAX. 1.8±0.1 -C-0.15±0.05 0.15 - 0.250.35 - 0.511.27 TYP ♦ 0.12M C A 7° TYP DIMENSIONS ARE IN MILLIMETERS GAGE PLANE NOTES: 0°-8° A. CONFORMS TO EIAJ EDR-7320 REGISTRATION, ESTABLISHED IN DECEMBER, 1998. B. DIMENSIONS ARE IN MILLIMETERS. C. DIMENSIONS ARE EXCLUSIVE OF BURRS, MOLD FLASH, AND TIE BAR EXTRUSIONS. 0.60±0.15 SEATING PLANE 1.25 -DETAIL A M20DREVC

Figure 4. 20-Lead Small Outline Package (SOP), EIAJ TYPE II, 5.3mm Wide

Package drawings are provided as a service to customers considering Fairchild components. Drawings may change in any manner without notice. Please note the revision and/or date on the drawing and contact a Fairchild Semiconductor representative to verify or obtain the most recent revision. Package specifications do not expand the terms of Fairchild's worldwide terms and conditions, specifically the warranty therein, which covers Fairchild products.

Always visit Fairchild Semiconductor's online packaging area for the most recent package drawings: http://www.fairchildsemi.com/packaging/



Figure 5. 20-Lead Quarter Size Outline Package (QSOP), JEDEC MO-137, 0.150" Wide

Package drawings are provided as a service to customers considering Fairchild components. Drawings may change in any manner without notice. Please note the revision and/or date on the drawing and contact a Fairchild Semiconductor representative to verify or obtain the most recent revision. Package specifications do not expand the terms of Fairchild's worldwide terms and conditions, specifically the warranty therein, which covers Fairchild products.

Always visit Fairchild Semiconductor's online packaging area for the most recent package drawings: http://www.fairchildsemi.com/packaging/

# Physical Dimensions (Continued) 7.2±0.30 0.68 TYP В 9.12 5.58 5.3±0.30 7.8 3.9 1 77 LEAD TIPS △ 0.2 C A B PIN #1 IDENT. 0.65 TYF 0.45 TYP LAND PATTERN RECOMMENDATIONS △ 0.10 C ALL LEAD TIPS SEE DETAIL A 1.75±0.04 2.0 MAX. 0.13±0.08 0.65 TYP 0.22 - 0.38♦ 0.15M C AS BS С DIMENSIONS ARE IN MILLIMETERS 0° MIN. GAGE PLANE 0.25 NOTES: A. CONFORMS TO JEDEC REGISTRATION MO-150, VARIATION AE, DATE 1/94.

- B. DIMENSIONS ARE IN MILLIMETERS.
- C. DIMENSIONS ARE EXCLUSIVE OF BURRS, MOLD FLASH, AND TIE BAR EXTRUSIONS.
- D. DIMENSIONS AND TOLERANCES PER ASME Y14.5M 1994.



### Figure 6. 20-Lead Shrink Small Outline Package (SSOP), JEDEC MO-150, 5.3mm Wide

0.75±0.2

(1.25)

DETAIL A

Package drawings are provided as a service to customers considering Fairchild components. Drawings may change in any manner without notice. Please note the revision and/or date on the drawing and contact a Fairchild Semiconductor representative to verify or obtain the most recent revision. Package specifications do not expand the terms of Fairchild's worldwide terms and conditions, specifically the warranty therein, which covers Fairchild products.

Always visit Fairchild Semiconductor's online packaging area for the most recent package drawings: http://www.fairchildsemi.com/packaging/

SEATING PLANE

# Physical Dimensions (Continued) 5.5±0.1 -A--0.20 وحا 4.16 6,4 4.4±0.1 -B-3,2 ₩.42 0.2 C B A 0.65 ALL LEAD TIPS PIN #1 IDENT. LAND PATTERN RECOMMENDATION O.1 C SEE DETAIL A -0.90<sup>+0.15</sup> -C-0.09-0.20 0.1±0.05 0.65 0.19-0.30 | \$\P\$ | 0.10\P\$ | A B\$ | C\$ -12.00° R0.09min GAGE PLANE DIMENSIONS ARE IN MILLIMETERS 8 0.25 SEATING PLANE NOTES: A. CONFORMS TO JEDEC REGISTRATION MD-153, VARIATION AC, REF NOTE 6, DATE 7/93. -0.6±0.1 R0.09min B. DIMENSIONS ARE IN MILLIMETERS. DIMENSIONS ARE EXCLUSIVE OF BURRS, MOLDS FLASH, AND TIE BAR EXTRUSIONS. DETAIL A D. DIMENSIONS AND TOLERANCES PER ANSI Y14.5M, 1982.

MTC20REVD1

Figure 7. 20-Lead Thin Shrink Small Outline Package (TSSOP), JEDEC MO-153, 4.4mm Wide

Package drawings are provided as a service to customers considering Fairchild components. Drawings may change in any manner without notice. Please note the revision and/or date on the drawing and contact a Fairchild Semiconductor representative to verify or obtain the most recent revision. Package specifications do not expand the terms of Fairchild's worldwide terms and conditions, specifically the warranty therein, which covers Fairchild products.

Always visit Fairchild Semiconductor's online packaging area for the most recent package drawings: http://www.fairchildsemi.com/packaging/





#### **TRADEMARKS**

The following includes registered and unregistered trademarks and service marks, owned by Fairchild Semiconductor and/or its global subsidiaries, and is not intended to be an exhaustive list of all such trademarks.

ACEX®
Build it Now™
CorePLUS™
CROSSVOLT™
CTL™

Current Transfer Logic™ EcoSPARK® EZSWITCH™ \*

EZ TM

Fairchild<sup>®</sup>
Fairchild Semiconductor<sup>®</sup>
FACT Quiet Series<sup>™</sup>

FACT<sup>®</sup>
FAST<sup>®</sup>
FastvCore<sup>™</sup>
FlashWriter<sup>®</sup>\*

FPS™ FRFET®

Global Power Resource<sup>SM</sup>

Green FPS™

Green FPS™ e-Series™

GTO™
i-Lo™
IntelliMAX™
ISOPLANAR™
MegaBuck™

MICROCOUPLER™
MicroFET™
MicroPak™

MillerDrive™ Motion-SPM™ OPTOLOGIC® OPTOPLANAR® PDP-SPM™ Power220® Power247® POWEREDGE® Power-SPM™ PowerTrench®

Programmable Active Droop™ QFET®

QS<sup>TM</sup>

QT Optoelectronics™ Quiet Series™ RapidConfigure™ SMART START™

SPM<sup>®</sup>
STEALTH™
SuperFET™
SuperSOT™-3
SuperSOT™-6
SuperSOT™-8

SYSTEM ®
GENERAL
The Power Franchise®
P Wer
franchise
TinyBoost™
TinyBuck™
TinyLogic®
TINYOPTO™

SyncFET™

TinyPower™
TinyPWM™
TinyWire™
µSerDes™
UHC®
Ultra FRFET™

Ultra FRFET UniFET™ VCX™

\* EZSWITCH™ and FlashWriter® are trademarks of System General Corporation, used under license by Fairchild Semiconductor.

#### DISCLAIMER

FAIRCHILD SEMICONDUCTOR RESERVES THE RIGHT TO MAKE CHANGES WITHOUT FURTHER NOTICE TO ANY PRODUCTS HEREIN TO IMPROVE RELIABILITY, FUNCTION, OR DESIGN. FAIRCHILD DOES NOT ASSUME ANY LIABILITY ARISING OUT OF THE APPLICATION OR USE OF ANY PRODUCT OR CIRCUIT DESCRIBED HEREIN; NEITHER DOES IT CONVEY ANY LICENSE UNDER ITS PATENT RIGHTS, NOR THE RIGHTS OF OTHERS. THESE SPECIFICATIONS DO NOT EXPAND THE TERMS OF FAIRCHILD'S WORLDWIDE TERMS AND CONDITIONS, SPECIFICALLY THE WARRANTY THEREIN, WHICH COVERS THESE PRODUCTS.

#### LIFE SUPPORT POLICY

FAIRCHILD'S PRODUCTS ARE NOT AUTHORIZED FOR USE AS CRITICAL COMPONENTS IN LIFE SUPPORT DEVICES OR SYSTEMS WITHOUT THE EXPRESS WRITTEN APPROVAL OF FAIRCHILD SEMICONDUCTOR CORPORATION.

#### As used herein

- Life support devices or systems are devices or systems which, (a) are intended for surgical implant into the body or (b) support or sustain life, and (c) whose failure to perform when properly used in accordance with instructions for use provided in the labeling, can be reasonably expected to result in a significant injury of the user.
- A critical component in any component of a life support, device, or system whose failure to perform can be reasonably expected to cause the failure of the life support device or system, or to affect its safety or effectiveness.

#### **PRODUCT STATUS DEFINITIONS**

#### **Definition of Terms**

| Datasheet Identification | Product Status         | Definition                                                                                                                                                                                               |
|--------------------------|------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Advance Information      | Formative or In Design | This datasheet contains the design specifications for product development. Specifications may change in any manner without notice.                                                                       |
| Preliminary              | First Production       | This datasheet contains preliminary data; supplementary data will be published at a later date. Fairchild Semiconductor reserves the right to make changes at any time without notice to improve design. |
| No Identification Needed | Full Production        | This datasheet contains final specifications. Fairchild Semiconductor reserves the right to make changes at any time without notice to improve the design.                                               |
| Obsolete                 | Not In Production      | This datasheet contains specifications on a product that has been discontinued by Fairchild Semiconductor. The datasheet is printed for reference information only.                                      |

Rev. 132