

# **LXT973**

### 10/100 Mbps Dual-Port Fast Ethernet PHY Transceiver

### **Datasheet**

The LXT973 is an IEEE-compliant, 2-port, Fast Ethernet PHY transceiver that directly supports both 100BASE-TX and 10BASE-T applications. Each port provides a Media Independent Interface (MII) for easy attachment to 10 and 100 Mbps Media Access Controllers (MACs). The device also provides a pseudo-ECL interface per port for use with 100BASE-FX fiber networks. The LXT973 incorporates the auto MDIX feature, allowing it to automatically switch twisted-pair inputs and outputs.

The LXT973 is an ideal building block for systems that require two Ethernet ports, such as Internet Protocol (IP) Telephones, Twisted-Pair (TX)-to-Fiber (FX) converter modules, and for telecom applications, such as Telecom Central Office (TCO) and Customer Premise Equipment (CPE) devices.

The LXT973 supports full-duplex operation at both 10 and 100 Mbps. Its operating modes can be set using auto-negotiation, parallel detection, or manual control.

## **Applications**

- VoIP Telephone Handsets
- Media Converter
  - —Fiber-to-Twisted-Pair

- Internet Access Devices
  - —Cable Modem, ADSL Modem
- Ethernet Backplane Connections

### **Product Features**

- Dual-port Fast Ethernet PHY
- 2.5V operation
- 3.3V operation I/O compatibility
- Low power consumption; 250 mW per port typical
- Full 2-port MII interface with extended registers
- Auto MDI/MDIX switch over capability
- Signal Quality Error (SQE) enable/disable
- 100BASE-FX fiber-optic capability on both ports
- Integrated transmit and receive termination resistors

- Supports both auto-negotiation systems and legacy systems without autonegotiation capability
- Support for Next Page
- 20 MHz Register Access
- Configurable via MDIO port or external control pins
- Integrated termination resistors
- 100-pin Plastic Quad Flat Package (PQFP)
  - —LXT973QC Commercial (0° to 70°C ambient).
  - —LXT973QE Extended (-40° to +85°C ambient).

Order Number: 249426-002

March 2002

For technical assistance on this product, please call 1-800-628-8686, or send an e-mail tosupport@mailbox.intel.com.



Information in this document is provided in connection with Intel<sup>®</sup> products. No license, express or implied, by estoppel or otherwise, to any intellectual property rights is granted by this document. Except as provided in Intel's Terms and Conditions of Sale for such products, Intel assumes no liability whatsoever, and Intel disclaims any express or implied warranty, relating to sale and/or use of Intel products including liability or warranties relating to fitness for a particular purpose, merchantability, or infringement of any patent, copyright or other intellectual property right. Intel products are not intended for use in medical, life saving, or life sustaining applications.

Intel may make changes to specifications and product descriptions at any time, without notice.

Designers must not rely on the absence or characteristics of any features or instructions marked "reserved" or "undefined." Intel reserves these for future definition and shall have no responsibility whatsoever for conflicts or incompatibilities arising from future changes to them.

The LXT973 may contain design defects or errors known as errata which may cause the product to deviate from published specifications. Current characterized errata are available on request.

Contact your local Intel sales office or your distributor to obtain the latest specifications and before placing your product order.

Copies of documents which have an ordering number and are referenced in this document, or other Intel literature may be obtained by calling

 $\hbox{1-800-548-4725 or by visiting Intel's website at $http://www.intel.com.}\\$ 

Copyright © Intel Corporation, 2002

 ${}^\star \text{Third-party}$  brands and names are the property of their respective owners.

2 Datasheet

Document #: 249426 Revision #: 002 Rev. Date: March 1, 2002



| 1.0 | Pin A | Assign                 | ments and Signal Descriptions                 | 12 |  |  |
|-----|-------|------------------------|-----------------------------------------------|----|--|--|
| 2.0 | Sign  | al Des                 | criptions                                     | 16 |  |  |
| 3.0 | Fund  | Functional Description |                                               |    |  |  |
|     | 3.1   | Introdu                | uction                                        | 22 |  |  |
|     | 0.1   | 3.1.1                  | Comprehensive Functionality                   |    |  |  |
|     | 3.2   |                        | ace Descriptions                              |    |  |  |
|     | 0.2   | 3.2.1                  | 10/100 Mbps Network Interface                 |    |  |  |
|     |       | 0.2.1                  | 3.2.1.1 Twisted-Pair Interface                |    |  |  |
|     |       |                        | 3.2.1.2 MDI Crossover (MDIX)                  |    |  |  |
|     |       |                        | 3.2.1.3 Fiber Interface                       |    |  |  |
|     | 3.3   | MII Or                 | peration                                      |    |  |  |
|     |       | 3.3.1                  | MII Clocks                                    |    |  |  |
|     |       | 3.3.2                  | Transmit Enable                               |    |  |  |
|     |       | 3.3.3                  | Receive Data Valid                            |    |  |  |
|     |       | 3.3.4                  | Carrier Sense                                 |    |  |  |
|     |       | 3.3.5                  | Error Signals                                 |    |  |  |
|     |       | 3.3.6                  | Collision                                     |    |  |  |
|     |       | 3.3.7                  | Loopback                                      |    |  |  |
|     |       |                        | 3.3.7.1 Operational Loopback                  |    |  |  |
|     |       |                        | 3.3.7.2 Test Loopback                         |    |  |  |
|     |       | 3.3.8                  | Configuration Management Interface            | 26 |  |  |
|     |       |                        | 3.3.8.1 MII Management Interface              | 26 |  |  |
|     |       |                        | 3.3.8.2 MII Addressing                        |    |  |  |
|     |       |                        | 3.3.8.3 Hardware Control Interface            |    |  |  |
|     | 3.4   | •                      | ting Requirements                             |    |  |  |
|     |       | 3.4.1                  | Power Requirements                            |    |  |  |
|     |       | 3.4.2                  | Clock Requirements                            |    |  |  |
|     |       |                        | 3.4.2.1 Reference Clock / External Oscillator |    |  |  |
|     |       |                        | 3.4.2.2 MDIO Clock                            |    |  |  |
|     | 3.5   |                        | zation                                        |    |  |  |
|     |       | 3.5.1                  | MDIO Control Mode                             |    |  |  |
|     |       | 3.5.2                  | Hardware Control Mode                         |    |  |  |
|     |       | 3.5.3                  | Power-Down Mode                               |    |  |  |
|     |       |                        | 3.5.3.1 Hardware Power-Down                   |    |  |  |
|     |       | 254                    | 3.5.3.2 Software Power-Down                   |    |  |  |
|     |       | 3.5.4                  | Reset                                         |    |  |  |
|     | 2.6   | 3.5.5                  | Hardware Configuration Settings               |    |  |  |
|     | 3.6   | 3.6.1                  | Auto-Negotiation                              |    |  |  |
|     |       | 3.0.1                  | 3.6.1.1 Base Page Exchange                    |    |  |  |
|     |       |                        | 3.6.1.2 Next Page Exchange                    |    |  |  |
|     |       |                        | 3.6.1.3 Controlling Auto-Negotiation          |    |  |  |
|     |       |                        | 3.6.1.4 Link Criteria                         |    |  |  |
|     |       |                        | 3.6.1.5 Parallel Detection                    |    |  |  |
|     | 3.7   | Netwo                  | ork Media/Protocol Support                    |    |  |  |
|     |       |                        | 10/100 Mbps Network Interface                 |    |  |  |

### **Contents**



|            |            | 3.7.2          | Twisted-Pair Interface                       |    |
|------------|------------|----------------|----------------------------------------------|----|
|            |            | 3.7.3          | Fiber Interface                              |    |
|            |            | 3.7.4          | Fault Detection and Reporting                |    |
|            |            | 3.7.5          | Remote Fault                                 | 34 |
|            |            | 3.7.6          | Far End Fault                                | 34 |
|            | 3.8        | 100 M          | bps Operation                                | 35 |
|            |            | 3.8.1          | 100BASE-X Network Operations                 | 35 |
|            |            | 3.8.2          | 100BASE-X Protocol Sublayer Operations       | 36 |
|            |            | 3.8.3          | PCS Sublayer                                 | 36 |
|            |            |                | 3.8.3.1 Preamble Handling                    |    |
|            |            |                | 3.8.3.2 Dribble Bits                         |    |
|            |            | 3.8.4          | PMA Sublayer                                 |    |
|            |            |                | 3.8.4.1 Link Failure Override                |    |
|            |            |                | 3.8.4.2 Carrier Sense                        |    |
|            |            |                | 3.8.4.3 Twisted-Pair PMD Sublayer            |    |
|            |            |                | 3.8.4.4 Scrambler/Descrambler                | 37 |
|            |            | 205            | 3.8.4.5 Baseline Wander Correction           |    |
|            |            | 3.8.5          | Fiber PMD Sublayer                           |    |
|            | 2.0        | 40 Mb          |                                              |    |
|            | 3.9        |                | ps Operation                                 |    |
|            |            | 3.9.1          | Polarity Correction                          |    |
|            |            | 3.9.2          | Dribble BitsLink Test                        |    |
|            |            | 3.9.3<br>3.9.4 | Link Failure                                 |    |
|            |            | 3.9.4          | Jabber                                       |    |
|            | 3.10       |                | oring Operations                             |    |
|            | 3.10       | 3.10.1         | <del>-</del> ,                               |    |
|            |            |                | Per-Port LED Driver Functions                |    |
| 4.0        | Δnn        |                | Information                                  |    |
| 7.0        |            |                |                                              |    |
|            | 4.1        | _              | n Recommendations                            |    |
|            |            | 4.1.1          | General Design Guidelines                    |    |
|            |            | 4.1.2          | Power Supply Filtering                       |    |
|            |            | 4.1.3          | Power and Ground Plane Layout Considerations |    |
|            |            | 444            | 4.1.3.1 Chassis Ground                       |    |
|            |            | 4.1.4          | MII Terminations                             |    |
|            |            | 4.1.5          | The Fiber Interface Twisted-Pair Interface   |    |
|            |            | 4.1.6          | 4.1.6.1 Magnetics Information                |    |
|            | 4.2        | Typics         | al Application Circuits                      |    |
|            | 4.2        | , , ,          | zation                                       |    |
|            | 4.3<br>4.4 |                | Control Mode                                 |    |
|            | 4.4<br>4.5 | _              | al Control Mode                              |    |
| <b>F</b> 0 |            |                |                                              |    |
| 5.0        |            | •              | ion                                          |    |
| 6.0        |            | •              | tiation                                      |    |
| 7.0        | Auto       | MDI/N          | IDIX                                         | 52 |
| 8.0        | 100        | Mbps C         | Operation                                    | 53 |
|            | 8.1        | Displa         | lying Symbol Errors                          | 53 |



|           | 8.1.1 Scrambler Seeding                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | 54             |  |
|-----------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------|--|
|           | 8.1.2 Scrambler Bypass                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |                |  |
|           | 8.1.3 100BASE-T Link Failure Criteria and Override                                                                                                                                                                                                                                                                                                                                                                                                                                                         | 54             |  |
|           | 8.1.4 Baseline Wander Correction                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | 54             |  |
|           | 8.1.5 Programmable Tx Slew Rate                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | 54             |  |
| 9.0       | Fiber Interface                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | 56             |  |
| 10.0      | 10 Mbps Operation                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | 57             |  |
|           | 10.1 Link Test                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |                |  |
|           | 10.2 10Base-T Link Failure Criteria and Override                                                                                                                                                                                                                                                                                                                                                                                                                                                           |                |  |
|           | 10.3 SQE (Heartbeat)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |                |  |
|           | 10.4 Jabber                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |                |  |
|           | 10.5 Polarity Correction                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |                |  |
|           | 10.6 Dribble Bits                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |                |  |
|           | 10.7 Transmit Polarity Control                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |                |  |
|           | 10.8 PHY Address                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |                |  |
| 11.0      | Clock Generation                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | 59             |  |
|           | 11.1 External Oscillator                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | 59             |  |
| 12.0      | Register Definitions                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | 61             |  |
| 13.0      | Magnetics Information                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | 71             |  |
| 14.0      | Test Specifications                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |                |  |
| -         | •                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |                |  |
| 15.0      | Timing Diagrams                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |                |  |
|           |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |                |  |
| 16.0      | Mechanical Specifications                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | 87             |  |
| 16.0<br>A | Mechanical Specifications  Product Ordering Information                                                                                                                                                                                                                                                                                                                                                                                                                                                    |                |  |
| A         | •                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |                |  |
| _         | Product Ordering Information                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | 88             |  |
| A         | Product Ordering Information                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | 88             |  |
| A         | Product Ordering Information  1 LXT973 Block Diagram                                                                                                                                                                                                                                                                                                                                                                                                                                                       | 11             |  |
| A         | Product Ordering Information  1 LXT973 Block Diagram 2 LXT973 Pin Assignments 3 LXT973 Interfaces                                                                                                                                                                                                                                                                                                                                                                                                          | 11<br>12       |  |
| A         | Product Ordering Information  1 LXT973 Block Diagram 2 LXT973 Pin Assignments 3 LXT973 Interfaces 4 Loopback Paths                                                                                                                                                                                                                                                                                                                                                                                         | 11<br>12<br>23 |  |
| A         | Product Ordering Information  1 LXT973 Block Diagram                                                                                                                                                                                                                                                                                                                                                                                                                                                       |                |  |
| A         | Product Ordering Information  1 LXT973 Block Diagram                                                                                                                                                                                                                                                                                                                                                                                                                                                       |                |  |
| A         | Product Ordering Information  1 LXT973 Block Diagram 2 LXT973 Pin Assignments 3 LXT973 Interfaces 4 Loopback Paths 5 Management Interface Read Frame Structure 6 Management Interface Write Frame Structure 7 Port Address Scheme                                                                                                                                                                                                                                                                          |                |  |
| A         | Product Ordering Information  1 LXT973 Block Diagram 2 LXT973 Pin Assignments 3 LXT973 Interfaces 4 Loopback Paths 5 Management Interface Read Frame Structure 6 Management Interface Write Frame Structure 7 Port Address Scheme                                                                                                                                                                                                                                                                          |                |  |
| A         | Product Ordering Information  1 LXT973 Block Diagram 2 LXT973 Pin Assignments 3 LXT973 Interfaces 4 Loopback Paths 5 Management Interface Read Frame Structure 6 Management Interface Write Frame Structure 7 Port Address Scheme 8 Auto-Negotiation Operation                                                                                                                                                                                                                                             |                |  |
| A         | Product Ordering Information  1 LXT973 Block Diagram 2 LXT973 Pin Assignments 3 LXT973 Interfaces 4 Loopback Paths 5 Management Interface Read Frame Structure 6 Management Interface Write Frame Structure 7 Port Address Scheme 8 Auto-Negotiation Operation 9 100BASE-X Frame Format                                                                                                                                                                                                                    |                |  |
| A         | Product Ordering Information  1 LXT973 Block Diagram                                                                                                                                                                                                                                                                                                                                                                                                                                                       |                |  |
| A         | Product Ordering Information  1 LXT973 Block Diagram                                                                                                                                                                                                                                                                                                                                                                                                                                                       |                |  |
| A         | Product Ordering Information  1 LXT973 Block Diagram                                                                                                                                                                                                                                                                                                                                                                                                                                                       |                |  |
| A         | Product Ordering Information  1 LXT973 Block Diagram 2 LXT973 Pin Assignments 3 LXT973 Interfaces 4 Loopback Paths 5 Management Interface Read Frame Structure 6 Management Interface Write Frame Structure 7 Port Address Scheme 8 Auto-Negotiation Operation 9 100BASE-X Frame Format 10 Protocol Sublayers 11 Typical LED Implementation 12 Power and Ground Supply Connections 13 Typical Twisted-Pair Interface                                                                                       |                |  |
| A         | Product Ordering Information  1 LXT973 Block Diagram 2 LXT973 Pin Assignments 3 LXT973 Interfaces 4 Loopback Paths 5 Management Interface Read Frame Structure 6 Management Interface Write Frame Structure 7 Port Address Scheme 8 Auto-Negotiation Operation 9 100BASE-X Frame Format 10 Protocol Sublayers 11 Typical LED Implementation 12 Power and Ground Supply Connections 13 Typical Twisted-Pair Interface 14 Typical Fiber Interface                                                            |                |  |
| A         | Product Ordering Information  1 LXT973 Block Diagram 2 LXT973 Pin Assignments 3 LXT973 Interfaces 4 Loopback Paths 5 Management Interface Read Frame Structure 6 Management Interface Write Frame Structure 7 Port Address Scheme 8 Auto-Negotiation Operation 9 100BASE-X Frame Format 10 Protocol Sublayers 11 Typical LED Implementation 12 Power and Ground Supply Connections 13 Typical Twisted-Pair Interface 14 Typical Fiber Interface 15 Typical MII Interface                                   |                |  |
| A         | Product Ordering Information  1 LXT973 Block Diagram 2 LXT973 Pin Assignments 3 LXT973 Interfaces 4 Loopback Paths 5 Management Interface Read Frame Structure 6 Management Interface Write Frame Structure 7 Port Address Scheme 8 Auto-Negotiation Operation 9 100BASE-X Frame Format 10 Protocol Sublayers 11 Typical LED Implementation 12 Power and Ground Supply Connections 13 Typical Twisted-Pair Interface 14 Typical Fiber Interface 15 Typical MII Interface 16 LXT973 Initialization Sequence |                |  |
| A         | Product Ordering Information  1 LXT973 Block Diagram                                                                                                                                                                                                                                                                                                                                                                                                                                                       |                |  |

Datasheet

5

Document #: 249426 Revision #: 002 Rev. Date: March 1, 2002

### **Contents**



| 21 | 100BASE-TX Transmission with no Errors   | 55 |
|----|------------------------------------------|----|
| 22 | 100BASE-TX Transmission with Collision   | 55 |
| 23 | MII 10BASE-T DTE Mode Auto-Negotiation   | 59 |
| 24 | 100BASE-T DTE Mode Auto-Negotiation      | 59 |
| 25 | Link Down Clock Transition               | 60 |
| 26 | PHY Identifier Bit Mapping               | 64 |
| 27 | 100BASE-TX Transmit Timing - 4B Mode     | 77 |
| 28 | 100BASE-TX Receive Timing - 4B Mode      | 78 |
| 29 | 100BASE-FX Transmit Timing               | 79 |
| 30 | 100BASE-FX Receive Timing                | 80 |
| 31 | 10BASE-T Transmit Timing (Parallel Mode) | 81 |
| 32 | 10BASE-T Receive Timing (Parallel Mode)  |    |
| 33 | 10BASE-T SQE (Heartbeat) Timing          | 83 |
| 34 | 10BASE-T Jab and Unjab Timing            | 83 |
| 35 | Fast Link Pulse Timing                   | 84 |
| 36 | FLP Burst Timing                         |    |
| 37 | MDIO Input Timing                        |    |
| 38 | MDIO Output Timing                       | 85 |
| 39 | Power-Up Timing                          | 86 |
| 40 | RESET Pulse Width and Recovery Timing    | 86 |
| 41 | LXT973 Mechanical Specifications         |    |



# **Tables**

| 1        | LXT973 PQFP Pin List                                                 | 13 |
|----------|----------------------------------------------------------------------|----|
| 2        | LXT973 Port 0 Signal Descriptions                                    | 16 |
| 3        | LXT973 Port 1 Signal Descriptions                                    | 17 |
| 4        | LXT973 Network Interface Signal Descriptions                         | 18 |
| 5        | LXT973 Global Control & Configuration Signal Descriptions            | 19 |
| 6        | LXT973 Power Supply Signal Descriptions                              | 20 |
| 7        | LXT973 Per Port LED and Configuration Signal Descriptions            | 20 |
| 8        | Carrier Sense, Loopback, and Collision Conditions                    | 26 |
| 9        | Configuration Settings (Hardware Control Interface)                  | 31 |
| 10       | LED Configurations                                                   | 40 |
| 11       | Magnetics Requirements                                               | 43 |
| 12       | Mode Control Settings                                                |    |
| 13       | Configuration Settings (Hardware Control Interface)                  |    |
| 14       | Next Page Code Word Definitions                                      |    |
| 15       | Common Register Set                                                  |    |
| 16       | Register Bit Descriptions                                            |    |
| 17       | Control Register (Address 0)                                         |    |
| 18       | Status Register (Address 1)                                          |    |
| 19       | PHY Identification Register 1 (Address 2)                            |    |
| 20       | PHY Identification Register 2 (Address 3)                            |    |
| 21       | Auto-Negotiation Advertisement Register (Address 4)                  |    |
| 22       | Auto-Negotiation Link Partner Base Page Ability Register (Address 5) |    |
| 23       | Auto-Negotiation Expansion Register (Address 6)                      |    |
| 24       | Auto-Negotiation Next Page Transmit Register (Address 7)             |    |
| 25       | Auto-Negotiation Link Partner Next Page Ability Register (Address 8) |    |
| 26       | Port Configuration Register (Address 16)                             |    |
| 27       | Special Function Register (Address 27)                               |    |
| 28       | Magnetics Requirements                                               |    |
| 29       | Absolute Maximum Ratings                                             |    |
| 30       | Operating Conditions                                                 |    |
| 31       | Digital Input/Output Characteristics2                                |    |
| 32       | Digital Input/Output Characteristics - MII Pins                      |    |
| 33       | REFCLK Characteristics                                               |    |
| 34       | LED Pin Characteristics                                              |    |
| 35       | 100BASE-TX Transceiver Characteristics                               |    |
| 36       | 10BASE-T Transceiver Characteristics                                 |    |
| 37       | 100BASE-FX Transceiver Characteristics                               |    |
| 38       | 10BASE-T Link Integrity Timing Characteristics                       |    |
| 39       | Twisted-Pair Pins                                                    |    |
| 40       | MII - 100BASE-TX Transmit Timing Parameters - 4B Mode                |    |
| 41       | MII - 100BASE-TX Receive Timing Parameters - 4B Mode                 |    |
| 42       | 100BASE-FX Transmit Timing Parameters                                |    |
| 43       | 100BASE-FX Receive Timing Parameters                                 |    |
| 44       | MII - 10BASE-T Transmit Timing Parameters (Parallel Mode)            |    |
| 45       | MII - 10BASE-T Receive Timing Parameters (Parallel Mode)             |    |
| 46       | 10BASE-T SQE (Heartbeat) Timing Parameters                           |    |
| 47       | 10BASE-T Jab and Unjab Timing Parameters                             |    |
| 48<br>49 | Fast Link Pulse Timing Parameters                                    |    |
| 44       | MDIO Timing Parameters                                               | 85 |

### **Contents**



| 50 | Power-Up Timing Parameters                       | 86 |
|----|--------------------------------------------------|----|
| 51 | RESET Pulse Width and Recovery Timing Parameters | 86 |

8



# **Revision History**

| Date          | Revision | Page                                                                                 | Description                                                                                                                      |
|---------------|----------|--------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------|
|               |          | 11                                                                                   | Figure 1 "LXT973 Block Diagram":<br>Added note to diagram.                                                                       |
|               |          | 37                                                                                   | Under Section 3.8.4, "PMA Sublayer":<br>Removed Table 10: 4B/5B Coding.                                                          |
|               |          | 39                                                                                   | Section 3.10.1, "Monitoring Auto-Negotiation": Removed paragraphs 3 and 4, and Figure 11.                                        |
|               |          | 53                                                                                   | Under Section 8.1, "Displaying Symbol Errors": Removed Table 16: 4B/5B Coding.                                                   |
|               |          | 61                                                                                   | Section 12.0, "Register Definitions" Removed "multiple 11-bit registers, with" from first sentence.                              |
|               |          | 64                                                                                   | Table 20 "PHY Identification Register 2 (Address 3)": Changed default for Register bits 3.9:4 from "001110" to "100001".         |
|               |          | 72                                                                                   | Table 29 "Absolute Maximum Ratings" Modified Power Supply: added VccA, Vcc, VCCPECL, VCCIO information. Added three table notes. |
|               |          | 73                                                                                   | Table 40 "Digital Input/Output Characteristics" Modified table note 2.                                                           |
|               |          | 73 Table 32 "Digital Input/Output Characteristics Removed "Driver Output Impedance." |                                                                                                                                  |
| March 1, 2001 | 002      | 74                                                                                   | Table 34 "LED Pin Characteristics" Added MAX value to Output High Current.                                                       |
|               |          | 74                                                                                   | Table 35 "100BASE-TX Transceiver Characteristics" Added Typ values.                                                              |
|               |          | 75                                                                                   | Table 36 "10BASE-T Transceiver Characteristics" Added/replaced Typ values. Removed "Receiver Input Impedance."                   |
|               |          | 75                                                                                   | Table 37 "100BASE-FX Transceiver Characteristics"<br>Added Typ values                                                            |
|               |          | 75                                                                                   | Table 38 "10BASE-T Link Integrity Timing Characteristics" Added Typ value for Link Pulse Width                                   |
|               |          | 76                                                                                   | Added Table 39 "Twisted-Pair Pins".                                                                                              |
|               |          | 77-85                                                                                | Modified Table 40 on page 77 through Table 49 on page 85.                                                                        |
|               |          | 86                                                                                   | Added Figure 39 "Power-Up Timing" and Table 50 "Power-Up Timing Parameters".                                                     |
|               |          | 86                                                                                   | Added Figure 40 "RESET Pulse Width and Recovery Timing" and Table 51 "RESET Pulse Width and Recovery Timing Parameters"          |
|               |          | 88                                                                                   | Section A, "Product Ordering Information":<br>Added product ordering information table and diagram.                              |
| May 2001      | 001      |                                                                                      | Initial Release (Preliminary datasheet)                                                                                          |
| April 2001    | 0.2      |                                                                                      | Advance Datasheet (See Specification Update for Detail)                                                                          |
| February 2001 | 0.1      |                                                                                      | Advance Datasheet                                                                                                                |





Figure 1. LXT973 Block Diagram





### 1.0 Pin Assignments and Signal Descriptions

Figure 2. LXT973 Pin Assignments



12



Table 1. LXT973 PQFP Pin List

| Pin | Signal Names   | Type <sup>1</sup> | Reference for Full<br>Description |
|-----|----------------|-------------------|-----------------------------------|
| 1   | TXD1_2         | I                 | Table 3 on page 17                |
| 2   | TXD1_3         | I                 | Table 3 on page 17                |
| 3   | COL1           | O, TS             | Table 3 on page 17                |
| 4   | CRS1           | O, TS             | Table 3 on page 17                |
| 5   | AUTO_NEG1      | I                 | Table 7 on page 20                |
| 6   | AUTO_NEG0      | I                 | Table 7 on page 20                |
| 7   | SD_2P5V/SPEED1 | I                 | Table 7 on page 20                |
| 8   | SD_2P5V/SPEED0 | I                 | Table 7 on page 20                |
| 9   | DUPLEX1        | I                 | Table 7 on page 20                |
| 10  | DUPLEX0        | I                 | Table 7 on page 20                |
| 11  | LED_CGF0       | I                 | Table 5 on page 19                |
| 12  | LED_CGF1       | I                 | Table 5 on page 19                |
| 13  | RESET          | I                 | Table 5 on page 19                |
| 14  | SGND           | _                 | Table 6 on page 20                |
| 15  | REFCLK         | I                 | Table 5 on page 19                |
| 16  | GNDD           | _                 | Table 6 on page 20                |
| 17  | FIBER_TP1      | I                 | Table 7 on page 20                |
| 18  | FIBER_TP0      | I                 | Table 7 on page 20                |
| 19  | MDDIS1         | I                 | Table 3 on page 17                |
| 20  | MDDIS0         | I                 | Table 2 on page 16                |
| 21  | PWRDWN1        | I                 | Table 7 on page 20                |
| 22  | MDC1           | I                 | Table 3 on page 17                |
| 23  | MDIO1          | I/O               | Table 3 on page 17                |
| 24  | PWRDWN0        | I                 | Table 7 on page 20                |
| 25  | MDIO0          | I/O               | Table 2 on page 16                |
| 26  | MDC0           | I                 | Table 2 on page 16                |
| 27  | VCCIO          | _                 | Table 6 on page 20                |
| 28  | GNDIO          | _                 | Table 6 on page 20                |
| 29  | RXD0_3         | O, TS             | Table 2 on page 16                |
| 30  | RXD0_2         | O, TS             | Table 2 on page 16                |
| 31  | RXD0_1         | O, TS             | Table 2 on page 16                |
| 32  | RXD0_0         | O, TS             | Table 2 on page 16                |
| 33  | RXDV0          | O, TS             | Table 2 on page 16                |
| 1   | <del>.</del>   |                   |                                   |

Al = Analog Input, AO = Analog Output, I = Input, O = Output, OD = Open Drain output, ST = Schmitt Triggered input, TS = Tri-State-able output, SL = Slew-rate Limited output, IP = Weak Internal Pull-up, ID = Weak Internal Pull-down.



Table 1. LXT973 PQFP Pin List (Continued)

| Pin | Signal Names | Type <sup>1</sup> | Reference for Full<br>Description |
|-----|--------------|-------------------|-----------------------------------|
| 34  | RXCLK0       | O, TS             | Table 2 on page 16                |
| 35  | RXER0        | O, TS             | Table 2 on page 16                |
| 36  | TXER0        | I                 | Table 2 on page 16                |
| 37  | TXCLK0       | O, TS             | Table 2 on page 16                |
| 38  | TXEN0        | I                 | Table 2 on page 16                |
| 39  | TXD0_0       | I                 | Table 2 on page 16                |
| 40  | VCCD         | -                 | Table 6 on page 20                |
| 41  | GNDD         | _                 | Table 6 on page 20                |
| 42  | TXD0_1       | I                 | Table 2 on page 16                |
| 43  | TXD0_2       | I                 | Table 2 on page 16                |
| 44  | TXD0_3       | I                 | Table 2 on page 16                |
| 45  | COL0         | O, TS             | Table 2 on page 16                |
| 46  | CRS0         | O, TS             | Table 2 on page 16                |
| 47  | VCCIO        | _                 | Table 6 on page 20                |
| 48  | GNDIO        | _                 | Table 6 on page 20                |
| 49  | LED0_1       | O, OD             | Table 7 on page 20                |
| 50  | LED0_2       | O, OD             | Table 7 on page 20                |
| 51  | LED0_3       | O, OD             | Table 7 on page 20                |
| 52  | ADDR4        | I                 | Table 5 on page 19                |
| 53  | ADDR3        | I                 | Table 5 on page 19                |
| 54  | ADDR2        | I                 | Table 5 on page 19                |
| 55  | ADDR1        | I                 | Table 5 on page 19                |
| 56  | TEST_0       | I                 | Table 5 on page 19                |
| 57  | TEST_1       | I                 | Table 5 on page 19                |
| 58  | VCCR         | _                 | Table 6 on page 20                |
| 59  | DPAP_0       | AI/AO, SL         | Table 4 on page 18                |
| 60  | DPAN_0       | AI/AO, SL         | Table 4 on page 18                |
| 61  | GNDT         | _                 | Table 6 on page 20                |
| 62  | GNDR         | _                 | Table 6 on page 20                |
| 63  | DPBP_0       | AI/AO, SL         | Table 4 on page 18                |
| 64  | DPBN_0       | AI/AO, SL         | Table 4 on page 18                |
| 65  | VCCT         | _                 | Table 6 on page 20                |
| 66  | VCCT         | _                 | Table 6 on page 20                |
| 67  | DPBP_1       | AI/AO, SL         | Table 4 on page 18                |
|     |              |                   |                                   |

AI = Analog Input, AO = Analog Output, I = Input, O = Output, OD = Open Drain output, ST = Schmitt Triggered input, TS = Tri-State-able output, SL = Slew-rate Limited output, IP = Weak Internal Pull-up, ID = Weak Internal Pull-down.



Table 1. LXT973 PQFP Pin List (Continued)

| Pin | Signal Names | Type <sup>1</sup> | Reference for Full<br>Description |
|-----|--------------|-------------------|-----------------------------------|
| 68  | DPBN_1       | AI/AO, SL         | Table 4 on page 18                |
| 69  | GNDR         | -                 | Table 6 on page 20                |
| 70  | GNDT         | -                 | Table 6 on page 20                |
| 71  | DPAP_1       | Al/AO, SL         | Table 4 on page 18                |
| 72  | DPAN_1       | Al/AO, SL         | Table 4 on page 18                |
| 73  | VCCR         | -                 | Table 6 on page 20                |
| 74  | VCCPECL      | _                 | Table 6 on page 20                |
| 75  | SD1          | I                 | Table 4 on page 18                |
| 76  | SD0          | I                 | Table 4 on page 18                |
| 77  | GNDPECL      | -                 | Table 6 on page 20                |
| 78  | TxSLEW0      | I                 | Table 5 on page 19                |
| 79  | TxSLEW1      | I                 | Table 5 on page 19                |
| 80  | LED1_3       | O. OD             | Table 7 on page 20                |
| 81  | LED1_2       | O, OD             | Table 7 on page 20                |
| 82  | LED1_1       | O, OD             | Table 7 on page 20                |
| 83  | GNDIO        | -                 | Table 6 on page 20                |
| 84  | VCCIO        | -                 | Table 6 on page 20                |
| 85  | RXD1_3       | O, TS             | Table 3 on page 17                |
| 86  | RXD1_2       | O, TS             | Table 3 on page 17                |
| 87  | RXD1_1       | O, TS             | Table 3 on page 17                |
| 88  | RXD1_0       | O, TS             | Table 3 on page 17                |
| 89  | RXDV1        | O, TS             | Table 3 on page 17                |
| 90  | GNDD         | -                 | Table 6 on page 20                |
| 91  | VCCD         | -                 | Table 3 on page 17                |
| 92  | RXCLK1       | O, TS             | Table 3 on page 17                |
| 93  | RXER1        | O, TS             | Table 3 on page 17                |
| 94  | TXER1        | ı                 | Table 6 on page 20                |
| 95  | GNDIO        |                   | Table 6 on page 20                |
| 96  | VCCIO        | _                 | Table 3 on page 17                |
| 97  | TXCLK1       | O, TS             | Table 3 on page 17                |
| 98  | TXEN1        | ı                 | Table 3 on page 17                |
| 99  | TXD1_0       | ı                 | Table 3 on page 17                |
| 100 | TXD1_1       | I                 | Table 3 on page 17                |

AI = Analog Input, AO = Analog Output, I = Input, O = Output, OD = Open Drain output, ST = Schmitt Triggered input, TS = Tri-State-able output, SL = Slew-rate Limited output,

IP = Weak Internal Pull-up, ID = Weak Internal Pull-down.



# 2.0 Signal Descriptions

Table 2. LXT973 Port 0 Signal Descriptions

| Pin#                 | Signal Names                         | Type <sup>1</sup> | Signal Description                                                                                                                                                                                                                                                      |
|----------------------|--------------------------------------|-------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 44<br>43<br>42<br>39 | TXD0_3<br>TXD0_2<br>TXD0_1<br>TXD0_0 | I                 | <b>Transmit Data</b> . TXD0_n is a bundle of parallel data signals driven by the MAC controller, which TXD0<3:0> transition synchronously with respect to the TXCLK0. TXD0<0> is the least significant bit. TXD0<3:0> are monitored in normal mode only.                |
| 38                   | TXEN0                                | I                 | <b>Transmit Enable.</b> The MAC asserts TXEN0 when it drives data on TXD0 <i>n</i> . This signal must be synchronized to TXCLK0.                                                                                                                                        |
| 36                   | TXER0                                | I                 | <b>Transmit Error.</b> TXER0 is a 100 Mbps only signal. The MAC asserts this input when an error has occurred in the transmit data stream. When operating at 100 Mbps, the LXT973 responds by sending "H symbols" on the line. In Symbol mode, this pin acts as TXD0_4. |
| 37                   | TXCLK0                               | O, TS             | Transmit Clock. TXCLK0 is sourced by the LXT973 in both 10 Mbps and 100 Mbps modes. 2.5 MHz for 10 Mbps operation 25 MHz for 100 Mbps operation.                                                                                                                        |
| 29<br>30<br>31<br>32 | RXD0_3<br>RXD0_2<br>RXD0_1<br>RXD0_0 | O, TS             | Receive Data. The LXT973 drives received data on these outputs, synchronous to RXCLK0.                                                                                                                                                                                  |
| 33                   | RXDV0                                | O, TS             | <b>Receive Data Valid.</b> The LXT973 asserts this signal when it drives valid data on RXD0 <i>n</i> . This output is synchronous to RXCLK0.                                                                                                                            |
| 35                   | RXER0                                | O, TS             | Receive Error. The LXT973 asserts this output when it receives invalid symbols from the network. RXER0 is synchronous to RXCLK0. In Symbol mode, this pin acts as RXD0_4.                                                                                               |
| 34                   | RXCLK0                               | O, TS             | Receive Clock. RXCLK0 is sourced by the LXT973 in both 10 Mbps and 100 Mbps modes. 2.5 MHz for 10 Mbps operation 25 MHz for 100 Mbps operation.                                                                                                                         |
| 45                   | COL0                                 | O, TS             | <b>Collision Detected.</b> The LXT973 asserts this output when a collision is detected. This output remains High for the duration of the collision. COL0 is asynchronous and is inactive during full-duplex operation.                                                  |
| 46                   | CRS0                                 | O, TS             | <b>Carrier Sense.</b> During half-duplex operation, the LXT973 asserts this output when either the transmit or receive medium is non-idle. During full-duplex operation, CRS0 is asserted only when receive medium is non-idle.                                         |

AI = Analog Input, AO = Analog Output, I = Input, O = Output, OD = Open Drain output, ST = Schmitt Triggered input, TS = Tri-State-able output, SL = Slew-rate Limited output, IP = Weak Internal Pull-up, ID = Weak Internal Pull-down.



### Table 2. LXT973 Port 0 Signal Descriptions (Continued)

| Pin# | Signal Names | Type <sup>1</sup>                                                                                                                                                           | Signal Description                                                                                                                                                                                                                                                                                                           |  |
|------|--------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
|      |              | Management Disable. When MDDIS0 is tied High, the MDIO port is completely disabled and the Hardware Control Interface pins set their respective bits at power-up and reset. |                                                                                                                                                                                                                                                                                                                              |  |
| 20   | MDDIS0       | I                                                                                                                                                                           | When MDDIS0 is pulled Low at power-up or reset via the internal pull-down resistor or by tying it to ground, the Hardware Control Interface Pins control only the initial or "default" values of their respective register bits. After the power-up/reset cycle is complete, bit control reverts to the MDIO serial channel. |  |
| 26   | MDC0         | I                                                                                                                                                                           | Management Data Clock. Clock for MDIO0 serial channel. Maximum frequency is 20 MHz.                                                                                                                                                                                                                                          |  |
| 25   | MDIO0        | I/O                                                                                                                                                                         | Management Data Input/Output. Bi-directional serial data channel for PHY/STA communication.                                                                                                                                                                                                                                  |  |

AI = Analog Input, AO = Analog Output, I = Input, O = Output, OD = Open Drain output, ST = Schmitt Triggered input, TS = Tri-State-able output, SL = Slew-rate Limited output, IP = Weak Internal Pull-up, ID = Weak Internal Pull-down.

### Table 3. LXT973 Port 1 Signal Descriptions

| Pin#                 | Signal Names                         | Type <sup>1</sup> | Signal Description                                                                                                                                                                                                                                                |  |
|----------------------|--------------------------------------|-------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| 2<br>1<br>100<br>99  | TXD1_3<br>TXD1_2<br>TXD1_1<br>TXD1_0 | I                 | <b>Transmit Data.</b> TXD1_n is a bundle of parallel data signals driven by the MAC controller. TXD1<3:0> transition synchronously with respect to the TXCLK1. TXD1<0> is the least significant bit. In normal mode, only TXD1<3:0> are monitored.                |  |
| 98                   | TXEN1                                | I                 | <b>Transmit Enable.</b> The MAC asserts TXEN1 when it drives data on TXD0 <i>n</i> . This signal must be synchronized to TXCLK1.                                                                                                                                  |  |
| 94                   | TXER1                                | I                 | Transmit Error. (TXER1 is a 100 Mbps only signal.) The MAC assert this input when an error has occurred in the transmit data stream. When operating at 100 Mbps, the LXT973 responds by sending "H Symbols" on the line. In Symbol mode, this pin acts as TXD1_4. |  |
| 97                   | TXCLK1                               | O, TS             | Transmit Clock. TXCLK1 is sourced by the LXT973 in both 10 Mbps and 100 Mbps modes. 2.5 MHz for 10 Mbps operation 25 MHz for 100 Mbps operation.                                                                                                                  |  |
| 85<br>86<br>87<br>88 | RXD1_3<br>RXD1_2<br>RXD1_1<br>RXD1_0 | O, TS             | Receive Data. The LXT973 drives received data on these outputs, synchronous to RXCLK1.                                                                                                                                                                            |  |
| 89                   | RXDV1                                | O, TS             | <b>Receive Data Valid.</b> The LXT973 asserts this signal when it drives valid data on RXD0 <i>n</i> . This output is synchronous to RXCLK1.                                                                                                                      |  |
| 93                   | RXER1                                | O, TS             | Receive Error. The LXT973 asserts this output when it receives invalid symbols from the network. RXER1 is synchronous to RXCLK1. In Symbol mode, this pin acts as RXD1_4.                                                                                         |  |
| 92                   | RXCLK1                               | O, TS             | Receive Clock. RXCLK1 is sourced by the LXT973 in both 10 Mbps and 100 Mbps modes. 2.5 MHz for 10 Mbps operation 25 MHz for 100 Mbps operation.                                                                                                                   |  |

<sup>1.</sup> AI = Analog Input, AO = Analog Output, I = Input, O = Output, OD = Open Drain output, ST = Schmitt Triggered input, TS = Tri-State-able output, SL = Slew-rate Limited output, IP = Weak Internal Pull-up, ID = Weak Internal Pull-Down

Datasheet 17

Document #: 249426 Revision #: 002 Rev. Date: March 1, 2002



Table 3. LXT973 Port 1 Signal Descriptions (Continued)

| Pin # | Signal Names | Type <sup>1</sup> | Signal Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |
|-------|--------------|-------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 3     | COL1         | O, TS             | <b>Collision Detected.</b> The LXT973 asserts this output when a collision is detected. This output remains High for the duration of the collision. COL is asynchronous and is inactive during full-duplex operation.                                                                                                                                                                                                                                                                                    |
| 4     | CRS1         | O, TS             | Carrier Sense. During half-duplex operation, the LXT973 asserts this output when either the transmit or receive medium is non-idle. During full-duplex operation, CRS1 is asserted only when receive medium is non-idle.                                                                                                                                                                                                                                                                                 |
| 19    | MDDIS1       | ı                 | Management Disable. When MDDIS is tied High, the MDIO port is completely disabled and the Hardware Control Interface pins set their respective bits at power-up and reset.  When MDDIS is pulled Low at power-up or reset via the internal pull-down resistor or by tieing it to ground, the Hardware Control Interface Pins control only the initial or "default" values of their respective register bits. After the power-up/reset cycle is complete, bit control reverts to the MDIO serial channel. |
| 22    | MDC1         | I                 | Management Data Clock. Clock for MDIO1 serial channel. Maximum frequency is 20 MHz. (Note: 20 MHz value to be verified prior to final production release of product.)                                                                                                                                                                                                                                                                                                                                    |
| 23    | MDIO1        | I/O               | Management Data Input/Output. Bidirectional serial data channel for PHY/STA communication.                                                                                                                                                                                                                                                                                                                                                                                                               |

AI = Analog Input, AO = Analog Output, I = Input, O = Output, OD = Open Drain output, ST = Schmitt Triggered input, TS = Tri-State-able output, SL = Slew-rate Limited output, IP = Weak Internal Pull-up, ID = Weak Internal Pull-Down

### Table 4. LXT973 Network Interface Signal Descriptions

| Pin#     | Signal<br>Names  | TP<br>Op   | Fiber<br>Op | Port | Pair<br>Type | Type <sup>1</sup> | Signal Description                                                                                                                                                                                     |
|----------|------------------|------------|-------------|------|--------------|-------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 59<br>60 | DPAP_0<br>DPAN_0 | TX+<br>TX- | RX+<br>RX-  | 0    | A<br>A       | AI/AO,<br>SL      | Twisted-Pair/Fiber Pair A, Positive & Negative - Port 0. Differential pair produces or receives IEEE 802.3-compliant pulses for either 100BASE-TX or 10BASE-T. Also acts as receiver in Fiber mode.    |
| 63<br>64 | DPBP_0<br>DPBN_0 | RX+<br>RX- | TX+<br>TX-  | 0    | ВВ           | AI/AO,<br>SL      | Twisted-Pair/Fiber Pair B, Positive & Negative - Port 0. Differential pair produces or receives IEEE 802.3-compliant pulses for either 100BASE-TX or 10BASE-T. Also acts as transmitter in Fiber mode. |
| 76       | SD0              | -          | -           | -    | -            | 1                 | <b>Signal Detect.</b> This signal is used for signal quality indication in Fiber mode. In twisted-pair mode, this pin should be tied Low.                                                              |

AI = Analog Input, AO = Analog Output, I = Input, O = Output, OD = Open Drain output, ST = Schmitt Triggered input, TS = Tri-State-able output, SL = Slew-rate Limited output, IP = Weak Internal Pull-up, ID = Weak Internal Pull-Down

Document #: 249426 Revision #: 002 Rev. Date: March 1, 2002



Table 4. LXT973 Network Interface Signal Descriptions (Continued)

| Pin#     | Signal<br>Names  | TP<br>Op   | Fiber<br>Op | Port | Pair<br>Type | Type <sup>1</sup> | Signal Description                                                                                                                                                                                      |
|----------|------------------|------------|-------------|------|--------------|-------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 67<br>68 | DPBP_1<br>DPBN_1 | TX+<br>TX- | TX-<br>TX+  | 1    | B<br>B       | AI/AO,<br>SL      | Twisted-Pair/Fiber Pair B, Positive & Negative - Port 1. Differential pair produces or receives IEEE 802.3-compliant pulses for either 100BASE-TX or 10BASE-T.  Also acts as transmitter in Fiber mode. |
| 71<br>72 | DPAP_1<br>DPAN_1 | RX+<br>RX- | RX-<br>RX+  | 1    | A<br>A       | AI/AO,<br>SL      | Twisted-Pair/Fiber Pair A, Positive & Negative - Port 1. Differential pair produces or receives IEEE 802.3-compliant pulses for either 100BASE-TX or 10BASE-T.  Also acts as receiver in Fiber mode.    |
| 75       | SD1              | -          | -           | i    | -            | ı                 | <b>Signal Detect.</b> This signal is used for signal quality indication in Fiber mode. In twisted-pair mode, this pin should be tied Low.                                                               |

AI = Analog Input, AO = Analog Output, I = Input, O = Output, OD = Open Drain output, ST = Schmitt Triggered input, TS = Tri-State-able output, SL = Slew-rate Limited output, IP = Weak Internal Pull-up, ID = Weak Internal Pull-Down

Table 5. LXT973 Global Control & Configuration Signal Descriptions

| Pin #                | Signal<br>Names                  | Type <sup>1</sup> | Signal Description                                                                                                                                                                                                                             |                |                 |                       |                  |
|----------------------|----------------------------------|-------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------|-----------------|-----------------------|------------------|
| 78<br>79             | TxSLEW0                          | I                 | Tx Output Slew Controls 0 & 1. These pins select the TX output slew rate (rise and fall time) for both cores in the LXT973 device.  The various options are defined in Register bits 27.11:10. The TxSLEW pins set                             |                |                 |                       |                  |
| 79                   | IXSLEVVI                         |                   |                                                                                                                                                                                                                                                | value of these |                 | er bits 27.11.10. The | 1xSLE w pins set |
| 13                   | RESET                            | I                 | Reset. This a                                                                                                                                                                                                                                  | ctive Low inpu | ıt is OR'd with | Control Register bit  | 0.15.            |
| 52<br>53<br>54<br>55 | ADDR4<br>ADDR3<br>ADDR2<br>ADDR1 | I                 | Address <4:1>. Sets device Port 0 PHY address. Note that ADDR0 is set internally so that Port 1 is always "1" address higher than Port 0.                                                                                                      |                |                 |                       |                  |
| 56<br>57             | TEST_0<br>TEST_1                 | I                 | Test Pins. Tie Low for normal operation.                                                                                                                                                                                                       |                |                 |                       |                  |
| 15                   | REFCLK                           | I                 | Master Clock Input. A 25 MHz, 50 ppm clock is input here to act as the master clock. Full clock requirements are detailed in the Clock Requirements section of the Functional Description. See Section 3.4.2, "Clock Requirements" on page 28. |                |                 |                       |                  |
|                      |                                  |                   | LED Configuration 0 & 1. These pins are used to select one of four LED modes. The decode or each mode is shown below:                                                                                                                          |                |                 |                       |                  |
| 11                   | LED CFG0                         |                   | LED_CFG0                                                                                                                                                                                                                                       | LED_CFG1       | LEDn_1          | LEDn_2                | LEDn_3           |
| 12                   | LED_CFG0                         | I                 | 0                                                                                                                                                                                                                                              | 0              | Speed           | Link                  | Duplex           |
|                      |                                  |                   | 1                                                                                                                                                                                                                                              | 0              | Speed           | Link/Activity         | Duplex/Collision |
|                      |                                  |                   | 0                                                                                                                                                                                                                                              | 1              | Link            | Receive               | Transmit         |
|                      |                                  |                   | 1                                                                                                                                                                                                                                              | 1              | Speed           | Link/MII Isolate      | Duplex/Collision |

AI = Analog Input, AO = Analog Output, I = Input, O = Output, OD = Open Drain output, ST = Schmitt Triggered input, TS = Tri-State-able output, SL = Slew-rate Limited output, IP = Weak Internal Pull-up, ID = Weak Internal Pull-Down

Datasheet Datasheet Parameter to 2016

19



**Table 6. LXT973 Power Supply Signal Descriptions** 

| Pin#              | Signal Names | Type <sup>1</sup> | Signal Description                                                                                                                                                                                                                                                                                        |
|-------------------|--------------|-------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 40, 91            | VCCD         | _                 | Digital Power Supply - Core. +2.5V supply for core digital circuits.                                                                                                                                                                                                                                      |
| 27, 47,<br>84, 96 | VCCIO        | _                 | <b>Digital Power Supply - I/O Ring.</b> +2.5/3.3V supply for digital I/O circuits. The digital input circuits running off this rail, having a TTL-level threshold and over-voltage protection, may be interfaced with 3.3/5.0V when the I/O supply is 3.3V, and 2.5/3.3/5.0V when the I/O supply is 2.5V. |
| 74                | VCCPECL      | -                 | Digital Power Supply - PECL Signal Detect Inputs. +2.5/3.3V supply for PECL Signal Detect input circuits. If Fiber Mode is not used, tie these pins to GNDPECL to save power.                                                                                                                             |
| 58, 73            | VCCR         | _                 | Analog Power Supply - Receive. +2.5V supply for all analog receive circuits.                                                                                                                                                                                                                              |
| 65, 66            | VCCT         | _                 | Analog Power Supply - Transmit. +2.5V supply for all analog transmit circuits.                                                                                                                                                                                                                            |
| 16, 41, 90,       | GNDD         | _                 | <b>Digital Ground</b> . Ground return for core digital supplies (VCCD). All ground pins can be tied together using a single ground plane.                                                                                                                                                                 |
| 28, 48, 83,<br>95 | GNDIO        | _                 | Digital GND - I/O Ring. Ground return for digital I/O circuits (VCCIO).                                                                                                                                                                                                                                   |
| 77                | GNDPECL      | _                 | Digital GND - PECL Signal Detect Inputs. Ground return for PECL Signal Detect input circuits.                                                                                                                                                                                                             |
| 69, 62            | GNDR         | _                 | Analog Ground - Receive. Ground return for receive analog supply. All ground pins can be tied together using a single ground plane.                                                                                                                                                                       |
| 61, 70            | GNDT         | -                 | Analog Ground - Transmit. Ground return for transmit analog supply. All ground pins can be tied together using a single ground plane.                                                                                                                                                                     |
| 14                | SGND         | _                 | Substrate Ground. Ground for chip substrate. All ground pins can be tied together using a single ground plane.                                                                                                                                                                                            |

AI = Analog Input, AO = Analog Output, I = Input, O = Output, OD = Open Drain output, ST = Schmitt Triggered input, TS = Tri-State-able output, SL = Slew-rate Limited output, IP = Weak Internal Pull-up, ID = Weak Internal Pull-Down

### Table 7. LXT973 Per Port LED and Configuration Signal Descriptions

| Pin# | Signal Names | Type <sup>1</sup> | Signal Description                                                 |  |  |  |
|------|--------------|-------------------|--------------------------------------------------------------------|--|--|--|
| 49   | LED0_1       | 00.70             | Port 0 LED Drivers 1-3. These pins drive LED indicators for Port   |  |  |  |
| 50   | LED0_2       | OD, TS,<br>SL, IP | 0. Each LED can display one of several available status conditions |  |  |  |
| 51   | LED0_3       | OL, II            | as selected by the LED Configuration Register.                     |  |  |  |
| 82   | LED1_1       | 00.70             | Port 1 LED Drivers 1-3. These pins drive LED indicators for Port   |  |  |  |
| 81   | LED1_2       | OD, TS,<br>SL, IP | 1. Each LED can display one of several available status conditions |  |  |  |
| 80   | LED1_3       | OL, II            | as selected by the LED Configuration Register.                     |  |  |  |
| 6    | AUTO_NEG0    | I                 | Auto Negotiation Enable. When this pin is High, auto-negotiation   |  |  |  |
| 5    | AUTO_NEG1    | I                 | is enabled on the relevant port.                                   |  |  |  |

AI = Analog Input, AO = Analog Output, I = Input, O = Output, OD = Open Drain output, ST = Schmitt Triggered input, TS = Tri-State-able output, SL = Slew-rate Limited output, IP = Weak Internal Pull-up, ID = Weak Internal Pull-Down





### Table 7. LXT973 Per Port LED and Configuration Signal Descriptions (Continued)

| Pin#     | Signal Names           | Type <sup>1</sup> | Signal Description                                                                                                               |
|----------|------------------------|-------------------|----------------------------------------------------------------------------------------------------------------------------------|
| 8        | SD_2P5V/SPEED0         | I                 | <b>SD_2P5V.</b> In fiber mode, these pins select between a 2.5V or 3.3V fiber transceiver. High is for 2.5V and low is for 3.3V. |
| 7        | SD_2P5V/SPEED1         | 1                 | <b>Speed.</b> Set the default speed of the port in Hardware mode. High is 100 Mbps and Low is 10 Mbps.                           |
| 10<br>9  | DUPLEX0<br>DUPLEX1     | I                 | <b>Duplex.</b> Sets the duplex setting of the port in Hardware mode. High is full-duplex and Low is half-duplex.                 |
| 18<br>17 | FIBER_TP0<br>FIBER_TP1 | I<br>I            | Fiber/Twisted-Pair. Sets the operating state of the port in Hardware mode. High is twisted-pair and Low is fiber.                |
| 24<br>21 | PWRDWN0<br>PWRDWN1     | I                 | <b>Power-Down.</b> When set High, this pin puts the relevant PHY into power-down mode.                                           |

<sup>1.</sup> AI = Analog Input, AO = Analog Output, I = Input, O = Output, OD = Open Drain output, ST = Schmitt Triggered input, TS = Tri-State-able output, SL = Slew-rate Limited output, IP = Weak Internal Pull-up, ID = Weak Internal Pull-Down



## 3.0 Functional Description

### 3.1 Introduction

The LXT973 is an IEEE-compliant, dual-port, Fast Ethernet PHY transceiver that directly supports both 100BASE-TX and 10BASE-T applications. The device incorporates full Media Independent Interface (MII), enabling each individual network port to connect with 10/100 Mbps MACs. Each port directly drives either a 100BASE-TX line or a 10BASE-T line (up to 160 meters). The LXT973 also supports 100BASE-FX operation via a Pseudo-ECL (PECL) interface. The device uses a 100-pin QFP package.

### 3.1.1 Comprehensive Functionality

The LXT973 performs all functions of the Physical Coding Sublayer (PCS) and Physical Media Attachment (PMA) sublayer as defined in the IEEE 802.3 100BASE-X specification. This device also performs all functions of the Physical Media Dependent (PMD) sublayer for 100BASE-TX connections.

On power-up, the LXT973 reads its configuration inputs to check for forced operation settings. If not configured for forced operation, each port uses auto-negotiation/parallel detection to automatically determine line operating conditions. If the link partner supports auto-negotiation, the LXT973 auto-negotiates with it using Fast Link Pulse (FLP) Bursts. If the PHY partner does not support auto-negotiation, the LXT973 automatically detects (parallel detection) the presence of either link pulses (10 Mbps PHY) or IDLE symbols (100 Mbps PHY) and sets its operating conditions accordingly. When parallel detection is used to establish link, the resulting link is at half-duplex. The LXT973 provides half-duplex and full-duplex operation at 100 Mbps and 10 Mbps.

### 3.2 Interface Descriptions

### 3.2.1 10/100 Mbps Network Interface

The LXT973 supports both 10BASE-T and 100BASE-TX Ethernet over twisted-pair, or 100 Mbps Ethernet over fiber media (100BASE-FX). Each network interface port consists of four external pins (two differential signal pairs). The pins are shared between twisted-pair and fiber.

The LXT973 output drivers generate either 100BASE-TX, 10BASE-T, or 100BASE-FX output. When not transmitting data, the device generates IEEE 802.3-compliant link pulses or IDLE code. Input signals are decoded either as a 100BASE-TX, 100BASE-FX, or 10BASE-T input, depending on the mode selected. Auto-negotiation/parallel detection or manual control is used to determine the speed of this interface. Polarity is determined by the MDI crossover function.





Figure 3. LXT973 Interfaces

### 3.2.1.1 Twisted-Pair Interface

The LXT973 supports either 100BASE-TX or 10BASE-T connections over  $100\Omega$ , Category 5, Unshielded Twisted-Pair (UTP). Only a transformer, RJ-45, and bypass capacitors are required to complete this interface. Using Intel's patented waveshaping technology, the transmitter shapes the outgoing signal to help reduce the need for external EMI filters. Four slew rate settings allow the designer to match the output waveform to the magnetic characteristics. Both transmit and receive terminations are built into the LXT973. Therefore, no external components are required between the LXT973 and the external transformer. The transmitter uses a transformer with a center tap to help reduce power consumption.

When operating at 100 Mbps, MLT3 symbols are continuously transmitted and received. When not transmitting data, the LXT973 generates "IDLE" symbols.

During 10 Mbps operation, LXT973 encoded data is exchanged. When no data is exchanged, the line transmits normal link pulses to maintain link.

### 3.2.1.2 MDI Crossover (MDIX)

The LXT973 crossover function, which is compliant to the IEEE 802.3, clause 23 standard, connects the transmit output of the device to the far-end receiver in a link segment. This function can be configured via Register bits 27.9:8. Please refer to Section 7.0, "Auto MDI/MDIX" on page 52. Default mode is auto-MDIX enabled.



#### 3.2.1.3 Fiber Interface

The LXT973 provides a PECL interface that complies with the ANSI X3.166 specification. This interface is suitable for driving a fiber-optic coupler (see Figure 14 on page 46).

Fiber ports cannot be enabled via auto-negotiation and must be enabled via the Global Hardware Control Interface pins or MDIO registers. Using external circuitry, the LXT973 can interface the fiber transceiver with 2.5V or 3.3V supply voltages. Fiber mode per port may be selected using Register bit 16.0. Please refer to Table 4 on page 18 for correct pin assignments.

### 3.3 MII Operation

The LXT973 device implements the Media Independent Interface (MII) as defined in the IEEE 802.3 standard. Separate channels are provided for transmitting data from the MAC to the LXT973 (TXD), and for passing data received from the line (RXD) to the MAC. Each channel has its own clock, data bus, and control signals. Nine signals are used to pass received data to the MAC: RXD<3:0>, RXCLK, RXDV, RXER, COL and CRS. Seven signals are used to transmit data from the MAC: TXD<3:0>, TXCLK, TXEN, and TXER.

The LXT973 supplies both clock signals as well as separate outputs for carrier sense and collision. Data transmission across the MII is normally implemented in 4-bit-wide nibbles.

### 3.3.1 MII Clocks

The LXT973 is the master clock source for data transmission and supplies both MII clocks (RXCLK and TXCLK). It automatically sets the clock speeds to match link conditions. When the link is operating at 100 Mbps, the clocks are set to 25 MHz. When the link is operating at 10 Mbps, the clocks are set to 2.5 MHz. The transmit data and control signals must always be synchronized to TXCLK by the MAC. The LXT973 samples these signals on the rising edge of TXCLK.

### 3.3.2 Transmit Enable

The MAC must assert TXEN at the same time as the first nibble of preamble, and de-assert TXEN after the last bit of the packet.

### 3.3.3 Receive Data Valid

The LXT973 asserts RXDV when it receives a valid packet. Timing changes depend on line operating speed:

- For 100BASE-TX links, RXDV is asserted from the first nibble of preamble to the last nibble of the data packet.
- For 10BASE-T links, the entire preamble is truncated. RXDV is asserted with the first nibble
  of the Start-of-Frame Delimiter (SFD) "5D" and remains asserted until the end of the packet.

### LXT973 10/100 Mbps Dual-Port Fast Ethernet PHY Transceiver



### 3.3.4 Carrier Sense

Carrier Sense (CRS) is an asynchronous output. CRS is generated when a packet is received from the line regardless of duplex mode, and for a transmission to the line in half-duplex mode. Table 8 on page 26 summarizes the conditions for assertion of carrier sense, collision, and data loopback signals. Carrier sense is not generated when a packet is transmitted in full-duplex mode.

For 100BASE-TX and 100BASE-FX links, a Start-of-Stream Delimiter (SSD) or /J/K/ symbol pair causes assertion of carrier sense (CRS). An End-of-Stream Delimiter (ESD), or /T/R/ symbol pair causes de-assertion of CRS. The PMA layer also de-asserts CRS if IDLE symbols are received without /T/R/. In this event, the RXER bit in the RX Status Frame is asserted for one clock cycle when CRS is de-asserted.

For 10BASE-T links, CRS assertion is based on receipt of a valid preamble, and de-assertion is based on receipt of an End-of-Frame (EOF) marker.

### 3.3.5 Error Signals

When the LXT973 is in 100 Mbps mode and receives an invalid symbol from the network, it asserts RXER and drives "1110" on the RXD pins.

When the MAC asserts TXER, the LXT973 drives "H" symbols out on the DPAP/N\_0 or DPAP/N\_1 pins.

### 3.3.6 Collision

The LXT973 asserts its collision signal, asynchronously to any clock, when the line state is half-duplex and the transmitter and receiver are active at the same time. Table 8 on page 26 summarizes the conditions for assertion of carrier sense, collision, and data loopback signals.

### 3.3.7 Loopback

The LXT973 provides two loopback functions, operational and test (see Table 8 on page 26). Loopback paths are shown in Figure 4 on page 26.

### 3.3.7.1 Operational Loopback

Operational loopback is provided for 10 Mbps half-duplex links when Register bit 16.8 = 0. Data transmitted by the MAC (TXD) is looped back on the receive side of the MII (RXD). Operational loopback is not provided for 100 Mbps links, full-duplex links, or when Register bit 16.8 = 1.

### 3.3.7.2 Test Loopback

A test loopback function is provided for diagnostic testing of the LXT973. During test loopback, twisted-pair and fiber interfaces are disabled. Data transmitted by the MAC is internally looped back by the LXT973 and returned to the MAC.

Test loopback is available for both 100BASE-TX and 10BASE-T operation. Test loopback is enabled by setting the register bits as follows:

• Register bit 0.14 = 1 (loopback mode)



- Register bit 0.8 = 1 (full-duplex)
- Register bit 0.12 = 0 (disable auto-negotiation).

Figure 4. Loopback Paths



Table 8. Carrier Sense, Loopback, and Collision Conditions

| Speed                                 | Duplex Condition                      | Carrier Sense           | Test <sup>1</sup><br>Loopback | Operational<br>Loopback | Collision            |
|---------------------------------------|---------------------------------------|-------------------------|-------------------------------|-------------------------|----------------------|
|                                       | Full-Duplex                           | Receive Only            | Yes                           | No                      | None                 |
| 100 Mbps                              | Full-Duplex                           | Receive Only            | No                            | No                      | None                 |
|                                       | Half-Duplex                           | Transmit or Receive     | No                            | No                      | Transmit and Receive |
|                                       | Full-Duplex                           | Receive Only            | Yes                           | No                      | None                 |
|                                       | Full-Duplex                           | Receive Only            | No                            | No                      | None                 |
| 10 Mbps                               | Half-Duplex,<br>Register bit 16.8 = 0 | Transmit or Receive     | Yes                           | Yes                     | Transmit and Receive |
| Half-Duplex,<br>Register bit 16.8 = 1 |                                       | Transmit or Receive     | No                            | No                      | Transmit and Receive |
| 1. Test Loc                           | opback is enabled when                | Register bits 0.14 = 1. | 0.8 = 1. and 0                | .12 = 0.                |                      |

### 3.3.8 Configuration Management Interface

The LXT973 provides an MDIO Management Interface and a Hardware Control Interface for device configuration and management.

### 3.3.8.1 MII Management Interface

The LXT973 supports the IEEE 802.3 MII Management Interface also known as the Management Data Input/Output (MDIO) Interface. This interface allows upper-layer devices to monitor and control the state of the LXT973. The MDIO interface consists of a physical connection, a specific protocol which runs across the connection, and an internal set of addressable registers. The physical interface consists of a data line (MDIO) and clock line (MDC), and a control line (MDDIS). The maximum speed of MDC is 20 MHz.

### LXT973 10/100 Mbps Dual-Port Fast Ethernet PHY Transceiver



Operation of this interface is controlled by the MDDIS*n* input pin. When MDDIS*n* is High, the MDIO is completely disabled. When MDDIS*n* is Low, read and write are enabled. The timing for the MDIO Interface is shown in Table 49 on page 85. See Figure 5 for read operations, and Figure 6 for write operations. The protocol allows one controller to communicate with multiple LXT973 devices. Each LXT973 port is assigned an address between 0 and 31, as described in Table 5 on page 19 (ADDR<4:1>).

The LXT973 supports the core 16-bit MDIO registers. Registers 0-10 and 15 are required and their functions are specified by the IEEE 802.3 specification. Additional registers are included for expanded functionality. Specific bits in the registers are referenced using an "X.Y" notation, where X is the register number (0-31) and Y is the bit number (0-15)

Figure 5. Management Interface Read Frame Structure



Figure 6. Management Interface Write Frame Structure



### 3.3.8.2 MII Addressing

The MDIO management protocol allows one controller to communicate with multiple LXT973 chips. Pins ADDR\_<4:1> determine the base address. Each port adds its port number to the base address to obtain its port address as shown in Figure 7 on page 28.

Datasheet 27

Document #: 249426 Revision #: 002 Rev. Date: March 1, 2002



Figure 7. Port Address Scheme



### 3.3.8.3 Hardware Control Interface

The LXT973 provides a Hardware Control Interface for applications where the MDIO is not desired. Refer to Figure 16, "LXT973 Initialization Sequence" on page 47 for additional details.

### 3.4 Operating Requirements

### 3.4.1 Power Requirements

The LXT973 requires five power supply inputs: VCCD, VCCR, VCCT, VCCPECL, and VCCIO. The digital and analog circuits require 2.5V supplies (VCCD, VCCR, and VCCT). These inputs may be supplied from a single source although decoupling is required to each respective ground. The fiber VCCPECL supply can be connected to either 2.5V or 3.3V.

A separate power supply may be used for MII and MDIO (VCCIO) interfaces. The power supply may be either +2.5V or +3.3V. VCCIO should be supplied from the same power source used to supply the controller on the other side of the interface. As a matter of good practice, these supplies should be as clean as possible.

### 3.4.2 Clock Requirements

### 3.4.2.1 Reference Clock / External Oscillator

The LXT973 requires a constant enabled reference clock (REFCLK). REFCLK's frequency must be 25 MHz. Considering overall system performance first, the clock is best derived by providing a crystal-based oscillator. PLL-based oscillators with known stability may also be used. In general, an oscillator-based clock source is recommended over a derived clock due to frequency stability

28

### LXT973 10/100 Mbps Dual-Port Fast Ethernet PHY Transceiver



and overall signal integrity. Regardless of clock source, careful consideration should be given to physical placement, board layout, and signal routing of the source to maintain the highest possible level of signal integrity. Refer to Table 33 on page 74 for clock timing requirements.

### **3.4.2.2** MDIO Clock

The MII management channel (MDIO) also requires an external clock. The managed data clock (MDC) speed is a maximum of 20 MHz. Refer to Table 49 on page 85 for details.

### 3.5 Initialization

When the LXT973 is first powered on, reset, or encounters a link failure state, it checks the MDIO register configuration bits to determine the line speed and operating conditions to use for the network link. The configuration bits may be set by the Hardware Control or MDIO interface as shown in Table 9 on page 31.

### 3.5.1 MDIO Control Mode

In the MDIO Control mode, the LXT973 reads the Hardware Control Interface pins to set the initial (default) values of the MDIO registers. Once the initial values are set, bit control reverts to the MDIO interface.

### 3.5.2 Hardware Control Mode

In the Hardware Control Mode, the LXT973 disables direct write operations to the MDIO registers via the MDIO Interface. On power-up or hardware reset the LXT973 reads the Hardware Control Interface pins and sets the MDIO registers accordingly.

The following modes are available using either Hardware Control or MDIO Control:

- Forced network link to 100BASE-FX (Fiber)
- Forced network link operation to:

100BASE-TX, full-duplex

100BASE-TX, half-duplex

10BASE-T, full-duplex

10BASE-T, half-duplex

• Allow auto-negotiation/parallel-detection

When the network link is forced to a specific configuration, the LXT973 immediately begins operating the network interface as commanded. When auto-negotiation is enabled, the LXT973 begins the auto-negotiation/parallel-detection operation.

### 3.5.3 Power-Down Mode

The LXT973 incorporates numerous features to maintain the lowest power possible. The device can be put into a low-power state via Register 0 as well as a near-zero power state with the power-down pin. When in power-down mode, the device is not capable of receiving or transmitting packets.

### LXT973 10/100 Mbps Dual-Port Fast Ethernet PHY Transceiver



The lowest power operation is achieved using the global power-down pin. This active High pin powers down every circuit in the device, including all clocks. All registers are unaltered and maintained when the global PWRDWN pin is released and the registers are reloaded with the value of the last hardware reset.

Individual ports (software power-down) can be powered down using Control Register bit 0.11. This bit powers down a significant portion of the port, but clocks to the register section remain active. This allows the management interface to remain active during register power-down. The power-down bit is active High.

#### 3.5.3.1 Hardware Power-Down

The hardware power-down per port mode is controlled by the PWRDWN 0/1 pins. When PWRDWN 0/1 is High, the following conditions are true:

- All LXT973 ports and the clock are shut down.
- All outputs are tri-stated.
- The MDIO registers are not accessible.
- Configuration pins are not read upon release of the PWRDWN 0/1 pins, and registers are reloaded with the value of the last hardware reset.

### 3.5.3.2 Software Power-Down

Software port power-down control is provided by Register 11 in the respective port Control Registers (refer to Table 17 on page 62). During individual port power-down, the following conditions are true:

- The individual port is shut down.
- The MDIO registers remain accessible.
- The register remains unchanged.

### 3.5.4 Reset

The LXT973 provides both hardware and software resets. Configuration control of autonegotiation, speed, and duplex mode selection is handled differently for each. During a hardware reset, settings for Register bits 0.13, 0.12, and 0.8 are read in from the pins (refer to Table 9 on page 31 for pin settings and Table 17 on page 62 for register bit definitions).

During a software reset (Register bit 0.15 = 1), the bit settings are not re-read from the pins, and revert back to the values that were read in during the last hardware reset. Any changes to pin values from the last hardware reset are not detected during a software reset. Also, during a software reset (Register bit 0.15 = 1), the registers are available for reading. The reset bit is polled to see when the part has completed reset (Register bit 0.15 = 0).

During a hardware reset, register information is unavailable for 1 ms after de-assertion of the reset. All the MII interface pins are disabled during a hardware reset and released to the bus on de-assertion of reset.



#### 3.5.5 **Hardware Configuration Settings**

The LXT973 provides a hardware option to set the initial device configuration. The hardware option uses four per-port configuration pins that provide control (see Table 9 on page 31).

Table 9. **Configuration Settings (Hardware Control Interface)** 

| FIBER/TPx    | AUTO-NEGx          | SPEEDx          | DUPLEXx                                                     | Mode                                                                                                         |
|--------------|--------------------|-----------------|-------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------|
| Low          | -                  | -               | Low                                                         | 100BASE-FX is enabled in half-duplex mode.<br>Auto-negotiation is disabled.                                  |
| Low          | -                  | -               | High                                                        | 100BASE-FX is enabled in full-duplex mode.<br>Auto-negotiation is disabled.                                  |
| High         | High               | High            | High                                                        | AUTO_NEG is enabled. All capabilities are advertised. Register bits 4.8, 4.7, 4.6, and 4.5 are all set to 1. |
| High         | High               | High            | Low                                                         | AUTO_NEG is enabled. Only 100 Mbps capabilities are advertised.                                              |
| riigii       | i ligii            | i ligii         | LOW                                                         | Register bits 4.8 and 4.7 are set 1. Register bits 4.6 and 4.5 are cleared to 0.                             |
| High         |                    | High            | AUTO_NEG is enabled. Only 10 Mbps capability is advertised. |                                                                                                              |
| riigii       | High               | Low             | riigii                                                      | Register bits 4.8 and 4.7 are cleared to 0. Register bits 4.6 and 4.5 are set to 1.                          |
| l li ala     | LUala              | 1               | Law                                                         | AUTO_NEG is enabled. Only half -duplex capability is advertised.                                             |
| High         | High               | Low             | Low                                                         | Register bits 4.7 and 4.5 are set 1. Register bits 4.8 and 4.6 are cleared to 0.                             |
| High         | Low                | High            | High                                                        | AUTO_NEG is disabled. LXT973 port x is forced to 100 Mbps full-duplex operation.                             |
| High         | Low                | High            | Low                                                         | AUTO_NEG is disabled. LXT973 port x is forced to 100 Mbps half-duplex operation.                             |
| High         | Low                | Low             | High                                                        | AUTO_NEG is disabled. LXT973 port x is forced to 10 Mbps full-duplex operation.                              |
| High         | Low                | Low             | Low                                                         | AUTO_NEG is disabled. LXT973 port x is forced to 10 Mbps half-duplex operation.                              |
| 1. These pir | ns also set the de | fault values fo | r Registers 0 a                                             | and 4 accordingly.                                                                                           |

#### 3.6 **Link Establishment**

#### 3.6.1 **Auto-Negotiation**

The LXT973 attempts to auto-negotiate with its link partner by sending Fast Link Pulse (FLP) bursts. Each burst consists of 33 pulse positions spaced 62.5 µs apart. Odd link pulses (clock pulses) are always present. Even link pulses (data pulses) may also be present or absent to indicate a "1" or a "0". Each FLP burst exchanges 16 bits of data, referred to as a "page." All devices that support auto-negotiation must implement the "Base Page", defined by IEEE 802.3 (Registers 4 and 5). The LXT973 also supports the optional "Next Page" function (Registers 7 and 8).



### 3.6.1.1 Base Page Exchange

By exchanging Base Pages, the LXT973 and its link partner communicate their capabilities to each other. Both sides must receive at least three identical base pages for negotiation to proceed. Each side finds their highest common capabilities, exchange more pages, and agree on the operating state of the line.

### 3.6.1.2 Next Page Exchange

Additional information, exceeding that required by Base Page exchange, can also be sent via "Next Pages." The LXT973 fully supports the IEEE 802.3 method of negotiation via Next Page exchange. The Next Page exchange uses Register 7 to send information and Register 8 to receive information, and occurs only if both ends of the link advertise their ability to exchange Next Pages. The LXT973 is configured to make Next Page exchange easier for software. When a Base Page or Next Page is received, the Page Received Register bit 6.1 remains set until read. When Register bit 6.2 (Next Page Able) is received, it stays set until read. This bit should be cleared whenever a new negotiation occurs. This prevents the user from reading an old value in Register 6 and assuming there is valid information in Registers 5 and 8. Additionally, Register 6 contains a new bit (Register bit 6.5) that indicates when the current Received Page is the Base Page. This information is useful for recognizing when next pages must be re-sent due to the start of a new negotiation process. Register bit 16.1 and the Page Received bit (Register bit 6.1) are also cleared upon reading Register 6.

### 3.6.1.3 Controlling Auto-Negotiation

When auto-negotiation is controlled by software, the following steps are recommended:

- 1. After power-up, power-down, or reset, the power-down recovery time (max =  $300 \,\mu s$ ) must be exhausted before proceeding.
- 2. Set the auto-negotiation advertisement register bits.
- 3. Enable auto-negotiation (set MDIO Register bit 0.12 = 1).

### 3.6.1.4 Link Criteria

In 100 Mbps mode, link is established when the scrambler becomes locked and remains locked for approximately 50 ms. Link remains up unless the de-scrambler receives less than 12 consecutive IDLE symbols in any 2 ms period. This provides a very robust operation, filtering out any small noise hits that may disrupt the link.

In 10 Mbps mode, link is established based on the link state machine found in the IEEE 802.3, Clause 14.X specification. Receiving 100 Mbps idle patterns does not bring up a 10 Mbps link.

### 3.6.1.5 Parallel Detection

In parallel with auto-negotiation, the LXT973 also monitors for 10 Mbps Normal Link Pulses (NLP) or 100 Mbps IDLE symbols. If either is detected, the device automatically reverts to the corresponding operating mode. Parallel detection allows the LXT973 to communicate with devices that do not support auto-negotiation. The established link is always set at half-duplex.





Figure 8. Auto-Negotiation Operation

### 3.7 Network Media/Protocol Support

The LXT973 supports both 10BASE-T and 100BASE-TX Ethernet over twisted-pair, or 100 Mbps Ethernet over fiber media (100BASE-FX).

### 3.7.1 10/100 Mbps Network Interface

The network interface port consists of five external pins (two differential signal pairs and a signal detect pin). The differential signal pins are shared between twisted-pair and fiber. Refer to Figure 3 on page 23 for specific pin assignments.

The LXT973 output drivers generate either 100BASE-TX, 10BASE-T, or 100BASE-FX output. When not transmitting data, the LXT973 generates IEEE 802.3-compliant link pulses or an IDLE code. Input signals are decoded either as a 100BASE-TX, 100BASE-FX, or 10BASE-T input, depending on the mode selected. Auto-negotiation/parallel detection or manual control is used to determine the speed of this interface.

### 3.7.2 Twisted-Pair Interface

When operating at 100 Mbps, the LXT973 continuously transmits and receives MLT3 symbols. When not transmitting data, the LXT973 generates IDLE symbols.

During 10 Mbps operation, Manchester-encoded data is exchanged. When no data is being exchanged, the line is left in an idle state. Link pulses are transmitted periodically to keep the link up.



The LXT973 supports either 100BASE-TX or 10BASE-T connections over  $100\Omega$ , Category 5, Unshielded Twisted-Pair (UTP) cable. Only a transformer, RJ-45 connector, and bypass capacitors are required to complete this interface. On the transmit side, Intel's patented waveshaping technology shapes the outgoing signal to help reduce the need for external EMI filters. Four slew rate settings (refer to Table 5 on page 19) allow the designer to match the output waveform to the magnetic characteristics.

### 3.7.3 Fiber Interface

The LXT973 fiber port is designed to interface with common industry-standard fiber modules. It incorporates a PECL interface that complies with the ANSI X3.166 standard for seamless integration.

Fiber mode is selected by putting a low level on the Fiber\_TPn pin. This is only sensed upon completion of reset.

### 3.7.4 Fault Detection and Reporting

The LXT973 supports two fault detection and reporting mechanisms. "Remote Fault" refers to a MAC-to-MAC communication function that is essentially transparent to PHY layer devices, and is used only during auto-negotiation. Therefore, Remote Fault is applicable only to twisted-pair links. "Far End Fault" is an optional PMA-layer function that may be embedded within PHY devices. The LXT973 supports both functions, which are explained in more detail in sections that follow.

### 3.7.5 Remote Fault

Register bit 4.13 in the Auto-Negotiation Advertisement Register is reserved for Remote Fault indications. This bit is typically used when restarting the auto-negotiation sequence, indicating to the link partner that link is down because the advertising device detected a fault.

When the LXT973 receives a Remote Fault indication from its partner during auto-negotiation it:

- Sets Register bit 5.13 in the Link Partner Base Page Ability Register, and
- Sets the Remote Fault Register bit 1.4 in the MII Status Register to pass this information to the local controller.

#### 3.7.6 Far End Fault

In fiber mode, the SDn pin monitors signal quality. If signal quality degrades beyond the fault threshold, the fiber transceiver reports a signal quality fault condition via the SDn pin. Loss of signal quality blocks any fiber data from being received and causes a loss of link.

### LXT973 10/100 Mbps Dual-Port Fast Ethernet PHY Transceiver



If the LXT973 detects a signal fault condition, it transmits the Far End Fault Indication (FEFI) over the fiber link. The FEFI consists of 84 consecutive "1s" followed by a single "0." This pattern must be repeated at least three times. The LXT973 transmits the Far-End Fault code a minimum of three times if all the following conditions are true:

- Fiber mode is selected.
- Far End Fault Code transmission is enabled (Register bit 16.2 = 1).
- Signal Detect indicates either no signal or the receive PLL cannot lock.
- Loopback is not enabled.

### 3.8 100 Mbps Operation

### 3.8.1 100BASE-X Network Operations

During 100BASE-X operation, the LXT973 transmits and receives 5-bit symbols across the network link. Figure 9 shows the structure of a standard frame packet. When the MAC is not actively transmitting data, the LXT973 sends out IDLE symbols on the line.

In 100BASE-TX mode, the device scrambles the data and transmits it to the network using MLT-3 line code. The MLT-3 signals received from the network are de-scrambled and decoded, and sent across the MII to the MAC.

In 100BASE-FX mode, the LXT973 transmits and receives NRZI signals across the PECL interface. An external 100BASE-FX transceiver module is required to complete the fiber connection.

As shown in Figure 9, the MAC starts each transmission with a preamble pattern. As soon as the LXT973 detects the start of preamble, it transmits a J/K Start-of-Stream Delimiter (SSD) symbol to the network. It then encodes and transmits the rest of the packet, including the balance of the preamble, the Start-of-Frame Delimiter (SFD), packet data, and CRC. Once the packet ends, the LXT973 transmits the T/R End-of-Stream Delimiter (ESD) symbol and returns to transmitting IDLE symbols.

Figure 9. 100BASE-X Frame Format





### 3.8.2 100BASE-X Protocol Sublayer Operations

In the 7-layer OSI communications model, the LXT973 is a Physical Layer 1 (PHY) device. The LXT973 implements the Physical Coding Sublayer (PCS), Physical Medium Attachment (PMA), and Physical Medium Dependent (PMD) sublayers of the reference model defined by the IEEE 802.3u specification. The following paragraphs discuss the LXT973 operation from the reference model point of view.

### 3.8.3 PCS Sublayer

The Physical Coding Sublayer (PCS) provides the MII interface, as well as the 4B/5B encoding/decoding function. For 100BASE-TX and 100BASE-FX operation, the PCS layer provides IDLE symbols to the PMD-layer line driver as long as TXEN is de-asserted. For 10BASE-T operation, the PCS layer merely provides a bus interface and serialization/de-serialization function. 10BASE-T operation does not use the 4B/5B encoder.

### 3.8.3.1 Preamble Handling

When the MAC asserts TXEN, the PCS substitutes a /J/K/ symbol pair, also known as the Start-of-Stream Delimiter (SSD), for the first two nibbles received across the MII. The PCS layer continues to encode the remaining MII data until TXEN is de-asserted. It then returns to supplying IDLE symbols to the line driver.

The PCS layer performs the opposite function in the receive direction by substituting two preamble nibbles for the SSD.

### 3.8.3.2 Dribble Bits

The LXT973 handles dribble bits in all modes. If one through four dribble bits are received, the nibble is passed across the MII, and padded with ones if necessary. If five through seven dribble bits are received, the second nibble is not sent to the MII bus.

Figure 10. Protocol Sublayers



#### LXT973 10/100 Mbps Dual-Port Fast Ethernet PHY Transceiver



## 3.8.4 PMA Sublayer

#### 3.8.4.1 Link Failure Override

The LXT973 normally transmits 100 Mbps data packets or IDLE symbols only if it detects that link is up, and transmits FLP bursts in auto-negotiation mode or IDLE symbols in forced mode. Setting Register bit 16.14 = 1 overrides this function, allowing the LXT973 to transmit data packets even when link is down. This feature is provided as a diagnostic tool.

Note:

Auto-negotiation must be disabled to transmit data packets in the absence of link. If auto-negotiation is enabled, the LXT973 automatically begins transmitting FLP bursts if the link goes down.

#### 3.8.4.2 Carrier Sense

For 100BASE-TX and 100BASE-FX links, a Start-of-Stream Delimiter (SSD) or /J/K/ symbol pair causes assertion of carrier sense (CRS). An End-of-Stream Delimiter (ESD), or /T/R/ symbol pair causes de-assertion of CRS. The PMA layer also de-asserts CRS if IDLE symbols are received without /T/R/. In this event, the RXER bit in the RX Status Frame is asserted for one clock cycle when CRS is de-asserted.

#### 3.8.4.3 Twisted-Pair PMD Sublayer

The twisted-pair Physical Medium Dependent (PMD) layer provides the signal scrambling and descrambling, line coding and decoding (MLT-3), as well as receiving, polarity correction, and baseline wander correction functions.

#### 3.8.4.4 Scrambler/Descrambler

The purpose of the scrambler is to spread the signal power spectrum and further reduce EMI using an 11-bit, non-data-dependent polynomial. The receiver automatically decodes the polynomial whenever IDLE symbols are received.

The scrambler/de scrambler can be bypassed by setting Register bit 16.12 = 1. The scrambler is automatically bypassed when the fiber port is enabled. Scrambler bypass is provided for diagnostic and test support.

### 3.8.4.5 Baseline Wander Correction

The LXT973 provides a baseline wander correction function which makes the device robust under all network operating conditions. The MLT3 coding scheme used in 100BASE-TX is, by definition, "unbalanced." This means that the DC average value of the signal voltage can "wander" significantly over short time intervals (tenths of seconds). This wander may cause receiver errors, particularly in less robust designs, at long-line lengths (100 meters). The exact characteristics of the wander are completely data dependent.

The LXT973 baseline wander correction characteristics allow the device to recover error-free data while receiving worst-case "killer" packets over all cable lengths.



# 3.8.5 Fiber PMD Sublayer

The LXT973 provides a PECL interface for connection to an external fiber-optic transceiver. (The external transceiver provides the PMD function for fiber media.) The device uses an NRZI format for the fiber interface. The fiber interface operates at 100 Mbps only and does not support 10 Mbps applications.

#### 3.8.5.1 Far End Fault Indications

The LXT973 Signal Detect pins independently detect signal faults from the local fiber transceivers via the SD pins. The device also uses Register bit 1.4 to report Remote Fault indications received from its link partner. The device ORs both fault conditions to set Register bit 1.4. This bit is set once and cleared when read.

Either fault condition causes the LXT973 to drop the link unless Forced Link Pass is selected (Register bit 16.14 = 1). A link-down condition is then reported via status bits.

In response to locally detected signal faults (SD activated by the local fiber transceiver), the affected port can transmit the Far End Fault code if a fault code transmission is enabled by Register bit 16.2.

- When Register bit 16.2 = 1, transmission of the Far End Fault code is enabled. The LXT973 transmits Far End Fault code if fault conditions are detected by the Signal Detect pins.
- When Register bit 16.2 = 0, the LXT973 does not transmit Far End Fault code. It continues to transmit IDLE code and may or may not drop link, depending on the setting for Register bit 16.14.

The occurrence of a Far End Fault causes all transmission of data from the Reconciliation Sublayer to stop and the Far End fault code to begin. The Far End Fault code consists of 84 "1s" followed by a single "0", and is repeated until the Far End Fault condition is removed.

# 3.9 10 Mbps Operation

The LXT973 operates as a standard 10BASE-T transceiver and supports all the standard 10 Mbps functions. During 10BASE-T operation, the LXT973 transmits and receives Manchester-encoded data across the network link. When the MAC is not actively transmitting data, the device sends out link pulses on the line.

In 10BASE-T mode, the polynomial scrambler/de-scrambler is inactive. Manchester-encoded signals received from the network are decoded by the LXT973 and sent across the MII to the MAC.

# 3.9.1 Polarity Correction

The LXT973 automatically detects and corrects for an inverted receive signal. Reversed polarity is detected if eight inverted link pulses or four inverted End-of-Frame (EOF) markers are received consecutively. If link pulses or data are not received by the maximum receive time-out period, the polarity state is reset to a non-inverted state.

#### LXT973 10/100 Mbps Dual-Port Fast Ethernet PHY Transceiver



*Note:* The LXT973 does not support fiber connections at 10 Mbps.

#### 3.9.2 Dribble Bits

The LXT973 device handles dribble bits in all modes. If one through four dribble bits are received, the nibble is passed across the MII. If five through seven dribble bits are received, the second nibble is not sent to the MII bus.

### 3.9.3 Link Test

The LXT973 always transmits link pulses in 10BASE-T mode. When enabled, the link test function monitors the connection for link pulses. Once link pulses are detected, data transmission is enabled and remains enabled as long as either the link pulses or data transmission continues. If link pulses stop, the data transmission is disabled.

If the link test function is disabled, the LXT973 transmits to the connection regardless of detected link pulses. The link test function is disabled by setting Register bit 16.14 = 1.

#### 3.9.4 Link Failure

Link failure occurs if Link Test is enabled and link pulses or packets stop being received. If this condition occurs, the LXT973 returns to the auto-negotiation phase if auto-negotiation is enabled.

### 3.9.5 Jabber

If a transmission exceeds the jabber timer, the LXT973 disables the transmit and loopback functions. The LXT973 automatically exits jabber mode after the unjab time has expired. This function is disabled by setting Register bit 16.10 = 1.

# 3.10 Monitoring Operations

### 3.10.1 Monitoring Auto-Negotiation

Auto-negotiation may be monitored as follows:

- Link Status Register bit 1.2 = 1 once the link is established.
- Additional bits in Register 1 can be used to determine the link operating conditions and status (refer to Table 18 on page 63).

### 3.10.2 Per-Port LED Driver Functions

The LXT973 incorporates three direct drive LEDs per port (LED $n_1$ , LED $n_2$ , and LED $n_3$ ). On power-up, all the LEDs light up for approximately one second after reset de-asserts. Each LED may be configured to one of several different display modes using the LED Configuration Pins, as shown in Table 10 on page 40.

39

Datasheet
Document #: 249426



The LED driver pins are open drain circuits (10 mA maximum current rating). If an LEDx\_n pin is unused, terminate with a  $10K\Omega$  pull-up resistor. Figure 11 shows a typical LED implementation. When configured for modes 2 or 4, the LEDs blink at the rate of 100 ms to display multiple status.

Table 10 provides LED configurations for the LXT973.

**Table 10. LED Configurations** 

| LED_CFG0 | LED_CFG1 | LEDn_1 | LEDn_1 LEDn_2    |                  |
|----------|----------|--------|------------------|------------------|
| 0        | 0        | Speed  | Link             | Duplex           |
| 1        | 0        | Speed  | Link/Activity    | Duplex/Collision |
| 0        | 1        | Link   | Receive          | Transmit         |
| 1        | 1        | Speed  | Link/MII Isolate | Duplex/Collision |

Figure 11. Typical LED Implementation





# 4.0 Application Information

# 4.1 Design Recommendations

The LXT973 is designed to comply with IEEE 802.3 requirements to provide outstanding receive Bit Error Rate (BER), and long-line-length performance. To achieve maximum performance from the LXT973, attention to detail and good design practices are required. *Refer to the LXT973 Design and Layout Guide for detailed design and layout information*.

# 4.1.1 General Design Guidelines

Adherence to generally accepted design practices is essential to minimize noise levels on power and ground planes. Up to a maximum noise level of 50 mV is considered acceptable. High-frequency switching noise can be reduced, and its effects eliminated, by following these simple guidelines throughout the design:

- Fill in unused areas of the signal planes with solid copper and attach them with vias to a VCC or ground plane that is not located adjacent to the signal layer.
- Use ample bulk and de-coupling capacitors throughout the design (a value of  $0.01~\mu F$  is recommended for de-coupling caps).
- · Provide ample power and ground planes.
- Provide termination on all high-speed switching signals and clock lines.
- Provide impedance matching on long traces to prevent reflections.
- Route high-speed signals next to a continuous, unbroken ground plane.
- Filter and shield DC-to-DC converters, oscillators, etc.
- Do not route any digital signals between the LXT973 and the RJ-45 connectors at the edge of the board.
- Do not extend any circuit power and ground planes past the center of the magnetics or to the edge of the board. Use this area for chassis ground, or leave it void.

# 4.1.2 Power Supply Filtering

Power supply ripple and digital switching noise on the VCC plane may cause EMI problems and degrade line performance. To minimize ground noise as much as possible, use good general techniques and filter the VCC plane. It is difficult to predict in advance the performance of any design, although certain factors greatly increase the risk of having problems:

- Poorly-regulated or over-burdened power supplies.
- Wide data busses (32-bits+) running at a high clock rate.
- DC-to-DC converters.

Intel recommends filtering the power supply to the analog VCC pins of the LXT973. This has two benefits. First, it keeps digital switching noise out of the analog circuitry inside the LXT973, helping with line performance. Second, if the VCC planes are laid out correctly, digital switching noise is kept away from external connectors, reducing EMI problems.

Datasheet 41



The recommended implementation is to break the VCC plane into two sections. The digital section supplies power to the VCCD and VCCIO pins of the LXT973. The analog section supplies power to the VCCR, VCCT, VCCPECL pins. The break between the two planes should run underneath the device. In designs with more than one LXT973 device, a single continuous analog VCC plane can be used to supply them all.

The digital and analog VCC planes should be joined at one or more points by ferrite beads. The beads should produce at least a  $100\Omega$  impedance at 100 MHz. Beads should be placed so that current flow is evenly distributed. The maximum current rating of the beads should be at least 150% of the current that is actually expected to flow through them. A bulk cap (2.2- $10\,\mu\text{F})$  should be placed on each side of each bead. In addition, a high-frequency bypass cap  $(0.01\,\mu\text{F})$  should be placed near each analog VCC pin.

### 4.1.3 Power and Ground Plane Layout Considerations

Great care needs to be taken when laying out the power and ground planes.

- Follow the guidelines in the *LXT973 Design and Layout Guide* for locating the split between the digital and analog VCC planes.
- Keep the digital VCC plane away from the DPAP/N\_n and DPBP/N\_n signals, the magnetics, and the RJ-45 connectors.
- Place the layers so that the DPAP/N\_n and DPBP/N\_n signals can be routed near or next to the ground plane.

#### 4.1.3.1 Chassis Ground

For ESD reasons, it is a good design practice to create a separate chassis ground that encircles the board and is isolated via moats and keep-out areas from all circuit-ground planes and active signals. Chassis ground should extend from the RJ-45 connectors to the magnetics, and can be used to terminate unused signal pairs (Bob Smith termination). In single-point grounding applications, provide a single connection between chassis and circuit grounds with a 2 kV isolation capacitor. In multi-point grounding schemes (chassis and circuit grounds joined at multiple points), provide 2 kV isolation to the Bob Smith termination.

#### 4.1.4 MII Terminations

Series termination resistors are required on all the output signals driven by the LXT973. Keep all traces orthogonal and as short as possible. Whenever possible, route the clock traces evenly between the longest and shortest data routes. This minimizes round-trip, clock-to-data delays and allows a larger margin to the setup and hold requirements. Please refer to the LXT973 Design and Layout Guide for series resistor values.

#### 4.1.5 The Fiber Interface

The fiber interface consists of a PECL transmit and receive pair to an external fiber-optic transceiver. The transmit and receive pair should be DC-coupled to the transceiver, and biased appropriately. Refer to the fiber transceiver manufacturer's recommendations for termination circuitry. Figure 14 on page 46 shows a typical example.

42 Datasheet



### 4.1.6 Twisted-Pair Interface

Use the following standard guidelines for a twisted-pair interface:

- Place the magnetics as close as possible to the LXT973.
- Keep transmit pair traces as short as possible; both traces should have the same length.
- Avoid vias and layer changes as much as possible.
- Keep the transmit and receive pairs apart to avoid cross-talk.
- Route the transmit pair adjacent to a ground plane. The optimum arrangement is to place the transmit traces two to three layers from the ground plane with no intervening signals.
- Improve EMI performance by filtering the TPO center tap. A single ferrite bead rated at 100 mA may be used to supply center tap current to all ports.

### 4.1.6.1 Magnetics Information

The LXT973 requires a 1:1 ratio for the receive transformers and a 1:1 ratio for the transmit transformers. The transformer isolation voltage should be rated at 2 kV to protect the circuitry from static voltages across the connectors and cables. Refer to Table 11 for transformer requirements. Before committing to a specific component, designers should contact the manufacturer for current product specifications, and validate the magnetics for the specific application.

**Table 11. Magnetics Requirements** 

| Parameter             | Min | Nom | Max | Units | Test Condition |
|-----------------------|-----|-----|-----|-------|----------------|
| Rx turns ratio        | _   | 1:1 | _   | _     | -              |
| Tx turns ratio        | -   | 1:1 | -   | _     | -              |
| Insertion loss        | 0.0 | 0.6 | 1.1 | dB    | -              |
| Primary inductance    | 350 | -   | -   | μН    | -              |
| Transformer isolation | 2   | -   | -   | kV    | -              |
| Differential to       | 40  | -   | -   | dB    | .1 to 60 MHz   |
| common mode rejection | 35  | -   | -   | dB    | 60 to 100 MHz  |
| Return Loss           | -16 | -   | -   | dB    | 30 MHz         |
| Noturn 2005           | -10 | -   | -   | dB    | 80 MHz         |



# **4.2 Typical Application Circuits**

Figure 12 through Figure 15 on page 46 show typical application circuits for the LXT973.

**Figure 12. Power and Ground Supply Connections** 





Figure 13. Typical Twisted-Pair Interface





Figure 14. Typical Fiber Interface



- This pin selects between 2.5V and 3.3V fiber transceivers. The figure shows the connection for a 3.3V fiber transceiver.
- 2. Refer to the transceiver manufacturers' recommendations for termination circuitry.

Figure 15. Typical MII Interface





# 4.3 Initialization

At power-up or reset, the LXT973 performs the initialization as shown in Figure 16 on page 47. When the MDDIS*n* pin is High, the LXT973 enters Manual Control Mode for that port. When MDDIS*n* is Low, MDIO Control Mode is enabled for that port. Mode control selection is provided via the MDDIS*n* pin as shown in Table 12 on page 48.

### 4.4 MDIO Control Mode

In the MDIO Control mode, the LXT973 uses the Hardware Control Interface to set up initial (default) values of the MDIO registers. Once initial values are set, bit control reverts to the MDIO interface.

## 4.5 Manual Control Mode

In the Manual Control Mode, LXT973 disables direct write operations to the MDIO registers on the MDIO interface. The Hardware Control Interface is monitored during Reset to set up the MDIO registers.

Figure 16. LXT973 Initialization Sequence



## LXT973 10/100 Mbps Dual-Port Fast Ethernet PHY Transceiver



**Table 12. Mode Control Settings** 

| MDDISn | RESET   | PWRDWN | Mode                                |
|--------|---------|--------|-------------------------------------|
| Low    | High    | Low    | MDIO Control                        |
| High   | High    | Low    | Manual Control                      |
| -      | - Low L |        | Reset - Latch default configuration |
| -      | -       | High   | Low Power and reset mode            |



# 5.0 Configuration

When the LXT973 is first powered on, reset, or encounters a link-down state, it must determine the line speed and operating conditions to use for the network link. The LXT973 first checks the MDIO registers (initialized via the Hardware Control Interface or written by software) for operating instructions. Using these mechanisms, the user can command the LXT973 to do one of the following:

- Forced 100BASE-FX operation
- Forced twisted-pair link operation to:
  - 100BASE-TX, full-duplex
  - 100BASE-TX, half-duplex
  - 10BASE-T, full-duplex
  - 10BASE-T, half-duplex
- Allow auto-negotiation/parallel-detection.

In forced twisted-pair link operation, the LXT973 immediately begins operating the network interface as commanded. In the last case, the LXT973 begins the auto-negotiation/parallel-detection process.

Several pins are used to configure the LXT973 device. Table 13 summarizes the available manual configurations to the port. Usually these pins are decodes of chip pins. This is useful for manual configuration.

**Table 13. Configuration Settings (Hardware Control Interface)** 

| FIBER_TPn     | AUTO_NEG <i>x</i>                                                         | SPEEDx | DUPLEXx | Mode                                                                                                                                                |  |  |  |  |
|---------------|---------------------------------------------------------------------------|--------|---------|-----------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|
| Low           | -                                                                         | -      | Low     | 100BASE-FX is enabled in half-duplex mode.<br>Auto-negotiation is disabled                                                                          |  |  |  |  |
| Low           | -                                                                         | -      | High    | 100BASE-FX is enabled in full-duplex mode.<br>Auto-negotiation is disabled.                                                                         |  |  |  |  |
| High          | High                                                                      | High   | High    | AUTO_NEG is enabled. All capabilities are advertised.                                                                                               |  |  |  |  |
|               |                                                                           |        |         | Register bits 4.8, 4.7, 4.6 and 4.5 are all set to 1.                                                                                               |  |  |  |  |
| High          | High                                                                      | High   | Low     | AUTO_NEG is enabled. Only 100 Mbps capabilities are advertised.  Register bits 4.8 and 4.7are set to 1. Register bits 4.6 and 4.5 are cleared to 0. |  |  |  |  |
| High          | High                                                                      | Low    | High    | AUTO_NEG is enabled. Only 10 Mbps capabilities are advertised.  Register bits 4.8 and 4.7 are cleared to 0. Register bits 4.6 and 4.5 are set to 1. |  |  |  |  |
| High          | High                                                                      | Low    | Low     | AUTO_NEG is enabled. Only half-duplex capabilities are advertised. Register bits 4.7 and 4.5 are set 1. Register bits 4.8 and 4.6 are cleared to 0. |  |  |  |  |
| High          | Low                                                                       | High   | High    | AUTO_NEG is disabled. LXT973 port x is forced to 100 Mbps full-duplex operation.                                                                    |  |  |  |  |
| 1. These pins | These pins also set the default values for Registers 0 and 4 accordingly. |        |         |                                                                                                                                                     |  |  |  |  |

Datasheet 49



Table 13. Configuration Settings (Hardware Control Interface) (Continued)

| FIBER_TPn | AUTO_NEGx | SPEEDx | DUPLEX <i>x</i> | Mode                                                                             |
|-----------|-----------|--------|-----------------|----------------------------------------------------------------------------------|
| High      | Low       | High   | Low             | AUTO_NEG is disabled. LXT973 port x is forced to 100 Mbps half-duplex operation. |
| High      | Low       | Low    | High            | AUTO_NEG is disabled. LXT973 port x is forced to 10 Mbps full-duplex operation.  |
| High      | Low       | Low    | Low             | AUTO_NEG is disabled. LXT973 port x is forced to 10 Mbps half-duplex operation.  |



# 6.0 Auto Negotiation

The LXT973 PHY supports the IEEE 802.3u auto-negotiation scheme with Next Page capability. Next Page exchange utilizes Register 7 to send information and Register 8 to receive them. Next Page exchange can only occur if both ends of the link advertise their ability to exchange Next Pages.

The LXT973 is configured to make Next Page exchange easier for software. When a Base Page or Next Page is received, the Page Received Register bit 6.1 remains set until read. When Register bit 6.2 (Next Page Able) is received, it stays set until read. This bit is cleared whenever a new negotiation occurs. This prevents the user from reading an old value in Register 6 and assuming there is valid information in Registers 5 and 8. Additionally, Register 6 contains a new bit (Register bit 6.5) that indicates when the current Received Page is the Base Page. This information is useful for recognizing when next pages must be re-sent due to the start of a new negotiation process. Register bit 16.1 and the Page Received bit (Register bit 6.1) are also cleared upon reading Register 6.

**Table 14. Next Page Code Word Definitions** 

| Next Page<br>Encoding | D15 | D14 | D13 | D12 | D11 | D10  | D9   | D8   | <b>D7</b> | D6   | D5   | D4   | D3   | D2   | D1   | D0   |
|-----------------------|-----|-----|-----|-----|-----|------|------|------|-----------|------|------|------|------|------|------|------|
| OUI tagged<br>Message | 1   | а   | 1   | 0   | t   | 0    | 0    | 0    | 0         | 0    | 0    | 0    | 0    | 1    | 0    | 1    |
| user page 1           | 1   | а   | 0   | 0   | t   | 3.10 | 3.11 | 3.12 | 3.13      | 3.14 | 3.15 | 2.0  | 2.1  | 2.2  | 2.3  | 2.4  |
| user page 2           | 1   | а   | 0   | 0   | t   | 2.5  | 2.6  | 2.7  | 2.8       | 2.9  | 2.10 | 2.11 | 2.12 | 2.13 | 2.14 | 2.15 |
| user page 3           | 1   | а   | 0   | 0   | t   | 0    | 0    | L.8  | L.7       | L.6  | L.5  | L.4  | L.3  | L.2  | L.1  | L.0  |
| user page 4           | 1   | а   | 0   | 0   | t   | L.10 | L.9  | L.8  | L.7       | L.6  | L.5  | L.4  | L.3  | L.2  | L.1  | L.0  |

<sup>1.</sup> a is the acknowledge bit; t is the toggle bit; L is the LFSR.



# 7.0 Auto MDI/MDIX

Twisted-pair Ethernet PHYs must be correctly configured for MDI or MDIX operation to inter operate. This has historically been accomplished using special patch cables, magnetics pinouts, or PCB wiring.

The LXT973 PHY supports the automatic MDI/MDIX configuration originally developed for 1000BASE-T and standardized in IEEE 802.3u, section 40. A manual configuration (for example, non-automatic) is still possible using configuration register bits. The automatic MDI/MDIX function is not intended for fiber applications.

The automatic MDI/MDIX state machine facilitates switching of the twisted-pair input signals (DPBP/N\_0 and DPAP/N\_1) with the twisted-pair output signals (DPAP/N\_0 and DPBP/N\_1), respectively, prior to the auto-negotiation mode of operation. This is done so that FLPs can be transmitted and received in compliance with Clause 28, Auto-Negotiation specifications.

The correct polarization of the crossover circuit is determined by an algorithm that controls the switching function. This algorithm uses an 11-bit Linear Feedback Shift Register (LFSR) to create a pseudo-random sequence that each end of the link uses to determine its proposed configuration.

After selecting MDI or MDIX, the node waits for a specified amount of time, while evaluating its receive channel, to determine whether the other end of the link is sending link pulses or PHY-dependent data. If link pulses or PHY-dependent data are detected, it remains in that configuration. If link pulses or PHY-dependent data are not detected, it increments its LFSR and makes a decision to switch based on the value of the next bit. The state machine does not move from one state to another while link pulses are being transmitted.



# 8.0 100 Mbps Operation

The MAC passes data to the LXT973 over the MII. The LXT973 encodes and scrambles the data, then transmits it using MLT-3 (for 100BASE-TX-over-copper), or NRZI signaling (for 100BASE-FX-over-fiber). The LXT973 descrambles and decodes MLT-3 data received from the network. When the MAC is not actively transmitting data, the LXT973 sends out IDLE symbols on the line.

As shown in Figure 17 on page 53, the MAC starts each transmission with a preamble pattern. When TXEN is asserted, the LXT973 transmits a /J/K/ symbol to the network (Start of Stream Delimiter or SSD). It then encodes and transmits the rest of the packet, including the balance of the preamble, the SFD (Start of Frame Delimiter), packet data, and CRC. Once the packet ends, the LXT973 transmits the

/T/R/symbol (End-of-Stream Delimiter (ESD)) and then returns to transmitting IDLE symbols.

The encoder translates the 4-bit nibbles into 5-bit symbols, which are sent over the 100BASE-TX connection. A fifth bit is provided on pins TXER0 and TXER1 during symbol mode to allow a 5-bit symbol to be sent across the MII interface. The 5B encoder is bypassed in symbol mode.

Figure 18 shows the data conversion flow from nibbles to symbols.

# 8.1 Displaying Symbol Errors

The PHY provides the MAC with an indication of errors that occur during the receive process. This output is called RXER. It is possible to map the symbol error detection output to the RXER pin using Register bit 26.9. In normal mode (Register bit 26.9 = 0), the RXER output is active per the IEEE 802.3 standard. When this register bit = 1, the RXER output goes active only when a symbol error is detected. This provides a quick measure of bit error rate.

Figure 17. 100BASE-TX Frame Format



Figure 18. 100BASE-TX Data Path





## 8.1.1 Scrambler Seeding

Once the transmit data (or IDLE symbols) are properly encoded, they are scrambled to further reduce EMI and to spread the power spectrum using an 11-bit scrambler seed. Five-seed bits are determined by global PHY address, and six-seed bits are selected by the port number. One of the 11 bits must be a "1".

### 8.1.2 Scrambler Bypass

The scrambler can be bypassed by setting Register bit 16.12 = 1. Scrambler Bypass is provided for diagnostic and test support.

The descrambler cannot be bypassed. The 100BASE-TX receiver in the LXT973 will not converge to unscrambled idle, so a descrambler bypass is useless.

### 8.1.3 100BASE-T Link Failure Criteria and Override

The LXT973 normally transmits 100Mbps data packets only if it detects the link is up, and transmits only Idle symbols or FLP bursts if the link is not up. Setting Register bit 16.14 = 1 overrides this function, allowing the LXT973 to transmit data packets even when the link is down. This feature is provided as a diagnostic tool. Note that auto-negotiation must be disabled to transmit data packets in the absence of link. If auto-negotiation is enabled, the LXT973 automatically begins transmitting FLP bursts if the link goes down.

### 8.1.4 Baseline Wander Correction

The LXT973 provides a baseline wander correction function which makes the device robust under all network operating conditions. The MLT3 coding scheme used in 100BASE-TX is by definition "unbalanced". This means that the DC average value of the signal voltage can "wander" significantly over short time intervals (tenths of seconds). This wander can cause receiver errors, particularly at long line lengths (160 meters). The exact characteristics of the wander are completely data dependent. "Killer Packets" have been created that exhibit worst case baseline wander characteristics. The LXT973 baseline wander correction characteristics allow the LXT973 to recover error-free data, even at long line lengths.

# 8.1.5 Programmable Tx Slew Rate

The LXT973 device supports a slew rate mechanism where one of four pre-selected slew rates can be used, set either through the input pins or through Register 27.

Figure 19. 100BASE-TX Reception with no Errors



54 Datasheet



Figure 20. 100BASE-TX Reception with Invalid Symbol



Figure 21. 100BASE-TX Transmission with no Errors



Figure 22. 100BASE-TX Transmission with Collision





# 9.0 Fiber Interface

The fiber ports of the LXT973 are designed to connect to common industry standard fiber modules. The fiber ports incorporate PECL receivers and drivers, allowing for seamless integration. The LXT973 provides a separate pin for the signal detect function. If designers wish to implement this feature, they need to provide a separate signal for this function. If the signal quality starts to degrade, this pin is essentially used to detect a remote fault condition and signals it accordingly. Loss of signal quality also blocks any fiber data from being received and causes a loss of link.

The remote fault code consists of 84 consecutive ones followed by a single zero. This pattern must be repeated at least three times. The LXT973 transmits the remote fault code a minimum of three times if all the following conditions are true:

- 1. Signal Detect indicates no signal
- 2. Far End Fault Enable bit (Register bit 16.2 Test Register) is set
- 3. Auto-negotiation is not enabled
- 4. Fiber mode is selected

The remote fault (Register bit 1.4) is set when the LXT973 is either actively transmitting a remote fault or if the LXT973 has received a remote fault from its link partner. The transmitted remote fault can come from the above conditions if auto-negotiation is not enabled. If auto-negotiation is enabled, the transmitted remote fault condition is indicated by Register bit 4.13 in the Auto-Negotiation Advertisement Register. Likewise, a remote fault can be set by the LXT973's link partner in two ways. If auto-negotiation is enabled, Register bit 5.13 is set in the Auto-Negotiation Link Partner Ability Register. If auto-negotiation is disabled, the remote fault condition is set by the remote fault code being received on the fiber inputs.

A register bit has been provided that either selects normal, unscrambled fiber data, or scrambles the transmitted fiber data (Register bit 26.10).

When in loopback mode, the remote fault condition is not transmitted.



# 10.0 10 Mbps Operation

The LXT973 operates as a standard 10 Mbps transceiver. Data transmitted by the MAC as a 4-bit nibble is serialized, Manchester-encoded, and transmitted on the twisted-pair outputs (DPAP/N\_0 and DPBP/N\_1). Received data is decoded, de-serialized into 4-bit nibbles, and passed on RXD[3:0] to the MAC across the MII. The LXT973 supports all the standard 10 Mbps functions.

### 10.1 Link Test

In 10 Mbps mode, the LXT973 always transmits link pulses. If the Link Test Function is enabled, it monitors the connection for link pulses. Once it detects two to seven link pulses, data transmission is enabled and remains enabled as long as the link pulses or data reception continues. If the link pulses stop, the data transmission is disabled.

If the Link Test function is disabled, the LXT973 may transmit packets regardless of detected link pulses. The Link Test function can be disabled by setting Port Configuration Register bit 16.14.

### 10.2 10Base-T Link Failure Criteria and Override

Link failure occurs if Link Test is enabled and link pulses stop being received. If this condition occurs, the LXT973 returns to the auto-negotiation phase if auto-negotiation is enabled. If the Link Integrity Test function is disabled by setting the Port Configuration Register bit 16.14, the LXT973 transmits packets, regardless of link status.

# 10.3 SQE (Heartbeat)

By default, the SQE (heartbeat) function is disabled on the LXT973. To enable this function, set Register bit 16.9 = 1. When this function is enabled, the LXT973 asserts its COL output for 5 - 15 bit times after each packet. See Figure 33 on page 83 for SQE timing parameters.

### 10.4 Jabber

If the MAC begins a transmission that exceeds the jabber timer, the LXT973 disables the transmit and loopback functions and enables the COL pin. The LXT973 automatically exits jabber mode after 250 - 750 ms. This function can be disabled by setting Register bit 16.10 = 1. See Figure 34 on page 83 for jabber timing parameters.

# 10.5 Polarity Correction

The LXT973 automatically detects and corrects for the condition where the receive signal (DPBP/N\_0 and DPAP/N\_1) is inverted. Reversed polarity is detected if 8 inverted link pulses, or 4 inverted end-of-frame markers, are received consecutively. If link pulses or data are not received for 96-130 ms, the polarity state is reset to a non-inverted state.



### 10.6 Dribble Bits

The LXT973 device handles dribbles bits. If one to four dribble bits are received, the nibble is passed across the interface. The data passed across is padded with ones, if necessary. If five to seven dribble bits are received, the second nibble is not sent to the MII bus. This ensures that dribble bits one through seven will not cause a MAC to discard the frame due to a CRC error. (In 10 Mbps serial mode, all bits are simply passed across the interface unmodified.)

# **10.7** Transmit Polarity Control

The LXT973 allows control over 10BASE-T transmit signal polarity for simplified integration. In combination with selectable MDI/MDIX mode and automatic polarity detection, this allows maximum flexibility in pinout definition. (Either of the twisted pairs may be transmit or receive, and either side of each twisted pair may be set to positive or negative.)

# 10.8 PHY Address

The LXT973 provides four bits to set the PHY address. The least significant bit is fixed internally with Port 1 always being one address higher than Port 0.



# 11.0 Clock Generation

## 11.1 External Oscillator

Figure 23 through Figure 25 on page 60 illustrate the different frequencies of clock for 10BASE-T and 100BASE-TX in the LXT973.

Figure 23. MII 10BASE-T DTE Mode Auto-Negotiation



Figure 24. 100BASE-T DTE Mode Auto-Negotiation





Figure 25. Link Down Clock Transition





# 12.0 Register Definitions

The LXT973 register set includes 16 registers per port. Refer to Table 15 for a complete register listing.

Base Registers 0 through 8 are defined in accordance with the "Reconciliation Sublayer and Media Independent Interface" and "Physical Layer Link Signaling for 10/100 Mbps Auto-Negotiation" sections of the IEEE 802.3 specification.

Additional registers are defined in accordance with the IEEE 802.3 specification for adding unique chip functions.

**Table 15. Common Register Set** 

| Address | Register Name                                             | Bit Definitions              |
|---------|-----------------------------------------------------------|------------------------------|
| 0       | Control Register                                          | Refer to Table 17 on page 62 |
| 1       | Status Register                                           | Refer to Table 18 on page 63 |
| 2       | PHY Identification Register 1                             | Refer to Table 19 on page 64 |
| 3       | PHY Identification Register 2                             | Refer to Table 20 on page 64 |
| 4       | Auto-Negotiation Advertisement Register                   | Refer to Table 21 on page 65 |
| 5       | Auto-Negotiation Link Partner Base Page Ability Register  | Refer to Table 22 on page 66 |
| 6       | Auto-Negotiation Expansion Register                       | Refer to Table 23 on page 67 |
| 7       | Auto-Negotiation Next Page Transmit Register              | Refer to Table 24 on page 67 |
| 8       | Auto-Negotiation Link Partner Received Next Page Register | Refer to Table 25 on page 68 |
| 16      | Port Configuration Register                               | Refer to Table 26 on page 68 |
| 18      | Reserved                                                  |                              |
| 26      | Reserved                                                  |                              |
| 27      | Special Function Register                                 | Refer to Table 27 on page 70 |
| 28      | Reserved                                                  |                              |
| 29      | Reserved                                                  |                              |
| 30      | Reserved                                                  |                              |
| 31      | Reserved                                                  |                              |

### **Table 16. Register Bit Descriptions**

| Bit Type | Description                         |
|----------|-------------------------------------|
| R/W      | Read and Write capable              |
| RO       | Read Only                           |
| WO       | Write Only                          |
| AC       | Auto Clear on Read                  |
| LHR      | Latched from external pins on reset |



Table 17. Control Register (Address 0)

| Bit   | Name                        | Description                                                                                    | Type <sup>1,2</sup> | Default       |
|-------|-----------------------------|------------------------------------------------------------------------------------------------|---------------------|---------------|
| 0.15  | RESET                       | 1 = PHY reset<br>0 = Normal operation                                                          | R/W<br>AC           | 0<br>Note 2   |
| 0.14  | Loopback                    | 1 = Enable loopback mode<br>0 = Disable loopback mode                                          | R/W                 | 0             |
| 0.13  | Speed Selection<br>(LSB)    | 0.6 0.13<br>1 1 = Reserved<br>1 0 = 1000 Mbps (not allowed)<br>0 1 = 100 Mbps<br>0 0 = 10 Mbps | R/W                 | LHR<br>Note 3 |
| 0.12  | Auto-Negotiation<br>Enable  | 1 = Enable Auto-Negotiation Process 0 = Disable Auto-Negotiation Process                       | R/W                 | LHR<br>Note 3 |
| 0.11  | Power-Down                  | 1 = Power-Down<br>0 = Normal operation                                                         | R/W                 | 0             |
| 0.10  | Isolate                     | 1 = Electrically isolate PHY from MII<br>0 = normal operation                                  | R/W                 | 0<br>Note 4   |
| 0.9   | Restart<br>Auto-Negotiation | 1 = Restart Auto-Negotiation Process<br>0 = Normal operation                                   | R/W<br>AC           | 0             |
| 0.8   | Duplex Mode                 | 1 = Full-duplex<br>0 = Half-duplex                                                             | R/W                 | LHR<br>Note 3 |
| 0.7   | Collision Test              | 1 = Enable COL signal test<br>0 = Disable COL signal test                                      | R/W                 | 0             |
| 0.6   | Speed Selection<br>(MSB)    | 0.6 0.13  1 1 = Reserved  1 0 = 1000 Mbps (not allowed)  0 1 = 100 Mbps  0 0 = 10 Mbps         | R/W                 | 00            |
| 0.5:0 | Reserved                    | Write as 0, ignore on Read                                                                     | R/W                 | 000000        |

<sup>1.</sup> Refer to Table 16 on page 61 for Register Bit Descriptions.

<sup>2.</sup> During a hardware reset, all LHR information is latched in from the pins. During a software reset (Register bit 0.15), the LHR information is not re-read from the pins. This information reverts back to the information that was read in during the hardware reset. During a hardware reset, register information is unavailable for 1 ms after de-assertion of the reset. During a software reset (Register bit 0.15) the registers are available for reading. The reset bit should be polled to see when the part has completed reset.

<sup>3.</sup> LHR = Latched on Hardware Reset. Register bits 0.12, 0.13 and 0.8 are initialized based on the pin configuration value.

<sup>4.</sup> The Isolate function (Register bit 0.10) tri-states all port MAC interface outputs. On the input side, TXEN and TXER are ignored.



Table 18. Status Register (Address 1)

| Bit  | Name                        | Description                                                                                                       | Type <sup>1,2</sup> | Default |
|------|-----------------------------|-------------------------------------------------------------------------------------------------------------------|---------------------|---------|
| 1.15 | 100BASE-T4                  | 1 = PHY able to perform 100BASE-T4<br>0 = PHY not able to perform 100BASE-T4                                      | RO                  | 0       |
| 1.14 | 100BASE-X<br>Full- Duplex   | 1 = PHY able to perform full-duplex 100BASE-X<br>0 = PHY not able to perform full-duplex 100BASE-X                | RO                  | 1       |
| 1.13 | 100BASE-X<br>Half- Duplex   | 1 = PHY able to perform half-duplex 100BASE-X 0 = PHY not able to perform half-duplex 100BASE-X                   | RO                  | 1       |
| 1.12 | 10 Mbps Full-<br>Duplex     | 1 = PHY able to operate at 10 Mbps in full-duplex mode<br>0 = PHY not able to operate at 10 Mbps full-duplex mode | RO                  | 1       |
| 1.11 | 10 Mbps Half-<br>Duplex     | 1 = PHY able to operate at 10 Mbps in half-duplex mode<br>0 = PHY not able to operate at 10 Mbps in half-duplex   | RO                  | 1       |
| 1.10 | 100BASE-T2<br>Full- Duplex  | 1 = PHY able to perform full-duplex 100BASE-T2<br>0 = PHY not able to perform full-duplex 100BASE-T2              | RO                  | 0       |
| 1.9  | 100BASE-T2<br>Half- Duplex  | 1 = PHY able to perform half-duplex 100BASE-T2<br>0 = PHY not able to perform half-duplex 100BASE-T2              | RO                  | 0       |
| 1.8  | Extended Status             | 1 = Extended status information in Register 15<br>0 = No extended status information in Register 15               | RO                  | 0       |
| 1.7  | Reserved                    | 0 = Write as 0, ignore on read                                                                                    | RO                  | 0       |
| 1.6  | MF Preamble                 | 1 = PHY accepts management frames with preamble suppressed                                                        | RO                  | 0       |
|      | Suppression                 | 0 = PHY will not accept management frames with preamble suppressed                                                |                     | _       |
| 1.5  | Auto-Negotiation complete   | 1 = Auto-Negotiation process completed<br>0 = Auto-Negotiation process not completed                              | RO                  | 0       |
| 1.4  | Remote Fault                | 1 = Remote fault condition detected<br>0 = No remote fault condition detected                                     | RO/LH<br>Note 2     | 0       |
| 1.3  | Auto-Negotiation<br>Ability | 1 = PHY is able to perform Auto-Negotiation 0 = PHY is not able to perform Auto-Negotiation                       | RO                  | 1       |
| 1.2  | Link Status                 | 1 = Link is up<br>0 = Link is down                                                                                | RO/LL<br>Note 2     | 0       |
| 1.1  | Jabber Detect               | 1 = Jabber condition detected<br>0 = Jabber condition not detected                                                | RO/LH<br>Note 2     | 0       |
| 1.0  | Extended<br>Capability      | 1 = Extended register capabilities<br>0 = Basic register set capabilities only                                    | RO                  | 1       |

<sup>2.</sup> Bits that Latch High (LH) or Latch Low (LL) automatically clear when read.



Table 19. PHY Identification Register 1 (Address 2)

| Bit                                                         | Name          | Description                                                 | Type <sup>1</sup> | Default |  |  |  |
|-------------------------------------------------------------|---------------|-------------------------------------------------------------|-------------------|---------|--|--|--|
| 2.15:0                                                      | PHY ID Number | The PHY identifier composed of bits 3 through 18 of the OUI | RO                | 0013    |  |  |  |
| Refer to Table 16 on page 61 for Register Bit Descriptions. |               |                                                             |                   |         |  |  |  |

Table 20. PHY Identification Register 2 (Address 3)

| Bit      | Name                                                        | Description                                                  | Type <sup>1</sup> | Default                                                |  |  |  |  |  |
|----------|-------------------------------------------------------------|--------------------------------------------------------------|-------------------|--------------------------------------------------------|--|--|--|--|--|
| 3.15:10  | PHY ID number                                               | The PHY identifier composed of bits 19 through 24 of the OUI | RO                | 011110                                                 |  |  |  |  |  |
| 3.9:4    | Manufacturer's model number                                 | 6 bits containing manufacturer's part number                 | RO                | 100001                                                 |  |  |  |  |  |
| 3.3:0    | Manufacturer's revision number                              | 4 bits containing manufacturer's revision number             | RO                | xxxx<br>(See the<br>LXT973<br>Specification<br>Update) |  |  |  |  |  |
| 1. Refer | Refer to Table 16 on page 61 for Register Bit Descriptions. |                                                              |                   |                                                        |  |  |  |  |  |

Figure 26. PHY Identifier Bit Mapping



Datasheet



Table 21. Auto-Negotiation Advertisement Register (Address 4)

| Bit   | Name                      | Description                                                                                                                                                                                                                                                                                                                                                                                                                                | Type <sup>1</sup> | Default     |
|-------|---------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------|-------------|
| 4.15  | Next Page                 | 1 = PHY is capable of Next Page exchanges<br>0 = PHY is not capable of Next Page exchanges                                                                                                                                                                                                                                                                                                                                                 | R/W               | 0           |
| 4.14  | Reserved                  | Write as 0, ignore on read                                                                                                                                                                                                                                                                                                                                                                                                                 | RO                | 0           |
| 4.13  | Remote Fault              | 1 = Remote fault.<br>0 = No remote fault.                                                                                                                                                                                                                                                                                                                                                                                                  | R/W               | 0           |
| 4.12  | Reserved                  | Write as 0, ignore on read                                                                                                                                                                                                                                                                                                                                                                                                                 | R/W               | 0           |
| 4.11  | Asymmetric<br>Pause       | Pause operation defined in Clause 40 and 27                                                                                                                                                                                                                                                                                                                                                                                                | R/W               | 0           |
| 4.10  | Pause                     | Pause operation defined per IEEE 802.3x standard                                                                                                                                                                                                                                                                                                                                                                                           | R/W               | 0           |
| 4.9   | 100BASE-T4                | 1 = 100BASE-T4 capability is available. 0 = 100BASE-T4 capability is not available. (The LXT973 does not support 100BASE-T4 but allows this bit to be set to advertise in the autonegotiation sequence for 100BASE-T4 operation. An external 100BASE-T4 transceiver may be switched in, if this capability is desired.)                                                                                                                    | R/W               | 0           |
| 4.8   | 100BASE-TX<br>Full-Duplex | 1 = DTE is 100BASE-TX full-duplex capable.<br>0 = DTE is not 100BASE-TX full-duplex capable.                                                                                                                                                                                                                                                                                                                                               | R/W               | 0<br>Note 2 |
| 4.7   | 100BASE-TX                | 1 = DTE is 100BASE-TX capable.<br>0 = DTE is not 100BASE-TX capable.                                                                                                                                                                                                                                                                                                                                                                       | R/W               | 0<br>Note 2 |
| 4.6   | 10BASE-T<br>Full-Duplex   | 1 = DTE is 10BASE-T full-duplex capable. 0 = DTE is not 10BASE-T full-duplex capable.                                                                                                                                                                                                                                                                                                                                                      | R/W               | 0<br>Note 2 |
| 4.5   | 10BASE-T                  | 1 = DTE is 10BASE-T capable. 0 = DTE is not 10BASE-T capable.                                                                                                                                                                                                                                                                                                                                                                              | R/W               | 0<br>Note 2 |
| 4.4:0 | Selector Field,<br>S<4:0> | <00001> = IEEE 802.3 <00010> = IEEE 802.9 ISLAN-16T <00000> = Reserved for future auto-negotiation development <11111> = Reserved for future auto-negotiation development Unspecified or reserved combinations should not be transmitted. Note: The selector field can be programmed to any value. In order for auto-negotiation to complete, the link partner's received selector field must match the value programmed in this register. | R/W               | 00001       |

Refer to Table 16 on page 61 for Register Bit Descriptions.
 Register bits 4.10 and 4.8:5 are initialized based on the pin configuration value.



Table 22. Auto-Negotiation Link Partner Base Page Ability Register (Address 5)

| Bit     | Name                      | Description                                                                                                                                                                                                                              | Type <sup>1</sup> | Default |
|---------|---------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------|---------|
| 5.15    | Next Page                 | <ul><li>1 = Link Partner has ability to send multiple pages.</li><li>0 = Link Partner has no ability to send multiple pages.</li></ul>                                                                                                   | RO                | 0       |
| 5.14    | Acknowledge               | 1 = Link Partner has received Link Code Word from LXT973. 0 = Link Partner has not received Link Code Word from LXT973.                                                                                                                  | RO                | 0       |
| 5.13    | Remote Fault              | 1 = Remote fault.<br>0 = No remote fault.                                                                                                                                                                                                | RO                | 0       |
| 5.12    | Reserved                  | Write as 0, ignore on read.                                                                                                                                                                                                              | RO                | 0       |
| 5.12:11 | Asymmetric Pause          | Pause operation defined in IEEE 802.3, Clauses 40 and 27                                                                                                                                                                                 | RO                | 0       |
| 5.10    | Pause                     | Pause operation defined as of IEEE 802.3x                                                                                                                                                                                                | RO                | 0       |
| 5.9     | 100BASE-T4                | 1 = Link Partner is 100BASE-T4 capable. 0 = Link Partner is not 100BASE-T4 capable.                                                                                                                                                      | RO                | 0       |
| 5.8     | 100BASE-TX<br>Full-Duplex | 1 = Link Partner is 100BASE-TX full-duplex capable.     0 = Link Partner is not 100BASE-TX full-duplex capable.                                                                                                                          | RO                | 0       |
| 5.7     | 100BASE-TX                | 1 = Link Partner is 100BASE-TX capable. 0 = Link Partner is not 100BASE-TX capable.                                                                                                                                                      | RO                | 0       |
| 5.6     | 10BASE-T<br>Full-Duplex   | 1 = Link Partner is 10BASE-T full-duplex capable. 0 = Link Partner is not 10BASE-T full-duplex capable.                                                                                                                                  | RO                | 0       |
| 5.5     | 10BASE-T                  | 1 = Link Partner is 10BASE-T capable. 0 = Link Partner is not 10BASE-T capable.                                                                                                                                                          | RO                | 0       |
| 5.4:0   | Selector Field<br>S[4:0]  | <00001> = IEEE 802.3 <00010> = IEEE 802.9 ISLAN-16T <00000> = Reserved for future auto-negotiation development <11111> = Reserved for future auto-negotiation development Unspecified or reserved combinations shall not be transmitted. | RO                | 00000   |

<sup>1.</sup> Refer to Table 16 on page 61 for Register Bit Descriptions.

**NOTE:** Per IEEE revised standard November 1997, this register is no longer used to store Link Partner Next Pages. Register 8 is now used for this purpose.



Table 23. Auto-Negotiation Expansion Register (Address 6)

| Bit    | Name                           | Description                                                                                                                                                                                                                                                                                                                                  | Type <sup>1</sup> | Default |
|--------|--------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------|---------|
| 6.15:6 | Reserved                       | Write as 0, ignore on read                                                                                                                                                                                                                                                                                                                   | RO                | 0       |
| 6.5    | Base Page                      | This bit indicates the status of the auto-negotiation variable, Base Page. It also flags synchronization with the auto-negotiation state diagram, allowing detection of interrupted links. This bit is only used if Register bit 16.1 (Alternate Next Page feature) is set.  1 = base_page = true 0 = base_page = false                      | RO/LH<br>Note 2   | 0       |
| 6.4    | Parallel Detection<br>Fault    | <ul><li>1 = Parallel Detection Fault has occurred.</li><li>0 = Parallel Detection Fault has not occurred.</li></ul>                                                                                                                                                                                                                          | RO/LH<br>Note 2   | 0       |
| 6.3    | Link Partner Next<br>Page Able | 1 = Link partner is Next Page able. 0 = Link partner is not Next Page able.                                                                                                                                                                                                                                                                  | RO                | 0       |
| 6.2    | Next Page Able                 | 1 = Local device is Next Page able 0 = Local device is not Next Page able                                                                                                                                                                                                                                                                    | RO                | 1       |
| 6.1    | Page Received                  | Indicates that a new page has been received and the received code word has been loaded into Register 5 (Base Pages) or Register 8 (Next Pages) as specified in clause 28 of IEEE 802.3. This bit is cleared on read. If Register bit 16.1 is set, the Page Received bit is also cleared when mr_page_rx = false, or transmit_disable = true. | RO/LH<br>Note 2   | 0       |
| 6.0    | Link Partner Auto-<br>Neg Able | 1 = Link partner is auto-negotiation able. 0 = Link partner is not auto-negotiation able.                                                                                                                                                                                                                                                    | RO                | 0       |

<sup>1.</sup> Refer to Table 16 on page 61 for Register Bit Descriptions.

NOTE: This table contains modifications that are selectable in Intel PHYs. These modifications are used to ease the implementation of software Next Page. See separate Intel tutorial/white-paper on the usage of Next Pages.

Table 24. Auto-Negotiation Next Page Transmit Register (Address 7)

| Bit                                                         | Name                 | Description                                       | Type <sup>1</sup> | Default |  |
|-------------------------------------------------------------|----------------------|---------------------------------------------------|-------------------|---------|--|
| 7.15                                                        | Next Page<br>(NP)    | 1 = Additional Next Pages follow<br>0 = Last page | R/W               | 0       |  |
| 7.14                                                        | Reserved             | Write as 0, ignore on read                        | RO                | 0       |  |
| 7.13                                                        | Message Page<br>(MP) | 1 = Message Page<br>0 = Unformatted page          | R/W               | 1       |  |
| Refer to Table 16 on page 61 for Register Bit Descriptions. |                      |                                                   |                   |         |  |

<sup>2.</sup> Bits that Latch High (LH) or Latch Low (LL) automatically clear when read.



Table 24. Auto-Negotiation Next Page Transmit Register (Address 7) (Continued)

| Bit                                                            | Name                              | Description                                                                                                                                                       | Type <sup>1</sup> | Default         |  |  |
|----------------------------------------------------------------|-----------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------|-----------------|--|--|
| 7.12                                                           | Acknowledge 2 (ACK2)              | 1 = Complies with message<br>0 = Does not comply with message                                                                                                     | R/W               | 0               |  |  |
| 7.11                                                           | Toggle (T)                        | 1 = Previous value of the transmitted Link Code<br>Word was equal to logic zero<br>0 = Previous value of the transmitted Link Code<br>Word was equal to logic one | R/W               | 0               |  |  |
| 7.10:0                                                         | Message/Unformatted<br>Code Field | See Appendix C of the IEEE 802.3 standards for Next Page descriptions                                                                                             | R/W               | 00000000<br>001 |  |  |
| 1. Refer to Table 16 on page 61 for Register Bit Descriptions. |                                   |                                                                                                                                                                   |                   |                 |  |  |

Table 25. Auto-Negotiation Link Partner Next Page Ability Register (Address 8)

| Bit      | Name                                  | Description                                                                                                                                                      | Type <sup>1</sup> | Default  |
|----------|---------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------|----------|
| 8.15     | Next Page<br>(NP)                     | 1 = Link Partner has additional Next Pages to send<br>0 = Link Partner has no additional Next Pages to<br>send                                                   | RO                | 0        |
| 8.14     | Acknowledge<br>(ACK)                  | 1 = Link Partner has received Link Code Word from LXT973 0 = Link Partner has not received Link Code Word from LXT973                                            | RO                | 0        |
| 8.13     | Message Page<br>(MP)                  | 1 = Page sent by the Link Partner is a Message<br>Page<br>0 = Page sent by the Link Partner is an<br>Unformatted Page                                            | RO                | 0        |
| 8.12     | Acknowledge 2 (ACK2)                  | 1 = Link Partner complies with the message<br>0 = Link Partner cannot comply with the message                                                                    | RO                | 0        |
| 8.11     | Toggle<br>(T)                         | 1 = Previous value of the transmitted Link Code     Word was equal to logic zero     0 = Previous value of the transmitted Link Code     Word equalled logic one | RO                | 0        |
| 8.10:0   | Message/<br>Unformatted Code<br>Field | See Appendix C of the IEEE 802.3 standards for Next Page descriptions                                                                                            | RO                | 00000000 |
| 1. Refer | to Table 16 on page 61                | for Register Bit Descriptions.                                                                                                                                   |                   |          |

**Table 26. Port Configuration Register (Address 16)** 

| Bit                                                                                                                                   | Name              | Description                                                                            | Type <sup>1</sup> | Default |  |
|---------------------------------------------------------------------------------------------------------------------------------------|-------------------|----------------------------------------------------------------------------------------|-------------------|---------|--|
| 16.15                                                                                                                                 | Reserved          | Write as 0, ignore on read                                                             | R/W               | 0       |  |
| 16.14                                                                                                                                 | Link Test Disable | 1 = Force Link pass (sets appropriate registers and LEDs to pass) 0 = Normal operation | R/W               | 0       |  |
| 16.13                                                                                                                                 | Transmit Disable  | 1 = Disable twisted-pair transmitter 0 = Normal operation                              | R/W               | 0       |  |
| Refer to Table 16 on page 61 for Register Bit Descriptions.     Register bit 16.0 is latched in from hardware pins on hardware reset. |                   |                                                                                        |                   |         |  |

Datasheet Datasheet





Table 26. Port Configuration Register (Address 16) (Continued)

| Bit   | Name                                 | Description                                                                                                                       | Type <sup>1</sup> | Default       |
|-------|--------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------|-------------------|---------------|
| 16.12 | Bypass Scramble (100BASE-TX)         | 1 = Bypass Scrambler and De-scrambler<br>0 = Normal operation                                                                     | R/W               | 0             |
| 16.11 | Bypass 4B/5B<br>(100BASE-TX)         | 1 = Bypass 4B/5B encoder and decoder<br>0 = Normal Operation                                                                      | R/W               | 0             |
| 16.10 | Jabber<br>(10BASE-T)                 | 1 = Disable Jabber<br>0 = Normal operation                                                                                        | R/W               | 0             |
| 16.9  | SQE<br>(10BASE-T)                    | 1 = Enable Heart Beat<br>0 = Disable Heart Beat                                                                                   | R/W               | 0             |
| 16.8  | TP Loopback<br>(10BASE-T)            | 1 = Disable twisted-pair loopback during half-<br>duplex operation<br>0 = Normal Operation - loopback in 10BASE-T,<br>half-duplex | R/W               | 0             |
| 16.7  | CRS Select<br>(10BASE-T)             | 1 = CRS de-assert extends to RXDV de-assert<br>0 = Normal operation                                                               | R/W               | 1             |
| 16.6  | Reserved                             | Write as 0, ignore on read                                                                                                        | R/W               | 0             |
| 16.5  | PRE_EN                               | Preamble Enable.  0 = Set RXDV High coincident with SFD  1 = Set RXDV High and RXD = preamble when CRS is asserted.               | R/W               | 0             |
| 16.4  | Reserved                             | Write as 0, ignore on read                                                                                                        | R/W               | 0             |
| 16.3  | 10M Serial                           | 1 = 10BASE_T serial mode. 10 Mbps data is driven serially on RXD<0> in this mode. 0 = Utilize normal MII mode-nibble.             | R/W               | 0             |
| 16.2  | Far End Fault<br>Transmission Enable | 1 = Enable Far End Fault transmission.<br>0 = Disable Far End Fault transmission.                                                 | R/W               | 1             |
| 16.1  | Alternate NP Feature                 | 1 = Enable Alternate auto-negotiation Next     Page feature.     0 = Disable Alternate auto-negotiation Next     Page feature.    | R/W               | 0             |
| 16.0  | Fiber Select                         | <ul><li>1 = Select fiber mode for this port.</li><li>0 = Select twisted-pair mode for this port.</li></ul>                        | R/W               | LHR<br>Note 2 |

<sup>2.</sup> Register bit 16.0 is latched in from hardware pins on hardware reset.



**Table 27. Special Function Register (Address 27)** 

| Bit               | Name                             | Description                                                                  | Type <sup>1</sup>                                                                                                         | Default       |     |  |  |
|-------------------|----------------------------------|------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------|---------------|-----|--|--|
|                   |                                  | Line Length Indicat                                                          | ion                                                                                                                       | 1             |     |  |  |
| 27.15:13          | Line Length<br>Indicator         | 111 = Longest  110 =                                                         |                                                                                                                           | RO            | 000 |  |  |
| Special Functions |                                  |                                                                              |                                                                                                                           |               |     |  |  |
| 27.12             | Reserved                         | Write as 0, ignore on read                                                   |                                                                                                                           | R/W           | 0   |  |  |
| 27.11:10          | Per-Port Rise time Control       | 00 = 3.3 ns (default pins TxSLE<br>01 = 3.6 ns<br>10 = 3.9 ns<br>11 = 4.2 ns | R/W                                                                                                                       | LHR<br>Note 2 |     |  |  |
| 27.9              | Auto MDIX enable                 | 0 = Disable Auto-MDIX<br>1 = Enable Auto-MDIX                                | R/W                                                                                                                       | 1             |     |  |  |
| 27.8              | Auto-MDIX                        | · '                                                                          | MDI/MDIX selection  0 = MDI, transmit on pair A and receive on pair B  1 = MDIX, transmit on pair B and receive on pair A |               |     |  |  |
| 27.7              | Analog Loopback                  | 1 = Enable Analog Loopback (t<br>pair)<br>0 = Disable Analog Loopback        | • •                                                                                                                       |               |     |  |  |
| 27.6              | Loopback Detect<br>Enable        | 1 = Enable automatic loopback<br>0 = Disable automatic loopback              |                                                                                                                           | R/W           | 0   |  |  |
| 27.5              | Loopback Speed-<br>Up Enable     | 1 = Enable automatic loopback<br>0 = Disable automatic loopback              | R/W                                                                                                                       | 0             |     |  |  |
| 27.4              | Loopback<br>Detected             | 1 = Loopback detected<br>0 = No loopback detected                            | RO                                                                                                                        | 0             |     |  |  |
| 27.3:0            | Reserved                         | Write as 0, ignore on read                                                   |                                                                                                                           | R/W           | 00  |  |  |
| 27.3:0            | Loopback<br>Detected<br>Reserved | 1 = Loopback detected 0 = No loopback detected                               | detection speed-up                                                                                                        |               | _   |  |  |

Refer to Table 16 on page 61 for Register Bit Descriptions.
 Register bits 27.11:10 are latched in from hardware pins on hardware reset.



# 13.0 Magnetics Information

The LXT973 requires a 1:1 ratio for both the receive and transmit path. Refer to Table 28 for transformer requirements. Transformers meeting these requirements are available from various manufacturers. Designers should test and validate all magnetics before using them in production.

**Table 28. Magnetics Requirements** 

| Parameter                   | Min | Nom      | Max | Units | Test Condition |
|-----------------------------|-----|----------|-----|-------|----------------|
| Turns Ratio                 | _   | 1:1, 1:1 | _   | _     | -              |
| Insertion Loss              | 0.0 | -        | 0.6 | dB    | _              |
| Primary Inductance          | 350 | -        | _   | μН    | -              |
| Transformer Isolation       | 2   | -        | _   | kV    | -              |
| Differential to common mode | 40  | -        | -   | dB    | .1 to 60 MHz   |
| rejection                   | 35  | -        | -   | dB    | 60 to 100 MHz  |
| Return Loss                 | 17  | -        | -   | dB    | .1 to 60 MHz   |
| Netuin Loss                 | 15  | _        | _   | dB    | 60 to 100 MHz  |
| Rise Time                   | 2.0 | _        | 3.5 | ns    | 10% to 90%     |



# 14.0 Test Specifications

Note:

Table 29 through Table 51 on page 86 and Figure 27 on page 77 through Figure 40 on page 86 represent the performance specifications of the LXT973. These specifications are guaranteed by test except where noted "by design." Minimum and maximum values listed in Table 31 on page 73 through Table 51 on page 86 apply over the recommended operating conditions specified in Table 30.

### **Table 29. Absolute Maximum Ratings**

| Parameter                     | Sym                            | Min  | Max  | Units |
|-------------------------------|--------------------------------|------|------|-------|
|                               | VccA, Vcc <sup>3</sup>         | -0.3 | 3.0  | V     |
| Supply Voltage <sup>1,2</sup> | VCCPECL,<br>VCCIO <sup>3</sup> | -0.3 | 4.0  | ٧     |
| Storage Temperature           | Тѕт                            | -65  | +150 | °C    |

Caution:

Exceeding these values may cause permanent damage.

Functional operation under these conditions is not implied.

Exposure to maximum rating conditions for extended periods may affect device

reliability.

- 1. The voltage setting for VCCIO must be equal to or greater than the voltage setting for VCC core.
- 2. VCCIO and VCC core must be run at the same voltage extremes (for example, do not run VCCIO at maximum voltage and VCC core at minimum voltage.
- 3. VccA = VccR plus VccT Vcc = VccD (Digital Core) VCCIO = Digital I/O Ring VCCPECL = PECL supply for fiber

#### Table 30. Operating Conditions

| Parameter                                  |                  | Sym                    | Min  | Typ <sup>1</sup> | Max  | Units |
|--------------------------------------------|------------------|------------------------|------|------------------|------|-------|
| Commercial Operating Temperature           |                  | TA                     | 0    | _                | +70  | °C    |
| Extended Operating Temperature             |                  | TA                     | -40  |                  | +85  | °C    |
|                                            | Analog & Digital | VccA, Vcc <sup>3</sup> | 2.38 | 2.5              | 2.63 | V     |
|                                            | I/O @ 3.3V       | VCCIO3                 | 3.14 | 3.3              | 3.45 | V     |
| Recommended<br>Supply Voltage <sup>2</sup> | I/O @ 2.5V       | VCCIO3                 | 2.38 | 2.5              | 2.63 | V     |
|                                            | I/O @ 3.3V       | VCCPECL <sup>3</sup>   | 3.14 | 3.3              | 3.45 | V     |
|                                            | I/O @ 2.5V       | VCCPECL <sup>3</sup>   | 2.38 | 2.5              | 2.63 | V     |
| V <sub>cc</sub> Current                    | 100BASE-TX       | Icc                    | _    | _                | 150  | mA    |
|                                            | 10BASE-T         | Icc                    | -    | -                | 80   | mA    |

Typical values are at 25°C, and are for design aid only, are not guaranteed, and are not subject to production testing.

72 Datasheet

<sup>2.</sup> Voltages are with respect to ground unless otherwise specified.

<sup>3.</sup> VccA = VccR plus VccT Vcc = VccD (digital core) VCCIO = digital I/O ring VCCPECL = PECL supply for fiber



### **Table 30. Operating Conditions (Continued)**

| Parameter               |                  | Sym | Min | Typ <sup>1</sup> | Max | Units |
|-------------------------|------------------|-----|-----|------------------|-----|-------|
| V <sub>CC</sub> Current | 100BASE-FX       | Icc |     |                  | 105 | mA    |
|                         | Power-Down Mode  | Icc | -   | -                | 12  | mA    |
|                         | Auto-Negotiation | Icc | _   | _                | 85  | mA    |

Typical values are at 25°C, and are for design aid only, are not guaranteed, and are not subject to production testing.

### Table 31. Digital Input/Output Characteristics<sup>2</sup>

| Parameter           | Symbol | Min | Typ <sup>1</sup> | Max | Units | <b>Test Conditions</b> |
|---------------------|--------|-----|------------------|-----|-------|------------------------|
| Input Low voltage   | VIL    | _   | -                | 0.8 | V     | -                      |
| Input High voltage  | VIH    | 2.0 | -                | -   | V     | -                      |
| Input Current       | lı     | -10 | -                | 10  | μΑ    | 0.0 < VI < VCC         |
| Output Low voltage  | Vol    | _   | -                | 0.4 | V     | IOL = 4 mA             |
| Output High voltage | Voн    | 2.4 | -                | -   | V     | IOH = -4 mA            |

<sup>1.</sup> Typical values are at 25°C, and are for design aid only, are not guaranteed, and are not subject to production testing.

### Table 32. Digital Input/Output Characteristics - MII Pins

| Parameter           | Symbol | Min | Typ <sup>1</sup> | Max | Units | <b>Test Conditions</b>       |
|---------------------|--------|-----|------------------|-----|-------|------------------------------|
| Input Low voltage   | VIL    | -   | _                | 0.8 | V     | -                            |
| Input High voltage  | VIH    | 2.0 | _                | _   | V     | -                            |
| Input Current       | lı     | -10 | -                | 10  | μΑ    | 0.0 < VI < VCC               |
| Output Low voltage  | Vol    | -   | _                | 0.4 | V     | IOL = 4 mA                   |
| Output High voltage | Voн    | 2.4 | -                | -   | V     | IOH = -4 mA,<br>VCCIO = 3.3V |
|                     | Voн    | 2.0 | -                | -   | V     | IOH = -4 mA,<br>VCCIO = 2.5V |

Typical values are at 25°C, and are for design aid only, are not guaranteed, and are not subject to production testing.

<sup>2.</sup> Voltages are with respect to ground unless otherwise specified.

<sup>3.</sup> VCCA = VCCR plus VCCT
VCC = VCCD (digital core)
VCCIO = digital I/O ring
VCCPECL = PECL supply for fiber

<sup>2.</sup> Applies to all pins except MII, REFCLK, and LED pins. Refer to Table 32 for MII I/O Characteristics.

<sup>2.</sup> Parameter is guaranteed by design and not subject to production testing.



**Table 33. REFCLK Characteristics** 

| Parameter                                    | Symbol | Min | Typ <sup>1</sup> | Max         | Units | Test Conditions |
|----------------------------------------------|--------|-----|------------------|-------------|-------|-----------------|
| Input Low voltage                            | VIL    | _   | _                | 0.8         | V     | _               |
| Input High voltage                           | VIH    | 2.0 | _                | _           | V     | _               |
| Input Clock Frequency Tolerance <sup>2</sup> | Δf     | -   | -                | <u>+</u> 50 | ppm   | -               |
| Input Clock Duty Cycle <sup>2</sup>          | Tdc    | 40  | -                | 60          | %     | -               |
| Input Capacitance <sup>2</sup>               | CIN    | -   | 3.0              | -           | pF    | -               |

Typical values are at 25°C, and are for design aid only, are not guaranteed, and are not subject to production testing.

#### **Table 34. LED Pin Characteristics**

| Parameter             | Symbol | Min | Typ <sup>1</sup> | Max | Units | Test Conditions |
|-----------------------|--------|-----|------------------|-----|-------|-----------------|
| Output Low Voltage    | Vol    | -   | -                | 0.4 | V     | IOL = 10 mA     |
| Output High Current   | Іон    | _   | _                | 10  | μΑ    | VOH = VCC max   |
| Input Leakage Current | lı     | -10 | -                | 10  | μΑ    | 0 < Vı < VCCIO  |

Typical values are at 25°C, and are for design aid only, are not guaranteed, and are not subject to production testing.

### **Table 35. 100BASE-TX Transceiver Characteristics**

| Parameter                        | Sym  | Min  | Typ <sup>1</sup> | Max  | Units | Test Conditions                                             |
|----------------------------------|------|------|------------------|------|-------|-------------------------------------------------------------|
| Peak differential output voltage | VP   | 0.95 | 1.0              | 1.05 | V     | Note 2                                                      |
| Signal amplitude symmetry        | Vss  | 98   | 100              | 102  | %     | Note 2                                                      |
| Signal rise/fall time            | TrF  | 3.0  | 3.5              | 5.0  | ns    | Note 2                                                      |
| Rise/fall time symmetry          | TRFS | _    | .25              | 0.5  | ns    | Note 2                                                      |
| Duty cycle distortion            | Dcd  | 35   | 50               | 65   | %     | Offset from 16 ns<br>pulse width at<br>50% of pulse<br>peak |
| Overshoot/Undershoot             | Vos  | _    | _                | 5    | %     | -                                                           |
| Jitter (measured differentially) | _    | -    | 0.75             | 1.4  | ns    | _                                                           |

<sup>1.</sup> Typical values are at 25°C, and are for design aid only, are not guaranteed, and are not subject to production testing.

<sup>2.</sup> Parameter is guaranteed by design: not subject to production testing.

<sup>2.</sup> Measured at the line side of the transformer, line replaced by  $100\Omega$  (+/-1%) resistor.



Table 36. 10BASE-T Transceiver Characteristics

| Parameter                                               | Sym                 | Min | Typ <sup>1</sup> | Max | Units      | Test<br>Conditions         |  |  |
|---------------------------------------------------------|---------------------|-----|------------------|-----|------------|----------------------------|--|--|
| Transmitter                                             |                     |     |                  |     |            |                            |  |  |
| Peak differential output voltage                        | VOP                 | 2.2 | 2.5              | 2.8 | V          | Note 2                     |  |  |
| Jitter magnitude added by the MAU and PLS sections 3, 4 | t <sub>tx-jit</sub> | _   | 3.2              | 11  | ns         | -                          |  |  |
| Receiver                                                |                     |     |                  |     |            |                            |  |  |
| Differential squelch threshold                          | VDS                 | 300 | 500              | 585 | mV<br>Peak | 5 MHz square<br>wave input |  |  |

Typical values are at 25°C and are for design aid only, are not guaranteed, and are not subject to production testing.

Table 37. 100BASE-FX Transceiver Characteristics

| Parameter                                                    | Sym   | Min    | Typ <sup>1</sup> | Max          | Units | Test Conditions            |  |  |  |
|--------------------------------------------------------------|-------|--------|------------------|--------------|-------|----------------------------|--|--|--|
| Transmitter                                                  |       |        |                  |              |       |                            |  |  |  |
| Peak differential output voltage (single-ended) <sup>2</sup> | VOP   | 0.6    | 1.3              | 1.5          | V     | -                          |  |  |  |
| Signal rise/fall time                                        | TRF   | -      | 1.2              | 1.9          | ns    | 20% <-> 80%<br>2.0 pF load |  |  |  |
| Jitter (measured differentially)                             | _     | -      | 0.5              | 1.4          | ns    | _                          |  |  |  |
|                                                              |       | Receiv | /er              |              |       |                            |  |  |  |
| Peak differential input voltage                              | VIP   | 0.55   | _                | 1.5          | V     | _                          |  |  |  |
| Common mode input range                                      | VCMIR | _      | _                | Vcc -<br>0.7 | V     | -                          |  |  |  |

<sup>1.</sup> Typical values are at 25°C, and are for design aid only, are not guaranteed, and are not subject to production testing.

### Table 38. 10BASE-T Link Integrity Timing Characteristics

| Parameter              | Sym     | Min | Typ <sup>1</sup> | Max | Units          | Test<br>Conditions |
|------------------------|---------|-----|------------------|-----|----------------|--------------------|
| Time Link Loss Receive | TLL     | 50  | -                | 150 | ms             | _                  |
| Link Detection         | TLP     | 2   | _                | 7   | Link<br>Pulses | -                  |
| Link Min Receive Timer | TLR MIN | 2   | _                | 7   | ms             | _                  |

<sup>1.</sup> Typical values are at 25°C, and are for design aid only, are not guaranteed, and are not subject to production testing.

<sup>2.</sup> Parameter is guaranteed by design; not subject to production testing.

<sup>3.</sup> IEEE 802.3 specifies maximum jitter addition at 1.5 ns for the AUI cable, 0.5 ns from the encoder, and 3.5 ns from the MAU.

<sup>4.</sup> After line model specified by IEEE 802.3 for 10BASE-T MAU.

<sup>2.</sup> Measured at the line side of the transformer, line replaced by  $100\Omega$  (+/-1%) resistor.



**Table 38. 10BASE-T Link Integrity Timing Characteristics (Continued)** 

| Parameter              | Sym     | Min | Typ <sup>1</sup> | Max | Units | Test<br>Conditions |
|------------------------|---------|-----|------------------|-----|-------|--------------------|
| Link Max Receive Timer | TLR MAX | 50  | -                | 150 | ms    | _                  |
| Link Transmit Period   | TIt     | 8   | -                | 24  | ms    | _                  |
| Link Pulse Width       | Tlpw    | 60  | 114              | 150 | ns    | _                  |

<sup>1.</sup> Typical values are at 25°C, and are for design aid only, are not guaranteed, and are not subject to production testing.

### **Table 39. Twisted-Pair Pins**

| Parameter                                                         | Sym | Min | Typ <sup>1</sup> | Max | Units | Test<br>Conditions     |
|-------------------------------------------------------------------|-----|-----|------------------|-----|-------|------------------------|
| Receive input impedance <sup>2</sup>                              | ZIN | -   | 100              | -   | Ω     | Between RX+<br>and RX- |
| Driver output impedance <sup>2</sup> (Line driver output enabled) | Ro  | -   | 100              | _   | Ω     | Between TX+<br>and TX- |

Typical values are at 25°C and are for design aid only, are not guaranteed, and are not subject to production testing.

<sup>2.</sup> Parameter is guaranteed by design; not subject to production testing.



## 15.0 Timing Diagrams

The LXT973 device meets all timings for MII per the IEEE 802.3u standard. Table 27 through Table 32 on page 82 refer to MII timings.

Figure 27. 100BASE-TX Transmit Timing - 4B Mode



Table 40. MII - 100BASE-TX Transmit Timing Parameters - 4B Mode

| Parameter                                        | Sym | Min | Typ <sup>1</sup> | Max | Units | Test<br>Conditions |
|--------------------------------------------------|-----|-----|------------------|-----|-------|--------------------|
| TXD<3:0>, TXEN, TXER setup to TXCLK High         | t1  | 12  | -                | -   | ns    | _                  |
| TXD<3:0>, TXEN, TXER hold from TXCLK High        | t2  | 0   | -                | -   | ns    | _                  |
| TXEN sampled to CRS asserted                     | t3  | 2   | 4                | 5   | ВТ    | -                  |
| TXEN sampled to CRS de-asserted                  | t4  | 2   | 4                | 5   | ВТ    | -                  |
| TXEN sampled to twisted-pair output (Tx latency) | t5  | _   | 5                | _   | ВТ    | _                  |

<sup>1.</sup> Typical values are at 25°C, and are for design aid only, are not guaranteed, and are not subject to production testing.



Figure 28. 100BASE-TX Receive Timing - 4B Mode



Table 41. MII - 100BASE-TX Receive Timing Parameters - 4B Mode

| Parameter                                   | Sym | Min | Typ <sup>1</sup> | Max | Units | Test<br>Conditions |
|---------------------------------------------|-----|-----|------------------|-----|-------|--------------------|
| RXD<3:0>, RXDV, RXER setup to RXCLK High    | t1  | 10  | _                | -   | ns    | -                  |
| RXD<3:0>, RXDV, RXER hold from RXCLK High   | t2  | 10  | -                | -   | ns    | -                  |
| CRS asserted to RXD<3:0>, RXDV              | t3  | 3   | 4                | 5   | BT    | _                  |
| Receive start of<br>"J" to CRS asserted     | t4  | 11  | -                | 16  | ВТ    | -                  |
| Receive start of "T" to CRS deasserted      | t5  | 10  | 14               | 17  | ВТ    | -                  |
| Receive start of "J" to COL asserted        | t6  | 10  | -                | 15  | ВТ    | -                  |
| Receive start of "T" to COL de-<br>asserted | t7  | 14  | 17               | 20  | ВТ    | -                  |

<sup>1.</sup> Typical values are at 25°C, and are for design aid only, are not guaranteed, and are not subject to production testing.







**Table 42. 100BASE-FX Transmit Timing Parameters** 

| Parameter                                 | Sym | Min | Typ <sup>1</sup> | Max | Units | Test Conditions |
|-------------------------------------------|-----|-----|------------------|-----|-------|-----------------|
| TXD<3:0>, TXEN, TXER setup to TXCLK High  | t1  | 12  | -                | -   | ns    | -               |
| TXD<3:0>, TXEN, TXER hold from TXCLK High | t2  | 0   | -                | -   | ns    | -               |
| TXEN sampled to CRS asserted              | t3  | 2   | -                | 5   | ВТ    | _               |
| TXEN sampled to CRS de-<br>asserted       | t4  | 1   | -                | 5   | ВТ    | -               |
| TXEN sampled to fiber output (Tx latency) | t5  | -   | 4                | -   | ВТ    | -               |

Typical values are at 25°C, and are for design aid only, are not guaranteed, and are not subject to production testing.



Figure 30. 100BASE-FX Receive Timing



**Table 43. 100BASE-FX Receive Timing Parameters** 

| Parameter                                   | Sym | Min | Typ <sup>1</sup> | Max | Units | Test<br>Conditions |
|---------------------------------------------|-----|-----|------------------|-----|-------|--------------------|
| RXD<3:0>, RXDV, RXER setup to RXCLK High    | t1  | 10  | -                | -   | ns    | -                  |
| RXD<3:0>, RXDV, RXER hold from RXCLK High   | t2  | 10  | _                | -   | ns    | -                  |
| CRS asserted to RXD<3:0>, RXDV              | t3  | 3   | _                | 5   | BT    | _                  |
| Receive start o "J" to CRS asserted         | t4  | 9   | _                | 14  | BT    | _                  |
| Receive start of "T" to CRS de-<br>asserted | t5  | 13  | _                | 17  | ВТ    | -                  |
| Receive start of "J" to COL asserted        | t6  | 10  | _                | 14  | ВТ    | -                  |
| Receive start of "T" to COL de-<br>asserted | t7  | 13  | _                | 18  | ВТ    | -                  |

<sup>1.</sup> Typical values are at 25°C, and are for design aid only, are not guaranteed, and are not subject to production testing.



Figure 31. 10BASE-T Transmit Timing (Parallel Mode)



Table 44. MII - 10BASE-T Transmit Timing Parameters (Parallel Mode)

| Parameter                                        | Sym | Min | Typ <sup>1</sup> | Max | Units | Test<br>Conditions |
|--------------------------------------------------|-----|-----|------------------|-----|-------|--------------------|
| TXD, TXEN, TXER setup to TXCLK High              | t1  | 10  | -                | -   | ns    | -                  |
| TXD, TXEN, TXER hold from TXCLK High             | t2  | 0   | -                | -   | ns    | -                  |
| TXEN sampled to CRS asserted                     | t3  | _   | 5.5              | _   | ВТ    | -                  |
| TXEN sampled to CRS de-asserted                  | t4  | -   | 5                | -   | ВТ    | -                  |
| TXEN sampled to twisted-pair output (Tx latency) | t5  | _   | 575              | _   | ns    | -                  |

Typical values are at 25°C, and are for design aid only, are not guaranteed, and are not subject to production testing.



Figure 32. 10BASE-T Receive Timing (Parallel Mode)



Table 45. MII - 10BASE-T Receive Timing Parameters (Parallel Mode)

| Parameter                                                   | Sym | Min | Typ <sup>1</sup> | Max | Units | <b>Test Conditions</b> |
|-------------------------------------------------------------|-----|-----|------------------|-----|-------|------------------------|
| RXD, RXDV, RXER setup to RXCLK High                         | t1  | 10  | _                | -   | ns    | -                      |
| RXD, RXDV, RXER hold from RXCLK High                        | t2  | 10  | _                | -   | ns    | -                      |
| Twisted-pair input to RXD out (Rx latency)                  | t3  | -   | 64               | -   | ВТ    | -                      |
| CRS asserted to RXD, RXDV, RXER asserted <sup>2</sup>       | t4  | -   | 62               | -   | ВТ    | -                      |
| RXD, RXDV, RXER de-asserted to CRS de-asserted <sup>3</sup> | t5  | -   | 0.5              | -   | ВТ    | -                      |
| Twisted-pair input to CRS asserted                          | t6  | -   | 4                | _   | ВТ    | -                      |
| Twisted-pair input quiet to CRS de-asserted                 | t7  | -   | 4                | -   | ВТ    | -                      |
| Twisted-pair input to COL asserted                          | t8  | -   | 4                | -   | ВТ    | -                      |
| Twisted-pair input quiet to COL de-asserted                 | t9  | _   | 4                | _   | ВТ    | _                      |

Typical values are at 25°C, and are for design aid only, are not guaranteed, and are not subject to production testing.

<sup>2.</sup> CRS is asserted. RXD/RXDV are driven at the start of SFD (64 BT) unless Register bit 16.5 is set.

<sup>3.</sup> If Register bit 16.7 is set, CRS extends to RXDV de-assert.



Figure 33. 10BASE-T SQE (Heartbeat) Timing



Table 46. 10BASE-T SQE (Heartbeat) Timing Parameters

| Parameter                                  | Sym | Min  | Typ <sup>1</sup> | Max | Units | Test<br>Conditions |
|--------------------------------------------|-----|------|------------------|-----|-------|--------------------|
| COL (SQE) delay after TXEN de-<br>asserted | t1  | 0.65 | 1.2              | 1.6 | μs    | -                  |
| COL (SQE) pulse duration                   | t2  | 0.5  | .95              | 1.5 | μs    | -                  |

<sup>1.</sup> Typical values are at 25°C, and are for design aid only, are not guaranteed, and are not subject to production testing.

Figure 34. 10BASE-T Jab and Unjab Timing



Table 47. 10BASE-T Jab and Unjab Timing Parameters

| Parameter             | Sym | Min | Typ <sup>1</sup> | Max | Units | Test Conditions |
|-----------------------|-----|-----|------------------|-----|-------|-----------------|
| Maximum transmit time | t1  | 20  | _                | 150 | ms    | -               |
| Unjab time            | t2  | 250 | -                | 750 | ms    | -               |

<sup>1.</sup> Typical values are at 25°C, and are for design aid only, are not guaranteed, and are not subject to production testing.



Figure 35. Fast Link Pulse Timing



Figure 36. FLP Burst Timing



**Table 48. Fast Link Pulse Timing Parameters** 

| Parameter                   | Sym | Min  | Typ <sup>1</sup> | Max  | Units | Test Conditions |
|-----------------------------|-----|------|------------------|------|-------|-----------------|
| Clock/Data pulse width      | t1  | 115  | 116              | 118  | ns    | _               |
| Clock pulse to Data pulse   | t2  | 55.5 | 63               | 69.5 | μs    | _               |
| Clock pulse to Clock pulse  | t3  | 111  | 126              | 139  | μs    | _               |
| FLP burst width             | t4  | -    | 2.0              | _    | ms    | -               |
| FLP burst to FLP burst      | t5  | 8    | 10               | 24   | ms    | -               |
| Clock/Data pulses per burst | _   | 17   | _                | 33   | ea    | -               |
|                             |     |      |                  |      |       |                 |

<sup>1.</sup> Typical values are at 25°C, and are for design aid only, are not guaranteed, and are not subject to production testing.



Figure 37. MDIO Input Timing



Figure 38. MDIO Output Timing



**Table 49. MDIO Timing Parameters** 

| Parameter                | Sym | Min | Typ <sup>1</sup> | Max              | Units | Test Conditions     |
|--------------------------|-----|-----|------------------|------------------|-------|---------------------|
| MDIO setup before MDC    | t1  | 10  | -                | -                | ns    | When sourced by STA |
| MDIO hold after MDC      | t2  | 10  | -                | -                | ns    | When sourced by STA |
| MDC to MDIO output delay | t3  | 10  | -                | 300 <sup>2</sup> | ns    | When sourced by PHY |
| MDC Clock Speed          | t4  | -   | -                | 20               | MHz   | -                   |

<sup>1.</sup> Typical values are at 25°C, and are for design aid only, are not guaranteed, and are not subject to production testing.

2. When operated at 2.5 MHz.



Figure 39. Power-Up Timing



### **Table 50. Power-Up Timing Parameters**

| Parameter                   | Sym | Min | Typ <sup>1</sup> | Max | Units | Test Conditions |
|-----------------------------|-----|-----|------------------|-----|-------|-----------------|
| Voltage threshold           | v1  | 2.9 | -                | -   | V     | _               |
| Power-up delay <sup>2</sup> | t1  | _   | _                | 300 | μs    | _               |

- 1. Typical values are at 25°C and are for design aid only; not guaranteed and not subject to producing testing.
- 2. Power-up delay is specified as a maximum value because it refers to the PHY's guaranteed performance. the PHY comes out of reset after a delay of No MORE Than 300 μS. System designers should consider this as a minimum value. After threshold v1 is reached, the MAC should delay No LESS than 300 μS before accessing the MDIO port.

Figure 40. RESET Pulse Width and Recovery Timing



Table 51. RESET Pulse Width and Recovery Timing Parameters

| Parameter                         | Sym | Min | Typ <sup>1</sup> | Max | Units | Test Conditions |
|-----------------------------------|-----|-----|------------------|-----|-------|-----------------|
| RESET pulse width                 | t1  | 10  | -                | -   | ηѕ    | _               |
| RESET recovery delay <sup>2</sup> | t2  | -   | -                | 300 | μs    | -               |

- 1. Typical values are at 25°C and are for design aid only; not guaranteed and not subject to producing testing.
- 2. Reset recovery delay is specified as a maximum value because it refers to the PHY's guaranteed performance. the PHY comes out of reset after a delay of No MORE Than 300 μS. System designers should consider this as a minimum value. After de-asserting RESET, the MAC should delay No LESS than 300 μS before accessing the MDIO port.

86 Datasheet



# 16.0 Mechanical Specifications

Figure 41. LXT973 Mechanical Specifications





## **Appendix A Product Ordering Information**

| Number       | Revision | Qualification | Tray MM | Tape & Reel MM |
|--------------|----------|---------------|---------|----------------|
| SLXT973QC.A2 | A2       | S             | 836691  | 842054         |
| SLXT973QE.A2 | A2       | S             | 836689  | 842053         |

