## For full datasheet, please visit dtc.psemi.com. #### **Product Description** The PE64905 is a DuNE™-enhanced Digitally Tunable Capacitor (DTC) based on Peregrine's UltraCMOS™ technology. DTC products provide a monolithically integrated impedance tuning solution for demanding RF applications. The PE64905 offers high RF power handling and ruggedness, while meeting challenging harmonic and linearity requirements. This highly versatile product can be used in series or shunt configurations to support a wide variety of tuning circuit topologies. The device is controlled through the widely supported 2-wire (I<sup>2</sup>C compatible) interface and has two selectable addresses for implementations with multiple DTCs. All decoding and biasing is integrated on-chip, and no external bypassing, or filtering components are required. Peregrine's DuNE™ technology enables excellent linearity and exceptional harmonic performance. DuNE devices deliver performance superior to GaAs devices with the economy and integration of conventional CMOS. Figure 1. Functional Block Diagram Peregrine Specification 71-0066-01 ## **Product Brief** # PE64905 ## UltraCMOS™ Digitally Tunable Capacitor (DTC) 100-3000 MHz #### **Features** - 2-wire (I<sup>2</sup>C compatible) Serial Interface with built-in bias voltage generation and ESD protection - DuNE™-enhanced UltraCMOS™ device - 5-bit 32-state Digitally Tunable Capacitor - Series configuration C = 0.7-4.6 pF (6.6:1 tuning ratio) in discrete 131 fF steps - Shunt configuration C = 1.12-5.18 pF (4.6:1 tuning ratio) in discrete 131 fF steps - High RF Power Handling (up to 38 dBm, 30 Vpk RF) and High Linearity - Wide power supply range (2.3-3.6 V) and low current consumption (typ. 140 $\mu$ A at 2.6 V) - Excellent 2 kV HBM ESD tolerance on all - 2 x 2 x 0.45 mm QFN package - Applications include: - Tunable Filters Networks - Tunable Antennas - RFID - Tunable Matching Networks - Phase Shifters - Wireless Communications Figure 2. Package Type 10L 2 x 2 x 0.45 mm QFN package Table 1. Electrical Specifications @ 25 °C, V<sub>DD</sub> = 2.6 V | Parameter | Configuration | Condition | Min | Тур | Max | Unit | |------------------------------------|-----------------|-------------------------------------------------------------------------------------|-----|----------------|--------------|------| | Operating Frequency Range | Both | | | | 3000 | MHz | | Minimum Capacitance | Series<br>Shunt | State = 00000, 100 MHz (RF+ to RF-)<br>State = 00000, 100 MHz (RF+ to Grounded RF-) | | 0.70<br>1.12 | +10%<br>+10% | pF | | Maximum Capacitance | Series<br>Shunt | State = 11111, 100 MHz (RF+ to RF-)<br>State = 11111, 100 MHz (RF+ to Grounded RF-) | | 4.60<br>5.18 | +10%<br>+10% | pF | | Parasitic Capacitance | Series | All States, 100 MHz (RF+ to GND, RF- to GND) | | 0.5 | | pF | | Tuning Ratio | Series<br>Shunt | 100 MHz<br>100 MHz | | 6.6:1<br>4.6:1 | | | | Step Size | Both | 5 bits (32 states), constant step size (100 MHz) | | 0.131 | | pF | | Equivalent Series Resistance | Series | State = 00000<br>State = 11111 | | 1.40<br>1.33 | | Ω | | Quality Factor (C <sub>min</sub> ) | Shunt | 1 GHz | | 35 | | | | Quality Factor (C <sub>max</sub> ) | Shunt | 1 GHz | | 25 | | | | Series | | 100 MHz-3 GHz | | | -36 | dBm | | | | 100 MHz-3 GHz | | | -36 | dBm | Figure 3. Pin Configuration (Top View) **Table 2. Pin Descriptions** | Pin # | Pin Name | Description | |-------|----------|--------------------------------| | 1 | RF- | Negative RF Port <sup>1</sup> | | 2 | RF- | Negative RF Port <sup>1</sup> | | 3 | DGND | Ground | | 4 | $V_{DD}$ | Power supply pin | | 5 | SCL | Serial Interface Clock Input | | 6 | ADDR | Serial Interface Address Input | | 7 | SDA | Serial interface Data input | | 8 | RF+ | Positive RF Port <sup>1</sup> | | 9 | RF+ | Positive RF Port <sup>1</sup> | | 10 | GND | RF Ground | Note: 1. Pins 1-2 and 8-9 must be tied together on PCB for optimal performance. #### Latch-Up Avoidance Unlike conventional CMOS devices, UltraCMOS™ devices are immune to latch-up. #### **Moisture Sensitivity Level** The Moisture Sensitivity Level rating for the PE64905 in the 10-lead 2 x 2 x 0.45 mm QFN package is MSL1. **Table 3. Operating Ranges** | Parameter | Min | Тур | Max | Units | |-------------------------------------------------------------------------------------------|-----|-----|----------|------------------| | V <sub>DD</sub> Supply Voltage | 2.3 | 2.6 | 3.63 | V | | $I_{DD}$ Power Supply Current $(V_{DD} = 2.75 \text{ V})$ | | 140 | | μΑ | | V <sub>IH</sub> Control Voltage High | 1.2 | 1.8 | 3.63 | V | | V <sub>IL</sub> Control Voltage Low | 0 | 0 | 0.57 | ٧ | | Peak Operating RF Voltage @100 MHz <sup>1</sup><br>RF+ to RF-<br>RF+ and/or RF- to Ground | | | 30<br>30 | <b>&gt; &gt;</b> | | T <sub>OP</sub> Operating<br>Temperature Range | -40 | | +85 | ô | | T <sub>ST</sub> Storage Temperature Range | -65 | | +150 | Ŝ | Note: 1. Derated over frequency. **Table 4. Absolute Maximum Ratings** | Symbol | Parameter/Conditions | Min | Max | Units | |------------------|-------------------------------------------------|------|------|-------| | $V_{DD}$ | Power supply voltage | -0.3 | 4.0 | ٧ | | $V_{l}$ | Voltage on any DC input | -0.3 | 4.0 | V | | V <sub>ESD</sub> | ESD Voltage (HBM, MIL_STD<br>883 Method 3015.7) | | 2000 | V | Exceeding absolute maximum ratings may cause permanent damage. Operation should be restricted to the limits in the Operating Ranges table. Operation between operating range maximum and absolute maximum for extended periods may reduce reliability. #### **Electrostatic Discharge (ESD) Precautions** When handling this UltraCMOS™ device, observe the same precautions that you would use with other ESDsensitive devices. Although this device contains circuitry to protect it from damage due to ESD, precautions should be taken to avoid exceeding the specified rating. ### Figure 4. Package Drawing 10L 2 x 2 x 0.45 mm | | | ETSLP | |---|------|-------| | А | MAX. | 0.500 | | | N□M. | 0.450 | | | MIN. | 0.400 | BOTTOM VIEW SIDE VIEW Figure 5. Marking Specifications | Marking Spec<br>Symbol | Package<br>Marking | Definition | | |------------------------|--------------------|----------------------------------------------------------------------|--| | PP | CF* | Part number marking for PE64905 | | | ZZ | 00-99 | Last two digits of lot code | | | Y | 0-9 | Last digit of year, starting from 2009 (0 for 2010, 1 for 2011, etc) | | | ww | 01-53 | Work week | | <sup>\*(</sup>PP), the package marking specific to the PE64905, is shown in the figure instead of the standard Peregrine package marking symbol (P). Figure 6. Tape and Reel Specifications **Device Orientation in Tape** **Table 5. Ordering Information** | Order Code | Package | Description | Shipping Method | |---------------|-----------------------------|-------------------------------|-----------------| | PE64905MLAA-Z | 10-lead QFN 2 x 2 x 0.45 mm | Package Part in Tape and Reel | 3000 units/T&R | | EK64905-11 | Evaluation Kit | Evaluation Kit | 1 Set/Box | ### **Sales Contact and Information** For Sales and contact information please visit www.psemi.com. <u>Advance Information:</u> The product is in a formative or design stage. The datasheet contains design target specifications for product development. Specifications and features may change in any manner without notice. <u>Preliminary Specification:</u> The datasheet contains preliminary data. Additional data may be added at a later date. Peregrine reserves the right to change specifications at any time without notice in order to supply the best possible product. Product Specification: The datasheet contains final data. In the event Peregrine decides to change the specifications, Peregrine will notify customers of the intended changes by issuing a CNF (Customer Notification Form). The information in this datasheet is believed to be reliable. However, Peregrine assumes no liability for the use of this information. Use shall be entirely at the user's own risk. No patent rights or licenses to any circuits described in this datasheet are implied or granted to any third party. Peregrine's products are not designed or intended for use in devices or systems intended for surgical implant, or in other applications intended to support or sustain life, or in any application in which the failure of the Peregrine product could create a situation in which personal injury or death might occur. Peregrine assumes no liability for damages, including consequential or incidental damages, arising out of the use of its products in such applications. The Peregrine name, logo, and UTSi are registered trademarks and UltraCMOS, HaRP, MultiSwitch and DuNE are trademarks of Peregrine Semiconductor Corp. All other trademarks mentioned herein are the property of their respective companies. ©2011 Peregrine Semiconductor Corp. All rights reserved.