

# 2 MHz, Synchronous Boost DC-to-DC Converter

## Data Sheet **ADP1607**

### **FEATURES**

**Up to 96% efficiency 0.8 V to V<sub>OUT</sub>** input voltage range **Low 0.9 V input start-up voltage 1.8 V to 3.3 V output voltage range 23 µA quiescent current Fixed PWM and light load PFM mode options Synchronous rectification True shutdown output Isolation Internal soft start, compensation, and current limit 2 mm × 2 mm, 6-lead LFCSP Compact solution size**

#### **APPLICATIONS**

**1-cell and 2-cell alkaline and NiMH/NiCd powered devices Portable audio players, instruments, and medical devices Solar cell applications Miniature hard disk power supplies Power LED status indicators**

### **GENERAL DESCRIPTION**

The ADP1607 is a high efficiency, synchronous, fixed frequency, step-up dc-to-dc switching converter with an adjustable output voltage between 1.8 V and 3.3 V for use in portable applications.

The 2 MHz operating frequency enables the use of small footprint, low profile external components. Additionally, the synchronous rectification, internal compensation, internal fixed current limit, and current mode architecture allow for excellent transient response and a minimal external part count.

Other key features include fixed PWM and light load PFM mode options, true output isolation, thermal shutdown (TSD), and logic controlled enable. Available in a lead-free, thin, 6-lead LFCSP package, the ADP1607 is ideal for providing efficient power conversion in portable devices.



#### **TYPICAL APPLICATION CIRCUIT**

#### **Rev. A Document Feedback**

**Information furnished by Analog Devices is believed to be accurate and reliable. However, no responsibility is assumed by Analog Devices for its use, nor for any infringements of patents or other rights of third parties that may result from its use. Specifications subject to change without notice. No license is granted by implication or otherwise under any patent or patent rights of Analog Devices. Trademarks and registered trademarks are the property of their respective owners.**

## TABLE OF CONTENTS



### **REVISION HISTORY**

### **12/12—Rev. 0 to Rev. A**



#### **10/12—Revision 0: Initial Version**



### **SPECIFICATIONS**

 $V_{\text{IN}} = V_{\text{EN}} = 1.2$  V,  $V_{\text{OUT}} = 3.3$  V at  $T_A = -40^{\circ}\text{C}$  to +85°C for minimum/maximum specifications, and  $T_A = 25^{\circ}\text{C}$  for typical specifications, unless otherwise noted.<sup>1</sup>





<sup>1</sup> All limits at temperature extremes are guaranteed via correlation using standard statistical quality control (SQC). Specifications are subject to change without notice. <sup>2</sup> Guaranteed by design, but not production tested. VIN can never exceed VOUT once the ADP1607 is enabled.

<sup>3</sup> Minimum value is characterized by design. Maximum value is characterized on the bench.

<sup>4</sup> This parameter is the semiconductor leakage current. The semiconductor leakage current doubles with every 10°C increase in temperature. The maximum limit follows the same trend over temperature.

<sup>5</sup> Thermal shutdown protection is only active in PWM mode.

### ABSOLUTE MAXIMUM RATINGS

#### **Table 2.**



Stresses above those listed under Absolute Maximum Ratings may cause permanent damage to the device. This is a stress rating only; functional operation of the device at these or any other conditions above those indicated in the operational section of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability.

Absolute maximum ratings apply individually only, not in combination.

#### **THERMAL OPERATING RANGES**

The ADP1607 can be damaged when the junction temperature limits are exceeded. The maximum operating junction temperature  $(T_{J(MAX)})$  takes precedence over the maximum operating ambient temperature  $(T_{A(MAX)})$ . Monitoring ambient temperature does not guarantee that the junction temperature  $(T<sub>J</sub>)$  is within the specified temperature limits.

In applications with high power dissipation and poor PCB thermal resistance, the maximum ambient temperature may need to be derated. In applications with moderate power dissipation and low PCB thermal resistance, the maximum ambient temperature can exceed the maximum limit as long as the junction temperature is within specification limits.

The junction temperature  $T_1$  of the device is dependent on the ambient temperature  $(T_A)$ , the power dissipation of the device  $(P<sub>D</sub>)$ , and the junction-to-ambient thermal resistance of the package ( $\theta_{\rm JA}$ ). Maximum junction temperature (T<sub>J</sub>) is calculated from the ambient temperature  $(T_A)$  and power dissipation  $(P_D)$ using the following formula:

 $T_I = T_A + (P_D \times \theta_{IA})$ 

### **THERMAL RESISTANCE**

Junction-to-ambient thermal resistance  $(\theta_{IA})$  of the package is specified for the worst-case conditions, that is, a device soldered in a circuit board for surface-mount packages. The junction-to-ambient thermal resistance is highly dependent on the application and board layout. In applications where high maximum power dissipation exists, attention to thermal board design is required. The value of  $\theta_{IA}$  may vary, depending on PCB material, layout, and environmental conditions.

 $\theta_{IA}$  and  $\theta_{IC}$  (junction to case) are determined according to JESD51-9 on a 4-layer PCB with natural convection cooling and the exposed pad soldered to the board with thermal vias.

#### **Table 3.**



#### **ESD CAUTION**



ESD (electrostatic discharge) sensitive device. Charged devices and circuit boards can discharge without detection. Although this product features patented or proprietary protection circuitry, damage may occur on devices subjected to high energy ESD. Therefore, proper ESD precautions should be taken to avoid performance degradation or loss of functionality.

## PIN CONFIGURATION AND FUNCTION DESCRIPTIONS



#### **Table 4. Pin Function Descriptions**



### TYPICAL PERFORMANCE CHARACTERISTICS

 $V_{IN}$  = 1.2 V,  $V_{OUT}$  = 3.3 V, L = 2.2 μH (DCR<sub>MAX</sub> = 66 mΩ, VLF302512MT-2R2M), C<sub>IN</sub> = 10 μF, C<sub>OUT</sub> = 10 μF (10 V, 20%, LMK107BJ106MALT),  $V_{EN} = V_{IN}$ , and  $T_A = 25$ °C, unless otherwise noted.



*Figure 5. Auto Mode Efficiency vs. Load Current, V<sub>OUT</sub> = 3.3 V* 









*Figure 8. Auto Mode Output Voltage Load Regulation, V<sub>OUT</sub> = 3.3 V* 

### Data Sheet **ADP1607**







*Figure 18. PFM Mode Load Transient Response (Auto Mode Part)*







*Figure 20. Startup, R*<sub>LOAD</sub> = 3.3 kΩ

## Data Sheet **ADP1607**



*Figure 22. Typical PFM Mode Operation, I<sub>LOAD</sub>* = 100 mA



*Figure 23. Typical PWM Mode Operation, I<sub>LOAD</sub>* = 150 mA

### THEORY OF OPERATION



### **OVERVIEW**

The ADP1607 is a high efficiency, synchronous, fixed frequency, step-up dc-to-dc switching converter with an adjustable output voltage between 1.8 V and 3.3 V for use in portable applications.

The 2 MHz operating frequency enables the use of small footprint, low profile external components. Additionally, the synchronous rectification, internal compensation, internal fixed current limit, and current-mode architecture allow for excellent transient response and a minimal external part count. Other key features include fixed PWM and light load PFM mode options, true output isolation, thermal shutdown (TSD), and logic controlled enable.

### **ENABLE/SHUTDOWN**

The EN input turns the ADP1607 on or off. Connect EN to GND or logic low to shut down the part and reduce the current consumption to 0.06 µA (typical). Connect EN to VIN or logic high to enable the part. Do not exceed  $\mathrm{V_{\scriptscriptstyle{IN}}}$  Do not leave this pin floating.

#### **MODES OF OPERATION**

The ADP1607 is available in a fixed PWM mode only option for noise sensitive applications or in an auto PFM-to-PWM transitioning mode option to optimize power at light loads.

#### *Pulse-Width Modulation (PWM) Mode*

The PWM version of the ADP1607 utilizes a current-mode PWM control scheme to force the part to maintain a fixed 2 MHz fixed frequency while regulating the output voltage over all load conditions. The auto mode version of the ADP1607 operates in PWM for higher load currents. In PWM, the output voltage is monitored at the FB pin through the external resistive voltage divider. The voltage at FB is compared to the internal 1.259 V reference by the internal error amplifier. This currentmode PWM regulation system allows fast transient response and tight output voltage regulation. PWM mode operation results in lower efficiencies than PFM mode at light loads.

#### *Auto Mode*

Auto mode is a power-saving feature that forces the auto version of the ADP1607 to switch between PFM and PWM in response to output load changes. The auto version of the ADP1607

operates in PFM mode for light load currents and switches to PWM mode for medium and heavy load currents.

#### **Pulse Frequency Modulation (PFM)**

When the auto mode version of the ADP1607 is operating under light load conditions, the effective switching frequency and supply current are decreased and varied using PFM to regulate the output voltage. This results in improved efficiencies and lower quiescent currents. In PFM mode, the converter only switches when necessary to keep the output voltage between the PFM comparator high output voltage threshold and the lower sleep mode exit voltage threshold. Switching stops when the upper PFM limit is reached and resumes when the lower sleep mode exit threshold is reached.

When  $V<sub>OUT</sub>$  exceeds the upper PFM threshold, switching stops and the part enters sleep mode. In sleep mode, the ADP1607 is mostly shut down, significantly reducing the quiescent current. The output voltage is then discharged by

the load until the output voltage reaches the lower sleep mode exit threshold. After crossing the lower sleep mode exit threshold, switching resumes and the process repeats.

#### **Mode Transition**

The auto mode version of the ADP1607 switches automatically between PFM and PWM modes to maintain optimal efficiency. Switching to PFM allows the converter to save power by supplying the lighter load current with fewer switching cycles. The mode transition point depends on the operating conditions. See Figure 14 for typical transition levels for  $V_{\text{OUT}} = 2.5$  V. Hysteresis exists in the transition point to prevent instability and decreased efficiencies that may result if the converter oscillates between PFM and PWM for a fixed input voltage and load current.

The output voltage in PWM can be above or below the PFM voltage of that part.

### **INTERNAL CONTROL FEATURES**

#### *Input to Output Isolation*

While in shutdown, the ADP1607 manages the voltage of the bulk of the PMOS to force it off and internally isolate the path from the input to output. This allows the output to drop to ground, reducing the current consumption of the application in shutdown.

#### *Soft Start*

The ADP1607 soft start sequence is designed for optimal control of the part. When EN goes high, or when the part recovers from a TSD, the start-up sequence begins. The output voltage increases through a sequence of stages to ensure that the internal circuitry is powered up in the correct order as the output voltage rises to its final value.

#### *Current Limit*

The ADP1607 is designed with a fixed 1 A typical current limit that does not vary with duty cycle.

#### *Synchronous Rectification*

In addition to the N-channel MOSFET switch, the ADP1607 has a P-channel MOSFET switch to build the synchronous rectifier. The synchronous rectifier improves efficiency, especially for small load currents, and reduces cost and board space by eliminating the need for an external Schottky diode.

#### *Compensation*

The PWM control loop of the ADP1607 is internally compensated to deliver maximum performance with no additional external components. The ADP1607 is designed to work with 2.2 μH chip inductors and 10 μF ceramic capacitors. Other values may reduce performance and/or stability.

#### *Thermal Shutdown (TSD) Protection*

The ADP1607 includes thermal shutdown (TSD) protection when the part is in PWM mode only. If the die temperature exceeds 150°C (typical), the TSD protection activates and turns off the power devices. They remain off until the die temperature falls below 135°C (typical), at which point the converter restarts.

### ADP1607 Data Sheet

### APPLICATIONS INFORMATION

### **SETTING THE OUTPUT VOLTAGE**

The ADP1607 can be configured for output voltages between 1.8 V and 3.3 V. The output voltage is set by a resistor voltage divider, R1, from the output voltage ( $V<sub>OUT</sub>$ ) to the 1.259 V feedback input at FB and R2 from FB to GND (see Figure 24). Resistances between 100 k $\Omega$  and 1 M $\Omega$  are recommended.

For larger R1 and R2 values, the voltage drop due to the FB pin current  $(I_{FB})$  on R1 becomes proportionally significant and needs to be factored in.

To account for the effect of  $I_{FB}$  for all values of R1 and R2, use the following equation to determine R1 and R2 for the desired  $V_{\text{OUT}}$ :

$$
V_{OUT} = \left(1 + \frac{RI}{R2}\right) V_{FB} + I_{FB}(RI)
$$
\n<sup>(1)</sup>

where:

 $V_{FB}$  = 1.259 V, typical

 $I_{FB} = 0.1 \mu A$ , typical

#### **INDUCTOR SELECTION**

The ADP1607 is designed with a 2 MHz operating frequency enabling the use of small chip inductors ideal for use in applications with limited solution size constraints. The ADP1607 is designed for optimal performance with 2.2  $\mu$ H inductors, which have favorable saturation currents and lower series resistances for their given physical size.

#### **Table 5. Suggested Inductors**

To ensure stable and efficient performance with the ADP1607, care should be taken to select a compatible inductor with a sufficient current rating, saturation current, and low dc resistance (DCR.)

The maximum rated rms current of the inductor must be greater than the maximum input current to the regulator. Likewise, the saturation current of the chosen inductor must be able to support the peak inductor current (the maximum input current plus half the inductor ripple current) of the application.

The inductor ripple current  $(\Delta I_i)$  in steady state continuous mode can be calculated as

$$
\Delta I_L = \frac{V_{IN} \times D}{L \times f_{SW}}\tag{2}
$$

where:

*D* is the duty cycle of the application.

*L* is the inductor value.

 $f_{SW}$  is the switching frequency of the ADP1607.

The switch duty cycle (D) is determined by the input  $(V_{IN})$  and output ( $V<sub>OUT</sub>$ ) voltages with the following equation:

$$
D = \frac{V_{OUT} - V_{IN}}{V_{OUT}}\tag{3}
$$

Inductors with a low DCR minimize power loss and improve efficiency. DCR values below 100 m $\Omega$  are recommended.



#### **CHOOSING THE INPUT CAPACITOR**

The ADP1607 requires a 10 µF or greater input bypass capacitor  $(C_{\text{IN}})$  between VIN and GND to supply transient currents while maintaining a constant input voltage. The value of the input capacitor can be increased without any limit for smaller input voltage ripple and better input voltage filtering. The capacitor must have a 4 V or higher voltage rating to support the maximum input operating voltage. It is recommended that  $C_{\text{IN}}$  be placed as close to the ADP1607 as possible.

Different types of capacitors can be considered, but for batterypowered applications, the best choice is the multilayer ceramic capacitor, due to its small size, low equivalent series resistance (ESR), and low equivalent series inductance (ESL). X5R or X7R dielectrics are recommended. Y5V capacitors should not be used due to their variation in capacitance over temperature. Alternatively, use a high value, medium ESR capacitor in parallel with a 0.1 µF low ESR capacitor.

#### **CHOOSING THE OUTPUT CAPACITOR**

The ADP1607 also requires a 10  $\mu$ F output capacitor (C<sub>OUT</sub>) to maintain the output voltage and supply current to the load. The output capacitor supplies the current to the load when the Nchannel switch is turned on. Similar to  $C_{\text{IN}}$ , a 4 V or greater, low ESR, X5R or X7R ceramic capacitor is recommended for  $C<sub>OUT</sub>$ . When choosing the output capacitor, it is also important to account for the loss of capacitance due to output voltage dc bias. This may result in using a capacitor with a higher rated voltage to achieve the desired capacitance value. See Figure 25 for an example of how the capacitance of a 10 µF ceramic capacitor changes with the dc bias voltage.



The value and characteristics of the output capacitor greatly affect the output voltage ripple, transient performance, and stability of the regulator. The output voltage ripple ( $\Delta V_{\text{OUT}}$ ) in continuous operation is calculated as follows:

$$
\Delta V_{OUT} = \frac{Q_C}{C_{OUT}} = \frac{I_{OUT} \times t_{ON}}{C_{OUT}}\tag{4}
$$

where:

 $Q<sub>c</sub>$  is the charge removed from the capacitor.  $t_{\rm ON}$  is the on time of the N-channel switch.  $C_{OUT}$  is the effective output capacitance.  $I_{OUT}$  is the output load current.

$$
t_{ON} = \frac{D}{f_{SW}}\tag{5}
$$

and,

$$
D = \frac{V_{OUT} - V_{IN}}{V_{OUT}}\tag{6}
$$

As shown in the duty cycle and output ripple voltage equations, the output voltage ripple increases with the load current.

### LAYOUT GUIDELINES



*Figure 26. ADP1607 Recommended Layout Showing the Smallest Footprint*

For high efficiency, good regulation, and stability, a welldesigned printed circuit board layout is required.

Use the following guidelines when designing printed circuit boards (also see Figure 24 for a block diagram and Figure 2 for a pin configuration).

- Keep the low ESR input capacitor,  $C_{IN}$ , close to VIN and GND. This minimizes noise injected into the part from board parasitic inductance.
- Keep the high current path from  $C_{\text{IN}}$  through the L1 inductor to SW as short as possible.
- Place the feedback resistors, R1 and R2, as close to FB as possible to prevent noise pickup. Connect the ground of the feedback network directly to an AGND plane that makes a Kelvin connection to the GND pin.
- Avoid routing high impedance traces from feedback resistors near any node connected to SW or near the inductor to prevent radiated noise injection.
- Keep the low ESR output capacitor,  $C_{\text{OUT}}$ , close to VOUT and GND. This minimizes noise injected into the part from board parasitic inductance.
- Connect Pin 7 (EPAD) and GND to a large copper plane for proper heat dissipation.

## OUTLINE DIMENSIONS



*Dimensions shown in millimeters*

#### **ORDERING GUIDE**



 $1 Z =$  RoHS Compliant Part.

### **NOTES**

**©2012 Analog Devices, Inc. All rights reserved. Trademarks and registered trademarks are the property of their respective owners. D10276-0-12/12(A)**



www.analog.com