Industrial / Commercial Temp PATA NANDrive™ Fact Sheet 02.001 February 2013 #### **Features** # Industry Standard ATA / IDE Bus Interface - Host Interface: 16-bit access - Supports 48-bit address feature set - Supports up to PIO Mode-6 1) - Supports up to Multi-Word DMA Mode-4<sup>2)</sup> - Supports up to Ultra DMA Mode-6 #### Performance - Sequential data read Up to 60 MByte/sec - Sequential data write Up to 30 MByte/sec # • Power Management - 3.3V power supply - Immediate disabling of unused circuitry without Host intervention - Zero wake-up latency #### Power Specification - Active mode 150mA typical (GLS85LP1032A) 140mA typical (GLS85LP1016B) 100mA typical (GLS85LP1008B) 60mA typical (GLS85LP1004B) 60mA typical (GLS85LP1002A) - Sleep mode 500µA typical # • Supports SMART Commands ## Expanded Data Protection - WP#/PD# pin configurable by firmware for prevention of data overwrites - Data security through user-selectable protection zones - Security Erase feature #### • Integrated Voltage Detector Prevents inadvertent Write operations due to unexpected power-down or brownout # • 20-Byte Unique ID for Enhanced Security - Factory pre-programmed 10-Byte unique ID - User-programmable 10-Byte ID - Robust Built-in ECC - NAND Configuration - 2 bits per cell (MLC) #### • Temperature Range - Commercial: 0°C to 70°C - Industrial: -40°C to 85°C # • 91-ball BGA and LBGA Package 4) - 14mm x 24mm x 1.90mm, 91-ball, FTE (LP1008B (rev. CE0) / LP1016B / LP1032A) - 14mm x 24mm x 1.45mm, 91-ball, LFTE (LP1004B / LP1008B (rev. CA0)) - 12mm x 24mm x 1.40mm, 91-ball, LBTE (LP1002A) #### All Devices are RoHS Compliant \* 2GB and 4GB available in C-temp (I-temp under development # **Product Description** The GLS85LP1002A / 1004B / 1008B / 1016B / 1032A Industrial and Commercial Temp PATA NANDrive™ devices (referred to as "PATA NANDrive" in this datasheet) are high-performance, fully integrated solid state drives. They combine a Greenliant NAND controller and 2, 4, 8, 16 or 32 GByte of NAND flash memory in a multi-chip package. These products are ideal for embedded and portable applications that require smaller form factor and more reliable data storage. ATA-based solid state mass storage technology is widely used in GPS and telematics, in-vehicle infotainment, portable and industrial computers, handheld data collection scanners, point-of-sale terminals, networking and telecommunications equipment, robotics, audio and video recorders, monitoring devices and set-top boxes. PATA NANDrive supports standard ATA/IDE protocol with up to PIO Mode-61), Multi-Word DMA Mode-42) and Ultra DMA Mode-6 interface. PATA NANDrive provides complete IDE hard disk drive functionality and compatibility in a 14mm x 24mm BGA package or a 12mm x 24mm LBGA package for easy, space saving mounting to a system motherboard. These products surpass traditional storage in their small size, security, reliability, ruggedness and low power consumption. The integrated NAND flash controller with built-in advanced NAND management firmware communicates with the Host through the standard ATA protocol. It does not require any additional or proprietary software such as the Flash File System (FFS) and Memory Technology Driver (MTD). PATA NANDrive provides a WP#/PD# pin to protect critical information stored in the flash media from unauthorized overwrites. PATA NANDrive is preprogrammed with a 10-Byte unique serial ID and has the option of programming an additional 10-Byte serial ID for even greater system security. PATA NANDrive's advanced NAND management technology enhances data security, improves endurance and accurately predicts the remaining life of the NAND flash devices. This innovative technology combines robust error correction capabilities with advanced wear-leveling algorithms and bad block management to significantly extend the life of the product. - 1) PATA NANDrive is capable of supporting PIO Mode-6, but Identify-Drive information report will show PIO Mode-4 - PATA NANDrive is capable of supporting Multi-Word DMA Mode-4, but Identify-Drive information report will show MWDMA Mode-2 Industrial / Commercial Temp PATA NANDrive™ Fact Sheet 02.001 February 2013 #### 1.0 GENERAL DESCRIPTION Each PATA NANDrive contains an integrated PATA NAND flash memory controller and NAND flash die in a BGA or LBGA package. Refer to Figure 2-1 for the PATA NANDrive block diagram. # 1.1 Optimized PATA NANDrive The heart of PATA NANDrive is the PATA NAND flash memory controller, which translates standard PATA signals into flash media data and control signals. The following components contribute to PATA NANDrive's operation. #### 1.1.1 Microcontroller Unit (MCU) The MCU transfers the ATA/IDE commands into data and control signals required for flash media operation. ## 1.1.2 Internal Direct Memory Access (DMA) PATA NANDrive uses internal DMA allowing instant data transfer from/to buffer to/from flash media. This implementation eliminates microcontroller overhead associated with the traditional, firmware-based approach, thereby increasing the data transfer rate. #### 1.1.3 Power Management Unit (PMU) The PMU controls the power consumption of PATA NANDrive. The PMU dramatically reduces the power consumption of PATA NANDrive by putting the part of the circuitry that is not in operation into sleep mode. The Flash File System handles inadvertent power interrupts and has auto-recovery capability to ensure PATA NANDrive's data integrity. For regular power management, the Host must send an IDLE\_IMMEDIATE command and wait for command ready before powering down PATA NANDrive. ## 1.1.4 Embedded Flash File System The embedded flash file system is an integral part of PATA NANDrive. It contains MCU firmware that performs the following tasks: - Translates host side signals into flash media writes and reads - Provides flash media wear leveling to spread the flash writes across all memory address space to increase the longevity of flash media - 3. Keeps track of data file structures - Manages system security for the selected protection zones - Stores the data in flash media upon completion of a Write command (PATA NANDrive does not perform Post-Write operations, except for when the write cache is enabled) ## 1.1.5 Error Correction Code (ECC) High performance is achieved through optimized hardware error detection and correction. # 1.1.6 Serial Communication Interface (SCI) The Serial Communication Interface (SCI) is designed for error reporting. During the product development stage, it is recommended to provide the SCI port on the PCB to aid in design validation. #### 1.1.7 Multi-tasking Interface The multi-tasking interface enables fast, sustained write performance by allowing concurrent Read, Program and Erase operations to multiple flash media. #### 1.2 SMT Reflow Consideration The PATA NANDrive family utilizes standard NAND flash for data storage. Because the high temperature in a surface-mount soldering reflow process can alter the content on NAND flash, do not program PATA NANDrive before the reflow process. # 1.3 Advanced NAND Management PATA NANDrive's integrated controller uses advanced wear-leveling algorithms to substantially increase the longevity of NAND flash media. Wear caused by data writes is evenly distributed in all or select blocks in the device that prevents "hot spots" in locations that are programmed and erased extensively. This effective wear-leveling technique results in optimized device endurance, enhanced data retention and higher reliability required by long-life applications. Fact Sheet 02.001 February 2013 ## 2.0 FUNCTIONAL BLOCKS Figure 2-1: PATA NANDrive Block Diagram ## 3.0 PIN ASSIGNMENTS The signal/pin assignments are listed in Table 3-1. Low active signals have a "#" suffix. Pin types are Input, Output or Input/Output. Signals that the Host sources are designated as inputs, while signals that the PATA NANDrive sources are outputs. Figure 3-1: Pin Assignments for 91-Ball BGA / LBGA Industrial / Commercial Temp PATA NANDrive™ Fact Sheet 02.001 February 2013 Table 3-1: Pin Assignments (1 of 2) | Name | Pin No. 91-Ball face K8 K3 L2 H8 G9 G8 H7 F9 F8 E8 F7 F4 H4 E3 H3 F3 G3 F2 | Pin<br>Type | I1Z | A[2:0] are used to select one of eight registers in the Task File. D[15:0] Data bus | |-------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------|-------------|-----------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | A2 A1 A0 D15 D14 D13 D12 D11 D10 D9 D8 D7 D6 D5 D4 D3 D2 D1 D0 DMACK# DMARQ CS1FX# CS3FX# | K8 K3 L2 H8 G9 G8 H7 F9 F8 E8 F7 F4 H4 E3 H3 F3 G3 | I | | | | A2 A1 A0 D15 D14 D13 D12 D11 D10 D9 D8 D7 D6 D5 D4 D3 D2 D1 D0 DMACK# DMARQ CS1FX# CS3FX# | K8 K3 L2 H8 G9 G8 H7 F9 F8 E8 F7 F4 H4 E3 H3 F3 G3 | | | | | A1 A0 D15 D14 D13 D12 D11 D10 D9 D8 D7 D6 D5 D4 D3 D2 D1 D0 DMACK# DMARQ CS1FX# CS3FX# | K3 L2 H8 G9 G8 H7 F9 F8 E8 F7 F4 H4 E3 H3 F3 G3 | | | | | D15 D14 D13 D12 D11 D10 D9 D8 D7 D6 D5 D4 D3 D2 D1 D0 DMACK# DMARQ CS1FX# CS3FX# | L2 H8 G9 G8 H7 F9 F8 E8 F7 F4 H4 E3 H3 F3 G3 | I/O | I1Z/O2 | | | D15 D14 D13 D12 D11 D10 D9 D8 D7 D6 D5 D4 D3 D2 D1 D0 DMACK# DMARQ CS1FX# CS3FX# | H8 G9 G8 H7 F9 F8 E8 F7 F4 H4 E3 H3 F3 G3 | I/O | l1Z/O2 | D[15:0] Data bus | | D13 D12 D11 D10 D9 D8 D7 D6 D5 D4 D3 D2 D1 D0 DMACK# DMARQ CS1FX# CS3FX# | G8<br>H7<br>F9<br>F8<br>E8<br>F7<br>F4<br>H4<br>E3<br>H3<br>F3<br>G3 | I/O | l1Z/O2 | D[15:0] Data bus | | D12 D11 D10 D9 D8 D7 D6 D5 D4 D3 D2 D1 D0 DMACK# DMARQ CS1FX# CS3FX# | H7 F9 F8 E8 F7 F4 H4 E3 H3 F3 G3 | I/O | l1 <i>Z</i> /O2 | D[15:0] Data bus | | D11 D10 D9 D8 D7 D6 D5 D4 D3 D2 D1 D0 DMACK# DMARQ CS1FX# CS3FX# | F9 F8 E8 F7 F4 H4 E3 H3 F3 G3 | I/O | l1Z/O2 | D[15:0] Data bus | | D10 D9 D8 D7 D6 D5 D4 D3 D2 D1 D0 DMACK# DMARQ CS1FX# CS3FX# | F8 E8 F7 F4 H4 E3 H3 F3 G3 | I/O | I1Z/O2 | D[15:0] Data bus | | D9 D8 D7 D6 D5 D4 D3 D2 D1 D0 DMACK# DMARQ CS1FX# CS3FX# | E8<br>F7<br>F4<br>H4<br>E3<br>H3<br>F3<br>G3 | I/O | l1Z/O2 | D[15:0] Data bus | | D8 D7 D6 D5 D4 D3 D2 D1 D0 DMACK# DMARQ CS1FX# CS3FX# | F7<br>F4<br>H4<br>E3<br>H3<br>F3<br>G3 | I/O | l1Z/O2 | D[15:0] Data bus | | D7 D6 D5 D4 D3 D2 D1 D0 DMACK# DMARQ CS1FX# CS3FX# | F4<br>H4<br>E3<br>H3<br>F3<br>G3 | I/O | I1Z/O2 | D[15:0] Data bus | | D6 D5 D4 D3 D2 D1 D0 DMACK# DMARQ CS1FX# CS3FX# | H4<br>E3<br>H3<br>F3<br>G3 | I/O | I1Z/O2 | D[15:0] Data bus | | D5 D4 D3 D2 D1 D0 DMACK# DMARQ CS1FX# CS3FX# | E3<br>H3<br>F3<br>G3 | | | | | D4 D3 D2 D1 D0 DMACK# DMARQ CS1FX# CS3FX# | H3<br>F3<br>G3 | | i | | | D3 D2 D1 D0 DMACK# DMARQ CS1FX# CS3FX# | F3<br>G3 | | | | | D2 D1 D0 DMACK# DMARQ CS1FX# CS3FX# | G3 | | | | | D1 D0 DMACK# DMARQ CS1FX# CS3FX# | | | | | | D0 DMACK# DMARQ CS1FX# CS3FX# | F2 | | | | | DMACK# DMARQ CS1FX# CS3FX# | | | | | | DMARQ<br>CS1FX#<br>CS3FX# | G2 | | | | | CS1FX# CS3FX# | K2 | I | I2U | DMA Acknowledge - input from Host | | CS3FX# | J3 | 0 | 02 | DMA Request to Host | | | L3 | | | CS1FX# is the chip select for the task file registers | | CSEL | L8 | I | I2Z | CS3FX# is used to select the alternate status register and the Device Control register. | | | L9 | ı | I1U | This internally pulled-up signal is used to configure this device as a Master or a Slave. When this pin is grounded, this device is configured as a Master. When the pin is open, this device is configured as a Slave. The pin setting should remain the same from Power-on to Power-down. | | | | | | IORD#: This is an I/O Read Strobe generated by the Host. When Ultra DMA mode is not active, this signal gates I/O data from the device. (This pin supports three functions) | | IORD# | H2 | 1 | I2Z | HDMARDY#: In Ultra DMA mode when DMA Read is active, this signal is asserted by the Host to indicate that the Host is ready to receive Ultra DMA data-in bursts. The Host may negate HDMARDY# to pause an Ultra DMA transfer. | | | | | | HSTROBE: When DMA Write is active, this signal is the data-out strobe generated by the Host. Both the rising and falling edges of HSTROBE cause data to be latched by the device. The Host may stor generating HSTROBE edges to pause an Ultra DMA data-out burst. | | IOWR# | H9 | 1 | I2Z | IOWR#: This is an I/O Write Strobe generated by the Host. When Ultra DMA mode is not active, this signal is used to clock I/O data into the device. (This pin supports two functions) STOP: When Ultra DMA mode protocol is active, the assertion of this signal causes the termination of the Ultra DMA burst | Industrial / Commercial Temp PATA NANDrive™ Fact Sheet 02.001 February 2013 Table 3-1: Pin Assignments (2 of 2) | Symbol Pin No. | | Pin | I/O Tuna | Name and Functions | | |-----------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------|----------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | Symbol | 91-Ball | Туре | I/O Type | Name and Functions | | | IORDY | J4 | 0 | O2 | IORDY: When in PIO mode, the device is not ready to respond to a data transfer request. This signal is negated to extend the Host transfer cycle from the assertion of IORD# or IOWR#. However, it is never negated by this controller. (This pin supports three functions) DDMARDY#: When Ultra DMA mode DMA Write is active, this signal is asserted by the device to indicate that the device is ready to receive Ultra DMA data-out bursts. The device may negate DDMARDY# to pause an Ultra DMA transfer. DSTROBE: When Ultra DMA mode DMA Read is active, this signal is the data-in strobe generated by the device. Both the rising and falling edges of DSTROBE cause data to be latched by the Host. The device may stop generating DSTROBE edges to pause an Ultra DMA data-in burst. | | | IOCS16# | J8 | 0 | О3 | This output signal is asserted low when the device is indicating a Word data transfer cycle. | | | INTRQ | J2 | 0 | 02 | This signal is the active high Interrupt Request to the Host. | | | PDIAG# | K9 | I/O | I1U/O2 | The Pass Diagnostic signal in the Master/Slave handshake protocol. | | | DASP# | D9 | I/O | I1U/O4 | The Drive Active/Slave Present signal in the Master/Slave handshake protocol. | | | RESET# | E4 | I | I2U | This input pin is the active low hardware reset from the Host. | | | Serial Comm | unication Interfac | ce (SCI) | | | | | SCIDOUT | D8 | 0 | O2 | SCI data output. No external pull-up or pull-down resistor should connect to this signal. | | | SCIDIN | D7 | I | I1U | SCI data input | | | SCICLK | E7 | I | I1D | SCI clock | | | Miscellaneou | ıs | | | | | | WP#/PD# | F6 | I | I2U | The WP#/PD# pin can be used for either the Write Protect mode or Power-down mode, but only one mode is active at any time. The Write Protect or Power-down modes can be selected through the host command. The Write Protect mode is the factory default setting. | | | V <sub>SS</sub> | G4, G6, G7, K4,<br>K6, K7, J9 | PWR | | Ground | | | $V_{DD}$ | E2, E9, K5, L5,<br>M2, M9 | PWR | | VDD (3.3V) | | | DNU | A1, A2, A9,<br>A10, B1, B9,<br>B10, D2, D3,<br>D4, D5, D6,<br>E5, E6, F5,<br>G5, J7, L4, L6,<br>L7, M3, M4,<br>M5, M6, M7,<br>M8, N2, N3,<br>N4, N5, N6,<br>N7, N8, N9,<br>R1, R2, R9,<br>R10, T1, T2,<br>T9, T10 | | | Do not use. All these pins should not be connected. | | Industrial / Commercial Temp PATA NANDrive™ Fact Sheet 02.001 February 2013 ## 4.0 PRODUCT ORDERING INFORMATION - 3) For legacy NANDrive products, no ordering code is required. Note that the top side marking on the package typically does not include ordering codes (e.g. NDxxx), unless it is a special C-SPEC (custom specification) which is required by the endcustomer to be marked on the device. - 4) GLS85LP1008B has two packages available; FTE and LFTE. Industrial / Commercial Temp **PATA NANDrive**™ Fact Sheet 02.001 February 2013 ## **Valid Combinations** Valid product combinations are those that are in the mass production or will be in the mass production. Consult your Greenliant sales representative to confirm availability of the valid combinations and to determine availability of new product combinations. Table 4-1: PATA NANDrive Product Valid Ordering Numbers | Capacity | Operating Temperature | Part Number | Package | |----------|----------------------------|------------------------------------------|----------------------------------| | 2GB | Commercial (0°C to 70°C) | GLS85LP1002A-M-C-LBTE | LBTE, 12x24x1.40mm | | 200 | Industrial (-40°C to 85°C) | Under development | | | 4GB | Commercial (0°C to 70°C) | GLS85LP1004B-M-C-LFTE | LFTE, 14x24x1.45mm | | 400 | Industrial (-40°C to 85°C) | Under development | | | 8GB | Commercial (0°C to 70°C) | GLS85LP1008B-M-C-LFTE <sup>4)</sup> | LFTE, 14x24x1.45mm <sup>4)</sup> | | | Commercial (0 C to 70 C) | GLS85LP1008B-M-C-FTE-ND000 <sup>4)</sup> | FTE, 14x24x1.90mm <sup>4)</sup> | | | Industrial (-40°C to 85°C) | GLS85LP1008B-M-I-FTE-ND000 <sup>4)</sup> | FTE, 14x24x1.90mm <sup>4)</sup> | | 16GB | Commercial (0°C to 70°C) | GLS85LP1016B-M-C-FTE | FTE, 14x24x1.90mm | | | Commercial (o C to 70 C) | GLS85LP1016B-M-C-FTE-ND000 | FTE, 14x24x1.90mm | | | Industrial (-40°C to 85°C) | GLS85LP1016B-M-I-FTE-ND000 | FTE, 14x24x1.90mm | | 32GB | Commercial (0°C to 70°C) | GLS85LP1032A-M-C-FTE | FTE, 14x24x1.90mm | | | | GLS85LP1032A-M-C-FTE-ND000 | FTE, 14x24x1.90mm | | | Industrial (-40°C to 85°C) | GLS85LP1032A-M-I-FTE-ND000 | FTE, 14x24x1.90mm | <sup>4)</sup>GLS85LP1008B has two packages available; FTE and LFTE. Table 4-2: PATA NANDrive Evaluation Board Valid Ordering Numbers | Capacity | Operating Temperature | Part Number | Package | |----------|-----------------------------|-----------------------------|----------------------| | 2GB | Commercial (0°C to 70°C) | GLS85LP1002A-M-C-40CN-K | 40-pin ATA connector | | 200 | Commercial (0 C to 70 C) | GLS85LP1002A-M-C-44CN-K | 44-pin ATA connector | | 4GB | Commercial (0°C to 70°C) | GLS85LP1004B-M-C-40CN-K | 40-pin ATA connector | | | Commercial (0 C to 70 C) | GLS85LP1004B-M-C-44CN-K | 44-pin ATA connector | | 8GB | Commercial (0°C to 70°C) | GLS85LP1008B-M-C-40CN-K | 40-pin ATA connector | | | Commercial (0 C to 70 C) | GLS85LP1008B-M-C-44CN-K | 44-pin ATA connector | | | Industrial (-40°C to 85°C) | GLS85LP1008B-M-I-40CN-ED000 | 40-pin ATA connector | | | 111dd5t11a1 (-40 C to 65 C) | GLS85LP1008B-M-I-44CN-ED000 | 44-pin ATA connector | | | Commercial (0°C to 70°C) | GLS85LP1016B-M-C-40CN-K | 40-pin ATA connector | | 16GB | Commercial (0 C to 70 C) | GLS85LP1016B-M-C-44CN-K | 44-pin ATA connector | | 1000 | Industrial (-40°C to 85°C) | GLS85LP1016B-M-I-40CN-ED000 | 40-pin ATA connector | | | 111dd5t11a1 (-40 C to 65 C) | GLS85LP1016B-M-I-44CN-ED000 | 44-pin ATA connector | | | Commercial (0°C to 70°C) | GLS85LP1032A-M-C-40CN-K | 40-pin ATA connector | | 32GB | Commercial (0 C to 70 C) | GLS85LP1032A-M-C-44CN-K | 44-pin ATA connector | | | Industrial (-40°C to 85°C) | GLS85LP1032A-M-I-40CN-ED000 | 40-pin ATA connector | | | maasmai (=+0 0 to 05 0) | GLS85LP1032A-M-I-44CN-ED000 | 44-pin ATA connector | Industrial / Commercial Temp PATA NANDrive™ Fact Sheet 02.001 February 2013 # 4.1 Package Diagrams # 4.1.1 FTE Package Figure 4-1: PATA NANDrive 91-Ball, Ball Grid Array (BGA) Greenliant Package Code: FTE Fact Sheet 02.001 February 2013 # 4.1.2 LFTE Package Figure 4-2: PATA NANDrive 91-Ball, Ball Grid Array (LBGA) Greenliant Package Code: LFTE Fact Sheet 02.001 February 2013 # 4.1.3 LBTE Package Figure 4-3: PATA NANDrive 91-Ball, Ball Grid Array (LBGA) Greenliant Package Code: LBTE # GLS85LP1002A / 1004B / 1008B / 1016B / 1032A Industrial / Commercial Temp PATA NANDrive™ Fact Sheet 02.001 February 2013 # **Revision History** | Number | Description | Date | | |--------|-----------------------------------------------------------------------|-------------------|--| | | Initial release as Fact Sheet | July 25, 2012 | | | 01.000 | Merged information from two fact sheets into this document: | | | | 01.000 | - S71438-F_FactSheet_GLS85LP10xxB_C-grade_Rev02.000.pdf | | | | | - S71422_FactSheet_GLS85LP1002A_C-grade_Rev01.000.pdf | | | | 02.000 | Edits throughout document; updated valid combinations in section 4.0 | December 20, 2012 | | | | Fixed typo on package dimension of LBTE package on page1, from 14mm x | | | | 02.001 | 24mm x 1.40mm to 12mm x 24mm x 1.40mm; | February 12, 2013 | | | | placed Valid Combinations into table format in section 4.0 | | | © 2013 Greenliant Systems. All rights reserved. Greenliant and the Greenliant logo are registered trademarks, and NANDrive is a trademark of Greenliant Systems. All other trademarks and registered trademarks are the property of their respective owners. Specifications are subject to change without notice. Memory sizes denote raw storage capacity; actual usable capacity may be less. Greenliant makes no warranty for the use of its products other than those expressly contained in the Greenliant Terms and Conditions of Sale. www.greenliant.com