



# Complementary 30 V (D-S) MOSFET

| PRODUCT SUMMARY |                     |                                    |                    |  |  |
|-----------------|---------------------|------------------------------------|--------------------|--|--|
|                 | V <sub>DS</sub> (V) | $R_{DS(on)}(\Omega)$               | I <sub>D</sub> (A) |  |  |
| N-Channel       | 30                  | 0.085 at V <sub>GS</sub> = 10 V    | ± 3.9              |  |  |
|                 | 30                  | 0.143 at V <sub>GS</sub> = 4.5 V   | ± 3.0              |  |  |
| P-Channel       | annel - 30          | 0.165 at V <sub>GS</sub> = - 10 V  | ± 2.8              |  |  |
|                 | - 30                | 0.290 at V <sub>GS</sub> = - 4.5 V | ± 2.1              |  |  |

### **FEATURES**

- Halogen-free According to IEC 61249-2-21 Definition
- TrenchFET<sup>®</sup> Power MOSFETs
- Compliant to RoHS Directive 2002/95/EC





Ordering Information: Si5504DC-T1-E3 (Lead (Pb)-free) Si5504DC-T1-GE3 (Lead (Pb)-free and Halogen-free)



N-Channel MOSFET

P-Channel MOSFET

| <b>ABSOLUTE MAXIMUM RATINGS</b> T <sub>A</sub> = 25 °C, unless otherwise noted |                        |                                   |             |              |           |              |      |
|--------------------------------------------------------------------------------|------------------------|-----------------------------------|-------------|--------------|-----------|--------------|------|
|                                                                                |                        |                                   | N-Channel   |              | P-Channel |              |      |
| Parameter                                                                      |                        | Symbol                            | 5 s         | Steady State | 5 s       | Steady State | Unit |
| Drain-Source Voltage                                                           |                        | $V_{DS}$                          | 30 - 30     |              | - 30      | V            |      |
| Gate-Source Voltage                                                            |                        | $V_{GS}$                          | ± 20        |              |           | V            |      |
| 0 11 0 1/7 150 00/3                                                            | T <sub>A</sub> = 25 °C | - I <sub>D</sub>                  | ± 3.9       | ± 2.9        | ± 2.8     | ± 2.1        | _    |
| Continuous Drain Current (T <sub>J</sub> = 150 °C) <sup>a</sup>                | T <sub>A</sub> = 85 °C |                                   | ± 2.8       | ± 2.1        | ± 2.0     | ± 1.5        |      |
| Pulsed Drain Current                                                           |                        | I <sub>DM</sub>                   | ± 10        |              |           |              | Α    |
| Continuous Source Current (Diode Conduction) <sup>a</sup>                      |                        | I <sub>S</sub>                    | 1.8         | 0.9          | - 1.8     | - 0.9        |      |
| Maximum Power Dissipation <sup>a</sup>                                         | T <sub>A</sub> = 25 °C | P <sub>D</sub>                    | 2.1         | 1.1          | 2.1       | 1.1          | W    |
|                                                                                | T <sub>A</sub> = 85 °C |                                   | 1.1         | 0.6          | 1.1       | 0.6          |      |
| Operating Junction and Storage Temperature Range                               |                        | T <sub>J</sub> , T <sub>stg</sub> | - 55 to 150 |              |           | °C           |      |
| Soldering Recommendations (Peak Temperature) <sup>b, c</sup>                   |                        |                                   |             | 26           | 60        |              |      |

| THERMAL RESISTANCE RATINGS               |              |                   |         |         |      |  |  |
|------------------------------------------|--------------|-------------------|---------|---------|------|--|--|
| Parameter                                |              | Symbol            | Typical | Maximum | Unit |  |  |
| Maximum Junction-to-Ambient <sup>a</sup> | t ≤ 5 s      | R <sub>thJA</sub> | 50      | 60      |      |  |  |
| Maximum Junction-to-Ambient*             | Steady State | ' 'thJA           | 90      | 110     | °C/W |  |  |
| Maximum Junction-to-Foot (Drain)         | Steady State | R <sub>thJF</sub> | 30      | 40      |      |  |  |

## Notes:

- a. Surface mounted on 1" x 1" FR4 board.
- b. See reliability manual for profile. The ChipFET/PowerPAK is a leadless package. The end of the lead terminal is exposed copper (not plated) as a result of the singulation process in manufacturing. A solder fillet at the exposed copper tip cannot be guaranteed and is not required to ensure adequate bottom side solder interconnection.
- c. Rework conditions: manual soldering with a soldering iron is not recommended for leadless components.



| SPECIFICATIONS T <sub>J</sub> = 25 °C, unless otherwise noted |                     |                                                                                                                           |              |       |            |                |      |  |
|---------------------------------------------------------------|---------------------|---------------------------------------------------------------------------------------------------------------------------|--------------|-------|------------|----------------|------|--|
| Parameter                                                     | Symbol              | Test Conditions                                                                                                           |              | Min.  | Тур.       | Max.           | Unit |  |
| Static                                                        |                     |                                                                                                                           |              |       |            |                |      |  |
| Gate Threshold Voltage                                        | V <sub>GS(th)</sub> | $V_{DS} = V_{GS}, I_{D} = 250 \mu A$                                                                                      | N-Ch         | 1.0   |            |                | ٧    |  |
| date Threshold Voltage                                        | ▼GS(tn)             | $V_{DS} = V_{GS}, I_{D} = -250 \mu\text{A}$                                                                               |              | - 1.0 |            |                | ·    |  |
| Gate-Body Leakage                                             | I <sub>GSS</sub>    | $V_{DS} = 0 \text{ V}, V_{GS} = \pm 20 \text{ V}$                                                                         | N-Ch<br>P-Ch |       |            | ± 100<br>± 100 | nA   |  |
|                                                               |                     | V <sub>DS</sub> = 24 V, V <sub>GS</sub> = 0 V                                                                             | N-Ch         |       |            | 1              |      |  |
|                                                               |                     | $V_{DS} = -24 \text{ V}, V_{GS} = 0 \text{ V}$ $V_{DS} = 24 \text{ V}, V_{GS} = 0 \text{ V}, T_J = 85 ^{\circ}\text{C}$ N |              |       |            | - 1            | μΑ   |  |
| Zero Gate Voltage Drain Current                               | I <sub>DSS</sub>    |                                                                                                                           |              |       |            | 5              |      |  |
|                                                               |                     | V <sub>DS</sub> = - 24 V, V <sub>GS</sub> = 0 V, T <sub>J</sub> = 85 °C                                                   | P-Ch         |       |            | - 5            |      |  |
|                                                               |                     | $V_{DS} \ge 5 \text{ V}, V_{GS} = 10 \text{ V}$                                                                           | N-Ch         | 10    |            |                |      |  |
| On-State Drain Current <sup>a</sup>                           | I <sub>D(on)</sub>  | $V_{DS} \le -5 \text{ V}, V_{GS} = -10 \text{ V}$                                                                         | P-Ch         | - 10  |            |                | Α    |  |
|                                                               |                     | V <sub>GS</sub> = 10 V, I <sub>D</sub> = 2.9 A                                                                            | N-Ch         |       | 0.072      | 0.085          |      |  |
|                                                               | _                   | V <sub>GS</sub> = - 10 V, I <sub>D</sub> = - 2.1 A                                                                        | P-Ch         |       | 0.137      | 0.165          |      |  |
| Drain-Source On-State Resistance <sup>a</sup>                 | R <sub>DS(on)</sub> | V <sub>GS</sub> = 4.5 V, I <sub>D</sub> = 2.2 A                                                                           | N-Ch         |       | 0.120      | 0.143          | Ω    |  |
|                                                               |                     | V <sub>GS</sub> = - 4.5 V, I <sub>D</sub> = - 1.6 A                                                                       | P-Ch         |       | 0.240      | 0.290          |      |  |
|                                                               | 9 <sub>fs</sub>     | V <sub>DS</sub> = 15 V, I <sub>D</sub> = 2.9 A                                                                            | N-Ch         |       | 6          |                | S    |  |
| Forward Transconductance <sup>a</sup>                         |                     | V <sub>DS</sub> = - 15 V, I <sub>D</sub> = - 2.1 A                                                                        | P-Ch         |       | 3          |                |      |  |
| D. 1 E. 11/1 3                                                | V <sub>SD</sub>     | I <sub>S</sub> = 0.9 A, V <sub>GS</sub> = 0 V                                                                             | N-Ch         |       | 0.8        | 1.2            | V    |  |
| Diode Forward Voltage <sup>a</sup>                            |                     | I <sub>S</sub> = - 0.9 A, V <sub>GS</sub> = 0 V                                                                           | P-Ch         |       | - 0.8      | - 1.2          | V    |  |
| Dynamic <sup>b</sup>                                          |                     |                                                                                                                           |              |       |            |                |      |  |
| Total Gate Charge                                             | $Q_{g}$             | N Channel                                                                                                                 | N-Ch         |       | 5          | 7.5            |      |  |
| Total Gate Onlings                                            | g                   | N-Channel $V_{DS} = 15 \text{ V}, V_{GS} = 10 \text{ V}, I_D = 2.9 \text{ A}$                                             | P-Ch         |       | 5.5        | 6.6            |      |  |
| Gate-Source Charge                                            | $Q_{gs}$            | b3 - 7 d3 - 7 b                                                                                                           | N-Ch         |       | 0.8        |                | nC   |  |
|                                                               | Q <sub>gd</sub>     | P-Channel                                                                                                                 | P-Ch<br>N-Ch |       | 1.2<br>1.0 |                |      |  |
| Gate-Drain Charge                                             |                     | $V_{DS} = -15 \text{ V}, V_{GS} = -10 \text{ V}, I_{D} = -2.1 \text{ A}$                                                  | P-Ch         |       | 0.9        |                |      |  |
|                                                               |                     |                                                                                                                           | N-Ch         |       | 7          | 11             |      |  |
| Turn-On Delay Time                                            | t <sub>d(on)</sub>  | N-Channel                                                                                                                 | P-Ch         |       | 8          | 12             |      |  |
| Rise Time                                                     |                     | $V_{DD} = 15 \text{ V}, R_L = 15 \Omega$                                                                                  | N-Ch         |       | 12         | 18             |      |  |
| nise tillle                                                   |                     | $I_D \cong 1 \text{ A}, V_{GEN} = 10 \text{ V}, R_g = 6 \Omega$                                                           | P-Ch         |       | 11         | 18             |      |  |
| Turn-Off Delay Time                                           | t <sub>d(off)</sub> | P-Channel                                                                                                                 | N-Ch         |       | 12         | 18             | ns   |  |
| <u> </u>                                                      | t <sub>f</sub>      | $V_{DD} = -15 \text{ V}, R_L = 15 \Omega$                                                                                 | P-Ch         |       | 14         | 21             | -    |  |
| Fall Time                                                     |                     | $I_D \cong -1 \text{ A}, V_{GEN} = -10 \text{ V}, R_g = 6 \Omega$                                                         | N-Ch<br>P-Ch |       | 7<br>8     | 11<br>12       |      |  |
|                                                               | t <sub>rr</sub>     | I <sub>F</sub> = 0.9 A, dI/dt = 100 A/μs N-Ch                                                                             |              |       | 40         | 80             |      |  |
| Source-Drain Reverse Recovery Time                            |                     |                                                                                                                           |              |       | 40         | 80             |      |  |
|                                                               |                     | 1F = - 0.3 Λ, α//αι = 100 Α/μδ                                                                                            | r-011        |       | 40         | 00             |      |  |

### Notes:

- a. Pulse test; pulse width  $\leq 300~\mu s,$  duty cycle  $\leq 2~\%.$
- b. Guaranteed by design, not subject to production testing.

Stresses beyond those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated in the operational sections of the specifications is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability.







## N-CHANNEL TYPICAL CHARACTERISTICS 25 °C, unless otherwise noted



# VISHAY

## N-CHANNEL TYPICAL CHARACTERISTICS 25 °C, unless otherwise noted



Square Wave Pulse Duration (s)

Normalized Thermal Transient Impedance, Junction-to-Ambient

10-1

600

100

10

10-4

10-3

10-2



## N-CHANNEL TYPICAL CHARACTERISTICS 25 °C, unless otherwise noted



Normalized Thermal Transient Impedance, Junction-to-Foot

## P-CHANNEL TYPICAL CHARACTERISTICS 25 °C, unless otherwise noted



# VISHAY

## P-CHANNEL TYPICAL CHARACTERISTICS 25 °C, unless otherwise noted





## P-CHANNEL TYPICAL CHARACTERISTICS 25 °C, unless otherwise noted



Normalized Thermal Transient Impedance, Junction-to-Ambient



Normalized Thermal Transient Impedance, Junction-to-Foot

Vishay Siliconix maintains worldwide manufacturing capability. Products may be manufactured at one of several qualified locations. Reliability data for Silicon Technology and Package Reliability represent a composite of all qualified locations. For related documents such as package/tape drawings, part marking, and reliability data, see <a href="https://www.vishay.com/ppg?71056">www.vishay.com/ppg?71056</a>.



## 1206-8 ChipFET®







# **DETAIL X**

### NOTES:

- 1. All dimensions are in millimeaters.
- 2. Mold gate burrs shall not exceed 0.13 mm per side.
- Leadframe to molded body offset is horizontal and vertical shall not exceed
- 4. Dimensions exclusive of mold gate burrs.
- 5. No mold flash allowed on the top and bottom lead surface.

|                                             | MILLIMETERS |          |       | INCHES |           |          |
|---------------------------------------------|-------------|----------|-------|--------|-----------|----------|
| Dim                                         | Min         | Nom      | Max   | Min    | Nom       | Max      |
| Α                                           | 1.00        | -        | 1.10  | 0.039  | -         | 0.043    |
| b                                           | 0.25        | 0.30     | 0.35  | 0.010  | 0.012     | 0.014    |
| С                                           | 0.1         | 0.15     | 0.20  | 0.004  | 0.006     | 0.008    |
| c1                                          | 0           | _        | 0.038 | 0      | -         | 0.0015   |
| D                                           | 2.95        | 3.05     | 3.10  | 0.116  | 0.120     | 0.122    |
| E                                           | 1.825       | 1.90     | 1.975 | 0.072  | 0.075     | 0.078    |
| E <sub>1</sub>                              | 1.55        | 1.65     | 1.70  | 0.061  | 0.065     | 0.067    |
| е                                           |             | 0.65 BSC |       |        | 0.0256 BS | <b>C</b> |
| L                                           | 0.28        | -        | 0.42  | 0.011  | -         | 0.017    |
| S                                           | 0.55 BSC    |          |       |        | 0.022 BSC | ;        |
| 9                                           | 5°Nom       |          |       |        | 5°Nom     |          |
| ECN: C-03528—Rev. F, 19-Jan-04<br>DWG: 5547 |             |          |       |        |           |          |

Document Number: 71151

15-Jan-04





# **Dual-Channel 1206-8 ChipFET® Power MOSFET Recommended Pad Pattern and Thermal Performance**

#### INTRODUCTION

New Vishay Siliconix ChipFETs in the leadless 1206-8 package feature the same outline as popular 1206-8 resistors and capacitors but provide all the performance of true power semiconductor devices. The 1206-8 ChipFET has the same footprint as the body of the LITTLE FOOT® TSOP-6, and can be thought of as a leadless TSOP-6 for purposes of visualizing board area, but its thermal performance bears comparison with the much larger SO-8.

This technical note discusses the dual ChipFET 1206-8 pin-out, package outline, pad patterns, evaluation board layout, and thermal performance.

#### **PIN-OUT**

Figure 1 shows the pin-out description and Pin 1 identification for the dual-channel 1206-8 ChipFET device. The pin-out is similar to the TSOP-6 configuration, with two additional drain pins to enhance power dissipation and thus thermal performance. The legs of the device are very short, again helping to reduce the thermal path to the external heatsink/pcb and allowing a larger die to be fitted in the device if necessary.



For package dimensions see the 1206-8 ChipFET package outline drawing (http://www.vishay.com/doc?71151).

#### **BASIC PAD PATTERNS**

The basic pad layout with dimensions is shown in Application Note 826, Recommended Minimum Pad Patterns With Outline Access for Vishay Siliconix MOSFETs, (http://www.vishay.com/doc?72286). This is sufficient for low power dissipation MOSFET applications, but power semiconductor performance requires a greater copper pad area, particularly for the drain leads.



FIGURE 2. Footprint With Copper Spreading

The pad pattern with copper spreading shown in Figure 2 improves the thermal area of the drain connections (pins 5 and 6, pins 7 and 8) while remaining within the confines of the basic footprint. The drain copper area is 0.0019 sq. in. or 1.22 sq. mm. This will assist the power dissipation path away from the device (through the copper leadframe) and into the board and exterior chassis (if applicable) for the dual device. The addition of a further copper area and/or the addition of vias to other board layers will enhance the performance still further. An example of this method is implemented on the Vishay Siliconix Evaluation Board described in the next section (Figure 3).

## THE VISHAY SILICONIX EVALUATION **BOARD FOR THE DUAL 1206-8**

The dual ChipFET 1206-08 evaluation board measures 0.6 in by 0.5 in. Its copper pad pattern consists of an increased pad area around each of the two drain leads on the top-sideapproximately 0.0246 sq. in. or 15.87 sq. mm-and vias added through to the underside of the board, again with a maximized copper pad area of approximately the board-size dimensions, split into two for each of the drains. The outer package outline is for the 8-pin DIP, which will allow test sockets to be used to assist in testing.

The thermal performance of the 1206-8 on this board has been measured with the results following on the next page. The testing included comparison with the minimum recommended footprint on the evaluation board-size pcb and the industry standard one-inch square FR4 pcb with copper on both sides of the board.

Document Number: 71127 www.vishav.com 12-Dec-03







FIGURE 3.

#### THERMAL PERFORMANCE

# Junction-to-Foot Thermal Resistance (the Package Performance)

Thermal performance for the 1206-8 ChipFET measured as junction-to-foot thermal resistance is 30° C/W typical, 40° C/W maximum for the dual device. The "foot" is the drain lead of the device as it connects with the body. This is identical to the dual SO-8 package  $R_{\Theta jf}$  performance, a feat made possible by shortening the leads to the point where they become only a small part of the total footprint area.

# Junction-to-Ambient Thermal Resistance (dependent on pcb size)

The typical  $R_{\Theta ja}$  for the dual-channel 1206-8 ChipFET is  $90^{\circ}$  C/W steady state, identical to the SO-8. Maximum ratings are  $110^{\circ}$  C/W for both the 1206-8 and the SO-8. Both packages have comparable thermal performance on the 1" square pcb footprint with the 1206-8 dual package having a quarter of the body area, a significant factor when considering board area.

### **Testing**

To aid comparison further, Figure 4 illustrates ChipFET 1206-8 dual thermal performance on two different board sizes and three different pad patterns. The results display the thermal performance out to steady state and produce a graphic account on how an increased copper pad area for the drain connections can enhance thermal performance. The measured steady state values of  $R_{\Theta\, j\, a}$  for the Dual 1206-8 ChipFET are :

| 1) Minimum recommended pad pattern (see Figure 2) on the evaluation board size of 0.5 in x 0.6 in. | 185°C/W |
|----------------------------------------------------------------------------------------------------|---------|
| 2) The evaluation board with the pad pattern described on Figure 3.                                | 128°C/W |
| Industry standard 1" square pcb with maximum copper both sides.                                    | 90°C/W  |

The results show that a major reduction can be made in the thermal resistance by increasing the copper drain area. In this example, a 57°C/W reduction was achieved without having to increase the size of the board. If increasing board size is an option, a further 38°C/W reduction was obtained by maximizing the copper from the drain on the larger 1" square PCB.



FIGURE 4. Dual 1206-8 ChipFET

#### **SUMMARY**

The thermal results for the dual-channel 1206-8 ChipFET package display identical power dissipation performance to the SO-8 with a footprint reduction of 80%. Careful design of the package has allowed for this performance to be achieved. The short leads allow the die size to be maximized and thermal resistance to be reduced within the confines of the TSOP-6 body size.

#### **ASSOCIATED DOCUMENT**

1206-8 ChipFET Single Thermal performance, AN811, (http://www.vishay.com/doc?71126).

www.vishay.com Document Number: 71127



## RECOMMENDED MINIMUM PADS FOR 1206-8 ChipFET®



Recommended Minimum Pads Dimensions in Inches/(mm)

Return to Index

Ш



# **Legal Disclaimer Notice**

Vishay

# **Disclaimer**

ALL PRODUCT, PRODUCT SPECIFICATIONS AND DATA ARE SUBJECT TO CHANGE WITHOUT NOTICE TO IMPROVE RELIABILITY, FUNCTION OR DESIGN OR OTHERWISE.

Vishay Intertechnology, Inc., its affiliates, agents, and employees, and all persons acting on its or their behalf (collectively, "Vishay"), disclaim any and all liability for any errors, inaccuracies or incompleteness contained in any datasheet or in any other disclosure relating to any product.

Vishay makes no warranty, representation or guarantee regarding the suitability of the products for any particular purpose or the continuing production of any product. To the maximum extent permitted by applicable law, Vishay disclaims (i) any and all liability arising out of the application or use of any product, (ii) any and all liability, including without limitation special, consequential or incidental damages, and (iii) any and all implied warranties, including warranties of fitness for particular purpose, non-infringement and merchantability.

Statements regarding the suitability of products for certain types of applications are based on Vishay's knowledge of typical requirements that are often placed on Vishay products in generic applications. Such statements are not binding statements about the suitability of products for a particular application. It is the customer's responsibility to validate that a particular product with the properties described in the product specification is suitable for use in a particular application. Parameters provided in datasheets and/or specifications may vary in different applications and performance may vary over time. All operating parameters, including typical parameters, must be validated for each customer application by the customer's technical experts. Product specifications do not expand or otherwise modify Vishay's terms and conditions of purchase, including but not limited to the warranty expressed therein.

Except as expressly indicated in writing, Vishay products are not designed for use in medical, life-saving, or life-sustaining applications or for any other application in which the failure of the Vishay product could result in personal injury or death. Customers using or selling Vishay products not expressly indicated for use in such applications do so at their own risk. Please contact authorized Vishay personnel to obtain written terms and conditions regarding products designed for such applications.

No license, express or implied, by estoppel or otherwise, to any intellectual property rights is granted by this document or by any conduct of Vishay. Product names and markings noted herein may be trademarks of their respective owners.

# **Material Category Policy**

Vishay Intertechnology, Inc. hereby certifies that all its products that are identified as RoHS-Compliant fulfill the definitions and restrictions defined under Directive 2011/65/EU of The European Parliament and of the Council of June 8, 2011 on the restriction of the use of certain hazardous substances in electrical and electronic equipment (EEE) - recast, unless otherwise specified as non-compliant.

Please note that some Vishay documentation may still make reference to RoHS Directive 2002/95/EC. We confirm that all the products identified as being compliant to Directive 2002/95/EC conform to Directive 2011/65/EU.

Vishay Intertechnology, Inc. hereby certifies that all its products that are identified as Halogen-Free follow Halogen-Free requirements as per JEDEC JS709A standards. Please note that some Vishay documentation may still make reference to the IEC 61249-2-21 definition. We confirm that all the products identified as being compliant to IEC 61249-2-21 conform to JEDEC JS709A standards.