Unit: mm

TOSHIBA Multi-chip Device Silicon PNP Epitaxial Transistor , Field Effect Transistor Silicon N Channel MOS Type

# TPCP8F01

- Swtching Applications
- Load Switch Applications
- Multi-chip discrete device; built-in PNP Transistor for main switch and N-ch MOS FET for drive
- High DC current gain:  $h_{FE} = 200$  to  $500 (I_{C} = -0.5 A)$  (PNP Transistor)
- Low collector-emitter saturation:  $V_{CE (sat)} = -0.19 \text{ V (max)}$ (PNP Transistor)
- High-speed switching: tf = 40 ns (typ.) (PNP Transistor)

# Absolute Maximum Ratings (Ta = 25°C)

#### **Transistor**

| Characteristics             |       | Symbol                  | Rating | Unit |  |
|-----------------------------|-------|-------------------------|--------|------|--|
| Collector-base voltage      |       | V <sub>CBO</sub>        | -30    | V    |  |
| Collector-emitter voltage   |       | V <sub>CEO</sub>        | -20    | ٧    |  |
| Emitter-base voltage        |       | V <sub>EBO</sub>        | -7     | V    |  |
| Collector current           | DC    | IC                      | -3.0   | Α    |  |
|                             | Pulse | I <sub>CP</sub>         | -5.0   | A    |  |
| Base current                |       | Ι <sub>Β</sub>          | -250   | mA   |  |
| Collector power dissipation |       | P <sub>C</sub> (Note 1) | 1.0    | W    |  |
| Junction temperature        |       | Τį                      | 150    | °C   |  |

### B 0.05(M) B A 0.8±0.05 0.025 S 0.17±0.02 $0.28^{+0.1}_{-0.11}$ $1.12_{-0.12}^{+0.13}$ $1.12^{+0.13}_{-0.12}$ 0.28 +0.1 1.Source 5.Emitter 2.Collector 6.Base 4.Collector 8.Drain **JEDEC** JEITA **TOSHIBA** 2-3V1B

Weight: 0.017g (Typ.)

0.33±0.05

ф 0.05(M) A

#### **MOS FET**

| Characteristics      |       | Symbol           | Rating | Unit |  |
|----------------------|-------|------------------|--------|------|--|
| Drain-source voltage |       | V <sub>DSS</sub> | 20     | ٧    |  |
| Gate-source voltage  |       | $V_{GSS}$        | ±10    | V    |  |
| Drain current        | DC    | I <sub>D</sub>   | 100    | mA   |  |
|                      | Pulse | I <sub>DP</sub>  | 200    | MA   |  |
| Channel temperature  |       | Tj               | 150    | °C   |  |

Note 1: Mounted on FR4 board (glass epoxy, 1.6mm thick, Cu area: 645mm<sup>2</sup>)

Note 2: Using continuously under heavy loads (e.g. the application of high temperature/current/voltage and the significant change in temperature, etc.) may cause this product to decrease in the reliability significantly even if the operating conditions (i.e. operating temperature/current/voltage, etc.) are within the absolute maximum ratings.

Please design the appropriate reliability upon reviewing the Toshiba Semiconductor Reliability Handbook ("Handling Precautions"/Derating Concept and Methods) and individual reliability data (i.e. reliability test report and estimated failure rate, etc).

# **Common Absolute Maximum Rating (Ta = 25°C)**

| Characteristics           | Symbol           | Rating     | Unit |
|---------------------------|------------------|------------|------|
| Storage temperature range | T <sub>stg</sub> | -55 to 150 | °C   |

## Figure 2 Marking (Note 3)

TOSHIBA



Note 3 : Black round marking " • " located on the left lower side of parts number marking "8F01" indicates terminal No.1

\* Weekly code: (Three digits)



#### **Electrical Characteristics (Ta = 25°C)**

#### **Transistor**

| Characteristics                      |              | Symbol                | Test Condition                                                                                                      | Min | Тур. | Max   | Unit |
|--------------------------------------|--------------|-----------------------|---------------------------------------------------------------------------------------------------------------------|-----|------|-------|------|
| Collector cut-off current            |              | I <sub>CBO</sub>      | $V_{CB} = -30 \text{ V}, I_{E} = 0$                                                                                 | _   | _    | -100  | nA   |
| Emitter cut-off curre                | ent          | I <sub>EBO</sub>      | $V_{EB} = -7 \text{ V}, I_{C} = 0$                                                                                  | _   | _    | -100  | nA   |
| Collector-emitter breakdown voltage  |              | V (BR) CEO            | $I_C = -10 \text{ mA}, I_B = 0$                                                                                     | -20 | _    | _     | V    |
| DC current gain                      |              | h <sub>FE</sub> (1)   | $V_{CE} = -2 \text{ V}, I_{C} = -0.5 \text{ A}$                                                                     | 200 | _    | 500   |      |
|                                      |              | h <sub>FE</sub> (2)   | $V_{CE} = -2 \text{ V}, I_{C} = -1.6 \text{ A}$                                                                     | 100 | _    | _     |      |
| Collector-emitter saturation voltage |              | V <sub>CE (sat)</sub> | $I_C = -1.6 \text{ A}, I_B = -53 \text{ mA}$                                                                        | _   | _    | -0.19 | V    |
| Base-emitter saturation voltage      |              | V <sub>BE</sub> (sat) | I <sub>C</sub> = -1.6 A, I <sub>B</sub> = -53 mA                                                                    | _   | _    | -1.10 | V    |
| Collector Output Capacitance         |              | C <sub>ob</sub>       | V <sub>CB</sub> = -10 V, I <sub>E</sub> = 0, f = 1MHz                                                               | _   | 28   | _     | pF   |
| Switching time                       | Rise time    | t <sub>r</sub>        | See Figure 3 circuit diagram $V_{CC} \simeq -12 \text{ V, } R_L = 7.5 \ \Omega$ $-I_{B1} = I_{B2} = -53 \text{ mA}$ | _   | 70   | _     |      |
|                                      | Storage time | t <sub>stg</sub>      |                                                                                                                     | _   | 150  | _     | ns   |
|                                      | Fall time    | t <sub>f</sub>        |                                                                                                                     | _   | 40   | _     |      |

Figure 3. Switching Time Test Circuit & Timing Chart



| Char                         | acteristics   | Symbol              | Test Condition                                                                                                       | Min | Тур. | Max | Unit |
|------------------------------|---------------|---------------------|----------------------------------------------------------------------------------------------------------------------|-----|------|-----|------|
| Gate leakage curre           | ent           | I <sub>GSS</sub>    | $V_{GS} = -10 \text{ V}, V_{DS} = 0$                                                                                 |     | _    | ±1  | μΑ   |
| Drain-source break           | down voltage  | V (BR) DSS          | $I_D = 0.1 \text{ mA}, V_{GS} = 0$                                                                                   | 20  | _    | _   | V    |
| Drain cut-off currer         | nt            | I <sub>DSS</sub>    | V <sub>DS</sub> = 20 V, V <sub>GS</sub> = 0                                                                          | _   | _    | 1   | μΑ   |
| Gate Threshold vol           | tage          | V <sub>th</sub>     | $V_{DS} = 3 \text{ V}, I_D = 0.1 \text{ mA}$                                                                         | 0.6 | _    | 1.1 | V    |
| Forward Transfer A           | Admittance    | Y <sub>fs</sub>     | $V_{DS} = 3 \text{ V}, I_D = 10 \text{ mA}$                                                                          | 40  | _    | _   | mS   |
| Drain-source ON resistance   |               | R <sub>DS(ON)</sub> | $I_D = 10 \text{ mA}, V_{GS} = 4.0 \text{ V}$                                                                        | _   | 1.5  | 3   | Ω    |
|                              |               |                     | $I_D = 10 \text{ mA}, V_{GS} = 2.5 \text{ V}$                                                                        | _   | 2.2  | 4   |      |
|                              |               |                     | I <sub>D</sub> = 1 mA, V <sub>GS</sub> = 1.5 V                                                                       | _   | 5.2  | 15  |      |
| Input capacitance            |               | C <sub>iss</sub>    | V <sub>DS</sub> = 3 V, V <sub>GS</sub> = 0, f = 1 MHz                                                                | _   | 9.3  | _   | pF   |
| Reverse transfer capacitance |               | C <sub>rss</sub>    |                                                                                                                      | _   | 4.5  | _   |      |
| Output capacitance           |               | C <sub>oss</sub>    |                                                                                                                      | _   | 9.8  | _   |      |
| Switching time               | Turn-on time  | t <sub>on</sub>     | $\begin{array}{l} V_{DD} \simeq -3 \text{ V, R}_L = 300 \ \Omega \\ V_{GS} = 0 \text{ to } 2.5 \text{V} \end{array}$ | _   | 70   | _   |      |
|                              | Turn-off time | t <sub>off</sub>    |                                                                                                                      | _   | 125  | _   | ns   |

Figure 4. Switching Time Test Circuit & Timing Chart



### **Precautions**

 $V_{th}$  can be expressed as voltage between gate and source when low operating current value is  $I_D$  = 100  $\mu$  A for this product. For normal switching operation,  $V_{GS(ON)}$  requires higher voltage than  $V_{th}$  snd  $V_{GS(OFF)}$  requires lower voltage than  $V_{th}$ . (relationship can be established as follows:  $V_{GS(OFF)}$  <  $V_{th}$  <  $V_{GS(ON)}$ ) Please take this into consideration for using the device.

VGS recommended voltage of 2.5V or higher to turn on this product.

#### **PNP**















#### **Nch-MOS**













6 2006-11-13









7 2006-11-13

#### RESTRICTIONS ON PRODUCT USE

- Toshiba Corporation, and its subsidiaries and affiliates (collectively "TOSHIBA"), reserve the right to make changes to the information in this document, and related hardware, software and systems (collectively "Product") without notice.
- This document and any information herein may not be reproduced without prior written permission from TOSHIBA. Even with TOSHIBA's written permission, reproduction is permissible only if reproduction is without alteration/omission.
- Though TOSHIBA works continually to improve Product's quality and reliability, Product can malfunction or fail. Customers are responsible for complying with safety standards and for providing adequate designs and safeguards for their hardware, software and systems which minimize risk and avoid situations in which a malfunction or failure of Product could cause loss of human life, bodily injury or damage to property, including data loss or corruption. Before creating and producing designs and using, customers must also refer to and comply with (a) the latest versions of all relevant TOSHIBA information, including without limitation, this document, the specifications, the data sheets and application notes for Product and the precautions and conditions set forth in the "TOSHIBA Semiconductor Reliability Handbook" and (b) the instructions for the application that Product will be used with or for. Customers are solely responsible for all aspects of their own product design or applications, including but not limited to (a) determining the appropriateness of the use of this Product in such design or applications; (b) evaluating and determining the applicability of any information contained in this document, or in charts, diagrams, programs, algorithms, sample application circuits, or any other referenced documents; and (c) validating all operating parameters for such designs and applications. TOSHIBA ASSUMES NO LIABILITY FOR CUSTOMERS' PRODUCT DESIGN OR APPLICATIONS.
- Product is intended for use in general electronics applications (e.g., computers, personal equipment, office equipment, measuring equipment, industrial robots and home electronics appliances) or for specific applications as expressly stated in this document. Product is neither intended nor warranted for use in equipment or systems that require extraordinarily high levels of quality and/or reliability and/or a malfunction or failure of which may cause loss of human life, bodily injury, serious property damage or serious public impact ("Unintended Use"). Unintended Use includes, without limitation, equipment used in nuclear facilities, equipment used in the aerospace industry, medical equipment, equipment used for automobiles, trains, ships and other transportation, traffic signaling equipment, equipment used to control combustions or explosions, safety devices, elevators and escalators, devices related to electric power, and equipment used in finance-related fields. Do not use Product for Unintended Use unless specifically permitted in this document.
- Do not disassemble, analyze, reverse-engineer, alter, modify, translate or copy Product, whether in whole or in part.
- Product shall not be used for or incorporated into any products or systems whose manufacture, use, or sale is prohibited under any applicable laws or regulations.
- The information contained herein is presented only as guidance for Product use. No responsibility is assumed by TOSHIBA for any infringement of patents or any other intellectual property rights of third parties that may result from the use of Product. No license to any intellectual property right is granted by this document, whether express or implied, by estoppel or otherwise.
- ABSENT A WRITTEN SIGNED AGREEMENT, EXCEPT AS PROVIDED IN THE RELEVANT TERMS AND CONDITIONS OF SALE
  FOR PRODUCT, AND TO THE MAXIMUM EXTENT ALLOWABLE BY LAW, TOSHIBA (1) ASSUMES NO LIABILITY
  WHATSOEVER, INCLUDING WITHOUT LIMITATION, INDIRECT, CONSEQUENTIAL, SPECIAL, OR INCIDENTAL DAMAGES OR
  LOSS, INCLUDING WITHOUT LIMITATION, LOSS OF PROFITS, LOSS OF OPPORTUNITIES, BUSINESS INTERRUPTION AND
  LOSS OF DATA, AND (2) DISCLAIMS ANY AND ALL EXPRESS OR IMPLIED WARRANTIES AND CONDITIONS RELATED TO
  SALE, USE OF PRODUCT, OR INFORMATION, INCLUDING WARRANTIES OR CONDITIONS OF MERCHANTABILITY, FITNESS
  FOR A PARTICULAR PURPOSE, ACCURACY OF INFORMATION, OR NONINFRINGEMENT.
- Do not use or otherwise make available Product or related software or technology for any military purposes, including without limitation, for the design, development, use, stockpiling or manufacturing of nuclear, chemical, or biological weapons or missile technology products (mass destruction weapons). Product and related software and technology may be controlled under the Japanese Foreign Exchange and Foreign Trade Law and the U.S. Export Administration Regulations. Export and re-export of Product or related software or technology are strictly prohibited except in compliance with all applicable export laws and regulations.
- Please contact your TOSHIBA sales representative for details as to environmental matters such as the RoHS compatibility of Product.
   Please use Product in compliance with all applicable laws and regulations that regulate the inclusion or use of controlled substances, including without limitation, the EU RoHS Directive. TOSHIBA assumes no liability for damages or losses occurring as a result of noncompliance with applicable laws and regulations.