# STM8S005K6 STM8S005C6 # Value line, 16 MHz STM8S 8-bit MCU, 32 Kbytes Flash, data EEPROM,10-bit ADC, timers, UART, SPI, I<sup>2</sup>C #### **Features** #### Core - 16 MHz advanced STM8 core with Harvard architecture and 3-stage pipeline - Extended instruction set #### **Memories** - Medium-density Flash/EEPROM: - Program memory: 32 Kbytes of Flash memory; data retention 20 years at 55°C after 100 cycles - Data memory: 128 bytes of true data EEPROM; endurance up to 100 k write/erase cycles - RAM: 2 Kbytes #### Clock, reset and supply management - 2.95 V to 5.5 V operating voltage - Flexible clock control, 4 master clock sources: - Low power crystal resonator oscillator - External clock input - Internal, user-trimmable 16 MHz RC - Internal low power 128 kHz RC - Clock security system with clock monitor - Power management: - Low power modes (wait, active-halt, halt) - Switch-off peripheral clocks individually Permanently active, low consumption power-on and power-down reset #### Interrupt management - Nested interrupt controller with 32 interrupts - Up to 37 external interrupts on 6 vectors #### **Timers** - 2x 16-bit general purpose timers, with 2+3 CAPCOM channels (IC, OC or PWM) - Advanced control timer: 16-bit, 4 CAPCOM channels, 3 complementary outputs, dead-time insertion and flexible synchronization - 8-bit basic timer with 8-bit prescaler - Auto wake-up timer - Window and independent watchdog timers #### **Communications interfaces** - UART with clock output for synchronous operation, Smartcard, IrDA, LIN - SPI interface up to 8 Mbit/s - I<sup>2</sup>C interface up to 400 Kbit/s #### Analog-to-digital converter (ADC) 10-bit, ±1 LSB ADC with up to 10 multiplexed channels, scan mode and analog watchdog #### I/Os - Up to 38 I/Os on a 48-pin package including 16 high sink outputs - Highly robust I/O design, immune against current injection #### **Development support** Embedded single wire interface module (SWIM) for fast on-chip programming and non intrusive debugging June 2012 DocID022186 Rev 3 1/103 # **Contents** | 1 | Introduction | 7 | |---|---------------------------------------------------------------|----| | 2 | Description | 8 | | 3 | Block diagram | 9 | | 4 | Product overview | 10 | | | 4.1 Central processing unit STM8 | 10 | | | 4.2 Single wire interface module (SWIM) and debug module (DM) | | | | 4.3 Interrupt controller | 11 | | | 4.4 Flash program and data EEPROM memory | 11 | | | 4.5 Clock controller | 12 | | | 4.6 Power management | 13 | | | 4.7 Watchdog timers | 14 | | | 4.8 Auto wakeup counter | 14 | | | 4.9 Beeper | 14 | | | 4.10 TIM1 - 16-bit advanced control timer | 15 | | | 4.11 TIM2, TIM3 - 16-bit general purpose timers | 15 | | | 4.12 TIM4 - 8-bit basic timer | 15 | | | 4.13 Analog-to-digital converter (ADC1) | 16 | | | 4.14 Communication interfaces | 16 | | | 4.14.1 UART2 | 16 | | | 4.14.2 SPI | 17 | | | 4.14.3 I <sup>2</sup> C | 18 | | 5 | Pinout and pin description | 19 | | | 5.1 STM8S005 pinouts and pin description | 20 | | | 5.1.1 Alternate function remapping | 24 | | 6 | Memory and register map | 25 | | | 6.1 Memory map | 25 | | | 6.2 Register map | 26 | | | 6.2.1 I/O port hardware register map | 26 | | | 6.2.2 General hardware register map | 29 | | | 6.2.3 CPU/SWIM/debug module/interrupt controller registers | 39 | | 7 | Interrupt vector mapping | 42 | | | Option bytes | | | | Electrical characteristics | | | | 9.1 Parameter conditions | | | | 9.1.1 Minimum and maximum values | | | | 9.1.2 Typical values | | | | 9.1.3 Typical curves | | | | | | | 9.1.4 Typical current consumption | 49 | |-----------------------------------------------------------|-----| | 9.1.5 Loading capacitor | 50 | | 9.1.6 Pin input voltage | 50 | | 9.2 Absolute maximum ratings | 50 | | 9.3 Operating conditions | 52 | | 9.3.1 VCAP external capacitor | 54 | | 9.3.2 Supply current characteristics | 55 | | 9.3.3 External clock sources and timing characteristics . | 66 | | 9.3.4 Internal clock sources and timing characteristics | 68 | | 9.3.5 Memory characteristics | 70 | | 9.3.6 I/O port pin characteristics | 72 | | 9.3.7 Typical output level curves | 75 | | 9.3.8 Reset pin characteristics | 79 | | 9.3.9 SPI serial peripheral interface | | | 9.3.10 I <sup>2</sup> C interface characteristics | 84 | | 9.3.11 10-bit ADC characteristics | 86 | | 9.3.12 EMC characteristics | 89 | | 10 Package information | 93 | | 10.1 48-pin LQFP package mechanical data | 93 | | 10.2 32-pin LQFP package mechanical data | 95 | | 11 Thermal characteristics | 97 | | 11.1 Reference document | 97 | | 11.2 Selecting the product temperature range | 97 | | 12 Ordering information | 99 | | 13 STM8 development tools | 100 | | 13.1 Emulation and in-circuit debugging tools | 100 | | 13.2 Software tools | | | 13.2.1 STM8 toolset | 101 | | 13.2.2 C and assembly toolchains | 101 | | 13.3 Programming tools | | | 14 Revision history | 102 | | | | # **List of tables** | Table 1. STM8S005xx value line features | | |------------------------------------------------------------------------------------------------|----| | Table 2. Peripheral clock gating bit assignments in CLK_PCKENR1/2 registers | | | Table 3. TIM timer features | | | Table 4. Legend/abbreviations for pinout tables | | | Table 5. Pin description for STM8S005 microcontrollers | | | Table 6. Flash, Data EEPROM and RAM boundary addresses | | | Table 7. I/O port hardware register map | | | Table 8. General hardware register map | 29 | | Table 9. CPU/SWIM/debug module/interrupt controller registers | | | Table 10. Interrupt mapping | | | Table 11. Option bytes | | | Table 12. Option byte description | | | Table 13. Description of alternate function remapping bits [7:0] of OPT2 | | | Table 14. Voltage characteristics | | | Table 15. Current characteristics | | | Table 16. Thermal characteristics | | | Table 17. General operating conditions | | | Table 18. Operating conditions at power-up/power-down | | | Table 19. Total current consumption with code execution in run mode at $V_{DD}$ = 5 $V$ | | | Table 20. Total current consumption with code execution in run mode at V <sub>DD</sub> = 3.3 V | | | Table 21. Total current consumption in wait mode at V <sub>DD</sub> = 5 V | 58 | | Table 22. Total current consumption in wait mode at V <sub>DD</sub> = 3.3 V | | | Table 23. Total current consumption in active halt mode at V <sub>DD</sub> = 5 V | | | Table 24. Total current consumption in active halt mode at V <sub>DD</sub> = 3.3 V | | | Table 25. Total current consumption in halt mode at V <sub>DD</sub> = 5 V | | | Table 26. Total current consumption in halt mode at V <sub>DD</sub> = 3.3 V | | | Table 27. Wakeup times | | | Table 28. Total current consumption and timing in forced reset state | | | Table 29. Peripheral current consumption | | | Table 30. HSE user external clock characteristics | | | Table 31. HSE oscillator characteristics | | | Table 32. HSI oscillator characteristics | | | Table 33. LSI oscillator characteristics | | | Table 34. RAM and hardware registers | | | Table 35. Flash program memory/data EEPROM memory | | | Table 36. I/O static characteristics | | | Table 37. Output driving current (standard ports) | | | Table 38. Output driving current (true open drain ports) | | | Table 39. Output driving current (high sink ports) | 74 | | Table 40. NRST pin characteristics | | | Table 41. SPI characteristics | | | Table 42. I <sup>2</sup> C characteristics | | | Table 43. ADC characteristics | 86 | | Table 44. ADC accuracy with R <sub>AIN</sub> < 10 kΩ , V <sub>DDA</sub> = 5 V | 87 | | Table 45. ADC accuracy with $R_{AIN}$ < 10 k $\Omega$ $R_{AIN}$ , $V_{DDA}$ = 3.3 V | 88 | | Table 46. EMS data | | | Table 47. EMI data | 91 | | | | #### STM8S005K6 STM8S005C6 # List of tables | Table 48. ESD absolute maximum ratings | 92 | |----------------------------------------------------------------|----| | Table 49. Electrical sensitivities | | | Table 50. 48-pin low profile quad flat package mechanical data | 93 | | | | | Table 51. 32-pin low profile quad flat package mechanical data | 97 | | Table 53 Document revision history | | # **List of figures** | Figure 1. S | STM8S005xx value line block diagram | 9 | |-------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----| | | Flash memory organization | | | Figure 3. L | _QFP 48-pin pinout | 20 | | Figure 4. L | _QFP 32-pin pinout | 21 | | Figure 5. I | Memory map | 25 | | | Supply current measurement conditions | | | Figure 7. F | Pin loading conditions | 50 | | Figure 8. I | Pin input voltage | 50 | | Figure 9. f | · CPUmax versus V <sub>DD</sub> · · · · · · · · · · · · · · · · · · | 54 | | Figure 10. | External capacitor C <sub>EXT</sub> | 55 | | Figure 11. | Typ. $I_{DD(RUN)}$ vs. $V_{DD}$ , HSE user external clock, $f_{CPU}$ = 16 MHz | 64 | | Figure 12. | Typ. I <sub>DD/PUN</sub> vs. f <sub>CPL</sub> HSE user external clock, V <sub>DD</sub> = 5 V | 64 | | Figure 13. | Typ. I <sub>DD(RUN)</sub> vs. V <sub>DD</sub> , HSI RC osc, f <sub>CPU</sub> = 16 MHz | 65 | | Figure 14. | Typ. I <sub>DD(WFI)</sub> vs. V <sub>DD</sub> HSE user external clock, f <sub>CPU</sub> = 16 MHz | 65 | | Figure 15. | Typ. I <sub>DD(WFI)</sub> vs. f <sub>CPU</sub> , HSE user external clock V <sub>DD</sub> = 5 V | 65 | | | Typ. $I_{DD(WFI)}$ vs. $V_{DD}$ , HSI RC osc, $f_{CPU}$ = 16 MHz | | | | HSE external clocksource | | | | HSE oscillator circuit diagram | | | Figure 19. | Typical HSI frequency variation vs V <sub>DD</sub> @ 3 temperatures | 69 | | Figure 20. | Typical LSI frequency variation vs V <sub>DD</sub> @ 3 temperatures | 70 | | Figure 21. | Typical V <sub>IL</sub> and V <sub>IH</sub> vs V <sub>DD</sub> @ 3 temperatures | 73 | | Figure 22. | Typical pull-up resistance vs V <sub>DD</sub> @ 3 temperatures | 73 | | | Typical pull-up current vs V <sub>DD</sub> @ 3 temperatures | | | Figure 24. | Typ. V <sub>OL</sub> @ V <sub>DD</sub> = 5 V (standard ports) | 75 | | Figure 25. | Typ. V <sub>OL</sub> @ V <sub>DD</sub> = 3.3 V (standard ports) | 76 | | Figure 26. | Typ. V <sub>OL</sub> @ V <sub>DD</sub> = 5 V (true open drain ports) | 76 | | | Typ. V <sub>OL</sub> @ V <sub>DD</sub> = 3.3 V (true open drain ports) | | | Figure 28. | Typ. $V_{OL} @ V_{DD} = 5 V$ (high sink ports) | 77 | | Figure 29. | Typ. $V_{OL} @ V_{DD} = 3.3 \text{ V (high sink ports)}$ | 77 | | Figure 30. | Typ. $V_{DD} - V_{OH} @ V_{DD} = 5 V$ (standard ports) | 77 | | Figure 31. | Typ. $V_{DD} - V_{OH} @ V_{DD} = 3.3 \text{ V (standard ports)}$ | 78 | | Figure 32. | Typ. $V_{DD} - V_{OH} @ V_{DD} = 5 V$ (high sink ports) | 78 | | Figure 33. | Typ. $V_{DD} - V_{OH} @ V_{DD} = 3.3 \text{ V (high sink ports)}$ | 78 | | Figure 34. | Typical NRST V <sub>IL</sub> and V <sub>IH</sub> vs V <sub>DD</sub> @ 3 temperatures | 80 | | Figure 35. | Typical NRST pull-up resistance vs V <sub>DD</sub> @ 3 temperatures | 80 | | Figure 36. | Typical NRST pull-up current vs V <sub>DD</sub> @ 3 temperatures | 80 | | Figure 37. | Recommended reset pin protection | 81 | | Figure 38. | SPI timing diagram - slave mode and CPHA = 0 | 83 | | Figure 39. | SPI timing diagram - slave mode and CPHA = 1 <sup>(1)</sup> | 83 | | Figure 40. | SPI timing diagram - slave mode and CPHA = 0 SPI timing diagram - slave mode and CPHA = 1 <sup>(1)</sup> SPI timing diagram - master mode <sup>(1)</sup> Typical application with I <sup>2</sup> C bus and timing diagram (1) | 84 | | Figure 41. | Typical application with I <sup>c</sup> C bus and timing diagram (1) | 85 | | Figure 42. | ADC accuracy characteristics | 89 | | | Typical application with ADC | | | | 48-pin low profile quad flat package (7 x 7) | | | | 32-pin low profile quad flat package (7 x 7) | | | Figure 46. | STM8S005xx value line ordering information scheme | 99 | # 1 Introduction This datasheet contains the description of the device features, pinout, electrical characteristics, mechanical data and ordering information. - For complete information on the STM8S microcontroller memory, registers and peripherals, please refer to the STM8S microcontroller family reference manual (RM0016). - For information on programming, erasing and protection of the internal Flash memory please refer to the STM8S Flash programming manual (PM0051). - For information on the debug and SWIM (single wire interface module) refer to the STM8 SWIM communication protocol and debug module user manual (UM0470). - For information on the STM8 core, please refer to the STM8 CPU programming manual (PM0044). # 2 Description The STM8S005xx value line 8-bit microcontrollers offer 32 Kbytes of Flash program memory, plus 128 bytes of data EEPROM. They are referred to as medium-density devices in the STM8S microcontroller family reference manual (RM0016). All devices of the STM8S005xx value line provide the following benefits: performance, robustness, reduced system cost, and short develoment cycles. Device performance and robustness are ensured by true data EEPROM supporting up to 100 000 write/erase cycles, advanced core and peripherals made in a state-of-the art technology, a 16 MHz clock frequency, robust I/Os, independent watchdogs with separate clock source, and a clock security system. The system cost is reduced thanks to high system integration level with internal clock oscillators, watchdog and brown-out reset. Common family product architecture with compatible pinout, memory map and modular peripherals allow application scalability and reduced development cycles. All products operate from a 2.95 to 5.5 V supply voltage. Full documentation is offered as well as a wide choice of development tools. STM8S005C6 **Device** STM8S005K6 Pin count 48 32 38 Maximum number of GPIOs 25 35 23 Ext. Interrupt pins 9 8 Timer CAPCOM channels 3 3 Timer complementary outputs 7 A/D Converter channels 10 High sink I/Os 16 12 Medium density Flash Program memory 32K 32K (bytes) Data EEPROM (bytes) 128 128 2K 2K RAM (bytes) Advanced control timer (TIM1), General-purpose timers (TIM2 and TIM3), Basic Peripheral set timer (TIM4) SPI, IC, UART, Window WDG, Independent WDG, ADC Table 1: STM8S005xx value line features # 3 Block diagram Figure 1: STM8S005xx value line block diagram ### 4 Product overview The following section intends to give an overview of the basic features of the device functional modules and peripherals. For more detailed information please refer to the corresponding family reference manual (RM0016). ### 4.1 Central processing unit STM8 The 8-bit STM8 core is designed for code efficiency and performance. It contains 6 internal registers which are directly addressable in each execution context, 20 addressing modes including indexed indirect and relative addressing and 80 instructions. #### **Architecture and registers** - Harvard architecture - 3-stage pipeline - 32-bit wide program memory bus single cycle fetching for most instructions - X and Y 16-bit index registers enabling indexed addressing modes with or without offset and read-modify-write type data manipulations - 8-bit accumulator - 24-bit program counter 16-Mbyte linear memory space - 16-bit stack pointer access to a 64 K-level stack - 8-bit condition code register 7 condition flags for the result of the last instruction #### Addressing - 20 addressing modes - Indexed indirect addressing mode for look-up tables located anywhere in the address space - Stack pointer relative addressing mode for local variables and parameter passing #### Instruction set - 80 instructions with 2-byte average instruction size - Standard data movement and logic/arithmetic functions - 8-bit by 8-bit multiplication - 16-bit by 8-bit and 16-bit by 16-bit division - Bit manipulation Downloaded from **Elcodis.com** electronic components distributor - Data transfer between stack and accumulator (push/pop) with direct stack access - Data transfer using the X and Y registers or direct memory-to-memory transfers # 4.2 Single wire interface module (SWIM) and debug module (DM) The single wire interface module and debug module permits non-intrusive, real-time in-circuit debugging and fast memory programming. #### **SWIM** Single wire interface module for direct access to the debug module and memory programming. The interface can be activated in all device operation modes. The maximum data transmission speed is 145 bytes/ms. #### **Debug module** The non-intrusive debugging module features a performance close to a full-featured emulator. Beside memory and peripherals, also CPU operation can be monitored in real-time by means of shadow registers. - R/W to RAM and peripheral registers in real-time - R/W access to all resources by stalling the CPU - Breakpoints on all program-memory instructions (software breakpoints) - Two advanced breakpoints, 23 predefined configurations ### 4.3 Interrupt controller - Nested interrupts with three software priority levels - 32 interrupt vectors with hardware priority - Up to 37 external interrupts on 6 vectors including TLI - Trap and reset interrupts ### 4.4 Flash program and data EEPROM memory - 32 Kbytes of Flash program single voltage Flash memory - 128 bytes true data EEPROM - Read while write: Writing in data memory possible while executing code in program memory - User option byte area #### Write protection (WP) Write protection of Flash program memory and data EEPROM is provided to avoid unintentional overwriting of memory that could result from a user software malfunction. There are two levels of write protection. The first level is known as MASS (memory access security system). MASS is always enabled and protects the main Flash program memory, data EEPROM and option bytes. To perform in-application programming (IAP), this write protection can be removed by writing a MASS key sequence in a control register. This allows the application to write to data EEPROM, modify the contents of main program memory or the device option bytes. A second level of write protection, can be enabled to further protect a specific area of memory known as UBC (user boot code). Refer to the figure below. The size of the UBC is programmable through the UBC option byte, in increments of 1 page (512 bytes) by programming the UBC option byte in ICP mode. This divides the program memory into two areas: - Main program memory: 32 Kbytes minus UBC - User-specific boot code (UBC): Configurable up to 32 Kbytes 57 DocID022186 Rev 3 The UBC area remains write-protected during in-application programming. This means that the MASS keys do not unlock the UBC area. It protects the memory used to store the boot program, specific code libraries, reset and interrupt vectors, the reset routine and usually the IAP and communication routines. Figure 2: Flash memory organization #### Read-out protection (ROP) The read-out protection blocks reading and writing the Flash program memory and data EEPROM memory in ICP mode (and debug mode). Once the read-out protection is activated, any attempt to toggle its status triggers a global erase of the program and data memory. Even if no protection can be considered as totally unbreakable, the feature provides a very high level of protection for a general purpose microcontroller. #### 4.5 Clock controller The clock controller distributes the system clock ( $f_{MASTER}$ ) coming from different oscillators to the core and the peripherals. It also manages clock gating for low power modes and ensures clock robustness. #### **Features** - Clock prescaler: To get the best compromise between speed and current consumption the clock frequency to the CPU and peripherals can be adjusted by a programmable prescaler. - Safe clock switching: Clock sources can be changed safely on the fly in run mode through a configuration register. The clock signal is not switched until the new clock source is ready. The design guarantees glitch-free switching. - Clock management: To reduce power consumption, the clock controller can stop the clock to the core, individual peripherals or memory. - Master clock sources: Four different clock sources can be used to drive the master clock: - 1-16 MHz high-speed external crystal (HSE) - Up to 16 MHz high-speed user-external clock (HSE user-ext) DocID022186 Rev 3 - 16 MHz high-speed internal RC oscillator (HSI) - 128 kHz low-speed internal RC (LSI) - Startup clock: After reset, the microcontroller restarts by default with an internal 2 MHz clock (HSI/8). The prescaler ratio and clock source can be changed by the application program as soon as the code execution starts. - Clock security system (CSS): This feature can be enabled by software. If an HSE clock failure occurs, the internal RC (16 MHz/8) is automatically selected by the CSS and an interrupt can optionally be generated. - Configurable main clock output (CCO): This outputs an external clock for use by the application. | Table 2: Peripheral cloc | k qating bi | it assignments i | in CLK | PCKENR1/2 registers | |--------------------------|-------------|------------------|--------|---------------------| | | | | | | | Bit | Peripheral<br>clock | Bit | Peripheral<br>clock | Bit | Peripheral<br>clock | Bit | Peripheral clock | |----------|---------------------|----------|---------------------|----------|---------------------|----------|------------------| | PCKEN1 7 | TIM1 | PCKEN1 3 | UART2 | PCKEN2 7 | Reserved | PCKEN2 3 | ADC | | PCKEN1 6 | TIM3 | PCKEN1 2 | Reserved | PCKEN2 6 | Reserved | PCKEN2 2 | AWU | | PCKEN1 5 | TIM2 | PCKEN1 1 | SPI | PCKEN2 5 | Reserved | PCKEN2 1 | Reserved | | PCKEN1 4 | TIM4 | PCKEN1 0 | I <sup>2</sup> C | PCKEN2 4 | Reserved | PCKEN2 0 | Reserved | # 4.6 Power management For efficient power management, the application can be put in one of four different low-power modes. You can configure each mode to obtain the best compromise between lowest power consumption, fastest start-up time and available wakeup sources. - Wait mode: In this mode, the CPU is stopped, but peripherals are kept running. The wakeup is performed by an internal or external interrupt or reset. - Active halt mode with regulator on: In this mode, the CPU and peripheral clocks are stopped. An internal wakeup is generated at programmable intervals by the auto wake up unit (AWU). The main voltage regulator is kept powered on, so current consumption is higher than in active halt mode with regulator off, but the wakeup time is faster. Wakeup is triggered by the internal AWU interrupt, external interrupt or reset. - Active halt mode with regulator off: This mode is the same as active halt with regulator on, except that the main voltage regulator is powered off, so the wake up time is slower. - Halt mode: In this mode the microcontroller uses the least power. The CPU and peripheral clocks are stopped, the main voltage regulator is powered off. Wakeup is triggered by external event or reset. # 4.7 Watchdog timers The watchdog system is based on two independent timers providing maximum security to the applications. Activation of the watchdog timers is controlled by option bytes or by software. Once activated, the watchdogs cannot be disabled by the user program without performing a reset. #### Window watchdog timer The window watchdog is used to detect the occurrence of a software fault, usually generated by external interferences or by unexpected logical conditions, which cause the application program to abandon its normal sequence. The window function can be used to trim the watchdog behavior to match the application perfectly. The application software must refresh the counter before time-out and during a limited time window. A reset is generated in two situations: - 1. Timeout: At 16 MHz CPU clock the time-out period can be adjusted between 75 μs up to 64 ms. - 2. Refresh out of window: The downcounter is refreshed before its value is lower than the one stored in the window register. #### Independent watchdog timer The independent watchdog peripheral can be used to resolve processor malfunctions due to hardware or software failures. It is clocked by the 128 kHZ LSI internal RC clock source, and thus stays active even in case of a CPU clock failure The IWDG time base spans from 60 µs to 1 s. # 4.8 Auto wakeup counter - Used for auto wakeup from active halt mode - Clock source: Internal 128 kHz internal low frequency RC oscillator or external clock - LSI clock can be internally connected to TIM3 input capture channel 1 for calibration ### 4.9 Beeper The beeper function outputs a signal on the BEEP pin for sound generation. The signal is in the range of 1, 2 or 4 kHz. The beeper output port is only available through the alternate function remap option bit AFR7. #### 4.10 TIM1 - 16-bit advanced control timer This is a high-end timer designed for a wide range of control applications. With its complementary outputs, dead-time control and center-aligned PWM capability, the field of applications is extended to motor control, lighting and half-bridge driver - 16-bit up, down and up/down autoreload counter with 16-bit prescaler - Four independent capture/compare channels (CAPCOM) configurable as input capture, output compare, PWM generation (edge and center aligned mode) and single pulse mode output - Synchronization module to control the timer with external signals - Break input to force the timer outputs into a defined state - Three complementary outputs with adjustable dead time - Encoder mode - Interrupt sources: 3 x input capture/output compare, 1 x overflow/update, 1 x break # 4.11 TIM2, TIM3 - 16-bit general purpose timers - 16-bit autoreload (AR) up-counter - 15-bit prescaler adjustable to fixed power of 2 ratios 1...32768 - Timers with 3 or 2 individually configurable capture/compare channels - PWM mode - Interrupt sources: 2 or 3 x input capture/output compare, 1 x overflow/update #### 4.12 TIM4 - 8-bit basic timer - 8-bit autoreload, adjustable prescaler ratio to any power of 2 from 1 to 128 - Clock source: CPU clock - Interrupt source: 1 x overflow/update Table 3: TIM timer features | Timer | Counter<br>size<br>(bits) | Prescaler | Counting mode | | Complem.<br>outputs | trigger | Timer<br>synchronization/<br>chaining | |-------|---------------------------|--------------------------------|---------------|---|---------------------|---------|---------------------------------------| | TIM1 | 16 | Any integer from 1 to 65536 | Up/<br>down | 4 | 3 | Yes | No | | TIM2 | 16 | Any power of 2 from 1 to 32768 | Up | 3 | 0 | No | | | TIM3 | 16 | Any power of 2 from 1 to 32768 | Up | 2 | 0 | No | | | | | | | CAPCOM channels | | trigger | Timer<br>synchronization/<br>chaining | |------|---|------------------------------|----|-----------------|---|---------|---------------------------------------| | TIM4 | 8 | Any power of 2 from 1 to 128 | Up | 0 | 0 | No | | # 4.13 Analog-to-digital converter (ADC1) The STM8S105xx products contain a 10-bit successive approximation A/D converter (ADC1) with up to 10 multiplexed input channels and the following main features: - Input voltage range: 0 to V<sub>DDA</sub> - Conversion time: 14 clock cycles - Single and continuous and buffered continuous conversion modes - Buffer size (n x 10 bits) where n = number of input channels - Scan mode for single and continuous conversion of a sequence of channels - Analog watchdog capability with programmable upper and lower thresholds - Analog watchdog interrupt - External trigger input - Trigger from TIM1 TRGO - End of conversion (EOC) interrupt - **Note:** Additional AIN12 analog input is not selectable in ADC scan mode or with analog watchdog. Values converted from AIN12 are stored only into the ADC\_DRH/ADC\_DRL registers. #### 4.14 Communication interfaces The following communication interfaces are implemented: - UART2: Full feature UART, synchronous mode, SPI master mode, Smartcard mode, IrDA mode, LIN2.1 master/slave capability - SPI: Full and half-duplex, 8 Mbit/s - I2C: Up to 400 Kbit/s #### 4.14.1 UART2 #### Main features - One Mbit/s full duplex SCI - SPI emulation - High precision baud rate generator - Smartcard emulation - IrDA SIR encoder decoder - LIN master mode - LIN slave mode #### Asynchronous communication (UART mode) - Full duplex communication NRZ standard format (mark/space) - Programmable transmit and receive baud rates up to 1 Mbit/s (f<sub>CPU</sub>/16) and capable of following any standard baud rate regardless of the input frequency - Separate enable bits for transmitter and receiver - Two receiver wakeup modes: - Address bit (MSB) - Idle line (interrupt) - Transmission error detection with interrupt generation - Parity control #### Synchronous communication - Full duplex synchronous transfers - SPI master operation - 8-bit data communication - Maximum speed: 1 Mbit/s at 16 MHz (f<sub>CPU</sub>/16) #### LIN master mode - Emission: Generates 13-bit synch break frame - Reception: Detects 11-bit break frame #### LIN slave mode - Autonomous header handling one single interrupt per valid message header - Automatic baud rate synchronization maximum tolerated initial clock deviation ±15 % - Synch delimiter checking - 11-bit LIN synch break detection break detection always active - Parity check on the LIN identifier field - LIN error management - Hot plugging support #### 4.14.2 SPI - Maximum speed: 8 Mbit/s (f<sub>MASTER</sub>/2) both for master and slave - Full duplex synchronous transfers - Simplex synchronous transfers on two lines with a possible bidirectional data line - Master or slave operation selectable by hardware or software - CRC calculation - 1 byte Tx and Rx buffer - Slave/master selection input pin 57 DocID022186 Rev 3 #### 4.14.3 I<sup>2</sup>C - I<sup>2</sup>C master features: - Clock generation - Start and stop generation - I<sup>2</sup>C slave features: - Programmable I2C address detection - Stop bit detection - Generation and detection of 7-bit/10-bit addressing and general call - Supports different communication speeds: - Standard speed (up to 100 kHz) - Fast speed (up to 400 kHz) # 5 Pinout and pin description Table 4: Legend/abbreviations for pinout tables | Туре | I= Input, O = Output, S = Power supply | | | | | | | | | |------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------|--|--|--|--|--|--|--| | Level | Input CM = CMOS | | | | | | | | | | | Output | HS = High sink | | | | | | | | | Output speed | O1 = Slow (up to 2 MHz) O2 = Fast (up to 10 MHz) O3 = Fast/slow programmability with slow as default state after reset O4 = Fast/slow programmability with fast as default state after reset | | | | | | | | | | Port and control | Input float = floating, wpu = weak pull-up | | | | | | | | | | configuration | Output | T = True open drain, OD = Open drain, PP = Push pull | | | | | | | | | Reset state | Bold X (pin state after internal reset release). Unless otherwise specified, the pin state is the same during the rese phase and after the internal reset release. | | | | | | | | | # 5.1 STM8S005 pinouts and pin description Figure 3: LQFP 48-pin pinout - 1. (HS) high sink capability. - 2. (T) True open drain (P-buffer and protection diode to $V_{DD}$ not implemented). - **3.** [] alternate function remapping option (If the same alternate function is shown twice, it indicates an exclusive choice not a duplication of the function). **\_\_\_\_\_** Figure 4: LQFP 32-pin pinout - 1. (HS) high sink capability. - **2.** [] alternate function remapping option (If the same alternate function is shown twice, it indicates an exclusive choice not a duplication of the function). Pin name Pin number Туре Input Output Main function Default alternate Alternate (after reset) function function after remap [option bit] LQFP32 LQFP48 floating wpu Ext. OD PP NRST I/O <u>X</u> Reset I/O <u>X</u> 01 Х Port A1 Resonator/ crystal in PA2/ OSC I/O <u>X</u> 01 Port A2 Resonator/ crystal out V<sub>SSIO\_1</sub> S I/O ground Table 5: Pin description for STM8S005 microcontrollers **577** Vss S DocID022186 Rev 3 Digital ground | Pin number | | Pin name | Type Input | | | Output | | | | Main function<br>(after reset) | Default alternate function | Alternate function after | | |------------|--------|-----------------------------------------|------------|----------|-----|-------------------|--------------|-------|----|--------------------------------|----------------------------|--------------------------------|--------------------------------| | LQFP48 | LQFP32 | | | floating | wpu | Ext.<br>interrupt | High<br>sink | Speed | OD | PP | (4.10. 1000) | | remap [option<br>bit] | | 6 | 5 | VCAP | s | | | | | | | | 1.8 V regulator capacitor | | | | 7 | 6 | V <sub>DD</sub> | s | | | | | | | | Digital power supp | ly | | | 8 | 7 | V <sub>DDIO_1</sub> | s | | | | | | | | I/O power supply | | | | 9 | - | PA3/TIM2<br>_CH3<br>[TIM3<br>_CH1] | I/O | <u>x</u> | х | х | | 01 | x | х | Port A3 | Timer 2 -<br>channel 3 | TIM3_CH1<br>[AFR1] | | 10 | - | PA4 | I/O | x | х | х | HS | О3 | х | х | Port A4 | | | | 11 | - | PA5 | I/O | x | х | х | HS | О3 | х | х | Port A5 | | | | 12 | - | PA6 | I/O | x | х | х | HS | О3 | х | х | Port A6 | | | | - | 8 | PF4/<br>AIN12 <sup>(1)</sup> | I/O | x | х | | | 01 | х | х | Port F4 | Analog input 12 <sup>(2)</sup> | | | 13 | 9 | V <sub>DDA</sub> | s | | | | | | | | Analog power supply | | | | 14 | 10 | V <sub>SSA</sub> | s | | | | | | | | Analog ground | | | | 15 | - | PB7/AIN7 | I/O | <u>x</u> | х | х | | 01 | х | х | Port B7 | Analog input 7 | | | 16 | - | PB6/AIN6 | I/O | x | х | х | | 01 | х | х | Port B6 | Analog input 6 | | | 17 | 11 | PB5/ AIN5<br>[I <sup>2</sup> C_<br>SDA] | I/O | x | х | х | | 01 | х | х | Port B5 | Analog input 5 | I <sup>2</sup> C_SDA<br>[AFR6] | | 18 | 12 | PB4/AIN4<br>[I <sup>2</sup> C_<br>SCL] | I/O | X | х | х | | O1 | х | х | Port B4 | Analog input 4 | I <sup>2</sup> C_SCL<br>[AFR6] | | 19 | 13 | PB3/ AIN3<br>[TIM1_<br>ETR] | 1/0 | X | х | х | | 01 | х | х | Port B3 | Analog input 3 | TIM1_ETR<br>[AFR5] | | 20 | 14 | PB2/AIN2<br>[TIM1_<br>CH3N] | I/O | <u>x</u> | х | х | | 01 | х | х | Port B2 | Analog input 2 | TIM1_ CH3N<br>[AFR5] | | 21 | 15 | PB1/AIN1<br>[TIM1_<br>CH2N] | I/O | x | х | х | | 01 | х | х | Port B1 | Analog input 1 | TIM1_ CH2N<br>[AFR5] | | 22 | 16 | PB0/AIN0<br>[TIM1_<br>CH1N] | I/O | X | х | х | | 01 | х | х | Port B0 | Analog input 0 | TIM1_CH1N<br>[AFR5] | | 23 | - | PE7/AIN8 | I/O | x | х | х | | O1 | х | х | Port E7 | Analog input 8 | | | 24 | - | PE6/AIN9 | I/O | x | х | х | | 01 | х | х | Port E6 | Analog input 9 | | | Pin number | | Pin name | Туре | Input | | | Output | | | | Main function<br>(after reset) | Default alternate function | Alternate function after | |------------|--------|----------------------------------------------------------|------|----------|-----|-------------------|--------------|-------|------------------|----|--------------------------------|------------------------------------------------------|-----------------------------------------| | LQFP48 | LQFP32 | | | floating | wpu | Ext.<br>interrupt | High<br>sink | Speed | OD | PP | (alter reset) | Tariotton | remap [option<br>bit] | | 25 | 17 | PE5/SPI_<br>NSS | I/O | x | х | х | | O1 | х | х | Port E5 | SPI master/slave select | | | 26 | 18 | PC1/<br>TIM1_<br>CH1/<br>UART2_CK | I/O | x | х | х | HS | О3 | x | x | Port C1 | Port C1 Timer 1 - channel 1/ UART2 synchronous clock | | | 27 | 19 | PC2/<br>TIM1_<br>CH2 | I/O | x | × | х | HS | О3 | х | х | Port C2 | Timer 1-<br>channel 2 | | | 28 | 20 | PC3/<br>TIM1_<br>CH3 | I/O | X | x | х | HS | О3 | х | х | Port C3 | Timer 1 -<br>channel 3 | | | 29 | 21 | PC4/<br>TIM1_<br>CH4 | I/O | X | × | х | HS | О3 | х | х | Port C4 | Timer 1 -<br>channel 4 | | | 30 | 22 | PC5/SPI_<br>SCK | I/O | <u>x</u> | х | x | HS | О3 | х | х | Port C5 | SPI clock | | | 31 | - | VSSIO_2 | s | | | | | | | | I/O ground | bund | | | 32 | - | V <sub>DDIO_2</sub> | s | | | | | | | | I/O power supply | | | | 33 | 23 | PC6/SPI_<br>MOSI | I/O | X | х | × | HS | О3 | х | х | Port C6 | SPI master out/slave in | | | 34 | 24 | PC7/SPI_<br>MISO | I/O | <u>x</u> | х | x | HS | О3 | х | х | Port C7 | SPI master in/ slave out | | | 35 | - | PG0 | I/O | x | х | | | 01 | х | х | Port G0 | | | | 36 | - | PG1 | I/O | x | х | | | 01 | х | х | Port G1 | | | | 37 | - | PE3/<br>TIM1_<br>BKIN | I/O | x | х | х | | O1 | х | х | Port E3 | Timer 1 - break input | | | 38 | - | PE2/ I <sup>2</sup> C_<br>SDA | I/O | <u>x</u> | | x | | O1 | T <sup>(3)</sup> | | Port E2 | I <sup>2</sup> C data | | | 39 | - | PE1/I <sup>2</sup> C_<br>SCL | I/O | x | | х | | O1 | T <sup>(3)</sup> | | Port E1 | I <sup>2</sup> C clock | | | 40 | - | PE0/<br>CLK_<br>CCO | I/O | x | х | х | HS | О3 | х | х | Port E0 | Configurable clock output | | | 41 | 25 | PD0/<br>TIM3_<br>CH2<br>[TIM1_<br>BKIN]<br>[CLK_<br>CCO] | I/O | X | × | х | HS | О3 | х | х | Port D0 | Timer 3 -<br>channel 2 | TIM1_BKIN<br>[AFR3]/ CLK_<br>CCO [AFR2] | | Pin number | | Pin name | Туре | Input | | | Output | | | | Main function<br>(after reset) | Default alternate function | Alternate function after | |------------|--------|----------------------------------------|------|----------|-----|-------------------|--------------|-------|----|----|--------------------------------|----------------------------|--------------------------| | LQFP48 | LQFP32 | | | floating | wpu | Ext.<br>interrupt | High<br>sink | Speed | OD | PP | (4.10. 1000) | | remap [option<br>bit] | | 42 | 26 | PD1/<br>SWIM <sup>(4)</sup> | I/O | X | х | х | HS | O4 | х | х | Port D1 | SWIM data interface | | | 43 | 27 | PD2/<br>TIM3_<br>CH1<br>[TIM2_<br>CH3] | I/O | x | х | х | HS | О3 | х | х | Port D2 | Timer 3 -<br>channel 1 | TIM2_CH3<br>[AFR1] | | 44 | 28 | PD3/<br>TIM2_<br>CH2<br>[ADC_<br>ETR] | I/O | <u>x</u> | х | х | HS | О3 | х | х | Port D3 | Timer 2 -<br>channel 2 | ADC_ETR<br>[AFR0] | | 45 | 29 | PD4/<br>TIM2_<br>CH1<br>[BEEP] | I/O | <u>x</u> | х | Х | HS | О3 | x | х | Port D4 | Timer 2 -<br>channel 1 | BEEP output<br>[AFR7] | | 46 | 30 | PD5/<br>UART2_<br>TX | I/O | X | х | х | | 01 | х | х | Port D5 | UART2 data transmit | | | 47 | 31 | PD6/<br>UART2_<br>RX | I/O | x | х | х | | 01 | х | х | Port D6 | UART2 data receive | | | 48 | 32 | PD7/ TLI<br>[TIM1_<br>CH4] | I/O | X | x | х | | 01 | x | х | Port D7 | Top level interrupt | TIM1_CH4<br>[AFR4] | $<sup>^{(1)}</sup>$ A pull-up is applied to PF4 during the reset phase. This pin is input floating after reset release. ### 5.1.1 Alternate function remapping As shown in the rightmost column of the pin description table, some alternate functions can be remapped at different I/O ports by programming one of eight AFR (alternate function remap) option bits. When the remapping option is active, the default alternate function is no longer available. To use an alternate function, the corresponding peripheral must be enabled in the peripheral registers. Alternate function remapping does not effect GPIO capabilities of the I/O ports (see the GPIO section of the family reference manual, RM0016). <sup>(2)</sup>AIN12 is not selectable in ADC scan mode or with analog watchdog. <sup>(3)</sup> In the open-drain output column, 'T' defines a true open-drain I/O (P-buffer, weak pull-up, and protection diode to V<sub>DD</sub> are not implemented). <sup>(4)</sup> The PD1 pin is in input pull-up during the reset phase and after internal reset release. # 6 Memory and register map # 6.1 Memory map Figure 5: Memory map The following table lists the boundary addresses for each memory size. The top of the stack is at the RAM end address in each case. Table 6: Flash, Data EEPROM and RAM boundary addresses | Memory area | Size (bytes) | Start address | End address | |----------------------|--------------|---------------|-------------| | Flash program memory | 32K | 0x00 8000 | 0x00 FFFF | | RAM | 2K | 0x00 0000 | 0x00 07FF | | Data EEPROM | 128 | 0x00 4000 | 0x00 407F | # 6.2 Register map # 6.2.1 I/O port hardware register map Table 7: I/O port hardware register map | Address | Block | Register label | Register name | Reset<br>status | |-----------|--------|----------------|-----------------------------------|---------------------| | 0x00 5000 | Port A | PA_ODR | Port A data output latch register | 0x00 | | 0x00 5001 | | PA_IDR | Port A input pin value register | 0xXX <sup>(1)</sup> | | 0x00 5002 | | PA_DDR | Port A data direction register | 0x00 | | 0x00 5003 | | PA_CR1 | Port A control register 1 | 0x00 | | 0x00 5004 | | PA_CR2 | Port A control register 2 | 0x00 | | 0x00 5005 | Port B | PB_ODR | Port B data output latch register | 0x00 | | 0x00 5006 | | PB_IDR | Port B input pin value register | 0xXX <sup>(1)</sup> | | 0x00 5007 | | PB_DDR | Port B data direction register | 0x00 | | 0x00 5008 | | PB_CR1 | Port B control register 1 | 0x00 | | 0x00 5009 | | PB_CR2 | Port B control register 2 | 0x00 | | 0x00 500A | Port C | PC_ODR | Port C data output latch register | 0x00 | | Address | Block | Register label | Register name | Reset status | |-----------|--------|----------------|-----------------------------------|---------------------| | 0x00 500B | | PC_IDR | Port C input pin value register | 0xXX <sup>(1)</sup> | | 0x00 500C | | PC_DDR | Port C data direction register | 0x00 | | 0x00 500D | | PC_CR1 | Port C control register 1 | 0x00 | | 0x00 500E | | PC_CR2 | Port C control register 2 | 0x00 | | 0x00 500F | Port D | PD_ODR | Port D data output latch register | 0x00 | | 0x00 5010 | | PD_IDR | Port D input pin value register | 0xXX <sup>(1)</sup> | | 0x00 5011 | | PD_DDR | Port D data direction register | 0x00 | | 0x00 5012 | | PD_CR1 | Port D control register 1 | 0x02 | | 0x00 5013 | | PD_CR2 | Port D control register 2 | 0x00 | | 0x00 5014 | Port E | PE_ODR | Port E data output latch register | 0x00 | | 0x00 5015 | | PE_IDR | Port E input pin value register | 0xXX <sup>(1)</sup> | | 0x00 5016 | | PE_DDR | Port E data direction register | 0x00 | | 0x00 5017 | | PE_CR1 | Port E control register 1 | 0x00 | | 0x00 5018 | | PE_CR2 | Port E control register 2 | 0x00 | | 0x00 5019 | Port F | PF_ODR | Port F data output latch register | 0x00 | | 0x00 501A | | PF_IDR | Port F input pin value register | 0xXX <sup>(1)</sup> | | 0x00 501B | | PF_DDR | Port F data direction register | 0x00 | | 0x00 501C | | PF_CR1 | Port F control register 1 | 0x00 | | 0x00 501D | | PF_CR2 | Port F control register 2 | 0x00 | | Address | Block | Register label | Register name | Reset<br>status | |-----------|--------|----------------|-----------------------------------|---------------------| | 0x00 501E | Port G | PG_ODR | Port G data output latch register | 0x00 | | 0x00 501F | | PG_IDR | Port G input pin value register | 0xXX <sup>(1)</sup> | | 0x00 5020 | | PG_DDR | Port G data direction register | 0x00 | | 0x00 5021 | | PG_CR1 | Port G control register 1 | 0x00 | | 0x00 5022 | | PG_CR2 | Port G control register 2 | 0x00 | | 0x00 5023 | Port H | PH_ODR | Port H data output latch register | 0x00 | | 0x00 5024 | | PH_IDR | Port H input pin value register | 0xXX <sup>(1)</sup> | | 0x00 5025 | | PH_DDR | Port H data direction register | 0x00 | | 0x00 5026 | | PH_CR1 | Port H control register 1 | 0x00 | | 0x00 5027 | | PH_CR2 | Port H control register 2 | 0x00 | | 0x00 5028 | Port I | PI_ODR | Port I data output latch register | 0x00 | | 0x00 5029 | | PI_IDR | Port I input pin value register | 0xXX <sup>(1)</sup> | | 0x00 502A | | PI_DDR | Port I data direction register | 0x00 | | 0x00 502B | | PI_CR1 | Port I control register 1 | 0x00 | | 0x00 502C | | PI_CR2 | Port I control register 2 | 0x00 | <sup>&</sup>lt;sup>(1)</sup> Depends on the external circuitry. # 6.2.2 General hardware register map Table 8: General hardware register map | Address | Block | Register label | Register name | Reset status | | | | | |---------------------------|---------|--------------------------|--------------------------------------------------|--------------|--|--|--|--| | 0x00 5050 to<br>0x00 5059 | Reserve | Reserved area (10 bytes) | | | | | | | | 0x00 505A | Flash | FLASH_CR1 | Flash control register 1 | 0x00 | | | | | | 0x00 505B | | FLASH_CR2 | Flash control register 2 | 0x00 | | | | | | 0x00 505C | | FLASH_NCR2 | Flash complementary control register 2 | 0xFF | | | | | | 0x00 505D | ] | FLASH_FPR | Flash protection register | 0x00 | | | | | | 0x00 505E | ] | FLASH_NFPR | Flash complementary protection register | 0xFF | | | | | | 0x00 505F | | FLASH_IAPSR | Flash in-application programming status register | 0x00 | | | | | | 0x00 5060 to<br>0x00 5061 | Reserve | Reserved area (2 bytes) | | | | | | | | 0x00 5062 | Flash | FLASH_PUKR | Flash program memory unprotection register | 0x00 | | | | | | 0x00 5063 | Reserve | d area (1 byte) | | | | | | | | 0x00 5064 | Flash | FLASH_DUKR | Data EEPROM unprotection register | 0x00 | | | | | | 0x00 5065 to<br>0x00 509F | Reserve | Reserved area (59 bytes) | | | | | | | | 0x00 50A0 | ITC | EXTI_CR1 | External interrupt control register 1 | 0x00 | | | | | | 0x00 50A1 | ] | EXTI_CR2 | External interrupt control register 2 | 0x00 | | | | | | 0x00 50A2 to<br>0x00 50B2 | Reserve | Reserved area (17 bytes) | | | | | | | DocID022186 Rev 3 29/103 | Address | Block | Register label | Register name | Reset status | | | | |---------------------------|---------|-------------------------|-----------------------------------------|---------------------|--|--|--| | 0x00 50B3 | RST | RST_SR | Reset status register | 0xXX <sup>(1)</sup> | | | | | 0x00 50B4 to<br>0x00 50BF | Reserve | d area (12 bytes) | | | | | | | 0x00 50C0 | CLK | CLK_ICKR | Internal clock control register | 0x01 | | | | | 0x00 50C1 | | CLK_ECKR | External clock control register | 0x00 | | | | | 0x00 50C2 | Reserve | d area (1 byte) | | | | | | | 0x00 50C3 | CLK | CLK_CMSR | Clock master status register | 0xE1 | | | | | 0x00 50C4 | | CLK_SWR | Clock master switch register | 0xE1 | | | | | 0x00 50C5 | | CLK_SWCR | Clock switch control register | 0xXX | | | | | 0x00 50C6 | | CLK_CKDIVR | Clock divider register | 0x18 | | | | | 0x00 50C7 | | CLK_PCKENR1 | Peripheral clock gating register 1 | 0xFF | | | | | 0x00 50C8 | | CLK_CSSR | Clock security system register | 0x00 | | | | | 0x00 50C9 | | CLK_CCOR | Configurable clock control register | 0x00 | | | | | 0x00 50CA | | CLK_PCKENR2 | Peripheral clock gating register 2 | 0xFF | | | | | 0x00 50CC | | CLK_HSITRIMR | HSI clock calibration trimming register | 0x00 | | | | | 0x00 50CD | | CLK_SWIMCCR | SWIM clock control register | 0bXXXX<br>XXX0 | | | | | 0x00 50CE to<br>0x00 50D0 | Reserve | Reserved area (3 bytes) | | | | | | | 0x00 50D1 | WWDG | WWDG_CR | WWDG control register | 0x7F | | | | | 0x00 50D2 | | WWDG_WR | WWDR window register | 0x7F | | | | | Address | Block | Register label | Register name | Reset status | | | |---------------------------|--------------------------|-------------------|--------------------------------------------|---------------------|--|--| | 0x00 50D3 to<br>0x00 50DF | Reserved area (13 bytes) | | | | | | | 0x00 50E0 | IWDG | IWDG_KR | IWDG key register | 0xXX <sup>(2)</sup> | | | | 0x00 50E1 | | IWDG_PR | IWDG prescaler register | 0x00 | | | | 0x00 50E2 | | IWDG_RLR | IWDG reload register | 0xFF | | | | 0x00 50E3 to<br>0x00 50EF | Reserve | d area (13 bytes) | | | | | | 0x00 50F0 | AWU | AWU_CSR1 | AWU control/ status register 1 | 0x00 | | | | 0x00 50F1 | | AWU_APR | AWU asynchronous prescaler buffer register | 0x3F | | | | 0x00 50F2 | | AWU_TBR | AWU timebase selection register | 0x00 | | | | 0x00 50F3 | BEEP | BEEP_CSR | BEEP control/ status register | 0x1F | | | | 0x00 50F4 to<br>0x00 50FF | Reserve | d area (12 bytes) | | | | | | 0x00 5200 | SPI | SPI_CR1 | SPI control register 1 | 0x00 | | | | 0x00 5201 | | SPI_CR2 | SPI control register 2 | 0x00 | | | | 0x00 5202 | | SPI_ICR | SPI interrupt control register | 0x00 | | | | 0x00 5203 | | SPI_SR | SPI status register | 0x02 | | | | 0x00 5204 | | SPI_DR | SPI data register | 0x00 | | | | 0x00 5205 | | SPI_CRCPR | SPI CRC polynomial register | 0x07 | | | | 0x00 5206 | | SPI_RXCRCR | SPI Rx CRC register | 0xFF | | | | 0x00 5207 | | SPI_TXCRCR | SPI Tx CRC register | 0xFF | | | DocID022186 Rev 3 | Address | Block | Register label | Register name | Reset status | | | | |---------------------------|------------------|-------------------------|-------------------------------------------------|--------------|--|--|--| | 0x00 5208 to<br>0x00 520F | Reserve | Reserved area (8 bytes) | | | | | | | 0x00 5210 | I <sup>2</sup> C | I2C_CR1 | I <sup>2</sup> C control register 1 | 0x00 | | | | | 0x00 5211 | ] | I2C_CR2 | I <sup>2</sup> C control register 2 | 0x00 | | | | | 0x00 5212 | | I2C_FREQR | I <sup>2</sup> C frequency register | 0x00 | | | | | 0x00 5213 | | I2C_OARL | I <sup>2</sup> C Own address register low | 0x00 | | | | | 0x00 5214 | ] | I2C_OARH | I <sup>2</sup> C own address register high | 0x00 | | | | | 0x00 5215 | ] | Reserved | | • | | | | | 0x00 5216 | | I2C_DR | I <sup>2</sup> C data register | 0x00 | | | | | 0x00 5217 | | I2C_SR1 | I <sup>2</sup> C status register 1 | 0x00 | | | | | 0x00 5218 | ] | I2C_SR2 | I <sup>2</sup> C status register 2 | 0x00 | | | | | 0x00 5219 | ] | I2C_SR3 | I <sup>2</sup> C status register 3 | 0x00 | | | | | 0x00 521A | | I2C_ITR | I <sup>2</sup> C interrupt control register | 0x00 | | | | | 0x00 521B | | I2C_CCRL | I <sup>2</sup> C clock control register low | 0x00 | | | | | 0x00 521C | ] | I2C_CCRH | I <sup>2</sup> C clock control register high | 0x00 | | | | | 0x00 521D | | I2C_TRISER | I <sup>2</sup> C TRISE register | 0x02 | | | | | 0x00 521E | | I2C_PECR | I <sup>2</sup> C packet error checking register | 0x00 | | | | | 0x00 521F to<br>0x00 522F | Reserve | d area (17 bytes) | | | | | | | 0x00 5230 to<br>0x00 523F | Reserve | d area (6 bytes) | | | | | | | Address | Block | Register label | Register name | Reset status | |---------------------------|---------|------------------|----------------------------------|--------------| | 0x00 5240 | UART2 | UART2_SR | UART2 status register | 0xC0 | | 0x00 5241 | | UART2_DR | UART2 data register | 0xXX | | 0x00 5242 | | UART2_BRR1 | UART2 baud rate register 1 | 0x00 | | 0x00 5243 | | UART2_BRR2 | UART2 baud rate register 2 | 0x00 | | 0x00 5244 | | UART2_CR1 | UART2 control register 1 | 0x00 | | 0x00 5245 | | UART2_CR2 | UART2 control register 2 | 0x00 | | 0x00 5246 | | UART2_CR3 | UART2 control register 3 | 0x00 | | 0x00 5247 | | UART2_CR4 | UART2 control register 4 | 0x00 | | 0x00 5248 | | UART2_CR5 | UART2 control register 5 | 0x00 | | 0x00 5249 | | UART2_CR6 | UART2 control register 6 | 0x00 | | 0x00 524A | | UART2_GTR | UART2 guard time register | 0x00 | | 0x00 524B | | UART2_PSCR | UART2 prescaler register | 0x00 | | 0x00 524C to<br>0x00 524F | Reserve | d area (4 bytes) | | | | 0x00 5250 | TIM1 | TIM1_CR1 | TIM1 control register 1 | 0x00 | | 0x00 5251 | ] | TIM1_CR2 | TIM1 control register 2 | 0x00 | | 0x00 5252 | ] | TIM1_SMCR | TIM1 slave mode control register | 0x00 | | 0x00 5253 | | TIM1_ETR | TIM1 external trigger register | 0x00 | | 0x00 5254 | | TIM1_IER | TIM1 interrupt enable register | 0x00 | | 0x00 5255 | | TIM1_SR1 | TIM1 status register 1 | 0x00 | DocID022186 Rev 3 | Address | Block | Register label | Register name | Reset status | |-----------|-------|----------------|-----------------------------------------|--------------| | 0x00 5256 | | TIM1_SR2 | TIM1 status register 2 | 0x00 | | 0x00 5257 | | TIM1_EGR | TIM1 event generation register | 0x00 | | 0x00 5258 | | TIM1_CCMR1 | TIM1 capture/ compare mode register 1 | 0x00 | | 0x00 5259 | | TIM1_CCMR2 | TIM1 capture/compare mode register 2 | 0x00 | | 0x00 525A | | TIM1_CCMR3 | TIM1 capture/ compare mode register 3 | 0x00 | | 0x00 525B | | TIM1_CCMR4 | TIM1 capture/compare mode register 4 | 0x00 | | 0x00 525C | | TIM1_CCER1 | TIM1 capture/ compare enable register 1 | 0x00 | | 0x00 525D | | TIM1_CCER2 | TIM1 capture/compare enable register 2 | 0x00 | | 0x00 525E | | TIM1_CNTRH | TIM1 counter high | 0x00 | | 0x00 525F | | TIM1_CNTRL | TIM1 counter low | 0x00 | | 0x00 5260 | | TIM1_PSCRH | TIM1 prescaler register high | 0x00 | | 0x00 5261 | | TIM1_PSCRL | TIM1 prescaler register low | 0x00 | | 0x00 5262 | | TIM1_ARRH | TIM1 auto-reload register high | 0xFF | | 0x00 5263 | | TIM1_ARRL | TIM1 auto-reload register low | 0xFF | | 0x00 5264 | | TIM1_RCR | TIM1 repetition counter register | 0x00 | | 0x00 5265 | | TIM1_CCR1H | TIM1 capture/ compare register 1 high | 0x00 | | Address | Block | Register label | Register name | Reset status | |---------------------------|---------|--------------------|---------------------------------------|--------------| | 0x00 5266 | | TIM1_CCR1L | TIM1 capture/ compare register 1 low | 0x00 | | 0x00 5267 | | TIM1_CCR2H | TIM1 capture/ compare register 2 high | 0x00 | | 0x00 5268 | | TIM1_CCR2L | TIM1 capture/ compare register 2 low | 0x00 | | 0x00 5269 | | TIM1_CCR3H | TIM1 capture/ compare register 3 high | 0x00 | | 0x00 526A | | TIM1_CCR3L | TIM1 capture/ compare register 3 low | 0x00 | | 0x00 526B | | TIM1_CCR4H | TIM1 capture/ compare register 4 high | 0x00 | | 0x00 526C | | TIM1_CCR4L | TIM1 capture/ compare register 4 low | 0x00 | | 0x00 526D | | TIM1_BKR | TIM1 break register | 0x00 | | 0x00 526E | | TIM1_DTR | TIM1 dead-time register | 0x00 | | 0x00 526F | | TIM1_OISR | TIM1 output idle state register | 0x00 | | 0x00 5270 to<br>0x00 52FF | Reserve | d area (147 bytes) | | | | 0x00 5300 | TIM2 | TIM2_CR1 | TIM2 control register 1 | 0x00 | | 0x00 5301 | | TIM2_IER | TIM2 interrupt enable register | 0x00 | | 0x00 5302 | | TIM2_SR1 | TIM2 status register 1 | 0x00 | | 0x00 5303 | | TIM2_SR2 | TIM2 status register 2 | 0x00 | | 0x00 5304 | ] | TIM2_EGR | TIM2 event generation register | 0x00 | | 0x00 5305 | | TIM2_CCMR1 | TIM2 capture/ compare mode register 1 | 0x00 | | 0x00 5306 | | TIM2_CCMR2 | TIM2 capture/ compare mode register 2 | 0x00 | DocID022186 Rev 3 | Address | Block | Register label | Register name | Reset status | |---------------------------|--------------------------|----------------|-----------------------------------------|--------------| | 0x00 5307 | | TIM2_CCMR3 | TIM2 capture/ compare mode register 3 | 0x00 | | 0x00 5308 | | TIM2_CCER1 | TIM2 capture/ compare enable register | 0x00 | | 0x00 5309 | | TIM2_CCER2 | TIM2 capture/ compare enable register 2 | 0x00 | | 0x00 530A | | TIM2_CNTRH | TIM2 counter high | 0x00 | | 0x00 530B | | TIM2_CNTRL | TIM2 counter low | 0x00 | | 0x00 530C | | TIM2_PSCR | TIM2 prescaler register | 0x00 | | 0x00 530D | | TIM2_ARRH | TIM2 auto-reload register high | 0xFF | | 0x00 530E | | TIM2_ARRL | TIM2 auto-reload register low | 0xFF | | 0x00 530F | | TIM2_CCR1H | TIM2 capture/ compare register 1 high | 0x00 | | 0x00 5310 | | TIM2_CCR1L | TIM2 capture/ compare register 1 low | 0x00 | | 0x00 5311 | | TIM2_CCR2H | TIM2 capture/ compare reg. 2 high | 0x00 | | 0x00 5312 | | TIM2_CCR2L | TIM2 capture/ compare register 2 low | 0x00 | | 0x00 5313 | | TIM2_CCR3H | TIM2 capture/ compare register 3 high | 0x00 | | 0x00 5314 | | TIM2_CCR3L | TIM2 capture/ compare register 3 low | 0x00 | | 0x00 5315 to<br>0x00 531F | Reserved area (11 bytes) | | | | | 0x00 5320 | TIM3 | TIM3_CR1 | TIM3 control register 1 | 0x00 | | 0x00 5321 | | TIM3_IER | TIM3 interrupt enable register | 0x00 | | 0x00 5322 | | TIM3_SR1 | TIM3 status register 1 | 0x00 | | Address | Block | Register label | ter label Register name | | | | |---------------------------|---------|--------------------|--------------------------------------------|------|--|--| | 0x00 5323 | | TIM3_SR2 | TIM3 status register 2 | 0x00 | | | | 0x00 5324 | | TIM3_EGR | TIM3 event generation register | 0x00 | | | | 0x00 5325 | | TIM3_CCMR1 | TIM3 capture/ compare mode register 1 | 0x00 | | | | 0x00 5326 | | TIM3_CCMR2 | TIM3 capture/ compare mode register 2 | 0x00 | | | | 0x00 5327 | | TIM3_CCER1 | TIM3 capture/ compare enable register | 0x00 | | | | 0x00 5328 | 7 | TIM3_CNTRH | TIM3 counter high | 0x00 | | | | 0x00 5329 | ] | TIM3_CNTRL | TIM3 counter low | 0x00 | | | | 0x00 532A | ] | TIM3_PSCR | TIM3 prescaler register | 0x00 | | | | 0x00 532B | ] | TIM3_ARRH | TIM3 auto-reload register high | 0xFF | | | | 0x00 532C | ] | TIM3_ARRL | TIM3 auto-reload register low | 0xFF | | | | 0x00 532D | ] | TIM3_CCR1H | TIM3 capture/ compare register 1 high | 0x00 | | | | 0x00 532E | ] | TIM3_CCR1L | TIM3 capture/ compare register 1 low | 0x00 | | | | 0x00 532F | 7 | TIM3_CCR2H | TIM3 capture/ compare register 2 high | 0x00 | | | | 0x00 5330 | 7 | TIM3_CCR2L | TIM3 capture/ compare register 2 low | 0x00 | | | | 0x00 5331 to<br>0x00 533F | Reserve | ed area (15 bytes) | | | | | | 0x00 5340 | TIM4 | TIM4_CR1 | TIM4_CR1 TIM4 control register 1 | | | | | 0x00 5341 | 7 | TIM4_IER | IM4_IER TIM4 interrupt enable register 0x0 | | | | | 0x00 5342 | ] | TIM4_SR | TIM4 status register 0 | | | | DocID022186 Rev 3 37/103 | Address | Block | Register label | Register name | Reset status | |---------------------------|---------|--------------------|-------------------------------------------|--------------| | 0x00 5343 | | TIM4_EGR | TIM4 event generation register | 0x00 | | 0x00 5344 | | TIM4_CNTR | TIM4 counter | 0x00 | | 0x00 5345 | | TIM4_PSCR | TIM4 prescaler register | 0x00 | | 0x00 5346 | | TIM4_ARR | TIM4 auto-reload register | 0xFF | | 0x00 5347 to<br>0x00 53DF | Reserve | d area (153 bytes) | | | | 0x00 53E0 to<br>0x00 53F3 | ADC1 | ADC _DBxR | ADC data buffer registers | 0x00 | | 0x00 53F4 to<br>0x00 53FF | Reserve | d area (12 bytes) | | | | 0x00 5400 | ADC1 | ADC _CSR | ADC control/ status register | 0x00 | | 0x00 5401 | | ADC_CR1 | ADC configuration register 1 | 0x00 | | 0x00 5402 | | ADC_CR2 | ADC configuration register 2 | 0x00 | | 0x00 5403 | | ADC_CR3 | ADC configuration register 3 | 0x00 | | 0x00 5404 | | ADC_DRH | ADC data register high | 0xXX | | 0x00 5405 | | ADC_DRL | ADC data register low | 0xXX | | 0x00 5406 | | ADC_TDRH | ADC Schmitt trigger disable register high | 0x00 | | 0x00 5407 | | ADC_TDRL | ADC Schmitt trigger disable register low | 0x00 | | 0x00 5408 | | ADC_HTRH | ADC high threshold register high | 0x03 | | 0x00 5409 | | ADC_HTRL | ADC high threshold register low | 0xFF | | Address | Block | Register label | Register name | Reset status | | | |---------------------------|----------------------------|----------------|-------------------------------------------|--------------|--|--| | 0x00 540A | | ADC_LTRH | ADC low threshold register high | 0x00 | | | | 0x00 540B | | ADC_LTRL | ADC low threshold register low | 0x00 | | | | 0x00 540C | | ADC_AWSRH | ADC analog watchdog status register high | 0x00 | | | | 0x00 540D | | ADC_AWSRL | ADC analog watchdog status register low | 0x00 | | | | 0x00 540E | | ADC_AWCRH | ADC analog watchdog control register high | 0x00 | | | | 0x00 540F | | ADC_AWCRL | ADC analog watchdog control register low | 0x00 | | | | 0x00 5410 to<br>0x00 57FF | Reserved area (1008 bytes) | | | | | | $<sup>^{\</sup>left( 1\right) }$ Depends on the previous reset source. ### 6.2.3 CPU/SWIM/debug module/interrupt controller registers Table 9: CPU/SWIM/debug module/interrupt controller registers | Address | Block | Register label | Register name | Reset<br>status | |-----------|--------------------|----------------|--------------------------|-----------------| | 0x00 7F00 | CPU <sup>(1)</sup> | А | Accumulator | 0x00 | | 0x00 7F01 | | PCE | Program counter extended | 0x00 | | 0x00 7F02 | | РСН | Program counter high | 0x00 | | 0x00 7F03 | | PCL | Program counter low | 0x00 | | 0x00 7F04 | | ХН | X index register high | 0x00 | <sup>(2)</sup> Write only register. | Address | Block | | | Reset<br>status | |---------------------------|---------|--------------------|----------------------------------------|-----------------| | 0x00 7F05 | | XL | X index register low | 0x00 | | 0x00 7F06 | | YH | Y index register high | 0x00 | | 0x00 7F07 | | YL | Y index register low | 0x00 | | 0x00 7F08 | | SPH | Stack pointer high | 0x07 | | 0x00 7F09 | | SPL | Stack pointer low | 0xFF | | 0x00 7F0A | | CCR | Condition code register | 0x28 | | 0x00 7F0B to<br>0x00 7F5F | Reserve | ed area (85 bytes) | | | | 0x00 7F60 | CPU | CFG_GCR | Global configuration register | 0x00 | | 0x00 7F70 | ITC | ITC_SPR1 | Interrupt software priority register 1 | 0xFF | | 0x00 7F71 | | ITC_SPR2 | Interrupt software priority register 2 | 0xFF | | 0x00 7F72 | | ITC_SPR3 | Interrupt software priority register 3 | 0xFF | | 0x00 7F73 | | ITC_SPR4 | Interrupt software priority register 4 | 0xFF | | 0x00 7F74 | | ITC_SPR5 | Interrupt software priority register 5 | 0xFF | | 0x00 7F75 | | ITC_SPR6 | Interrupt software priority register 6 | 0xFF | | 0x00 7F76 | | ITC_SPR7 | Interrupt software priority register 7 | 0xFF | | 0x00 7F77 | | ITC_SPR8 | Interrupt software priority register 8 | 0xFF | | 0x00 7F78 to<br>0x00 7F79 | Reserve | ed area (2 bytes) | | | | 0x00 7F80 | SWIM | SWIM_CSR | SWIM control status register | 0x00 | | Address | Block | Register label | Register name | Reset<br>status | | | | | |---------------------------|---------|--------------------------|-------------------------------------------|-----------------|--|--|--|--| | 0x00 7F81 to<br>0x00 7F8F | Reserve | Reserved area (15 bytes) | | | | | | | | 0x00 7F90 | DM | DM_BK1RE | DM breakpoint 1 register extended byte | 0xFF | | | | | | 0x00 7F91 | | DM_BK1RH | DM breakpoint 1 register high byte | 0xFF | | | | | | 0x00 7F92 | | DM_BK1RL | DM breakpoint 1 register low byte | 0xFF | | | | | | 0x00 7F93 | | DM_BK2RE | DM breakpoint 2 register extended byte | 0xFF | | | | | | 0x00 7F94 | | DM_BK2RH | DM breakpoint 2 register high byte | 0xFF | | | | | | 0x00 7F95 | | DM_BK2RL | DM breakpoint 2 register low byte | 0xFF | | | | | | 0x00 7F96 | | DM_CR1 | DM debug module control register 1 | 0x00 | | | | | | 0x00 7F97 | | DM_CR2 | DM debug module control register 2 | 0x00 | | | | | | 0x00 7F98 | | DM_CSR1 | DM debug module control/status register 1 | 0x10 | | | | | | 0x00 7F99 | | DM_CSR2 | DM debug module control/status register 2 | 0x00 | | | | | | 0x00 7F9A | | DM_ENFCTR | DM enable function register | 0xFF | | | | | | 0x00 7F9B to<br>0x00 7F9F | Reserve | ed area (5 bytes) | | | | | | | <sup>(1)</sup> Accessible by debug module only # 7 Interrupt vector mapping Table 10: Interrupt mapping | IRQ<br>no. | Source<br>block | Description | Wakeup<br>from halt<br>mode | Wakeup from<br>active-halt<br>mode | Vector<br>address | |------------|-----------------|-----------------------------------------------------|-----------------------------|------------------------------------|-------------------| | | RESET | Reset | Yes | Yes | 0x00 8000 | | | TRAP | Software interrupt | - | - | 0x00 8004 | | 0 | TLI | External top level interrupt | - | - | 0x00 8008 | | 1 | AWU | Auto wake up from halt | - | Yes | 0x00 800C | | 2 | CLK | Clock controller | - | - | 0x00 8010 | | 3 | EXTI0 | Port A external interrupts | Yes <sup>(1)</sup> | Yes <sup>(1)</sup> | 0x00 8014 | | 4 | EXTI1 | Port B external interrupts | Yes | Yes | 0x00 8018 | | 5 | EXTI2 | Port C external interrupts | Yes | Yes | 0x00 801C | | 6 | EXTI3 | Port D external interrupts | Yes | Yes | 0x00 8020 | | 7 | EXTI4 | Port E external interrupts | Yes | Yes | 0x00 8024 | | 8 | | | | | 0x00 8028 | | 9 | | Reserved | - | - | 0x00 802C | | 10 | SPI | End of transfer | Yes | Yes | 0x00 8030 | | 11 | TIM1 | TIM1 update/ overflow/<br>underflow/ trigger/ break | - | - | 0x00 8034 | | 12 | TIM1 | TIM1 capture/ compare | - | - | 0x00 8038 | | 13 | TIM | TIM update/ overflow | - | - | 0x00 803C | | 14 | TIM | TIM capture/ compare | - | - | 0x00 8040 | | IRQ<br>no. | Source<br>block | Description | Wakeup<br>from halt<br>mode | Wakeup from active-halt mode | Vector<br>address | |------------|------------------|------------------------------------------------------|-----------------------------|------------------------------|------------------------------| | 15 | TIM3 | Update/ overflow | - | - | 0x00 8044 | | 16 | TIM3 | Capture/ compare | - | - | 0x00 8048 | | 17 | | Reserved | - | - | 0x00 804C | | 18 | | Reserved | - | - | 0x00 8050 | | 19 | I <sup>2</sup> C | I <sup>2</sup> C interrupt | Yes | Yes | 0x00 8054 | | 20 | UART2 | Tx complete | - | - | 0x00 8058 | | 21 | UART2 | Receive register DATA<br>FULL | - | - | 0x00 805C | | 22 | ADC1 | ADC1 end of conversion/<br>analog watchdog interrupt | - | - | 0x00 8060 | | 23 | TIM | TIM update/ overflow | - | - | 0x00 8064 | | 24 | Flash | EOP/ WR_PG_DIS | - | - | 0x00 8068 | | Rese | rved | | | | 0x00 806C<br>to 0x00<br>807C | <sup>(1)</sup> Except PA1 ## 8 Option bytes Option bytes contain configurations for device hardware features as well as the memory protection of the device. They are stored in a dedicated block of the memory. Except for the ROP (read-out protection) byte, each option byte has to be stored twice, in a regular form (OPTx) and a complemented one (NOPTx) for redundancy. Option bytes can be modified in ICP mode (via SWIM) by accessing the EEPROM address shown in the table below. Option bytes can also be modified 'on the fly' by the application in IAP mode, except the ROP option that can only be modified in ICP mode (via SWIM). Refer to the STM8S Flash programming manual (PM0051) and STM8 SWIM communication protocol and debug module user manual (UM0470) for information on SWIM programming procedures. Table 11: Option bytes | Addr. | Option | Option | Option bit | Option bits | | | | | Factory<br>default | | | |---------|---------------------------------|----------|------------|-----------------------------------|-------|--------------|-------------|--------------|--------------------|---------------|---------| | | name | byte no. | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | setting | | 0x4800 | Read-out<br>protection<br>(ROP) | ОРТ0 | ROP [7:0] | OP [7:0] | | | | | | | 00h | | 0x4801 | User boot code(UBC) | OPT1 | UBC [7:0] | | | | | | | | 00h | | 0x4802 | | NOPT1 | NUBC [7: | 0] | | | | | | | FFh | | 0x4803 | Alternate function | OPT2 | AFR7 | AFR6 | AFR5 | AFR4 | AFR3 | AFR2 | AFR1 | AFR0 | 00h | | 0x4804 | remapping<br>(AFR) | NOPT2 | NAFR7 | NAFR6 | NAFR5 | NAFR4 | NAFR3 | NAFR2 | NAFR1 | NAFR0 | FFh | | 0x4805h | Miscell.<br>option | OPT3 | Reserved | Reserved | | | LSI_EN | IWDG<br>_HW | WWDG<br>_HW | WWDG<br>_HALT | 00h | | 0x4806 | | NOPT3 | Reserved | | | NHSI<br>TRIM | NLSI_<br>EN | NIWDG<br>_HW | NWWDG<br>_HW | NWW<br>G_HALT | FFh | | 0x4807 | Clock<br>option | OPT4 | Reserved | Reserved EXT CLK CKAWU PR | | | | PRS C1 | PRS C0 | 00h | | | 0x4808 | | NOPT4 | Reserved | Reserved NEXT NCKA NPRSC1 NPR SC0 | | | | FFh | | | | | 0x4809 | HSE clock | OPT5 | HSECNT | HSECNT [7:0] | | | | | 00h | | | | 0x480A | | NOPT5 | NHSECN | T [7:0] | | | | | | | FFh | | 0x480B | Reserved | OPT6 | Reserved | | | | | | | | 00h | | Addr. | • | Option byte no. | Option bit | Option bits | | | | | Factory<br>default | | | |--------|------------|-----------------|------------|-------------|---|---|---|---|--------------------|---|---------| | | name | byte no. | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | setting | | 0x480C | | NOPT6 | Reserved | eserved | | | | | FFh | | | | 0x480D | Reserved | OPT7 | Reserved | eserved | | | | | 00h | | | | 0x480E | | NOPT7 | Reserved | | | | | | | | FFh | | 0x487E | Bootloader | OPTBL | BL[7:0] | | | | | | | | 00h | | 0x487F | | NOPTBL | NBL[7:0] | | | | | | | | FFh | Table 12: Option byte description | Option byte no. | Description | |-----------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | OPT0 | ROP[7:0] Memory readout protection (ROP) AAh: Enable readout protection (write access via SWIM protocol) Note: Refer to the family reference manual (RM0016) section on Flash/EEPROM memory readout protection for details. | | OPT1 | UBC[7:0] User boot code area 0x00: no UBC, no write-protection 0x01: Page 0 to 1 defined as UBC, memory write-protected 0x02: Page 0 to 3 defined as UBC, memory write-protected 0x03: Page 0 to 4 defined as UBC, memory write-protected 0x3E: Pages 0 to 63 defined as UBC, memory write-protected Other values: Reserved Note: Refer to the family reference manual (RM0016) section on Flash write protection for more details. | | OPT2 | AFR[7:0] Refer to following table for the alternate function remapping decriptions of bits [7:2]. | | OPT3 | HSITRIM:High speed internal clock trimming register size 0: 3-bit trimming supported in CLK_HSITRIMR register 1: 4-bit trimming supported in CLK_HSITRIMR register | 577 DocID022186 Rev 3 45/103 | Option byte no. | Description | | | | | | |-----------------|------------------------------------------------------------------|--|--|--|--|--| | | LSI_EN:Low speed internal clock enable | | | | | | | | 0: LSI clock is not available as CPU clock source | | | | | | | | 1: LSI clock is available as CPU clock source | | | | | | | | IWDG_HW: Independent watchdog | | | | | | | | 0: IWDG Independent watchdog activated by software | | | | | | | | 1: IWDG Independent watchdog activated by hardware | | | | | | | | WWDG_HW: Window watchdog activation | | | | | | | | 0: WWDG window watchdog activated by software | | | | | | | | 1: WWDG window watchdog activated by hardware | | | | | | | | WWDG_HALT: Window watchdog reset on halt | | | | | | | | 0: No reset generated on halt if WWDG active | | | | | | | | 1: Reset generated on halt if WWDG active | | | | | | | OPT4 | EXTCLK: External clock selection | | | | | | | | 0: External crystal connected to OSCIN/OSCOUT | | | | | | | | 1: External clock signal on OSCIN | | | | | | | | CKAWUSEL:Auto wake-up unit/clock | | | | | | | | 0: LSI clock source selected for AWU | | | | | | | | 1: HSE clock with prescaler selected as clock source for for AWU | | | | | | | | PRSC[1:0] AWU clock prescaler | | | | | | | | 0x: 16 MHz to 128 kHz prescaler | | | | | | | | 10: 8 MHz to 128 kHz prescaler | | | | | | | | 11: 4 MHz to 128 kHz prescaler | | | | | | | OPT5 | HSECNT[7:0]:HSE crystal oscillator stabilization time | | | | | | | | 0x00: 2048 HSE cycles | | | | | | | | 0xB4: 128 HSE cycles | | | | | | | | 0xD2: 8 HSE cycles | | | | | | | | 0xE1: 0.5 HSE cycles | | | | | | | Option byte no. | Description | |-----------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | ОРТ6 | Reserved | | OPT7 | Reserved | | OPTBL | BL[7:0] Bootloader option byte For STM8S products, this option is checked by the boot ROM code after reset. Depending on the content of addresses 0x487E, 0x487F, and 0x8000 (reset vector), the CPU jumps to the bootloader or to the reset vector. Refer to the UM0560 (STM8L/S bootloader manual) for more details. For STM8L products, the bootloader option bytes are on addresses 0xXXXX and 0xXXXX+1 (2 bytes). These option bytes control whether the bootloader is active or not. For more details, refer to the UM0560 (STM8L/S bootloader manual) for more details. | Table 13: Description of alternate function remapping bits [7:0] of OPT2 | Option byte no. | Description <sup>(1)</sup> | |-----------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------| | OPT2 | AFR7 Alternate function remapping option 7 | | | 0: AFR7 remapping option inactive: Default alternate function <sup>(2)</sup> . | | | 1: Port D4 alternate function = BEEP. | | | AFR6 Alternate function remapping option 6 | | | 0: AFR6 remapping option inactive: Default alternate functions <sup>(2)</sup> . | | | 1: Port B5 alternate function = I <sup>2</sup> C_SDA; port B4 alternate function = I <sup>2</sup> C_SCL. | | | AFR5 Alternate function remapping option 5 | | | 0: AFR5 remapping option inactive: Default alternate functions <sup>(2)</sup> . | | | 1: Port B3 alternate function = TIM1_ETR; port B2 alternate function = TIM1_NCC3; port B1 alternate function = TIM1_CH2N; port B0 alternate function = TIM1_CH1N. | | | AFR4 Alternate function remapping option 4 | | | 0: AFR4 remapping option inactive: Default alternate function <sup>(2)</sup> . | | | 1: Port D7 alternate function = TIM1_CH4. | | | AFR3 Alternate function remapping option 3 | | | 0: AFR3 remapping option inactive: Default alternate function <sup>(2)</sup> . | | | 1: Port D0 alternate function = TIM1_BKIN. | | | AFR2 Alternate function remapping option 2 | 57 DocID022186 Rev 3 47/103 | Option byte no. | Description <sup>(1)</sup> | |-----------------|---------------------------------------------------------------------------------------------------------| | | 0: AFR2 remapping option inactive: Default alternate function <sup>(2)</sup> . | | | 1: Port D0 alternate function = CLK_CCO.Note: AFR2 option has priority over AFR3 if both are activated. | | | AFR1 Alternate function remapping option 1 | | | 0: AFR1 remapping option inactive: Default alternate functions <sup>(2)</sup> . | | | 1: Port A3 alternate function = TIM3_CH1; port D2 alternate function TIM2_CH3. | | | AFR0 Alternate function remapping option 0 | | | 0: AFR0 remapping option inactive: Default alternate function <sup>(2)</sup> . | | | 1: Port D3 alternate function = ADC_ETR. | $<sup>^{(1)}</sup>$ Do not use more than one remapping option in the same port. <sup>(2)</sup> Refer to pinout description. ### 9 Electrical characteristics #### 9.1 Parameter conditions Unless otherwise specified, all voltages are referred to $V_{\rm SS}$ . #### 9.1.1 Minimum and maximum values Unless otherwise specified the minimum and maximum values are guaranteed in the worst conditions of ambient temperature, supply voltage and frequencies by tests in production on 100 % of the devices with an ambient temperature at $T_A = 25$ °C and $T_A = T_{Amax}$ (given by the selected temperature range). Data based on characterization results, design simulation and/or technology characteristics are indicated in the table footnotes and are not tested in production. Based on characterization, the minimum and maximum values refer to sample tests and represent the mean value plus or minus three times the standard deviation (mean $\pm$ 3 $\Sigma$ ). #### 9.1.2 Typical values Unless otherwise specified, typical data are based on $T_A = 25$ °C, $V_{DD} = 5$ V. They are given only as design guidelines and are not tested. Typical ADC accuracy values are determined by characterization of a batch of samples from a standard diffusion lot over the full temperature range, where 95% of the devices have an error less than or equal to the value indicated (mean $\pm$ 2 $\Sigma$ ). #### 9.1.3 Typical curves Unless otherwise specified, all typical curves are given only as design guidelines and are not tested. #### 9.1.4 Typical current consumption For typical current consumption measurements, $V_{DD}$ , $V_{DDIO}$ and $V_{DDA}$ are connected together in the configuration shown in the following figure. Figure 6: Supply current measurement conditions #### 9.1.5 Loading capacitor The loading conditions used for pin parameter measurement are shown in the following figure. 50 pF Figure 7: Pin loading conditions #### 9.1.6 Pin input voltage The input voltage measurement on a pin of the device is described in the following figure. Figure 8: Pin input voltage ### 9.2 Absolute maximum ratings Stresses above those listed as 'absolute maximum ratings' may cause permanent damage to the device. This is a stress rating only and functional operation of the device under these conditions is not implied. Exposure to maximum rating conditions for extended periods may affect device reliability. SymbolRatingsMinMaxUnit $V_{DDx}$ - $V_{SS}$ Supply voltage (including $V_{DDA}$ and $V_{DDIO}$ ) $^{(1)}$ -0.36.5V $V_{IN}$ Input voltage on true open drain pins (PE1, PE2) $^{(2)}$ $V_{SS}$ - 0.36.5 **Table 14: Voltage characteristics** | Symbol | Ratings | Min | Мах | Unit | |----------------------------------------|--------------------------------------------------|------------------------------------------------------|-----------------------|------| | | Input voltage on any other pin <sup>(2)</sup> | V <sub>SS</sub> - 0.3 | V <sub>DD</sub> + 0.3 | | | V <sub>DDx</sub> -<br> V <sub>DD</sub> | Variations between different power pins | | 50 | mV | | V <sub>SSx</sub> -V <sub>SS</sub> | Variations between all the different ground pins | | 50 | | | V <sub>ESD</sub> | Electrostatic discharge voltage | see Absolute maximum ratings (electrical sensitivity | | | $<sup>^{(1)}</sup>$ All power (V<sub>DD</sub>, V<sub>DDIO</sub>, V<sub>DDA</sub>) and ground (V<sub>SS</sub>, V<sub>SSIO</sub>, V<sub>SSA</sub>) pins must always be connected to the external power supply **Table 15: Current characteristics** | Symbol | Ratings | Max. <sup>(1)</sup> | Unit | |------------------|---------------------------------------------------------------------------------------------------------------------|---------------------|------| | I <sub>VDD</sub> | Total current into V <sub>DD</sub> power lines (source) <sup>(2)</sup> | 60 | mA | | I <sub>VSS</sub> | Total current out of V <sub>SS</sub> ground lines (sink) <sup>(2)</sup> | 60 | | | I <sub>IO</sub> | Output current sunk by any I/O and control pin | 20 | | | | Output current source by any I/Os and control pin | 20 | | | ΣΙ <sub>ΙΟ</sub> | Total output current sourced (sum of all I/O and control pins) for devices with two $V_{DDIO}$ pins <sup>(3)</sup> | 200 | | | | Total output current sourced (sum of all I/O and control pins) for devices with one $V_{DDIO}$ pin <sup>(3)</sup> | 100 | | | | Total output current sunk (sum of all I/O and control pins) for devices with two $V_{\rm SSIO}$ pins <sup>(3)</sup> | 160 | | | | Total output current sunk (sum of all I/O and control pins) for devices with one $V_{\rm SSIO}$ pin <sup>(3)</sup> | 80 | | $<sup>^{(2)}</sup>$ $I_{INJ(PIN)}$ must never be exceeded. This is implicitly insured if $V_{IN}$ maximum is respected. If $V_{IN}$ maximum cannot be respected, the injection current must be limited externally to the $I_{INJ(PIN)}$ value. A positive injection is induced by $V_{IN} > V_{DD}$ while a negative injection is induced by $V_{IN} < V_{SS}$ . For true open-drain pads, there is no positive injection current, and the corresponding $V_{IN}$ maximum must always be respected | Symbol | Ratings | Max. <sup>(1)</sup> | Unit | |-------------------------------|-------------------------------------------------------------------------|---------------------|------| | I <sub>INJ(PIN)</sub> (4) (5) | Injected current on NRST pin | ±4 | | | | Injected current on OSCIN pin | ±4 | | | | Injected current on any other pin <sup>(6)</sup> | ±4 | | | ΣI <sub>INJ(PIN)</sub> (4) | Total injected current (sum of all I/O and control pins) <sup>(6)</sup> | ±20 | | <sup>&</sup>lt;sup>(1)</sup> Data based on characterization results, not tested in production. **Table 16: Thermal characteristics** | Symbol | Ratings | Value | Unit | |------------------|------------------------------|------------|------| | T <sub>STG</sub> | Storage temperature range | -65 to 150 | °C | | T <sub>J</sub> | Maximum junction temperature | 150 | | ### 9.3 Operating conditions The device must be used in operating conditions that respect the parameters in the table below. In addition, full account must be taken of all physical capacitor characteristics and tolerances. $<sup>^{(2)}</sup>$ All power (V<sub>DD</sub>, V<sub>DDIO</sub>, V<sub>DDA</sub>) and ground (V<sub>SS</sub>, V<sub>SSIO</sub>, V<sub>SSA</sub>) pins must always be connected to the external supply. $<sup>^{(3)}</sup>$ I/O pins used simultaneously for high current source/sink must be uniformly spaced around the package between the $V_{\rm DDIO}/V_{\rm SSIO}$ pins. $<sup>^{(4)}</sup>$ $I_{INJ(PIN)}$ must never be exceeded. This is implicitly insured if $V_{IN}$ maximum is respected. If $V_{IN}$ maximum cannot be respected, the injection current must be limited externally to the $I_{INJ(PIN)}$ value. A positive injection is induced by $V_{IN} > V_{DD}$ while a negative injection is induced by $V_{IN} < V_{SS}$ . For true open-drain pads, there is no positive injection current, and the corresponding $V_{IN}$ maximum must always be respected <sup>(5)</sup> Negative injection disturbs the analog performance of the device. See note in *I2C interface* characteristics. <sup>&</sup>lt;sup>(6)</sup> When several inputs are submitted to a current injection, the maximum $\Sigma I_{INJ(PIN)}$ is the absolute sum of the positive and negative injected currents (instantaneous values). These results are based on characterization with $\Sigma I_{INJ(PIN)}$ maximum current injection on four I/O port pins of the device. **Table 17: General operating conditions** | Symbol | Parameter | Conditions | Min | Max | Unit | |--------------------------------------|------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------|------|------|------| | f <sub>CPU</sub> | Internal CPU clock frequency | | 0 | 16 | MHz | | V <sub>DD</sub> / V <sub>DD_IO</sub> | Standard operating voltage | | 2.95 | 5.5 | V | | VCAP (1) | C <sub>EXT</sub> : capacitance of external capacitor | | 470 | 3300 | nF | | | ESR of external capacitor | at 1 MHz <sup>(4)</sup> | | 0.3 | Ohm | | | ESL of external capacitor | | | 15 | nH | | P <sub>D</sub> <sup>(2)</sup> | Power dissipation at TA = 85 °C for suffix 6 | 48-pin devices, with output on eight standard ports, two high sink ports and two open drain ports simultaneously <sup>(3)</sup> | | 443 | mW | | | | 32-pin package, with<br>output on eight standard<br>ports and two high sink<br>ports simultaneously <sup>(3)</sup> | | 360 | | | T <sub>A</sub> | Ambient temperature for 6 suffix version | Maximum power dissipation | -40 | 85 | °C | | TJ | Junction temperature range | 6 suffix version | -40 | 105 | | <sup>&</sup>lt;sup>(1)</sup>Care should be taken when selecting the capacitor, due to its tolerance, as well as the parameter dependency on temperature, DC bias and frequency in addition to other factors. The parameter maximum value must be respected for the full application range. 577 $<sup>^{(2)}</sup>$ To calculate $P_{Dmax}(T_A)$ , use the formula $P_{Dmax} = (T_{Jmax} - T_A)/\Theta_{JA}$ (see *Thermal characteristics*) with the value for $T_{Jmax}$ given in the current table and the value for $\Theta_{JA}$ given in *Thermal characteristics*. <sup>(3)</sup> Refer to *Thermal characteristics*. $<sup>^{(4)}</sup>$ This frequency of 1 MHz as a condition for $V_{CAP}$ parameters is given by design of the internal regulator. Figure 9: $f_{CPUmax}$ versus $V_{DD}$ Table 18: Operating conditions at power-up/power-down | Symbol | Parameter | Conditions | Min | Тур | Мах | Unit | |-----------------------|--------------------------------|------------------------|--------------------|-----|--------------------|------| | t <sub>VDD</sub> | V <sub>DD</sub> rise time rate | | 2.0 <sup>(1)</sup> | | ∞ | µs/V | | | V <sub>DD</sub> fall time rate | | 2.0 <sup>(1)</sup> | | ∞ | | | t <sub>TEMP</sub> | Reset releasedelay | V <sub>DD</sub> rising | | | 1.7 <sup>(1)</sup> | ms | | V <sub>IT+</sub> | Power-on reset<br>threshold | | 2.65 | 2.8 | 2.95 | V | | V <sub>IT-</sub> | Brown-out reset<br>threshold | | 2.58 | 2.7 | 2.88 | | | V <sub>HYS(BOR)</sub> | Brown-out reset<br>hysteresis | | | 70 | | mV | <sup>&</sup>lt;sup>(1)</sup> Guaranteed by design, not tested in production. #### 9.3.1 VCAP external capacitor Stabilization for the main regulator is achieved connecting an external capacitor $C_{\text{EXT}}$ to the $V_{\text{CAP}}$ pin. $C_{\text{EXT}}$ is specified in the Operating conditions section. Care should be taken to limit the series inductance to less than 15 nH. Figure 10: External capacitor $C_{\text{EXT}}$ 1. ESR is the equivalent series resistance and ESL is the equivalent inductance. #### 9.3.2 Supply current characteristics The current consumption is measured as described in *Pin input voltage*. #### 9.3.2.1 Total current consumption in run mode Table 19: Total current consumption with code execution in run mode at $V_{DD}$ = 5 V | Symbol | Parameter | Conditions | | Тур | Max <sup>(1)</sup> | Unit | |----------------------|----------------------------------------|----------------------------------------------------------|---------------------------------|------|--------------------|------| | I <sub>DD(RUN)</sub> | Supply<br>current in run<br>mode, code | f <sub>CPU</sub> = f <sub>MASTER</sub><br>= 16 MHz | HSE crystal osc.<br>(16 MHz) | 3.2 | | mA | | | executed from RAM | | HSE user ext. clock<br>(16 MHz) | 2.6 | 3.2 | | | | | | HSI RC osc.<br>(16 MHz) | 2.5 | 3.2 | | | | | f <sub>CPU</sub> = f <sub>MASTER</sub> /128 = 125 kHz | HSE user ext. clock<br>(16 MHz) | 1.6 | 2.2 | | | | | | HSI RC osc.<br>(16 MHz) | 1.3 | 2.0 | | | | | f <sub>CPU</sub> = f <sub>MASTER</sub> /128 = 15.625 kHz | HSI RC osc.<br>(16 MH3z/8) | 0.75 | | | | | | f <sub>CPU</sub> = f <sub>MASTER</sub><br>= 128 kHz | LSI RC osc.<br>(128 kHz) | 0.55 | | | DocID022186 Rev 3 55/103 | Symbol | Parameter | Conditions | | Тур | Max <sup>(1)</sup> | Unit | |----------------------------------|----------------------------------------------------|----------------------------------------------------------|------------------------------------------|------|--------------------|------| | Supply current in run mode, code | f <sub>CPU</sub> = f <sub>MASTER</sub><br>= 16 MHz | HSE crystal osc.<br>(16 MHz) | 7.7 | | | | | | executed<br>fromFlash | | HSE user ext. clock<br>(16 MHz) | 7.0 | 8.0 | | | | | | HSI RC osc.<br>(16 MHz) | 7.0 | 8.0 | | | | | f <sub>CPU</sub> = f <sub>MASTER</sub><br>= 2 MHz | HSI RC osc.<br>(16 MHz/8) <sup>(2)</sup> | 1.5 | | | | | | f <sub>CPU</sub> = f <sub>MASTER</sub> /128 = 125 kHz | HSI RC osc.<br>(16 MHz) | 1.35 | 2.0 | | | | | f <sub>CPU</sub> = f <sub>MASTER</sub> /128 = 15.625 kHz | HSI RC osc.<br>(16 MHz/8) | 0.75 | | | | | | f <sub>CPU</sub> = f <sub>MASTER</sub><br>= 128 kHz | LSI RC osc.<br>(128 kHz) | 0.6 | | | <sup>&</sup>lt;sup>(1)</sup> Data based on characterization results, not tested in production. Table 20: Total current consumption with code execution in run mode at $V_{DD}$ = 3.3 V | Symbol | Parameter | Conditions | | Тур | Max <sup>(1)</sup> | Unit | |----------------------|--------------------------|-------------------------------------------------|------------------------------|-----|--------------------|------| | I <sub>DD(RUN)</sub> | current<br>in run | f <sub>CPU</sub> = f <sub>MASTER</sub> = 16 MHz | HSE crystal osc.<br>(16 MHz) | 2.8 | | mA | | | mode, code executed from | HSE user ext. clock<br>(16 MHz) | 2.6 | 3.2 | | | | | RAM | | HSI RC osc.<br>(16 MHz) | 2.5 | 3.2 | | <sup>(2)</sup> Default clock configuration measured with all peripherals off. | Symbol | Parameter | Conditions | | Тур | Max <sup>(1)</sup> | Unit | |--------|-------------------------------------------------------------|-------------------------------------------------------------|------------------------------------------|------|--------------------|------| | | | f <sub>CPU</sub> = f <sub>MASTER</sub> /128<br>= 125 kHz | HSE user ext. clock<br>(16 MHz) | 1.6 | 2.2 | | | | | | HSI RC osc.<br>(16 MHz) | 1.3 | 2.0 | | | | f <sub>CPU</sub> = f <sub>MASTER</sub> /128 =<br>15.625 kHz | HSI RC osc. (16 MHz/8) | 0.75 | | | | | | | f <sub>CPU</sub> = f <sub>MASTER</sub> = 128 kHz | LSI RC osc.<br>(128 kHz) | 0.55 | | | | | Supply<br>current<br>in run | f <sub>CPU</sub> = f <sub>MASTER</sub> = 16 MHz | HSE crystal osc.<br>(16 MHz) | 7.3 | | | | | mode,<br>code<br>executed<br>from | e<br>cuted | HSE user ext. clock<br>(16 MHz) | 7.0 | 8.0 | | | | Flash | | HSI RC osc.<br>(16 MHz) | 7.0 | 8.0 | | | | | f <sub>CPU</sub> = f <sub>MASTER</sub> = 2 MHz | HSI RC osc.<br>(16 MHz/8) <sup>(2)</sup> | 1.5 | | | | | f <sub>CPU</sub> = f <sub>MASTER</sub> /128<br>= 125 kHz | HSI RC osc.<br>(16 MHz) | 1.35 | 2.0 | | | | | | f <sub>CPU</sub> = f <sub>MASTER</sub> /128 =<br>15.625 kHz | HSI RC osc.<br>(16 MHz/8) | 0.75 | | | | | | f <sub>CPU</sub> = f <sub>MASTER</sub> = 128 kHz | LSI RC osc.<br>(128 kHz) | 0.6 | | | <sup>&</sup>lt;sup>(1)</sup> Data based on characterization results, not tested in production. 5/ $<sup>^{(2)}</sup>$ Default clock configuration measured with all peripherals off. ### 9.3.2.2 Total current consumption in wait mode Table 21: Total current consumption in wait mode at $V_{DD}$ = 5 V | Symbol | Parameter | Conditions | | Тур | Max <sup>(1)</sup> | Unit | |----------------------|-----------------------------------|-------------------------------------------------------------|------------------------------------------|------|--------------------|------| | I <sub>DD(WFI)</sub> | Supply<br>current in<br>wait mode | f <sub>CPU</sub> = f <sub>MASTER</sub> = 16<br>MHz | HSE crystal osc.<br>(16 MHz) | 2.15 | | mA | | | | | HSE user ext. clock<br>(16 MHz) | 1.55 | 2.0 | | | | | | HSI RC osc.<br>(16 MHz) | 1.5 | 1.9 | | | | | f <sub>CPU</sub> = f <sub>MASTER</sub> /128<br>= 125 kHz | HSI RC osc.<br>(16 MHz) | 1.3 | | | | | | f <sub>CPU</sub> = f <sub>MASTER</sub> /128<br>= 15.625 kHz | HSI RC osc.<br>(16 MHz/8) <sup>(2)</sup> | 0.7 | | | | | | f <sub>CPU</sub> = f <sub>MASTER</sub> = 128<br>kHz | LSI RC osc.<br>(128 kHz) | 0.5 | | | <sup>&</sup>lt;sup>(1)</sup> Data based on characterization results, not tested in production. Table 22: Total current consumption in wait mode at $V_{DD}$ = 3.3 V | Symbol | Parameter | Conditions | | | Max <sup>(1)</sup> | Unit | |----------------------|-----------------------------------|----------------------------------------------------|---------------------------------|------|--------------------|------| | I <sub>DD(WFI)</sub> | Supply<br>current in<br>wait mode | f <sub>CPU</sub> = f <sub>MASTER</sub> = 16<br>MHz | HSE crystal osc.<br>(16 MHz) | 1.75 | | mA | | | | | HSE user ext. clock<br>(16 MHz) | 1.55 | 2.0 | | | | | | HSI RC osc.<br>(16 MHz) | 1.5 | 1.9 | | <sup>(2)</sup> Default clock configuration measured with all peripherals off. | Symbol | Parameter | Conditions | Conditions | | | Unit | |--------|-----------|-------------------------------------------------------------|------------------------------------------|-----|--|------| | | | f <sub>CPU</sub> = f <sub>MASTER</sub> /128<br>= 125 kHz | HSI RC osc.<br>(16 MHz) | 1.3 | | | | | | f <sub>CPU</sub> = f <sub>MASTER</sub> /128<br>= 15.625 kHz | HSI RC osc.<br>(16 MHz/8) <sup>(2)</sup> | 0.7 | | | | | | f <sub>CPU</sub> = f <sub>MASTER</sub> =<br>128 kHz | LSI RC osc.<br>(128 kHz) | 0.5 | | | <sup>&</sup>lt;sup>(1)</sup> Data based on characterization results, not tested in production. ### 9.3.2.3 Total current consumption in active halt mode Table 23: Total current consumption in active halt mode at $V_{DD}$ = 5 V | Symbol | Parameter | Conditions | | | Тур | Max at | Unit | l | |---------------------|---------------------------------------------|------------------------------------------------------|---------------------------|---------------------------------|------|-------------------------|------|---| | | | Main<br>voltage<br>regulator<br>(MVR) <sup>(2)</sup> | Flash mode <sup>(3)</sup> | Clock source | | 85<br>°C <sup>(1)</sup> | | | | I <sub>DD(AH)</sub> | Supply<br>current in<br>active halt<br>mode | On | Operating mode | HSE crystal<br>osc.<br>(16 MHz) | 1080 | | μΑ | | | | | | | LSI RC osc.<br>(128 kHz) | 200 | 320 | | | | | | | Power-down<br>mode | HSE crystal<br>osc.<br>(16 MHz) | 1030 | | | | | | | | | LSI RC osc.<br>(128 kHz) | 140 | 270 | | | <sup>(2)</sup> Default clock configuration measured with all peripherals off. | Symbol | Parameter | Conditions | | | | Max at | Unit | |--------|-----------|------------------------------------------------------|---------------------------|--------------|----|-------------------------|------| | | | Main<br>voltage<br>regulator<br>(MVR) <sup>(2)</sup> | Flash mode <sup>(3)</sup> | Clock source | | 85<br>°C <sup>(1)</sup> | | | | | Off | Operating mode | | 68 | 120 | | | | | | Power-down<br>mode | (128 kHz) | 12 | 60 | | <sup>&</sup>lt;sup>(1)</sup> Data based on characterization results, not tested in production. Table 24: Total current consumption in active halt mode at $V_{\rm DD}$ = 3.3 V | Symbol | Parameter | Conditions | | | Тур | Max at | Unit | |---------------------------------------------------|------------|------------------------------------------------------|------------------------------|--------------------------|-----|-------------------------|------| | | | Main<br>voltage<br>regulator<br>(MVR) <sup>(2)</sup> | Flash mode <sup>(3)</sup> | Clock source | | 85<br>°C <sup>(1)</sup> | | | I <sub>DD(AH)</sub> Supply current in active halt | On | Operating mode | HSE crystal osc.<br>(16 MHz) | 680 | | μΑ | | | | Power mode | | LSI RC osc.<br>(128 kHz) | 200 | 320 | | | | | | Power-down<br>mode | HSE crystal osc.<br>(16 MHz) | 630 | | | | | | | | LSI RC osc.<br>(128 kHz) | 140 | 270 | | | | | | Off | Operating mode | LSI RC osc.<br>(128 kHz) | 66 | 120 | | | | | | Power-down mode | | 10 | 60 | | $<sup>^{(2)}</sup>$ Configured by the REGAH bit in the CLK\_ICKR register. $<sup>^{(3)}</sup>$ Configured by the AHALT bit in the FLASH\_CR1 register. - <sup>(1)</sup> Data based on characterization results, not tested in production. - (2) Configured by the REGAH bit in the CLK\_ICKR register. - (3) Configured by the AHALT bit in the FLASH\_CR1 register. #### 9.3.2.4 Total current consumption in halt mode Table 25: Total current consumption in halt mode at $V_{DD}$ = 5 V | Symbol | Parameter | Conditions | Тур | Max at<br>85 °C <sup>(1)</sup> | Unit | |--------------------|-----------------------------|-------------------------------------------------|-----|--------------------------------|------| | I <sub>DD(H)</sub> | Supply current in halt mode | Flash in operating mode, HSI clock after wakeup | 62 | 90 | μΑ | | | | Flash in powerdown mode, HSI clock after wakeup | 6.5 | 25 | | <sup>(1)</sup> Data based on characterization results, not tested in production. Table 26: Total current consumption in halt mode at $V_{DD}$ = 3.3 V | Symbol | Parameter | Conditions | Тур | Max at<br>85 °C <sup>(1)</sup> | Unit | |--------------------|-----------------------------|-------------------------------------------------|-----|--------------------------------|------| | I <sub>DD(H)</sub> | Supply current in halt mode | Flash in operating mode, HSI clock after wakeup | 60 | 90 | μΑ | | | | Flash in powerdown mode, HSI clock after wakeup | 4.5 | 20 | | <sup>&</sup>lt;sup>(1)</sup> Data based on characterization results, not tested in production. #### 9.3.2.5 Low power mode wakeup times Table 27: Wakeup times | Symbol | Parameter | Conditions | Тур | Max <sup>(1)</sup> | Unit | |----------------------|-----------------------------------|-------------------------------------------------|------|----------------------------|------| | t <sub>WU(WFI)</sub> | Wakeup time from wait mode to run | 0 to 16 MHz | | See<br>note <sup>(2)</sup> | us | | | mode <sup>(3)</sup> | f <sub>CPU</sub> = f <sub>MASTER</sub> = 16 MHz | 0.56 | | , μο | DocID022186 Rev 3 61/103 | Symbol | Parameter | Conditions | | | Тур | Max <sup>(1)</sup> | Unit | |---------------------|---------------------------------------------------------|------------------------------------------------|-----------------------------------------|--------------------------|-------------------|--------------------|------| | t <sub>WU(AH)</sub> | Wakeup time active halt mode to run mode <sup>(3)</sup> | MVR voltage<br>regulator<br>on <sup>(4)</sup> | Flash in operating mode <sup>(5)</sup> | HSI<br>(after<br>wakeup) | 1 <sup>(6)</sup> | 2 <sup>(6)</sup> | | | | Wakeup time active halt mode to run mode <sup>(3)</sup> | MVR voltage regulator on <sup>(4)</sup> | Flash in power-down mode <sup>(5)</sup> | HSI<br>(after<br>wakeup) | 3 <sup>(6)</sup> | | | | | Wakeup time active halt mode to run mode <sup>(3)</sup> | MVR voltage<br>regulator<br>off <sup>(4)</sup> | Flash in operating mode <sup>(5)</sup> | HSI<br>(after<br>wakeup) | 48 <sup>(6)</sup> | | | | | Wakeup time active halt mode to run mode <sup>(3)</sup> | MVR voltage<br>regulator<br>off <sup>(4)</sup> | Flash in power-down mode <sup>(5)</sup> | HSI<br>(after<br>wakeup) | 50 <sup>(6)</sup> | | | | | Wakeup time from | Flash in operating mode <sup>(5)</sup> | | 52 | | | | | t <sub>WU(H)</sub> | halt mode to run<br>mode <sup>(3)</sup> | Flash in power-down mode <sup>(5)</sup> | | 54 | | | | <sup>&</sup>lt;sup>(1)</sup> Data guaranteed by design, not tested in production. ### 9.3.2.6 Total current consumption and timing in forced reset state Table 28: Total current consumption and timing in forced reset state | Symbol | Parameter | Conditions | Тур | Max <sup>(1)</sup> | Unit | |--------------------|----------------------------------------------|-------------------------|-----|--------------------|------| | I <sub>DD(R)</sub> | Supply current in reset state <sup>(2)</sup> | V <sub>DD</sub> = 5 V | 500 | | | | | olato | V <sub>DD</sub> = 3.3 V | 400 | | μA | $<sup>^{(2)}</sup>$ t<sub>WU(WFI)</sub> = 2 x 1/f<sub>master</sub> + x 1/f<sub>CPU</sub>. <sup>&</sup>lt;sup>(3)</sup> Measured from interrupt event to interrupt vector fetch. <sup>(4)</sup> Configured by the REGAH bit in the CLK ICKR register. <sup>(5)</sup> Configured by the AHALT bit in the FLASH\_CR1 register. <sup>(6)</sup> Plus 1 LSI clock depending on synchronization. | Symbol | Parameter | Conditions | Тур | Max <sup>(1)</sup> | Unit | |----------------------|-----------------------------------|------------|-----|--------------------|------| | t <sub>RESETBL</sub> | Reset pin release to vector fetch | | | 150 | μs | <sup>(1)</sup> Data guaranteed by design, not tested in production. #### 9.3.2.7 Current consumption of on-chip peripherals Subject to general operating conditions for $V_{DD}$ and $T_A$ . HSI internal RC/f<sub>CPU</sub> = f<sub>MASTER</sub> = 16 MHz. Table 29: Peripheral current consumption | Symbol | Parameter | Тур. | Unit | |----------------------------------------------|----------------------------------------------------|------|------| | I <sub>DD(TIM1)</sub> | TIM1 supply current <sup>(1)</sup> | 230 | | | I <sub>DD(TIM2)</sub> | TIM2 supply current <sup>(1)</sup> | 115 | | | I <sub>DD(TIM3)</sub> | TIM3 timer supply current <sup>(1)</sup> | 90 | | | I <sub>DD(TIM4)</sub> | TIM4 timer supply current <sup>(1)</sup> | 30 | | | I <sub>DD(UART2)</sub> | UART2 supply current <sup>(2)</sup> | 110 | μΑ | | I <sub>DD(SPI)</sub> | SPI supply current <sup>(2)</sup> | 45 | | | I <sub>DD(I</sub> <sup>2</sup> <sub>C)</sub> | I <sup>2</sup> C supply current <sup>(2)</sup> | 65 | | | I <sub>DD(ADC1)</sub> | ADC1 supply current when converting <sup>(3)</sup> | 955 | | $<sup>^{(1)}</sup>$ Data based on a differential I<sub>DD</sub> measurement between reset configuration and timer counter running at 16 MHz. No IC/OC programmed (no I/O pads toggling). Not tested in production. <sup>(2)</sup> Characterized with all I/Os tied to V<sub>SS</sub>. $<sup>^{(2)}</sup>$ Data based on a differential $I_{DD}$ measurement between the on-chip peripheral when kept under reset and not clocked and the on-chip peripheral when clocked and not kept under reset. No I/O pads toggling. Not tested in production. $<sup>^{(3)}</sup>$ Data based on a differential I<sub>DD</sub> measurement between reset configuration and continuous A/D conversions. Not tested in production. #### 9.3.2.8 Current consumption curves The following figures show typical current consumption measured with code executing in RAM. Figure 11: Typ. $I_{DD(RUN)}$ vs. $V_{DD}$ , HSE user external clock, $f_{CPU}$ = 16 MHz Figure 12: Typ. $I_{DD(RUN)}$ vs. $f_{CPU}$ , HSE user external clock, $V_{DD}$ = 5 V Figure 13: Typ. $I_{DD(RUN)}$ vs. $V_{DD}$ , HSI RC osc, $f_{CPU}$ = 16 MHz Figure 14: Typ. $I_{DD(WFI)}$ vs. $V_{DD}$ , HSE user external clock, $f_{CPU}$ = 16 MHz Figure 15: Typ. $I_{DD(WFI)}$ vs. $f_{CPU}$ , HSE user external clock $V_{DD} = 5 \text{ V}$ **5**// DocID022186 Rev 3 Figure 16: Typ. $I_{DD(WFI)}$ vs. $V_{DD}$ , HSI RC osc, $f_{CPU}$ = 16 MHz ### 9.3.3 External clock sources and timing characteristics #### **HSE** user external clock Subject to general operating conditions for $V_{DD}$ and $T_{A}$ . Table 30: HSE user external clock characteristics | Symbol | Parameter | Conditions | Min | Max | Unit | |-----------------------|--------------------------------------|----------------------------|-----------------------|-------------------------|------| | f <sub>HSE_ext</sub> | User external clock source frequency | | 0 | 16 | MHz | | V <sub>HSEH</sub> (1) | OSCIN input pin high level voltage | | 0.7 x V <sub>DD</sub> | V <sub>DD</sub> + 0.3 V | V | | V <sub>HSEL</sub> (1) | OSCIN input pin low level voltage | | V <sub>SS</sub> | 0.3 x V <sub>DD</sub> | V | | I <sub>LEAK_HSE</sub> | OSCIN input leakage current | $V_{SS} < V_{IN} < V_{DD}$ | -1 | +1 | μΑ | <sup>&</sup>lt;sup>(1)</sup> Data based on characterization results, not tested in production. **577** Figure 17: HSE external clocksource #### HSE crystal/ceramic resonator oscillator The HSE clock can be supplied with a 1 to 16 MHz crystal/ceramic resonator oscillator. All the information given in this paragraph is based on characterization results with specified typical external components. In the application, the resonator and the load capacitors have to be placed as close as possible to the oscillator pins in order to minimize output distortion and start-up stabilization time. Refer to the crystal resonator manufacturer for more details (frequency, package, accuracy...). Symbol Conditions **Parameter** Min Тур Max Unit External high speed $f_{HSE}$ 1 16 MHz oscillator frequency Feedback resistor 220 $R_F$ kΩ $C^{(1)}$ Recommended load 20 рF capacitance<sup>(2)</sup> HSE oscillator power I<sub>DD(HSE)</sub> C = 20 pF6 (startup) consumption $f_{OSC}$ = 16 MHz 1.6 (stabilized)<sup>(3)</sup> mΑ C = 10 pF,6 (startup) f<sub>OSC</sub> =16 MHz 1.2 (stabilized)<sup>(3)</sup> Oscillator $g_{m}$ 5 mA/V transconductance Startup time V<sub>DD</sub> is stabilized 1 ms t<sub>SU(HSE)</sub> Table 31: HSE oscillator characteristics 4 DocID022186 Rev 3 67/103 <sup>&</sup>lt;sup>(1)</sup> C is approximately equivalent to 2 x crystal Cload. - $^{(2)}$ The oscillator selection can be optimized in terms of supply current using a high quality resonator with small $R_m$ value. Refer to crystal manufacturer for more details - <sup>(3)</sup> Data based on characterization results, not tested in production. - <sup>(4)</sup> t<sub>SU(HSE)</sub> is the start-up time measured from the moment it is enabled (by software) to a stabilized 16 MHz oscillation is reached. This value is measured for a standard crystal resonator and it can vary significantly with the crystal manufacturer. Figure 18: HSE oscillator circuit diagram ### HSE oscillator critical g $_{\rm m}$ equation $$g_{mcrit} = (2 \times \Pi \times f_{HSE})^2 \times R_m (2Co + C)^2$$ R<sub>m</sub>: Notional resistance (see crystal specification) L<sub>m</sub>: Notional inductance (see crystal specification) C<sub>m</sub>: Notional capacitance (see crystal specification) Co: Shunt capacitance (see crystal specification) $C_{L1} = C_{L2} = C$ : Grounded external capacitance $g_m >> g_{mcrit}$ #### 9.3.4 Internal clock sources and timing characteristics Subject to general operating conditions for $V_{DD}$ and $T_{A}$ . High speed internal RC oscillator (HSI) Table 32: HSI oscillator characteristics | Symb | pol Parameter | Conditions | Min | Тур | Max | Unit | |------------------|---------------|------------|-----|-----|-----|------| | f <sub>HSI</sub> | Frequency | | | 16 | | MHz | **A**)// | Symbol | Parameter | Conditions | Min | Тур | Мах | Unit | |----------------------|--------------------------------------------------------|-------------------------------------------------------------------------------------------------|------|-----|--------------------|------| | ACC <sub>HSI</sub> | Accuracy of HSI oscillator | User-trimmed with CLK_HSITRIMR register for given V <sub>DD</sub> and T <sub>A</sub> conditions | | | 1.0 <sup>(2)</sup> | % | | | Accuracy of HSI oscillator (factory calibrated) | $V_{DD} = 5 \text{ V}, T_A = 25^{\circ}\text{C}^{(3)}$ | | 5.0 | | | | | | $V_{DD} = 5 \text{ V},$ $-40 \text{ °C} \le T_{A} \le 85 \text{ °C}$ | -5.0 | | 5.0 | | | t <sub>su(HSI)</sub> | HSI oscillator<br>wakeup time<br>including calibration | | | | 1.0 <sup>(2)</sup> | μs | | I <sub>DD(HSI)</sub> | HSI oscillator power consumption | | | 170 | 250 <sup>(3)</sup> | μΑ | <sup>&</sup>lt;sup>(1)</sup> Refer to application note. <sup>(3)</sup> Data based on characterization results, not tested in production. Figure 19: Typical HSI frequency variation vs ${\rm V_{DD}}$ @ 3 temperatures #### Low speed internal RC oscillator (LSI) Subject to general operating conditions for $V_{DD}$ and $T_A$ . 57 DocID022186 Rev 3 69/103 $<sup>^{\</sup>left( 2\right) }$ Guaranteed by design, not tested in production. Symbol **Parameter** Min Max Unit Тур 128 Frequency kHz $f_{1S1}$ 7<sup>(1)</sup> LSI oscillator wakeup time μs t<sub>su(LSI)</sub> 5 LSI oscillator power consumption μΑ $I_{DD(LSI)}$ Table 33: LSI oscillator characteristics <sup>(1)</sup> Guaranteeed by design, not tested in production. Figure 20: Typical LSI frequency variation vs $V_{\rm DD}$ @ 3 temperatures #### 9.3.5 **Memory characteristics** #### RAM and hardware registers Table 34: RAM and hardware registers | Symbol | Parameter | Conditions | Min | Unit | |-----------------|------------------------------------|----------------------|-------------------------|------| | V <sub>RM</sub> | Data retention mode <sup>(1)</sup> | Halt mode (or reset) | V <sub>IT-max</sub> (2) | V | <sup>&</sup>lt;sup>(1)</sup> Minimum supply voltage without losing data stored in RAM (in halt mode or under reset) or in hardware registers (only in halt mode). Guaranteed by design, not tested in production. refer to Operating conditions for the value of V<sub>IT-max</sub> #### Flash program memory/data EEPROM memory General conditions: $T_A = -40$ to 85°C. $<sup>^{(2)}\!</sup>Refer$ to the Operating conditions section for the value of $V_{\text{IT-max}}$ Table 35: Flash program memory/data EEPROM memory | Symbol | Parameter | Conditions | Min <sup>(1)</sup> | Тур | Мах | Unit | |--------------------|-----------------------------------------------------------------------------------------------------|---------------------------|--------------------|-----|-----|--------| | V <sub>DD</sub> | Operating voltage (all modes, execution/write/erase) | f <sub>CPU</sub> ≤ 16 MHz | 2.95 | | 5.5 | V | | t <sub>prog</sub> | Standard programming time<br>(including erase) for<br>byte/word/block (1 byte/4<br>bytes/128 bytes) | | | 6.0 | 6.6 | ms | | | Fast programming time for 1 block (128 bytes) | | | 3.0 | 3.3 | ms | | t <sub>erase</sub> | Erase time for 1 block (128 bytes) | | | 3.0 | 3.3 | ms | | N <sub>RW</sub> | Erase/write cycles <sup>(2)</sup> (program memory) | T <sub>A</sub> = 85 °C | 100 | | | cycles | | | Erase/write cycles(data memory) <sup>(2)</sup> | T <sub>A</sub> = 85 ° C | 100 k | | | | | t <sub>RET</sub> | Data retention (program memory) after 100 erase/write cycles at T <sub>A</sub> = 85 °C | T <sub>RET</sub> = 55° C | 20 | | | years | | | Data retention (data memory) after 10 k erase/write cycles at T <sub>A</sub> = 85 °C | | 20 | | | | | | Data retention (data memory) after 100 k erase/write cyclesat T <sub>A</sub> = 85 °C | T <sub>RET</sub> = 85° C | 1 | | | | | I <sub>DD</sub> | Supply current (Flash programming or erasing for 1 to 128 bytes) | | | 2.0 | | mA | $<sup>^{\</sup>left( 1\right) }$ Data based on characterization results, not tested in production. $<sup>^{(2)}</sup>$ The physical granularity of the memory is 4 bytes, so cycling is performed on 4 bytes even when a write/erase operation addresses a single byte. #### 9.3.6 I/O port pin characteristics #### **General characteristics** Subject to general operating conditions for $V_{DD}$ and $T_A$ unless otherwise specified. All unused pins must be kept at a fixed voltage: using the output mode of the I/O for example or an external pull-up or pull-down resistor. Table 36: I/O static characteristics | Symbol | Parameter | Conditions | Min | Тур | Max | Unit | |---------------------------------|-------------------------------------------------|--------------------------------------------|--------------------------|-----|----------------------------|------| | V <sub>IL</sub> | Input low level voltage | V <sub>DD</sub> = 5 V | -0.3 | | 0.3 x V <sub>DD</sub> | V | | V <sub>IH</sub> | Input high level voltage | | 0.7 x<br>V <sub>DD</sub> | | V <sub>DD</sub> + 0.3<br>V | V | | V <sub>hys</sub> | Hysteresis <sup>(1)</sup> | | | 700 | | mV | | R <sub>pu</sub> | Pull-up resistor | $V_{DD}$ = 5 V, $V_{IN}$ = $V_{SS}$ | 30 | 55 | 80 | kΩ | | t <sub>R</sub> , t <sub>F</sub> | Rise and fall time(10 % - 90 %) | Fast I/Os load = 50 pF | | | 35 <sup>(3)</sup> | ns | | | , | Standard and high sink<br>I/OsLoad = 50 pF | | | 125 <sup>(3)</sup> | ns | | I <sub>lkg</sub> | Input leakage<br>current, analog<br>and digital | $V_{SS} \le V_{IN} \le V_{DD}$ | | | ±1.0 <sup>(2)</sup> | μА | | I <sub>lkg ana</sub> | Analog input<br>leakage current | $V_{SS} \le V_{IN} \le V_{DD}$ | | | ±250 <sup>(2)</sup> | nA | | I <sub>lkg(inj)</sub> | Leakage current in adjacent I/O <sup>(2)</sup> | Injection current ±4 mA | | | ±1.0 <sup>(2)</sup> | μА | $<sup>^{(1)}</sup>$ Hysteresis voltage between Schmitt trigger switching levels. Based on characterization results, not tested in production. **577** <sup>(2)</sup> Data based on characterization results, not tested in production. <sup>(3)</sup>Data guaranteed by design, not tested in production. 6 -40°C -25°C -85°C -85°C -25°C -85°C -85° Figure 21: Typical $\rm V_{IL}$ and $\rm V_{IH}$ vs $\rm V_{DD}$ @ 3 temperatures Figure 23: Typical pull-up current vs $V_{DD}$ @ 3 temperatures **1.** The pull-up is a pure resistor (slope goes through 0). DocID022186 Rev 3 73/103 Symbol Parameter **Conditions** Min Max Unit 1.0 (1) $V_{OL}$ Output low level with four pins $I_{IO} = 4 \text{ mA},$ ٧ $V_{DD} = 3.3 \text{ V}$ Output low level with eight $I_{IO}$ = 10 mA, 2.0 pins sunk $V_{DD} = 5 V$ $2.0^{(1)}$ ٧ $V_{OH}$ Output high level with four $I_{IO} = 4 \text{ mA},$ pins sourced $V_{DD} = 3.3 \text{ V}$ $I_{IO}$ = 10 mA, Output high level with eight 2.4 pins sourced $V_{DD} = 5 V$ Table 37: Output driving current (standard ports) Table 38: Output driving current (true open drain ports) | Symbol | Parameter | Conditions | Max | Unit | |-----------------|-------------------------------------|--------------------------------------------------|--------------------|------| | V <sub>OL</sub> | Output low level with two pins sunk | I <sub>IO</sub> = 10 mA, V <sub>DD</sub> = 3.3 V | 1.5 <sup>(1)</sup> | V | | | | I <sub>IO</sub> = 10 mA, V <sub>DD</sub> = 5 V | 1.0 | | | | | I <sub>IO</sub> = 20 mA, V <sub>DD</sub> = 5 V | 2.0 <sup>(1)</sup> | | <sup>&</sup>lt;sup>(1)</sup> Data based on characterization results, not tested in production Table 39: Output driving current (high sink ports) | Symbol | Parameter | Conditions | Min | Max | Unit | |-----------------|---------------------------------------|-----------------------------------------------------|-----|--------------------|------| | V <sub>OL</sub> | Output low level with four pins sunk | I <sub>IO</sub> = 10 mA,<br>V <sub>DD</sub> = 3.3 V | | 1.1 <sup>(1)</sup> | > | | | Output low level with eight pins sunk | I <sub>IO</sub> = 10 mA,<br>V <sub>DD</sub> = 5 V | | 0.9 | | <sup>&</sup>lt;sup>(1)</sup> Data based on characterization results, not tested in production | Symbol | Parameter | Conditions | Min | Max | Unit | |-----------------|-------------------------------------------|-----------------------------------------------------|--------------------|--------------------|------| | | Output low level with four pins sunk | I <sub>IO</sub> = 20 mA,<br>V <sub>DD</sub> = 5 V | | 1.6 <sup>(1)</sup> | | | V <sub>OH</sub> | Output high level with four pins sourced | I <sub>IO</sub> = 10 mA,<br>V <sub>DD</sub> = 3.3 V | 1.9 <sup>(1)</sup> | | | | | Output high level with eight pins sourced | I <sub>IO</sub> = 10 mA,<br>V <sub>DD</sub> = 5 V | 3.8 | | | | | Output high level with four pins sourced | I <sub>IO</sub> = 20 mA,<br>V <sub>DD</sub> = 5 V | 2.9 <sup>(1)</sup> | | | $<sup>^{\</sup>left( 1\right) }$ Data based on characterization results, not tested in production ## 9.3.7 Typical output level curves The following figures show typical output level curves measured with output on a single pin. Figure 24: Typ. $V_{OL} @ V_{DD} = 5 V$ (standard ports) Figure 25: Typ. $V_{OL} @ V_{DD} = 3.3 V$ (standard ports) Figure 27: Typ. $V_{OL} @ V_{DD} = 3.3 \text{ V}$ (true open drain ports) Figure 28: Typ. $V_{OL} @ V_{DD} = 5 V$ (high sink ports) Figure 30: Typ. $V_{DD}$ - $V_{OH}$ @ $V_{DD}$ = 5 V (standard ports) **577** DocID022186 Rev 3 Figure 31: Typ. $V_{DD} - V_{OH} @ V_{DD} = 3.3 V$ (standard ports) Figure 32: Typ. $V_{DD}$ - $V_{OH}$ @ $V_{DD}$ = 5 V (high sink ports) Figure 33: Typ. $V_{DD}$ - $V_{OH}$ @ $V_{DD}$ = 3.3 V (high sink ports) ## 9.3.8 Reset pin characteristics Subject to general operating conditions for $V_{\text{DD}}$ and $T_{\text{A}}$ unless otherwise specified. Table 40: NRST pin characteristics | Symbol | Parameter | Conditions | Min | Тур | Max | Unit | |--------------------------|----------------------------------------------|-----------------------|-----------------------|-----|-----------------------|------| | V <sub>IL(NRST)</sub> | NRST input low level voltage <sup>(1)</sup> | | -0.3 | | 0.3 x V <sub>DD</sub> | | | V <sub>IH(NRST)</sub> | NRST input high level voltage (1) | I <sub>OL</sub> =2 mA | 0.7 x V <sub>DD</sub> | | V <sub>DD</sub> + 0.3 | V | | V <sub>OL(NRST)</sub> | NRST output low level voltage <sup>(1)</sup> | | | | 0.5 | | | R <sub>PU(NRST)</sub> | NRST pull-up resistor <sup>(2)</sup> | | 30 | 55 | 80 | kΩ | | t <sub>I</sub> FP(NRST) | NRST input filtered pulse <sup>(3)</sup> | | | | 75 | ns | | t <sub>IN FP(NRST)</sub> | NRST input not filtered pulse <sup>(3)</sup> | | 500 | | | 113 | | t <sub>OP(NRST)</sub> | NRST output pulse (3) | | 15 | | | μs | $<sup>^{\</sup>left( 1\right) }$ Data based on characterization results, not tested in production. $<sup>^{(2)}</sup>$ The R<sub>PU</sub> pull-up equivalent resistor is based on a resistive transistor $<sup>^{\</sup>left( 3\right) }$ Data guaranteed by design, not tested in production. 6 5.5 5 4.5 4.5 7 85°C 1.5 1 0.5 0 2.5 3 3.5 4 V<sub>00</sub>[V] 5 5 5.5 6 Figure 34: Typical NRST $\rm V_{IL}$ and $\rm V_{IH}$ vs $\rm V_{DD}$ @ 3 temperatures Figure 35: Typical NRST pull-up resistance vs $V_{DD}$ @ 3 temperatures Figure 36: Typical NRST pull-up current vs $V_{\rm DD}$ @ 3 temperatures The reset network shown in the following figure protects the device against parasitic resets. The user must ensure that the level on the NRST pin can go below V<sub>IL(NRST)</sub> max. (see *Table 40: NRST pin characteristics*), otherwise the reset is not taken into account internally. For power consumption sensitive applications, the external reset capacitor value can be reduced to limit the charge/discharge current. If NRST signal is used to reset external circuitry, attention must be taken to the charge/discharge time of the external capacitor to fulfill the external devices reset timing conditions. Minimum recommended capacity is 100 nF. External reset circuit (optional) Figure 37: Recommended reset pin protection ### 9.3.9 SPI serial peripheral interface Unless otherwise specified, the parameters given in the following table are derived from tests performed under ambient temperature, $f_{MASTER}$ frequency and $V_{DD}$ supply voltage conditions. $t_{MASTER} = 1/f_{MASTER}$ . Refer to I/O port characteristics for more details on the input/output alternate function characteristics (NSS, SCK, MOSI, MISO). | Symbol | Parameter | Conditions | Min | Max | Unit | |--------------------------|------------------------------|----------------------------|----------------------------|-----|------| | f <sub>SCK</sub> 1 | SPI clock<br>frequency | Master mode | 0 | 8 | MHz | | t <sub>c(SCK)</sub> | equeey | Slave mode | 0 | 6 | | | t <sub>r(SCK)</sub> | SPI clock rise and fall time | Capacitive load: C = 30 pF | | 25 | ns | | t <sub>su(NSS)</sub> (1) | NSS setup time | Slave mode | 4 x<br>t <sub>MASTER</sub> | | ns | | t <sub>h(NSS)</sub> (1) | NSS hold time | Slave mode | 70 | | ns | **Table 41: SPI characteristics** | Symbol | Parameter | Conditions | Min | Max | Unit | |------------------------------------------------------|--------------------------|---------------------------------|-----------------------------|----------------------------|------| | t <sub>w(SCKH)</sub> (1)<br>t <sub>w(SCKL)</sub> (1) | SCK high and low time | Master mode | t <sub>SCK</sub> /2 -<br>15 | t <sub>SCK</sub> /2+<br>15 | ns | | t <sub>su(MI)</sub> (1)<br>t <sub>su(SI)</sub> (1) | Data input setup time | Master mode | 5 | | ns | | | Data input setup time | Slave mode | 5 | | ns | | t <sub>h(MI)</sub> (1)<br>t <sub>h(SI)</sub> (1) | Data input hold time | Master mode | 7 | | ns | | | Data input hold time | Slave mode | 10 | | ns | | t <sub>a(SO)</sub> (1) (2) | Data output access time | Slave mode | | 3 x<br>t <sub>MASTER</sub> | ns | | t <sub>dis(SO)</sub> (1) (3) | Data output disable time | Slave mode | 25 | | ns | | t <sub>v(SO)</sub> (1) | Data output valid time | Slave mode (after enable edge) | | 73 | ns | | t <sub>v(MO)</sub> (1) | Data output valid time | Master mode (after enable edge) | | 36 | ns | | t <sub>h(SO)</sub> (1) | Data output<br>hold time | Slave mode (after enable edge) | 28 | | ns | | t <sub>h(MO)</sub> <sup>(1)</sup> | | Master mode (after enable edge) | 12 | | ns | $<sup>^{(1)}</sup>$ Values based on design simulation and/or characterization results, and not tested in production. 577 $<sup>^{(2)}</sup>$ Min time is for the minimum time to drive the output and the max time is for the maximum time to validate the data. $<sup>^{(3)}</sup>$ Min time is for the minimum time to invalidate the output and the max time is for the maximum time to put the data in Hi-Z. Figure 38: SPI timing diagram - slave mode and CPHA = 0 1. Measurement points are made at CMOS levels: 0.3 $V_{DD}$ and 0.7 $V_{DD}$ . Figure 40: SPI timing diagram - master mode<sup>(1)</sup> 1. Measurement points are made at CMOS levels: 0.3 $\rm V_{DD}$ and 0.7 $\rm V_{DD}$ . ## 9.3.10 I<sup>2</sup>C interface characteristics Table 42: I<sup>2</sup>C characteristics | Symbol | Parameter | Standard mode I <sup>2</sup> C | | Fast mode I <sup>2</sup> C <sup>(1)</sup> | | Unit | |----------------------|-----------------------|--------------------------------|--------------------|-------------------------------------------|--------------------|------| | | | Min <sup>(2)</sup> | Max <sup>(2)</sup> | Min <sup>(2)</sup> | Max <sup>(2)</sup> | | | t <sub>w(SCLL)</sub> | SCL clock low time | 4.7 | | 1.3 | | μs | | t <sub>w(SCLH)</sub> | SCL clock high time | 4.0 | | 0.6 | | μs | | t <sub>su(SDA)</sub> | SDA setup time | 250 | | 100 | | ns | | t <sub>h(SDA)</sub> | SDA data hold time | 0 <sup>(3)</sup> | | 0 <sup>(4)</sup> | 900 <sup>(3)</sup> | ns | | t <sub>r(SDA)</sub> | SDA and SCL rise time | | 1000 | | 300 | ns | | t <sub>f(SDA)</sub> | SDA and SCL fall time | | 300 | | 300 | ns | | Symbol | Parameter | Standard mode I <sup>2</sup> C | | Fast mode I <sup>2</sup> C <sup>(1)</sup> | | Unit | |-------------------------|-----------------------------------------|--------------------------------|--------------------|-------------------------------------------|--------------------|------| | | | Min <sup>(2)</sup> | Max <sup>(2)</sup> | Min <sup>(2)</sup> | Max <sup>(2)</sup> | | | t <sub>h(STA)</sub> | START condition hold time | 4.0 | | 0.6 | | μs | | t <sub>su(STA)</sub> | Repeated START condition setup time | 4.7 | | 0.6 | | μs | | t <sub>su(STO)</sub> | STOP condition setup time | 4.0 | | 0.6 | | μs | | t <sub>w(STO:STA)</sub> | STOP to START condition time (bus free) | 4.7 | | 1.3 | | μs | | C <sub>b</sub> | Capacitive load for each bus line | | 400 | | 400 | pF | $<sup>^{(1)}</sup>$ $f_{MASTER}$ , must be at least 8 MHz to achieve max fast $I^2C$ speed (400kHz). <sup>&</sup>lt;sup>(4)</sup> The device must internally provide a hold time of at least 300 ns for the SDA signal in order to bridge the undefined region of the falling edge of SCL. Figure 41: Typical application with I<sup>2</sup>C bus and timing diagram <sup>(1)</sup> 1. Measurement points are made at CMOS levels: 0.3 x $V_{DD}$ and 0.7 x $V_{DD}$ 577 <sup>(2)</sup> Data based on standard I<sup>2</sup>C protocol requirement, not tested in production. <sup>(3)</sup> The maximum hold time of the start condition has only to be met if the interface does not stretch the low time. ### 9.3.11 10-bit ADC characteristics Subject to general operating conditions for $V_{DDA}$ , $f_{MASTER}$ , and $T_A$ unless otherwise specified. **Table 43: ADC characteristics** | Symbol | Parameter | Conditions | Min | Тур | Max | Unit | |--------------------|----------------------------------------------|-----------------------------------------------------------------|---------------------|-----|--------------------|--------------------| | f <sub>ADC</sub> | ADC clock frequency | V <sub>DDA</sub> = 2.95 to 5.5 V | 1.0 | | 4.0 | MHz | | | | V <sub>DDA</sub> =4.5 to 5.5 V | 1.0 | | 6.0 | | | V <sub>DDA</sub> | Analog supply | | 3.0 | | 5.5 | V | | V <sub>REF+</sub> | Positive reference voltage | | 2.75 <sup>(1)</sup> | | V <sub>DDA</sub> | V | | V <sub>REF-</sub> | Negative reference voltage | | V SSA | | 0.5 <sup>(1)</sup> | V | | V <sub>AIN</sub> | Conversion voltage range <sup>(2)</sup> | | V SSA | | V DDA | V | | | | Devices with external V <sub>REF+</sub> /V <sub>REF-</sub> pins | V <sub>REF-</sub> | | V <sub>REF+</sub> | V | | C <sub>ADC</sub> | Internal sample and hold capacitor | | | 3.0 | | pF | | t <sub>S</sub> (2) | Sampling time | f <sub>ADC</sub> = 4 MHz | 0.75 | • | | μs | | | | f <sub>ADC</sub> = 6 MHz | 0.5 | | | | | t <sub>STAB</sub> | Wakeup time from standby | | | 7.0 | | μs | | t <sub>CONV</sub> | Total conversion time | f <sub>ADC</sub> = 4 MHz | 3.5 | | μs | | | | (including sampling time, 10-bit resolution) | f <sub>ADC</sub> = 6 MHz | 2.33 | | | μs | | | | | 14 | | | 1/f <sub>ADC</sub> | <sup>&</sup>lt;sup>(1)</sup> Data guaranteed by design, not tested in production.. $<sup>^{(2)}</sup>$ During the sample time the input capacitance $C_{AIN}$ (3 pF max) can be charged/discharged by the external source. The internal resistance of the analog source must allow the capacitance to reach its final voltage level within $t_{S_s}$ . After the end of the sample time $t_{S_s}$ , changes of the analog input voltage have no effect on the conversion result. Values for the sample clock t<sub>S</sub> depend on programming. Table 44: ADC accuracy with $R_{AIN}$ < 10 k $\Omega$ , $V_{DDA}$ = 5 V | Symbol | Parameter | Conditions | Тур | Max <sup>(1)</sup> | Unit | |----------------|---------------------------------------------|--------------------------|-----|--------------------|------| | E <sub>T</sub> | Total unadjusted error <sup>(2)</sup> | f <sub>ADC</sub> = 2 MHz | 1.0 | 2.5 | LSB | | | | f <sub>ADC</sub> = 4 MHz | 1.4 | 3.0 | | | | | f <sub>ADC</sub> = 6 MHz | 1.6 | 3.5 | | | E <sub>O</sub> | Offset error <sup>(2)</sup> | f <sub>ADC</sub> = 2 MHz | 0.6 | 2.0 | | | | | f <sub>ADC</sub> = 4 MHz | 1.1 | 2.5 | | | | | f <sub>ADC</sub> = 6 MHz | 1.2 | 2.5 | | | E <sub>G</sub> | Gain error <sup>(2)</sup> | f <sub>ADC</sub> = 2 MHz | 0.2 | 2.0 | | | | | f <sub>ADC</sub> = 4 MHz | 0.6 | 2.5 | | | | | f <sub>ADC</sub> = 6 MHz | 0.8 | 2.5 | | | E <sub>D</sub> | Differential linearity error <sup>(2)</sup> | f <sub>ADC</sub> = 2 MHz | 0.7 | 1.5 | | | | | f <sub>ADC</sub> = 4 MHz | 0.7 | 1.5 | | | | | f <sub>ADC</sub> = 6 MHz | 0.8 | 1.5 | | | E <sub>L</sub> | Integral linearity error <sup>(2)</sup> | f <sub>ADC</sub> = 2 MHz | 0.6 | 1.5 | | | | | f <sub>ADC</sub> = 4 MHz | 0.6 | 1.5 | | | | | f <sub>ADC</sub> = 6 MHz | 0.6 | 1.5 | | <sup>(1)</sup> Data based on characterisation results, not tested in production. 577 <sup>(2)</sup> ADC accuracy vs. negative injection current: Injecting negative current on any of the analog input pins should be avoided as this significantly reduces the accuracy of the conversion being performed on another analog input. It is recommended to add a Schottky diode (pin to ground) to standard analog pins which may potentially inject negative current. Any positive injection current within the limits specified for $I_{INJ(PIN)}$ and $\Sigma I_{INJ(PIN)}$ in the I/O port pin characteristics section does not affect the ADC accuracy. Table 45: ADC accuracy with $R_{AIN}$ < 10 k $\Omega$ $R_{AIN}$ , $V_{DDA}$ = 3.3 V | Symbol | Parameter | Conditions | Тур | Max <sup>(1)</sup> | Unit | |----------------|---------------------------------------------|--------------------------|-----|--------------------|------| | E <sub>T</sub> | Total unadjusted error <sup>(2)</sup> | f <sub>ADC</sub> = 2 MHz | 1.1 | 2.0 | LSB | | | | f <sub>ADC</sub> = 4 MHz | 1.6 | 2.5 | | | E <sub>O</sub> | Offset error <sup>(2)</sup> | f <sub>ADC</sub> = 2 MHz | 0.7 | 1.5 | | | | | f <sub>ADC</sub> = 4 MHz | 1.3 | 2.0 | | | E <sub>G</sub> | Gain error <sup>(2)</sup> | f <sub>ADC</sub> = 2 MHz | 0.2 | 1.5 | | | | | f <sub>ADC</sub> = 4 MHz | 0.5 | 2.0 | | | E <sub>D</sub> | Differential linearity error <sup>(2)</sup> | f <sub>ADC</sub> = 2 MHz | 0.7 | 1.0 | | | | | f <sub>ADC</sub> = 4 MHz | 0.7 | 1.0 | | | E <sub>L</sub> | Integral linearity error <sup>(2)</sup> | f <sub>ADC</sub> = 2 MHz | 0.6 | 1.5 | | | | | f <sub>ADC</sub> = 4 MHz | 0.6 | 1.5 | | <sup>&</sup>lt;sup>(1)</sup> Data based on characterisation results, not tested in production. <sup>&</sup>lt;sup>(2)</sup> ADC accuracy vs. negative injection current: Injecting negative current on any of the analog input pins should be avoided as this significantly reduces the accuracy of the conversion being performed on another analog input. It is recommended to add a Schottky diode (pin to ground) to standard analog pins which may potentially inject negative current. Any positive injection current within the limits specified for $I_{INJ(PIN)}$ and $\Sigma I_{INJ(PIN)}$ in I/O port pin characteristics does not affect the ADC accuracy. Figure 42: ADC accuracy characteristics - 1. Example of an actual transfer curve. - 2. The ideal transfer curve - 3. End point correlation line E<sub>T</sub> = Total unadjusted error: maximum deviation between the actual and the ideal transfer curves. E<sub>O</sub> = Offset error: deviation between the first actual transition and the first ideal one. $E_G$ = Gain error: deviation between the last ideal transition and the last actual one. $E_D$ = Differential linearity error: maximum deviation between actual steps and the ideal one. $\mathsf{E}_\mathsf{L}$ = Integral linearity error: maximum deviation between any actual transition and the end point correlation line. Figure 43: Typical application with ADC ### 9.3.12 EMC characteristics Susceptibility tests are performed on a sample basis during product characterization. 577 DocID022186 Rev 3 89/103 #### 9.3.12.1 Functional EMS (electromagnetic susceptibility) While executing a simple application (toggling 2 LEDs through I/O ports), the product is stressed by two electromagnetic events until a failure occurs (indicated by the LEDs). - FESD: Functional electrostatic discharge (positive and negative) is applied on all pins of the device until a functional disturbance occurs. This test conforms with the IEC 61000-4-2 standard. - FTB: A burst of fast transient voltage (positive and negative) is applied to V<sub>DD</sub> and V<sub>SS</sub> through a 100 pF capacitor, until a functional disturbance occurs. This test conforms with the IEC 61000-4-4 standard. A device reset allows normal operations to be resumed. The test results are given in the table below based on the EMS levels and classes defined in application note AN1709 (EMC design guide for STMicrocontrollers). #### 9.3.12.2 Designing hardened software to avoid noise problems EMC characterization and optimization are performed at component level with a typical application environment and simplified MCU software. It should be noted that good EMC performance is highly dependent on the user application and the software in particular. Therefore it is recommended that the user applies EMC software optimization and pregualification tests in relation with the EMC level requested for his application. #### Software recommendations The software flowchart must include the management of runaway conditions such as: - Corrupted program counter - Unexpected reset - Critical data corruption (control registers...) #### Prequalification trials Most of the common failures (unexpected reset and program counter corruption) can be recovered by applying a low state on the NRST pin or the oscillator pins for 1 second. To complete these trials, ESD stress can be applied directly on the device, over the range of specification values. When unexpected behavior is detected, the software can be hardened to prevent unrecoverable errors occurring. See application note AN1015 (Software techniques for improving microcontroller EMC performance). Table 46: EMS data | Symbol | Parameter | Conditions | Level/ class | |-------------------|-------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------|--------------------| | V <sub>FESD</sub> | Voltage limits to be applied on any I/O pin to induce a functional disturbance | V <sub>DD</sub> = 5 V, T <sub>A</sub> = 25 °C, f <sub>MASTER</sub> = 16 MHz, conforming to IEC 1000-4-2 | 2/B <sup>(1)</sup> | | V <sub>EFTB</sub> | Fast transient voltage burst limits to be applied through 100 pF on V <sub>DD</sub> and V <sub>SS</sub> pins to induce a functional disturbance | $V_{DD}$ = 5 V, $T_A$ = 25 °C , $f_{MASTER}$ = 16 MHz,conforming to IEC 1000-4-4 | 4/A <sup>(1)</sup> | <sup>(1)</sup>Data obtained with HSI clock configuration, after applying HW recommendations described in AN2860 (EMC guidelines for STM8S microcontrollers). ### 9.3.12.3 Electromagnetic interference (EMI) Emission tests conform to the IEC61967-2 standard for test software, board layout and pin loading. Symbol Parameter Conditions Unit Max f<sub>HSE</sub>/f<sub>CPU</sub> (1) General Monitored conditions frequency band 8 MHz/ 8 8 MHz/ 16 MHz MHz Peak level 0.1 MHz to 13 14 dB<sub>µ</sub>V $S_{EMI}$ $V_{DD} = 5 V$ 30 MHz $T_A = +25 \, ^{\circ}C$ LQFP48 30 MHz to 23 19 package 130 MHz conforming to IEC61967-2 -4.0 -4.0 130 MHz to 1 GHz 2.0 SAE EMI 1.5 level Table 47: EMI data ### 9.3.12.4 Absolute maximum ratings (electrical sensitivity) Based on two different tests (ESD and LU) using specific measurement methods, the product is stressed in order to determine its performance in terms of electrical sensitivity. For more details, refer to the application note AN1181. ### 9.3.12.5 Electrostatic discharge (ESD) Electrostatic discharges (3 positive then 3 negative pulses separated by 1 second) are applied to the pins of each sample according to each pin combination. The sample size depends on the number of supply pins in the device (3 parts\*(n+1) supply pin). This test conforms to the JESD22-A114A/A115A standard. For more details, refer to the application note AN1181. <sup>&</sup>lt;sup>(1)</sup> Data based on characterization results, not tested in production. Symbol Ratings Conditions Class Maximum Unit value<sup>(1)</sup> Electrostatic discharge $T_A = +25^{\circ}C$ Α 2000 ٧ V<sub>ESD(HBM)</sub> voltage (Human body model) conforming to JESD22-A114 Electrostatic discharge $T_A$ =+25°C, conforming IV 1000 ٧ V<sub>ESD(CDM)</sub> voltage (Charge device to JESD22-C101 model) Table 48: ESD absolute maximum ratings ## 9.3.12.6 Static latch-up Two complementary static tests are required on 10 parts to assess the latch-up performance: - A supply overvoltage (applied to each power supply pin) - A current injection (applied to each input, output and configurable I/O pin) are performed on each sample. This test conforms to the EIA/JESD 78 IC latch-up standard. For more details, refer to the application note AN1181. SymbolParameterConditionsClass $^{(1)}$ LUStatic latch-up class $T_A = +25 \,^{\circ}C$ A $T_A = +85 \,^{\circ}C$ A Table 49: Electrical sensitivities DocID022186 Rev 3 92/103 <sup>(1)</sup> Data based on characterization results, not tested in production <sup>&</sup>lt;sup>(1)</sup> Class description: A Class is an STMicroelectronics internal specification. All its limits are higher than the JEDEC specifications, that means when a device belongs to class A it exceeds the JEDEC standard. B class strictly covers all the JEDEC criteria (international standard). # 10 Package information In order to meet environmental requirements, ST offers these devices in different grades of ECOPACK packages, depending on their level of environmental compliance. ECOPACK specifications, grade definitions and product status are available at: www.st.com. ECOPACK is an ST trademark. ## 10.1 48-pin LQFP package mechanical data Figure 44: 48-pin low profile quad flat package (7 x 7) Table 50: 48-pin low profile quad flat package mechanical data | Dim. | mm | | | inches <sup>(1)</sup> | | | |------|-------|-------|-------|-----------------------|--------|--------| | | Min | Тур | Max | Min | Тур | Max | | А | | | 1.600 | | | 0.0630 | | A1 | 0.050 | | 0.150 | 0.0020 | | 0.0059 | | A2 | 1.350 | 1.400 | 1.450 | 0.0531 | 0.0551 | 0.0571 | | b | 0.170 | 0.220 | 0.270 | 0.0067 | 0.0087 | 0.0106 | | С | 0.090 | | 0.200 | 0.0035 | | 0.0079 | | D | 8.800 | 9.000 | 9.200 | 0.3465 | 0.3543 | 0.3622 | | Dim. | mm | | | inches <sup>(1)</sup> | | | |------|-------|-------|-------|-----------------------|--------|--------| | | Min | Тур | Max | Min | Тур | Max | | D1 | 6.800 | 7.000 | 7.200 | 0.2677 | 0.2756 | 0.2835 | | D3 | | 5.500 | | | 0.2165 | | | Е | 8.800 | 9.000 | 9.200 | 0.3465 | 0.3543 | 0.3622 | | E1 | 6.800 | 7.000 | 7.200 | 0.2677 | 0.2756 | 0.2835 | | E3 | | 5.500 | | | 0.2165 | | | е | | 0.500 | | | 0.0197 | | | L | 0.450 | 0.600 | 0.750 | 0.0177 | 0.0236 | 0.0295 | | L1 | | 1.000 | | | 0.0394 | | | k | 0° | 3.5° | 7.0° | 0° | 3.5° | 7.0° | | ccc | | | 0.080 | | | 0.0031 | <sup>&</sup>lt;sup>(1)</sup> Values in inches are converted from mm and rounded to 4 decimal digits # 10.2 32-pin LQFP package mechanical data Figure 45: 32-pin low profile quad flat package (7 x 7) Table 51: 32-pin low profile quad flat package mechanical data | Dim. | mm | | | inches <sup>(1)</sup> | | | |------|-------|-------|-------|-----------------------|--------|--------| | | Min | Тур | Max | Min | Тур | Max | | А | | | 1.600 | | | 0.0630 | | A1 | 0.050 | | 0.150 | 0.0020 | | 0.0059 | | A2 | 1.350 | 1.400 | 1.450 | 0.0531 | 0.0551 | 0.0571 | | b | 0.300 | 0.370 | 0.450 | 0.0118 | 0.0146 | 0.0177 | | С | 0.090 | | 0.200 | 0.0035 | | 0.0079 | | D | 8.800 | 9.000 | 9.200 | 0.3465 | 0.3543 | 0.3622 | | D1 | 6.800 | 7.000 | 7.200 | 0.2677 | 0.2756 | 0.2835 | | D3 | | 5.600 | | | 0.2205 | | | E | 8.800 | 9.000 | 9.200 | 0.3465 | 0.3543 | 0.3622 | | E1 | 6.800 | 7.000 | 7.200 | 0.2677 | 0.2756 | 0.2835 | | Dim. | mm | mm | | | inches <sup>(1)</sup> | | | |------|-------|-------|-------|--------|-----------------------|--------|--| | | Min | Тур | Max | Min | Тур | Max | | | E3 | | 5.600 | | | 0.2205 | | | | е | | 0.800 | | | 0.0315 | | | | L | 0.450 | 0.600 | 0.750 | 0.0177 | 0.0236 | 0.0295 | | | L1 | | 1.000 | | | 0.0394 | | | | k | 0° | 3.5° | 7.0° | 0° | 3.5° | 7.0° | | | ссс | | | 0.100 | | | 0.0039 | | $<sup>^{(1)}</sup>$ Values in inches are converted from mm and rounded to 4 decimal digits ## 11 Thermal characteristics The maximum chip junction temperature $(T_{J max})$ must never exceed the values given in *Operating conditions* The maximum chip-junction temperature, $T_{Jmax}$ , in degrees Celsius, may be calculated using the following equation: $$T_{Jmax} = T_{Amax} + (P_{Dmax} \times \Theta_{JA})$$ #### Where - T<sub>Amax</sub> is the maximum ambient temperature in °C - $\Theta_{JA}$ is the package junction-to-ambient thermal resistance in ° C/W - P<sub>Dmax</sub> is the sum of P<sub>INTmax</sub> and P<sub>I/Omax</sub> (P<sub>Dmax</sub> = P<sub>INTmax</sub> + P<sub>I/Omax</sub>) - P<sub>INTmax</sub> is the product of I<sub>DD</sub> and V<sub>DD</sub>, expressed in Watts. This is the maximum chip internal power. - P<sub>I/Omax</sub> represents the maximum power dissipation on output pinsWhere:P<sub>I/Omax</sub> = Σ (V<sub>OL</sub>\*I<sub>OL</sub>) + Σ((V<sub>DD</sub>-V<sub>OH</sub>)\*I<sub>OH</sub>), taking into account the actual V<sub>OL</sub>/I<sub>OL</sub> and V<sub>OH</sub>/I<sub>OH</sub> of the I/Os at low and high level in the application. Symbol Parameter Value Unit Θ<sub>JA</sub> Thermal resistance junction-ambient LQFP 48 - 7 x 7 mm 57 °C/W Θ<sub>JA</sub> Thermal resistance junction-ambient LQFP 32 - 7 x 7 mm 60 °C/W Table 52: Thermal characteristics<sup>(1)</sup> **1.** Thermal resistances are based on JEDEC JESD51-2 with 4-layer PCB in a natural convection environment. ### 11.1 Reference document JESD51-2 integrated circuits thermal test method environment conditions - natural convection (still air). Available from <a href="https://www.jedec.org">www.jedec.org</a>. # 11.2 Selecting the product temperature range When ordering the microcontroller, the temperature range is specified in the order code. The following example shows how to calculate the temperature range needed for a given application. Assuming the following application conditions: - Maximum ambient temperature T<sub>Amaz</sub> = 82 °C (measured according to JESD51-2) - $I_{DDmax} = 15 \text{ mA}, V_{DD} = 5.5 \text{ V}$ DocID022186 Rev 3 97/103 - Maximum 8 standard I/Os used at the same time in output at low level with I<sub>OL</sub> = 10 mA, V<sub>OL</sub> = 2 V - Maximum 4 high sink I/Os used at the same time in output at low level with I<sub>OL</sub> = 20 mA, V<sub>OI</sub> = 1.5 V - Maximum 2 true open drain I/Os used at the same time in output at low level with I<sub>OL</sub> = 20 mA, V<sub>OL</sub>= 2 V $P_{INTmax} = 15 \text{ mA x } 5.5 \text{ V} = 82.5 \text{ mW}$ $P_{IOmax}$ = (10 mA x 2 V x 8 )+(20 mA x 2 V x 2)+(20 mA x 1.5 V x 4) = 360 mW This gives: P<sub>INTmax</sub> = 82.5 mW and P<sub>IOmax</sub> 360 mW: $P_{Dmax} = 82.5 \text{ mW} + 360 \text{ mW}$ Thus: P<sub>Dmax</sub> = 443 mW $T_{Jmax}$ for LQFP32 can be calculated as follows, using the thermal resistance $\Theta_{JA}$ : $$T_{Jmax} = 75^{\circ} C + (59^{\circ} C/W \times 464 mW) = 75^{\circ}C + 27^{\circ}C = 102^{\circ} C$$ This is within the range of the suffix 6 version parts (-40 < $T_J$ < 106° C). In this case, parts must be ordered at least with the temperature range suffix 6. # 12 Ordering information Figure 46: STM8S005xx value line ordering information scheme 1. For a list of available options (e.g. memory size, package) and orderable part numbers or for further information on any aspect of this device, please go to www.st.com or contact the ST sales office nearest to you. # 13 STM8 development tools Development tools for the STM8 microcontrollers include the full-featured STice emulation system supported by a complete software tool package including C compiler, assembler and integrated development environment with high-level language debugger. In addition, the STM8 is to be supported by a complete range of tools including starter kits, evaluation boards and a low-cost in-circuit debugger/programmer. ## 13.1 Emulation and in-circuit debugging tools The STice emulation system offers a complete range of emulation and in-circuit debugging features on a platform that is designed for versatility and cost-effectiveness. In addition, STM8 application development is supported by a low-cost in-circuit debugger/programmer. The STice is the fourth generation of full featured emulators from STMicroelectronics. It offers new advanced debugging capabilities including profiling and coverage to help detect and eliminate bottlenecks in application execution and dead code when fine tuning an application. In addition, STice offers in-circuit debugging and programming of STM8 microcontrollers via the STM8 single wire interface module (SWIM), which allows non-intrusive debugging of an application while it runs on the target microcontroller. For improved cost effectiveness, STice is based on a modular design that allows you to order exactly what you need to meet your development requirements and to adapt your emulation system to support existing and future ST microcontrollers. #### STice key features - Occurrence and time profiling and code coverage (new features) - Advanced breakpoints with up to 4 levels of conditions - Data breakpoints - Program and data trace recording up to 128 KB records - Read/write on the fly of memory during emulation - In-circuit debugging/programming via SWIM protocol - 8-bit probe analyzer - 1 input and 2 output triggers - Power supply follower managing application voltages between 1.62 to 5.5 V - Modularity that allows you to specify the components you need to meet your development requirements and adapt to future requirements - Supported by free software tools that include integrated development environment (IDE), programming software interface and assembler for STM8. ### 13.2 Software tools STM8 development tools are supported by a complete, free software package from STMicroelectronics that includes ST Visual Develop (STVD) IDE and the ST Visual Programmer (STVP) software interface. STVD provides seamless integration of the Cosmic and Raisonance C compilers for STM8, which are available in a free version that outputs up to 16 Kbytes of code. #### 13.2.1 STM8 toolset **STM8 toolset** with STVD integrated development environment and STVP programming software is available for free download at www.st.com/mcu. This package includes: ST Visual Develop - Full-featured integrated development environment from ST, featuring - Seamless integration of C and ASM toolsets - Full-featured debugger - Project management - Syntax highlighting editor - Integrated programming interface - Support of advanced emulation features for STice such as code profiling and coverage **ST Visual Programmer (STVP)** – Easy-to-use, unlimited graphical interface allowing read, write and verify of your STM8 microcontroller's Flash program memory, data EEPROM and option bytes. STVP also offers project mode for saving programming configurations and automating programming sequences. ### 13.2.2 C and assembly toolchains Control of C and assembly toolchains is seamlessly integrated into the STVD integrated development environment, making it possible to configure and control the building of your application directly from an easy-to-use graphical interface. Available toolchains include: - Cosmic C compiler for STM8 Available in a free version that outputs up to 16 Kbytes of code. For more information, see www.cosmic-software.com. - Raisonance C compiler for STM8 Available in a free version that outputs up to 16 Kbytes of code. For more information, see www.raisonance.com. - STM8 assembler linker Free assembly toolchain included in the STVD toolset, which allows you to assemble and link your application source code. ## 13.3 Programming tools During the development cycle, STice provides in-circuit programming of the STM8 Flash microcontroller on your application board via the SWIM protocol. Additional tools are to include a low-cost in-circuit programmer as well as ST socket boards, which provide dedicated programming platforms with sockets for programming your STM8. For production environments, programmers will include a complete range of gang and automated programming solutions from third-party tool developers already supplying programmers for the STM8 family. # 14 Revision history **Table 53: Document revision history** | Date | Revision | Changes | |-------------|----------|------------------------------------------------------------------------------------------------------------------------------| | 14-Oct-2011 | 1 | Initial release. | | 09-Jan-2012 | 2 | Updated t <sub>RET</sub> in <i>Table 35: Flash program memory/data EEPROM memory</i> . | | | | Updated R <sub>PU</sub> in <i>Table 40: NRST pin characteristics</i> and <i>Table 36: I/O static characteristics</i> . | | | | Updated notes related to V <sub>CAP</sub> in <i>Operating conditions</i> . | | 13-Jun-2012 | 3 | Updated temperature condition for factory calibrated ACC <sub>HSI</sub> in <i>Table 32: HSI oscillator characteristics</i> . | | | | Changed SCK input to SCK output in Figure 40: SPI timing diagram - master mode(1). | #### Please Read Carefully Information in this document is provided solely in connection with ST products. STMicroelectronics NV and its subsidiaries ("ST") reserve the right to make changes, corrections, modifications or improvements, to this document, and the products and services described herein at anytime, without notice. All ST products are sold pursuant to ST's terms and conditions of sale. Purchasers are solely responsible for the choice, selection and use of the ST products and services described herein, and ST assumes no liability whatsoever relating to the choice, selection or use of the ST products and services described herein No license, express or implied, by estoppel or otherwise, to any intellectual property rights is granted under this document. If any part of this document refers to any third party products or services it shall not be deemed a license grant by ST for the use of such third party products or services, or any intellectual property contained therein or considered as a warranty covering the use in any manner whatsoever of such third party products or services or any intellectual property contained therein UNLESS OTHERWISE SET FORTH IN ST'S TERMS AND CONDITIONS OF SALE ST DISCLAIMS ANY EXPRESS OR IMPLIED WARRANTY WITH RESPECT TO THE USE AND/OR SALE OF ST PRODUCTS INCLUDING WITHOUT LIMITATION IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE (AND THEIR EQUIVALENTS UNDER THE LAWS OF ANY JURISDICTION), OR INFRINGEMENT OF ANY PATENT, COPYRIGHT OR OTHER INTELLECTUAL PROPERTY RIGHT. UNLESS EXPRESSLY APPROVED IN WRITING BY TWO AUTHORIZED ST REPRESENTATIVES, ST PRODUCTS ARE NOT RECOMMENDED, AUTHORIZED OR WARRANTED FOR USE IN MILITARY, AIR CRAFT, SPACE, LIFE SAVING, OR LIFE SUSTAINING APPLICATIONS, NOR IN PRODUCTS OR SYSTEMS WHERE FAILURE OR MALFUNCTION MAY RESULT IN PERSONAL INJURY, DEATH, OR SEVERE PROPERTY OR ENVIRONMENTAL DAMAGE. ST PRODUCTS WHICH ARE NOT SPECIFIED AS "AUTOMOTIVE GRADE" MAY ONLY BE USED IN AUTOMOTIVE APPLICATIONS AT USER'S OWN RISK. Resale of ST products with provisions different from the statements and/or technical features set forth in this document shall immediately voidany warranty granted by ST for the ST product or service described herein and shall not create or extend in any manner whatsoever, any liability of ST. ST and the ST logo are trademarks or registered trademarks of ST in various countries. Information in this document supersedes and replaces all information previously supplied. The ST logo is a registered trademark of STMicroelectronics. All other names are the property of their respective owners. © 2011 STMicroelectronics - All rights reserved STMicroelectronics group of companies Australia - Belgium - Brazil - Canada - China - Czech Republic - Finland - France - Germany - Hong Kong - India - Israel - Italy - Japan - Malaysia - Malta - Morocco - Philippines - Singapore - Spain - Sweden - Switzerland - United Kingdom - United States of America www.st.com 577 DocID022186 Rev 3 103/103