# Quad <br> Power Sequencing Controller 

## Features

- Sequencing of four supplies, ICs, or subsystems
- Independently programmable delays between open drain PWRGD flags ( 5.0 to 200ms)
- $\pm 10$ to $\pm 90 \mathrm{~V}$ operation
- Tracking in combination with Schottky diodes
- Input supervisors including:
- UV/OV lock out/enable
- Power-on-Reset (POR)
- Low power consumption, 0.4 mA supply current
- Available in a space saving 14-Lead SOIC package


## Applications

- Power supply sequencing
- -48V telecom and networking distributed systems
- -24 V cellular and fixed wireless systems
- -24 V PBX systems
- +48 V storage systems
- FPGA, microprocessor tracking
- Industrial/embedded system timing/sequencing
- High voltage MEMs driver's supply sequencing
- High voltage display driver's supply sequencing


## General Description

Many of today's high performance FPGA's, microprocessors, DSP and industrial/embedded subsystems require sequencing of the input power. Historically this has been accomplished by: i) discretely using comparators, references \& RC circuits; ii) using expensive programmable controllers; or iii) with low voltage sequencers requiring resistor drop downs and several high voltage optocoupler or level shift components.

The PS10 saves board space, improves accuracy, eliminates optocouplers or level shifts and reduces overall component count by combining four timers, programmable input UV/ OV supervisors, a programmable POR, and four 90V open drain outputs. A high reliability, high voltage, junction isolated process allows the PS10 to be connected directly across the high voltage input rails.

The power-on-reset interval (POR) may be programmed by a capacitor on $\mathrm{C}_{\text {RAMP }}$ To sequence additional systems, multiple PS10s may be daisy-chained together. If at any time the input supply falls outside the UV/OV detector range, the PWRGD outputs will immediately become IN-ACTIVE.

The PS10 is available in a space saving 14-Lead SOIC package.

## Typical Application Circuit



## Ordering Information

| Device | 14-Lead SOIC |
| :---: | :---: |
|  | 8.65x3.90mm body |
|  | 1.75mmeight (max) |
| 1.27mm pitch |  |
| PS10 | PS10NG-G |



## Pin Configuration

| Parameter | Value |
| :--- | ---: |
| $\mathrm{V}_{\text {EE }}$ referenced to VIN pin | +0.3 V to -100 V |
| $\mathrm{~V}_{\text {PWRGD }}$ referenced to $\mathrm{V}_{\text {EE }}$ voltage | -0.3 V to +100 V |
| $\mathrm{~V}_{\text {UV }}$ and $\mathrm{V}_{\text {oV }}$ referenced to $\mathrm{V}_{\text {EE }}$ voltage | -0.3 V to 12 V |
| Operating ambient temperature | $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ |
| Operating junction temperature | $-40^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ |
| Storage temperature range | $-65^{\circ}$ to $+150^{\circ} \mathrm{C}$ |
| Power dissipation @ $25^{\circ} \mathrm{C}$ | 750 mW |

Absolute Maximum Ratings are those values beyond which damage to the device may occur. Functional operation under these conditions is not implied. Continuous operation of the device at the absolute rating level may affect device reliability. All voltages are referenced to device ground.

## PWRGD Logic

| Condition | PWRGD-A/B/C/D |  |
| :---: | :---: | :---: |
| Inactive (not ready) | 0 | $\mathrm{~V}_{\mathrm{EE}}$ |
| Active (ready) | 1 | Hi Z |


(top view)
Product Marking

| Top Marking |  |
| :---: | :---: |
| (4)PS10NG | Y = Last Digit of Year Sea WW = Week Sealed |
|  | L = Lot Number |
| Bottom Marking | $\mathrm{C}=$ Country of Origin |
| ccccccccc and | $\begin{gathered} \text { A = Assembler ID* } \\ =\text { "Green" } P \end{gathered}$ |

Package may or may not include the following marks: Si or $\$ 1$
14-Lead SOIC (NG)

Electrical Characteristics $\left(-10 \mathrm{~V} \leq V_{W} \leq-90 \mathrm{~V}, T_{A}=25^{\circ} \mathrm{C}\right.$ unless otherwise specified $)$

| Sym | Parameter | Min | Typ | Max | Units | Conditions |
| :--- | :--- | :--- | :--- | :--- | :--- | :--- |

Supply (Referenced to VIN pin)

| $V_{\text {EE }}$ | Supply voltage | - | -90 | - | -10 | V | --- |
| :---: | :--- | :---: | :---: | :---: | :---: | :---: | :--- |
| $\mathrm{I}_{\mathrm{EE}}$ | Supply current | - | - | 400 | 450 | $\mu \mathrm{~A}$ | $\mathrm{~V}_{\mathrm{EE}}=-48 \mathrm{~V}$ |

OV and UV Control (Referenced to VEE pin)

| $\mathrm{V}_{\mathrm{UVH}}$ | UV high threshold | $\#$ | 1.16 | 1.22 | 1.28 | V | Low to high transition |
| :---: | :--- | :---: | :---: | :---: | :---: | :---: | :--- |
| $\mathrm{V}_{\mathrm{UVL}}$ | UV low threshold | $\#$ | 1.06 | 1.12 | 1.18 | V | High to low transition |
| $\mathrm{V}_{\mathrm{UVHY}}$ | UV hysteresis | $\#$ | - | 100 | - | mV | --- |
| $\mathrm{I}_{\mathrm{UV}}$ | UV input current | - | - | - | 1.0 | nA | $\mathrm{V}_{\mathrm{UV}}=\mathrm{V}_{\text {EE }}+1.9 \mathrm{~V}$ |
| $\mathrm{~V}_{\text {OVH }}$ | OV high threshold | $\#$ | 1.16 | 1.22 | 1.28 | V | Low to high transition |
| $\mathrm{V}_{\text {OVL }}$ | OV low threshold | $\#$ | 1.06 | 1.12 | 1.18 | V | High to low transition |
| $\mathrm{V}_{\text {OVHY }}$ | OV hysteresis | $\#$ | - | 100 | - | mV | --- |
| $\mathrm{I}_{\mathrm{OV}}$ | OV input current | - | - | - | 1.0 | nA | $\mathrm{V}_{\mathrm{UV}}=\mathrm{V}_{\text {EE }}+1.9 \mathrm{~V}$ |

[^0]Electrical Characteristics (cont.) ( $-10 \mathrm{~V} \leq V_{V_{N}} \leq-90 \mathrm{~V}, T_{A}=25^{\circ} \mathrm{C}$ unless otherwise specified)

| Sym | Parameter |  | Min | Typ | Max | Units | Conditions |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Power Good Timing (Test Conditions: $C_{\text {RAMP }}=10 \mathrm{nF}, V_{U V}=V_{E E}+1.9 \mathrm{~V}, \mathrm{~V}_{\text {OV }}=V_{E E}+0.5 \mathrm{~V}$ ) |  |  |  |  |  |  |  |
| $\mathrm{I}_{\text {RAMP }}$ | Ramp pin output current | - | - | 10 | - | $\mu \mathrm{A}$ | --- |
| $\mathrm{t}_{\text {PWRGD-A }}$ | Time from UV high to PWRGD-A | - | - | 8.8 | - | ms | $\begin{aligned} & \mathrm{V}_{\text {EE }}=-48 \mathrm{~V}, \\ & \mathrm{C}_{\text {RAPP }}=10 \mathrm{nF} \text {, see } \\ & \text { typical application circuit } \end{aligned}$ |
| $\mathrm{t}_{\text {PWRGD-B }}$ | Maximum time from PWRGD-A to PWRGD-B | - | 150 | 200* | 250 | ms | RTB $=120 \mathrm{k} \Omega$ |
| $\mathrm{t}_{\text {PWRGD-B }}$ | Minimum time from PWRGD-A to PWRGD-B | - | 3.0 | 5.0* | 8.0 | ms | $\mathrm{RTD}=3.0 \mathrm{k} \Omega$ |
| $\mathrm{t}_{\text {PWRGD-C }}$ | Maximum time from PWRGD-B to PWRGD-C | - | 150 | 200* | 250 | ms | $\mathrm{RTB}=120 \mathrm{k} \Omega$ |
| $\mathrm{t}_{\text {PWRGD-C }}$ | Minimum time from PWRGD-B to PWRGD-C | - | 3.0 | 5.0* | 8.0 | ms | $\mathrm{RTD}=3.0 \mathrm{k} \Omega$ |
| $\mathrm{t}_{\text {PWRGD-D }}$ | Maximum time from PWRGD-C to PWRGD-D | - | 150 | 200* | 250 | ms | $\mathrm{RTB}=120 \mathrm{k} \Omega$ |
| $\mathrm{t}_{\text {PWRGD-D }}$ | Minimum time from PWRGD-C to PWRGD-D | - | 3.0 | 5.0* | 8.0 | ms | $\mathrm{RTD}=3.0 \mathrm{k} \Omega$ |

* Variations will track. For example if $t_{\text {PWRGD-A }}$ is 250 ms , then so will be $t_{\text {PWRGD-B/IDD }}$. Contact factory for tighter tolerance version.

Power Good Outputs (Test Conditions: $V_{U V}=V_{E E}+1.9 \mathrm{~V}, V_{\mathrm{OV}}=V_{E E}+0.5 \mathrm{~V}$ )

| $\mathrm{V}_{\text {PWRGD-X(hi) }}$ | Power good pin breakdown voltage | - | 90 | - | - | V | PWRGD-X = HI Z |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{V}_{\text {PWRGD-X(0) }}$ | Power good pin output low voltage | - | - | 0.4 | 0.5 | V | $\begin{aligned} & \mathrm{I}_{\text {PWRGD }}=1.0 \mathrm{~mA}, \\ & \text { PWRGD-X }=\text { LOW } \end{aligned}$ |
| $\mathrm{I}_{\text {PWRGD-X(K) }}$ | Maximum leakage current | - | - | <1.0 | 10 | $\mu \mathrm{A}$ | $\begin{aligned} & \mathrm{V}_{\text {PWRGD }}=90 \mathrm{~V}, \\ & \text { PWRGD }-\mathrm{XI} \mathrm{Z} \end{aligned}$ |

## Functional Block Diagram



## Functional Description

The PS10 is designed to sequence up to 4 power supply modules, ICs or subsystems when the backplane voltage is within the programmed under voltage and over voltage limits. The power good open drain outputs are sequentially enabled starting from PWRGD-A to PWRGD-D. The time delay between power goods is programmable up to 200 ms simply by changing the value(s) of RTB, RTC, and RTD. The initial time between satisfaction of the UV/OV supervisors \& PWRGD-A can be programmed with $\mathrm{C}_{\text {RAMP }}$.

## Description of Operation

During the initial power application, the Power Good pins are held low (rising with $\mathrm{V}_{\mathbb{1}}$ ). Once the internal under voltage lock out has been satisfied, the circuit checks the input supply under voltage (UV) and over voltage (OV) sense circuits to ensure that the input voltage is within programmed limits. These limits are determined by the selected values for R1, R2, and R3, which form a voltage divider.

At the same time, a $10 \mu \mathrm{~A}$ current source is enabled, charging the external capacitor connected to the ramp pin. The rise time of the RAMP pin is determined by the value of the capacitor ( $10 \mu \mathrm{~A} / \mathrm{C}_{\text {RAMP }}$ ). When the ramp voltage reaches 8.8 V , the PWRGD-A pin will change into an active state. PWRGD$B$ will change into an active state after a programmed time delay from PWRGD-A inactive to active transition. PWRGD$C$ will change into an active state after a programmed time delay from PWRGD-B inactive to active transition. PWRGDD will change into an active state after a programmed time delay from PWRGD-C inactive to active transition.

The controller continuously monitors the UV and OV pins as long as the internal UVLO and POR circuits are satis-fied. At any time during the start up cycle or thereafter, crossing the UV low and OV high limits will cause an im-mediate discharge on Cramp and reset on the power good pins. When the input voltage returns to a value within the programmed UV and OV limits, a new start up sequence will initiate immediately.

## Programming the Under and Over Voltage Limits

The UV and OV pins are connected to comparators with nominal 1.17 V thresholds and 100 mV of hysteresis $(1.17 \mathrm{~V}$ $\pm 50 \mathrm{mV}$ ). They are used to detect under voltage and over voltage conditions at the input to the circuit. Whenever the OV pin rises above its high threshold $(1.22 \mathrm{~V})$ or the UV pin falls below its low threshold (1.12V), the PWRGD outputs immediately deactivate.

Calculations can be based on either the desired input voltage operating limits or the input voltage shutdown limits. In the following equations the shutdown limits are assumed.

The undervoltage and overvoltage shut down thresholds can be programmed by means of the three resistor divider formed by R1, R2 and R3. Since the input currents on the UV and OV pins are negligible the resistor values may be calculated as follows:
$U V_{\text {OFF }}=V_{\text {UVL }}=1.12=\left(V_{\text {EEUV(off) }}\right) \times(R 2+R 3) /(R 1+R 2+R 3)$
$\mathrm{OV}_{\text {OFF }}=\mathrm{V}_{\text {OVL }}=1.22=\left(\mathrm{V}_{\text {EEOV (off) }}\right) \times \mathrm{R} 3 /(\mathrm{R} 1+\mathrm{R} 2+\mathrm{R} 3)$
Where $\left(\mathrm{V}_{\text {EEUV(off) }}\right)$ and $\left(\mathrm{V}_{\text {EEOV(off) }}\right)$ relative to $\mathrm{V}_{\text {EE }}$ are under and over voltage shut down threshold points.

If we select a divider current of $100 \mu \mathrm{~A}$ at a nominal operating input voltage of 50 V , then:
$R 1+R 2+R 3=50 \mathrm{~V} / 100 \mu \mathrm{~A}=500 \mathrm{k} \Omega$
From the second equation, for an OV shut down threshold of 65 V , the value of R3 may be calculated.
$\mathrm{OV}_{\text {OFF }}=1.22=(65 \times R 3) / 500 \mathrm{k} \Omega$
$R 3=(1.22 \times 500 \mathrm{k} \Omega) / 65=9.38 \mathrm{k} \Omega$
The closest $1 \%$ value is $9.31 \mathrm{k} \Omega$.
From the first equation, for a UV shut down threshold of 35 V , the value of R2 can be calculated.
$U V_{\text {OFF }}=1.12=35 \times(R 2+R 3) / 500 \mathrm{k} \Omega$
$R 2=((1.12 \times 500 \mathrm{k} \Omega) / 35)-9.76 \mathrm{k} \Omega=6.69 \mathrm{k} \Omega$
$6.65 \mathrm{k} \Omega$ is a standard $1 \%$ value
Then:
$R 1=500 k \Omega-R 2-R 3=484.04 k \Omega$.
$487 \mathrm{k} \Omega$, is a standard $1 \%$ value.
From the calculated resistor values the OV and UV start up threshold voltages can be calculated as follows:
$U V_{\text {ON }}=V_{U U H}=1.22=\left(V_{\text {EEUV(on) }}\right) \times(R 2+R 3) /(R 1+R 2+R 3)$
$O V_{\text {ON }}=\mathrm{V}_{\text {OVL }}=1.12=\left(\mathrm{V}_{\text {EEOV(on) }}\right) \times \mathrm{R} 3 /(\mathrm{R} 1+\mathrm{R} 2+\mathrm{R} 3)$
Where $\left(\mathrm{V}_{\text {EEUV(on) }}\right)$ and ( $\left.\mathrm{V}_{\text {EEOV(on }}\right)$ are under and over voltage start up threshold points relative to $\mathrm{V}_{\mathrm{EE}}$.

Then:

$$
\begin{aligned}
\left(\mathrm{V}_{\text {EEUV(on }}\right) & =1.22 \times(\mathrm{R} 1+\mathrm{R} 2+\mathrm{R} 3) /(\mathrm{R} 2+\mathrm{R} 3) \\
\left(\mathrm{V}_{\text {EEUV(on }}\right) & =1.22 \times(487 \mathrm{k}+6.65 \mathrm{k}+9.31 \mathrm{k}) /(6.65 \mathrm{k}+9.31 \mathrm{k}) \\
& =38.45 \mathrm{~V}
\end{aligned}
$$

And:

$$
\begin{aligned}
\left(\mathrm{V}_{\text {EEOV(on) }}\right) & =1.12 \times(\mathrm{R} 1+\mathrm{R} 2+\mathrm{R} 3) / \mathrm{R} 3 \\
\left(\mathrm{~V}_{\text {EEOV(on }}\right) & =1.12 \times(487 \mathrm{k} \Omega+6.65 \mathrm{k} \Omega+9.31 \mathrm{k} \Omega) / 9.31 \mathrm{k} \Omega \\
& =60.51 \mathrm{~V}
\end{aligned}
$$

Therefore, the circuit will start when the input supply voltage is in the range of 38.45 V to 60.51 V .

## Undervoltage/Overvoltage Protection


$t_{\text {PWRGD-A }}$ is the time delay from $V_{\text {EEUV(on) }}$ to PWRGD-A going active. It can be approximated by:
$\mathrm{t}_{\text {PWRGD-A }}=\mathrm{C}_{\text {RAMP }} \mathrm{x}\left(\mathrm{V}_{\text {INT }}-1.17\right) /_{\text {RAMP }}$
where:
$\mathrm{C}_{\text {RAMP }}=$ capacitor connected from RAMP pin to VEE pin
$V_{\text {INT }}=$ internal regulated power supply voltage ( 10 V typ.)
$\mathrm{I}_{\text {RAMP }}=10 \mu \mathrm{~A}$ charge current

## PWRGD Flags Delay Programming

When the ramp voltage hits $\mathrm{V}_{\text {INT }}-1.17 \mathrm{~V}$, PWRGD-A becomes active indicating that the input supply voltage is within the programmed limits. PWRGD-B goes active after a programmed time delay after PWRGD-A went active. PWRGDC goes active after a programmed time delay after PWRGD$B$ went active. PWRGD-D goes active after a programmed time delay after PWRGD-C went active.

The resistors connected from TB, TC, and TD to VEE pin determines the delay times between the PWRGD flags.

The value of the resistors determines the capacitor charging and discharging current of a triangular wave oscillator. The oscillator output is fed into an 8 -bit counter to generate the desired time delay.

The respective time delay is defined by the following equation:
$\mathrm{t}_{\mathrm{TX}}=\left(255 \times 2 \times \mathrm{C}_{\mathrm{OSC}} \times \mathrm{V}_{\mathrm{PP}}\right) / I_{\mathrm{CD}}$
and
$\mathrm{I}_{\mathrm{CD}}=\mathrm{V}_{\mathrm{BG}} /\left(4 \times \mathrm{R}_{\mathrm{TX}}\right)$
Where:
$\mathrm{t}_{\mathrm{T} X}=$ Time delay between respective PWRGD flags
$\mathrm{C}_{\text {osc }}=120 \mathrm{pF}$ (internal oscillator capacitor)
$\mathrm{V}_{\mathrm{PP}}=8.2 \mathrm{~V}$ (peak-to-peak voltage swing of oscillator)
$\mathrm{I}_{\mathrm{CD}}=$ Charge and discharge current of oscillator
$V_{B G}=1.17 \mathrm{~V}$ (internal band gap reference)
$\mathrm{R}_{\mathrm{TX}}=$ Programming resistor at $T B, T C$, or TD
Combining the two equations and solving for $\mathrm{R}_{\mathrm{TX}}$ yields:

$$
\begin{aligned}
R_{T X} & =\left(V_{B G} \times t_{T X}\right) /\left(2040 \times C_{O S C} \times V_{P P}\right) \\
& =0.585 \times 106 \times t_{T X}
\end{aligned}
$$

For a time delay of 200 ms

$$
\mathrm{R}_{\mathrm{TX}} \quad=0.585 \times 106 \times 0.2=117 \mathrm{k} \Omega
$$

For a time delay of 5 ms

$$
\mathrm{R}_{\mathrm{TX}} \quad=0.585 \times 106 \times 0.005=2.925 \mathrm{k} \Omega
$$

## PWRGD Output Configuration

The PS10 open drain power good outputs can be connected directly to the Enable pins of the DC/DC converter. The internal pull-up and clamp of the DC/DC converter sets the logic High Enable/Disable voltage.


## Opto-isolated Enable

Some applications require opto-isolator interface to the Enable pin of the DC/DC converter.


## Increasing the Under and Over Voltage Hysteresis

If the internal UV hysteresis is insufficient for a particular system application, then it may be increased by using separate resis-tor dividers for UV and OV and providing a resistor feedback from UV pin to the PWRGD pin.


## Pin Description

| Pin | Function | Description | To function as |
| :---: | :---: | :--- | :--- |
| 1 | PWRGD-D | This open drain Power Good Output Pin is held inactive on initial power application <br> and goes active a programmed time delay after PWRGD-C goes active. |  |
| 2 | PWRGD-C | This open drain Power Good Output Pin is held inactive on initial power application a <br> and goes active a programmed time delay after PWRGD-B goes active. <br> pullup resistor <br> must be <br> connected from <br> this pin to a <br> voltage rail no <br> more than 90V |  |
| 3 | PWRGD-B | This open drain Power Good Output Pin is held inactive on initial power application <br> and goes active a programmed time delay after PWRGD-A goes active. |  |
| 4 | PWRGD-A | This open drain Power Good Output Pin is held inactive on initial power application <br> and goes active one POR delay after the UV pin goes above its High threshold <br> (provided VIN stays within the UV/OV window during this period). |  |
| 5 | OV | This Over Voltage (OV) sense pin, when raised above its high threshold will immediately cause the <br> Power Good Outputs to be pulled low. These outputs will remain low until the voltage on this pin falls <br> below the low threshold limit, initiating a new start-up cycle. |  |
| 6 | UV | This Under Voltage (UV) sense pin, when lowered below its low threshold will immediately cause the <br> Power Good Outputs to be pulled low. These outputs will remain low until the voltage on this pin rises <br> above the low threshold limit, initiating a new start-up cycle. |  |
| 7 | VEE | This pin is the negative terminal of the power supply input to the circuit. |  |
| 8 | NC | No Connect. This pin can be grounded or left floating. |  |
| 9 | NC | Ro | This pin provides a current output so that a timing ramp is generated when a capacitor is connected. <br> This timing Ramp is used to program POR and the time from satisfaction of the UV/OV supervisors <br> to PWRGD-A. |
| 10 | RAMP |  |  |

## 14-Lead SOIC (Narrow Body) Package Outline (NG)

### 8.65x3.90mm body, 1.75 mm height (max), 1.27 mm pitch



## Top View




View B


View A-A

Note:

1. This chamfer feature is optional. If it is not present, then a Pin 1 identifier must be located in the index area indicated. The Pin 1 identifier can be: a molded mark/identifier; an embedded metal marker; or a printed indicator.

| Symbol |  | A | A1 | A2 | b | D | E | E1 | e | h | L | L1 | L2 | $\theta$ | 01 |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Dimension (mm) | MIN | 1.35* | 0.10 | 1.25 | 0.31 | 8.55* | 5.80* | 3.80* | $\begin{aligned} & 1.27 \\ & \text { BSC } \end{aligned}$ | 0.25 | 0.40 | $\begin{aligned} & 1.04 \\ & \text { REF } \end{aligned}$ | $\begin{aligned} & 0.25 \\ & \text { BSC } \end{aligned}$ | $0^{\circ}$ | $5^{\circ}$ |
|  | NOM | - | - | - | - | 8.65 | 6.00 | 3.90 |  | - | - |  |  | - | - |
|  | MAX | 1.75 | 0.25 | 1.65* | 0.51 | 8.75* | 6.20* | 4.00* |  | 0.50 | 1.27 |  |  | $8^{\circ}$ | $15^{\circ}$ |

JEDEC Registration MS-012, Variation AB, Issue E, Sept. 2005.

* This dimension is not specified in the JEDEC drawing.


## Drawings are not to scale.

Supertex Doc. \#: DSPD-14SOICNG, Version F041309
(The package drawing(s) in this data sheet may not reflect the most current specifications. For the latest package outline information go to http://www.supertex.com/packaging.html.)

[^1]
[^0]:    \# Specifications apply over $0^{\circ} \mathrm{C} \leq T_{A} \leq 70^{\circ} \mathrm{C}$

[^1]:    Supertex inc. does not recommend the use of its products in life support applications, and will not knowingly sell them for use in such applications unless it receives an adequate "product liability indemnification insurance agreement." Supertex inc. does not assume responsibility for use of devices described, and limits its liability to the replacement of the devices determined defective due to workmanship. No responsibility is assumed for possible omissions and inaccuracies. Circuitry and specifications are subject to change without notice. For the latest product specifications refer to the Supertex inc. website: http//www.supertex.com.

