# February 2006

# AS7C4096A



### Features

- Pin compatible to AS7C4096
- Industrial and commercial temperature
- Organization: 524,288 words × 8 bits
- Center power and ground pins
- High speed
  - 10/12/15/20 ns address access time
  - 5/6 ns output enable access time
- Low power consumption: ACTIVE
  - 880mW/max @ 10 ns
- Low power consumption: STANDBY
  - 55mW/max CMOS

- Equal access and cycle times
- Easy memory expansion with  $\overline{CE}$ ,  $\overline{OE}$  inputs
- TTL-compatible, three-state I/O
- JEDEC standard packages
  - 400 mil 36-pin SOJ 44-pin TSOP 2
- 44-pin 150P 2 ESD protection > 200
- ESD protection  $\geq$  2000 volts
- Latch-up current  $\ge 200 \text{ mA}$



## Pin arrangements





#### **Selection guide**

|                                  | -10 | -12 | -15 | -20 | Unit |
|----------------------------------|-----|-----|-----|-----|------|
| Maximum address access time      | 10  | 12  | 15  | 20  | ns   |
| Maximum outputenable access time | 5   | 6   | 6   | 6   | ns   |
| Maximum operating current        | 160 | 140 | 120 | 100 | mA   |
| Maximum CMOS standby current     | 10  | 10  | 10  | 10  | mA   |

2/21/06, v 1.2

**Alliance Semiconductor** 

P. 1 of 10

Copyright © Alliance Semiconductor. All rights reserved.

## **Functional description**

The AS7C4096A is a high-performance CMOS 4,194,304-bit Static Random Access Memory (SRAM) device organized as 524,288 words  $\times$  8 bits. It is designed for memory applications where fast data access, low power, and simple interfacing are desired.

Equal address access and cycle times ( $t_{AA}$ ,  $t_{RC}$ ,  $t_{WC}$ ) of 10/12/15/20 ns with output enable access times ( $t_{OE}$ ) of 5/6 ns are ideal for high-performance applications. The chip enable input  $\overline{CE}$  permits easy memory expansion with multiple-bank memory systems.

When  $\overline{\text{CE}}$  is high the device enters standby mode. The device is guaranteed not to exceed 55mW power consumption in CMOS standby mode.

A write cycle is accomplished by asserting write enable ( $\overline{WE}$ ) and chip enable ( $\overline{CE}$ ). Data on the input pins I/O1–I/O8 is written on the rising edge of  $\overline{WE}$  (write cycle 1) or  $\overline{CE}$  (write cycle 2). To avoid bus contention, external devices should drive I/O pins only after outputs have been disabled with output enable ( $\overline{OE}$ ) or write enable ( $\overline{WE}$ ).

A read cycle is accomplished by asserting output enable ( $\overline{OE}$ ) and chip enable ( $\overline{CE}$ ), with write enable ( $\overline{WE}$ ) high. The chip drives I/O pins with the data word referenced by the input address. When either chip enable or output enable is inactive, or write enable is active, output drivers stay in high-impedance mode.

All chip inputs and outputs are TTL-compatible, and operation is from a single 5.0V supply voltage. This device is available as per industry standard 400-mil 36-pin SOJ and 44-pin TSOP 2 packages.

#### **Absolute maximum ratings**

| Parameter                                  | Symbol            | Min  | Max                  | Unit |
|--------------------------------------------|-------------------|------|----------------------|------|
| Voltage on V <sub>CC</sub> relative to GND | V <sub>t1</sub>   | -0.5 | +7.0                 | V    |
| Voltage on any pin relative to GND         | V <sub>t2</sub>   | -0.5 | V <sub>CC</sub> +0.5 | V    |
| Power dissipation                          | P <sub>D</sub>    | -    | 1.0                  | W    |
| Storage temperature (plastic)              | T <sub>stg</sub>  | -65  | +150                 | °C   |
| Temperature with V <sub>CC</sub> applied   | T <sub>bias</sub> | -55  | +125                 | °C   |
| DC current into output (low)               | I <sub>OUT</sub>  | -    | 20                   | mA   |

NOTE: Stresses greater than those listed under *Absolute Maximum Ratings* may cause permanent damage to the device. This is a stress rating only and functional operation of the device at these or any other conditions outside those indicated in the operational sections of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect reliability.

#### **Truth table**

| CE | WE | OE | Data             | Mode                              |
|----|----|----|------------------|-----------------------------------|
| Н  | Х  | Х  | High Z           | Standby $(I_{SB}, I_{SB1})$       |
| L  | Н  | Н  | High Z           | Output disable (I <sub>CC</sub> ) |
| L  | Н  | L  | D <sub>OUT</sub> | Read (I <sub>CC</sub> )           |
| L  | L  | Х  | D <sub>IN</sub>  | Write (I <sub>CC</sub> )          |

2/21/06, v 1.2



# **Recommended operating condition**

| Parame                 | ter          | Symbol                        | Min  | Nominal | Max            | Unit |
|------------------------|--------------|-------------------------------|------|---------|----------------|------|
| Supply voltage         |              | V <sub>CC</sub> (10/12/15/20) | 4.5  | 5.0     | 5.5            | V    |
| Input voltage          |              | V <sub>IH</sub> *             | 2.2  | _       | $V_{CC} + 0.5$ | V    |
| input voltage          | input vonage |                               | -0.5 | _       | 0.8            | V    |
| Ambient operating      | commercial   | T <sub>A</sub>                | 0    | _       | 70             | °C   |
| temperature industrial |              | T <sub>A</sub>                | -40  | _       | 85             | °C   |

 $V_{IH}$  max =  $V_{CC}$  + 1.5V for pulse width less than 5 nS.

\*\* $V_{IL}$  min = -1.0V for pulse width less than 5 nS.

# DC operating characteristics (over the operating range) $^{I}$

|                                   |                         |                                                                                                                                                   | -1  | 10  | _]  | 12  | _]  | 15  | -2  | 20  |      |       |
|-----------------------------------|-------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------|-----|-----|-----|-----|-----|-----|-----|-----|------|-------|
| Parameter                         | Symbol                  | <b>Test conditions</b>                                                                                                                            | Min | Max | Min | Max | Min | Max | Min | Max | Unit | Notes |
| Input leakage current             | $\left  I_{LI} \right $ | $V_{CC} = Max, V_{IN} = GND$ to $V_{CC}$                                                                                                          | -   | 1   | Ι   | 1   | _   | 1   | _   | 1   | μΑ   |       |
| Output leakage<br>current         | I <sub>LO</sub>         | $V_{CC} = Max, \overline{CE} = V_{IH}$<br>$V_{OUT} = GND \text{ to } V_{CC}$                                                                      | _   | 1   |     | 1   | _   | 1   | _   | 1   | μΑ   |       |
| Operating power<br>supply current | I <sub>CC</sub>         | $V_{CC} = Max, \overline{CE} < V_{IL}$<br>$f = f_{Max}, I_{OUT} = 0mA$                                                                            | -   | 160 |     | 140 | _   | 120 | _   | 100 | mA   |       |
|                                   | I <sub>SB</sub>         | $V_{CC} = Max, \overline{CE} \ge V_{IH}$<br>$f = f_{Max}, I_{OUT} = 0mA$                                                                          | -   | 60  |     | 55  | _   | 50  | _   | 40  | mA   |       |
| Standby power<br>supply current   | I <sub>SB1</sub>        | $\begin{split} V_{CC} &= Max,\\ \overline{CE} \geq V_{CC} - 0.2V,\\ V_{IN} \leq 0.2V \text{ or } V_{IN} \geq V_{CC} - 0.2V,\\ f &= 0 \end{split}$ | _   | 10  | Ι   | 10  | -   | 10  | _   | 10  | mA   |       |
|                                   | V <sub>OL</sub>         | $I_{OL} = 6 \text{ mA}, V_{CC} = \text{Min}$                                                                                                      | -   | 0.4 | —   | 0.4 | -   | 0.4 | -   | 0.4 | V    | 4     |
| Output voltage                    | *OL                     | $I_{OL} = 8 \text{ mA}, V_{CC} = Min$                                                                                                             | _   | 0.5 | -   | 0.5 | _   | 0.5 | _   | 0.5 | v    | т<br> |
|                                   | V <sub>OH</sub>         | $I_{OH} = -4 \text{ mA}, V_{CC} = \text{Min}$                                                                                                     | 2.4 | _   | 2.4 | _   | 2.4 | -   | 2.4 | —   | V    | 4     |

# Capacitance (f = 1MHz, $T_a = 25^\circ \text{ C}$ , $V_{CC} = \text{NOMINAL})^4$

| Parameter         | Symbol           | Signals                                                                     | Test conditions         | Max | Unit |
|-------------------|------------------|-----------------------------------------------------------------------------|-------------------------|-----|------|
| Input capacitance | C <sub>IN</sub>  | A, $\overline{\text{CE}}$ , $\overline{\text{WE}}$ , $\overline{\text{OE}}$ | $V_{IN} = 0V$           | 5   | pF   |
| I/O capacitance   | C <sub>I/O</sub> | I/O                                                                         | $V_{IN} = V_{OUT} = 0V$ | 7   | pF   |

2/21/06, v 1.2

#### -12 -15 -20 -10 **Parameter Symbol** Min Max Min Max Min Max Min Max Unit Notes 10 12 15 20 \_ \_ \_ \_ Read cycle time t<sub>RC</sub> ns 10 12 15 20 2 Address access time \_ \_ \_ \_ ns t<sub>AA</sub> 12 15 20 2 Chip enable $(\overline{CE})$ access time 10 t<sub>ACE</sub> \_ \_ \_ \_ ns 5 Output enable $(\overline{OE})$ access time 6 6 6 t<sub>OE</sub> \_ \_ \_ \_ ns 3 3 Output hold from address change t<sub>OH</sub> \_ 3 \_ 3 \_ \_ ns 4 3 3 3 3 3,4 $\overline{\text{CE}}$ Low to output in low Z \_ t<sub>CLZ</sub> \_ \_ \_ ns 7 $\overline{\text{CE}}$ High to output in high Z 5 9 3,4 \_ \_ 6 \_ \_ ns t<sub>CHZ</sub> $\overline{OE}$ Low to output in low Z 0 0 3,4 0 0 \_ ns $t_{OLZ}$ \_ \_ \_ 7 9 3,4 $\overline{\text{OE}}$ High to output in high Z 5 \_ \_ 6 \_ \_ ns t<sub>OHZ</sub> 0 0 0 0 3,4 \_ \_ \_ Power up time \_ ns t<sub>PU</sub> 10 12 15 20 3,4 \_\_\_\_ \_ Power down time \_ ns t<sub>PD</sub>

## Read cycle (over the operating range)<sup>2,8</sup>

## Key to switching waveforms

\_\_\_\_ Rising input



Undefined/don't care

## Read waveform 1 (address controlled)<sup>2,5,6,8</sup>



# Read waveform 2 (CE, OE controlled)<sup>2,5,7,8</sup>



2/21/06, v 1.2

**Alliance Semiconductor** 

#### -20 -10 -12 -15 Parameter Symbol Min Max Min Max Min Max Min Max Unit Notes 10 12 15 20 Write cycle time t<sub>WC</sub> \_ \_ \_ \_ ns 7 8 10 12 Chip enable $(\overline{CE})$ to write end \_ ns t<sub>CW</sub> \_ \_ \_ 7 8 10 12 Address setup to write end t<sub>AW</sub> \_ \_ \_ \_ ns 0 0 0 0 Address setup time t<sub>AS</sub> ns \_ \_ — — 7 8 10 12 Write pulse width ( $\overline{OE} = high$ ) \_ \_ \_ ns t<sub>WP1</sub> \_ Write pulse width ( $\overline{OE} = low$ 10 12 15 20 \_ \_ \_ \_ ns t<sub>WP2</sub> 0 0 0 0 Address hold from end of write \_ ns t<sub>AH</sub> \_ \_ \_ 0 0 0 0 Write recovery time \_ \_ \_ \_ t<sub>WR</sub> ns 5 7 9 6 Data valid to write end t<sub>DW</sub> \_ \_ \_ \_ ns 0 0 0 0 3,4 Data hold time t<sub>DH</sub> \_ \_ \_ \_ ns 2 5 2 2 7 2 9 3,4 Write enable to output in high Z 6 ns t<sub>WZ</sub> 3 3 3 3 Output active from write end \_ ns 3,4 t<sub>OW</sub> \_ \_ \_

R

## Write cycle (over the operating range)<sup>9</sup>

# Write waveform 1 (WE controlled)<sup>9</sup>





# Write waveform 2 (CE controlled)<sup>9</sup>



#### AC test conditions

- Output load: see Figure B.
- Input pulse level: GND to  $V_{CC}$  0.5V. See Figures A and B.
- Input rise and fall times: 2 ns. See Figure A.
- Input and output timing reference levels: 1.5V.



#### Notes

- During  $V_{CC}$  power-up, a pull-up resistor to  $V_{CC}$  on  $\overline{CE}$  is required to meet  $I_{SB}$  specification. 1
- 2 For test conditions, see AC Test Conditions.
- 3  $t_{CLZ}$  and  $t_{CHZ}$  are specified with  $C_{L}$  = 5pF as in Figure B. Transition is measured ±500 mV from steady-state voltage.
- This parameter is guaranteed, but not tested. 4
- $\overline{\text{WE}}$  is HIGH for read cycle. 5
- $\overline{\text{CE}}$  and  $\overline{\text{OE}}$  are LOW for read cycle. 6
- Address valid prior to or coincident with  $\overline{CE}$  transition Low. 7
- All read cycle timings are referenced from the last valid address to the first transitioning address. 8
- 9 All write cycle timings are referenced from the last valid address to the first transitioning address.
- 10 C = 30pF, except at high Z and low Z parameters, where C = 5pF.

# Package dimensions



|                | 44-pin TSOP 2  |         |  |  |  |  |
|----------------|----------------|---------|--|--|--|--|
|                | Min(mm)        | Max(mm) |  |  |  |  |
| Α              |                | 1.2     |  |  |  |  |
| A <sub>1</sub> | 0.05           | 0.15    |  |  |  |  |
| A <sub>2</sub> | 0.95           | 1.05    |  |  |  |  |
| b              | 0.30           | 0.45    |  |  |  |  |
| c              | 0.12           | 0.21    |  |  |  |  |
| d              | 18.31          | 18.52   |  |  |  |  |
| E <sub>1</sub> | 10.06          | 10.26   |  |  |  |  |
| E              | 11.68          | 11.94   |  |  |  |  |
| e              | 0.80 (typical) |         |  |  |  |  |
| L              | 0.40           | 0.60    |  |  |  |  |



|                | 36-pin S  | 36-pin SOJ 400 |  |  |  |  |  |
|----------------|-----------|----------------|--|--|--|--|--|
|                | Min(mils) | Max(mils)      |  |  |  |  |  |
| Α              | 0.128     | 0.148          |  |  |  |  |  |
| A <sub>1</sub> | 0.025     | —              |  |  |  |  |  |
| A <sub>2</sub> | 0.105     | 0.115          |  |  |  |  |  |
| b              | 0.015     | 0.020          |  |  |  |  |  |
| b <sub>1</sub> | 0.026     | 0.032          |  |  |  |  |  |
| С              | 0.007     | 0.013          |  |  |  |  |  |
| D              | .920      | .930           |  |  |  |  |  |
| e              | 0.045     | 0.055          |  |  |  |  |  |
| E              | 0.370 BSC |                |  |  |  |  |  |
| E <sub>1</sub> | 0.395     | 0.405          |  |  |  |  |  |
| E <sub>2</sub> | 0.435     | 0.445          |  |  |  |  |  |



## **Ordering codes**

| Package | Version    | 10 ns          | <b>12 ns</b>   | 15 ns          | 20 ns          |
|---------|------------|----------------|----------------|----------------|----------------|
| SOJ     | Commercial | AS7C4096A-10JC | AS7C4096A-12JC | AS7C4096A-15JC | AS7C4096A-20JC |
| 505     | Industrial | AS7C4096A-10JI | AS7C4096A-12JI | AS7C4096A-15JI | AS7C4096A-20JI |
| TSOP 2  | Commercial | AS7C4096A-10TC | AS7C4096A-12TC | AS7C4096A-15TC | AS7C4096A-20TC |
| 1501 2  | Industrial | AS7C4096A-10TI | AS7C4096A-12TI | AS7C4096A-15TI | AS7C4096A-20TI |

#### Note: Add suffix 'N' to the above part number for Lead Free Parts. (Ex: AS7C4096A - 10 TIN)

## Part numbering system

| AS7C           | 4096A            | -XX         | J or T                                   | X                                                                                 | X                 |
|----------------|------------------|-------------|------------------------------------------|-----------------------------------------------------------------------------------|-------------------|
| SRAM<br>prefix | Device<br>number | Access time | Packages:<br>J: SOJ 400 mil<br>T: TSOP 2 | Temperature ranges:<br>C: Commercial, 0°C to 70°C<br>I: Industrial, -40°C to 85°C | N=Lead Free Parts |



## **Revision History**

| Rev. No. | History                                                                  | <b>Revised Date</b> |  |
|----------|--------------------------------------------------------------------------|---------------------|--|
| v1.0     | Initial release                                                          | 11/08/04            |  |
| v1 1     | Included I <sub>CC</sub> , I <sub>SB</sub> & I <sub>SB1</sub> parameters | 05/27/05            |  |
| v1.1     | Corrected the following: $T_{OE}$ , $V_{IH}$ , $V_{OL}$ & $t_{WZ}$       | 03/27/05            |  |
| v1.2     | Removed the title "PRELIMINARY INFORMATION"                              | 02/21/06            |  |



Alliance Semiconductor Corporation 2575, Augustine Drive, Santa Clara, CA 95054 Tel: 408 - 855 - 4900 Fax: 408 - 855 - 4999

www.alsc.com

Copyright © Alliance Semiconductor All Rights Reserved Part Number: AS7C4096A Document Version: v 1.2

© Copyright 2003 Alliance Semiconductor Corporation. All rights reserved. Our three-point logo, our name and Intelliwatt are trademarks or registered trademarks of Alliance. All other brand and product names may be the trademarks of their respective companies. Alliance reserves the right to make changes to this document and its products at any time without notice. Alliance assumes no responsibility for any errors that may appear in this document. The data contained herein represents Alliance's best data and/or estimates at the time of issuance. Alliance reserves the right to change or correct this data at any time, without notice. If the product described herein is under development, significant changes to these specifications are possible. The information in this product data sheet is intended to be general descriptive information for potential customers and users, and is not intended to operate as, or provide, any guarantee or warrantee to any user or customer. Alliance does not assume any responsibility or liability arising out of the application or use of any product described herein, and disclaims any express or implied warranties related to the sale and/or use of Alliance products including liability or warrantes related to fitness for a particular purpose, merchantability, or infringement of any intellectual property rights, except as express agreed to in Alliance's Terms and Conditions of Sale (which are available from Alliance). All sales of Alliance products are made exclusively according to Alliance's Terms and Conditions of Sale. The purchase of products from Alliance does not convey a license under any patent rights, copyrights; mask works rights, trademarks, or any other intellectual property rights of Alliance or third parties. Alliance does not authorize its products for use as critical components in life-supporting systems where a malfunction or failure may reasonably be expected to result in significant injury to the user, and the inclusion of Alliance products in such life suporting systems i