## 74LVX132 <br> Low Voltage Quad 2-Input NAND Schmitt Trigger

## Features

- Input voltage level translation from 5 V to 3 V

■ Ideal for low power/low noise 3.3 V applications
■ Guaranteed simultaneous switching noise level and dynamic threshold performance

## General Description

The LVX132 contains four 2-input NAND Schmitt Trigger Gates. The pin configuration and function are the same as the LVX00 but the inputs have hysteresis between the positive-going and negative-going input thresholds, which are capable of transforming slowly changing input signals into sharply defined, jitter-free output signals, thus providing greater noise margins than conventional gates.

The inputs tolerate voltages up to 7 V allowing the interface of 5 V systems to 3 V systems.

Ordering Information

| Order <br> Number | Package <br> Number | Package Description |
| :--- | :---: | :--- |
| 74LVX132M | M14A | 14-Lead Small Outline Integrated Circuit (SOIC), JEDEC MS-012, 0.150" Narrow |
| 74LVX132SJ | M14D | 14-Lead Small Outline Package (SOP), EIAJ TYPE II, 5.3mm Wide |
| 74LVX132MTC | MTC14 | 14-Lead Thin Shrink Small Outline Package (TSSOP), JEDEC MO-153, 4.4mm Wide |

Device also available in Tape and Reel. Specify by appending suffix letter " $X$ " to the ordering number.
All packages are lead free per JEDEC: J-STD-020B standard.


Pin Description

| Pin Names | Descriptions |
| :--- | :--- |
| $A_{n}, B_{n}$ | Inputs |
| $Y_{n}$ | Outputs |

## Logic Diagram




## Absolute Maximum Ratings

Stresses exceeding the absolute maximum ratings may damage the device. The device may not function or be operable above the recommended operating conditions and stressing the parts to these levels is not recommended. In addition, extended exposure to stresses above the recommended operating conditions may affect device reliability. The absolute maximum ratings are stress ratings only.

| Symbol | Parameter | Rating |
| :---: | :--- | ---: |
| $\mathrm{V}_{\mathrm{CC}}$ | Supply Voltage | -0.5 V to +7.0 V |
| $\mathrm{I}_{\mathrm{IK}}$ | DC Input Diode Current, $\mathrm{V}_{\mathrm{I}}=-0.5 \mathrm{~V}$ | -20 mA |
| $\mathrm{~V}_{\mathrm{I}}$ | DC Input Voltage | -0.5 V to 7 V |
| $\mathrm{I}_{\mathrm{OK}}$ | DC Output Diode Current <br> $\mathrm{V}_{\mathrm{O}}=-0.5 \mathrm{~V}$ | -20 mA |
|  | $\mathrm{~V}_{\mathrm{O}}=\mathrm{V}_{\mathrm{CC}}+0.5 \mathrm{~V}$ | +20 mA |
| $\mathrm{~V}_{\mathrm{O}}$ | DC Output Voltage | -0.5 V to $\mathrm{V}_{\mathrm{CC}}+0.5 \mathrm{~V}$ |
| $\mathrm{I}_{\mathrm{O}}$ | DC Output Source or Sink Current | $\pm 25 \mathrm{~mA}$ |
| $\mathrm{I}_{\mathrm{CC}}$ or $\mathrm{I}_{\mathrm{GND}}$ | DC $\mathrm{V}_{\mathrm{CC}}$ or Ground Current | $\pm 50 \mathrm{~mA}$ |
| $\mathrm{~T}_{\text {STG }}$ | Storage Temperature | $-65^{\circ} \mathrm{C}$ to $+150^{\circ} \mathrm{C}$ |
| P | Power Dissipation | 180 mW |

## Recommended Operating Conditions ${ }^{(1)}$

The Recommended Operating Conditions table defines the conditions for actual device operation. Recommended operating conditions are specified to ensure optimal performance to the datasheet specifications. Fairchild does not recommend exceeding them or designing to absolute maximum ratings.

| Symbol | Parameter | Rating |
| :---: | :--- | ---: |
| $\mathrm{V}_{\mathrm{CC}}$ | Supply Voltage | 2.0 V to 3.6 V |
| $\mathrm{~V}_{\mathrm{I}}$ | Input Voltage | 0 V to 5.5 V |
| $\mathrm{~V}_{\mathrm{O}}$ | Output Voltage | 0 V to $\mathrm{V}_{\mathrm{CC}}$ |
| $\mathrm{T}_{\mathrm{A}}$ | Operating Temperature | $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ |
| $\Delta \mathrm{t} / \Delta \mathrm{V}$ | Input Rise and Fall Time | $0 \mathrm{~ns} / \mathrm{V}$ to $100 \mathrm{~ns} / \mathrm{V}$ |

## Note:

1. Unused inputs must be held HIGH or LOW. They may not float.

DC Electrical Characteristics

| Symbol | Parameter | $\mathrm{V}_{\mathrm{Cc}}(\mathrm{V})$ | Conditions | $\mathrm{T}_{\mathrm{A}}=+25^{\circ} \mathrm{C}$ |  |  | $\begin{gathered} \mathrm{T}_{\mathrm{A}}=-40^{\circ} \mathrm{C} \text { to } \\ \\ +85^{\circ} \mathrm{C} \end{gathered}$ |  | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  |  | Min. | Typ. | Max. | Min. | Max. |  |
| $\mathrm{V}_{\mathrm{t}}{ }^{+}$ | Positive Threshold | 3.0 |  |  |  | 2.2 |  | 2.2 | V |
| $\mathrm{V}_{\mathrm{t}}{ }^{-}$ | Negative Threshold | 3.0 |  | 0.9 |  |  | 0.9 |  | V |
| $\mathrm{V}_{\mathrm{H}}$ | Hysteresis | 3.0 |  | 0.3 |  | 1.2 | 0.3 | 1.2 | V |
| $\mathrm{V}_{\mathrm{OH}}$ | HIGH Level Output Voltage | 2.0 | $\begin{aligned} & \mathrm{V}_{\mathrm{IN}}=\mathrm{V}_{\mathrm{IL}} \text { or } \mathrm{V}_{\mathrm{IH}}, \\ & \mathrm{I}_{\mathrm{OH}}=-50 \mu \mathrm{~A} \end{aligned}$ | 1.9 | 2.0 |  | 1.9 |  | V |
|  |  | 3.0 | $\begin{aligned} & \mathrm{V}_{\mathrm{IN}}=\mathrm{V}_{\mathrm{IL}} \text { or } \mathrm{V}_{\mathrm{IH}}, \\ & \mathrm{I}_{\mathrm{OH}}=-50 \mu \mathrm{~A} \end{aligned}$ | 2.9 | 3.0 |  | 2.9 |  |  |
|  |  | 3.0 | $\begin{aligned} & \mathrm{V}_{\mathrm{IN}}=\mathrm{V}_{\mathrm{IL}} \text { or } \mathrm{V}_{\mathrm{IH}}, \\ & \mathrm{I}_{\mathrm{OH}}=-4 \mathrm{~mA} \end{aligned}$ | 2.58 |  |  | 2.48 |  |  |
| $\mathrm{V}_{\mathrm{OL}}$ | LOW Level Output Voltage | 2.0 | $\begin{aligned} & \mathrm{V}_{\mathrm{IN}}=\mathrm{V}_{\mathrm{IL}} \text { or } \mathrm{V}_{\mathrm{IH}}, \\ & \mathrm{I}_{\mathrm{OL}}=50 \mu \mathrm{~A} \end{aligned}$ |  | 0.0 | 0.1 |  | 0.1 | V |
|  |  | 3.0 | $\begin{aligned} & \mathrm{V}_{\mathrm{IN}}=\mathrm{V}_{\mathrm{IL}} \text { or } \mathrm{V}_{\mathrm{IH}}, \\ & \mathrm{I}_{\mathrm{OL}}=50 \mu \mathrm{~A} \end{aligned}$ |  | 0.0 | 0.1 |  | 0.1 |  |
|  |  | 3.0 | $\begin{aligned} & \mathrm{V}_{\mathrm{IN}}=\mathrm{V}_{\mathrm{IL}} \text { or } \mathrm{V}_{\mathrm{IH}}, \\ & \mathrm{I}_{\mathrm{OL}}=4 \mathrm{~mA} \end{aligned}$ |  |  | 0.36 |  | 0.44 |  |
| $\mathrm{I}_{\text {IN }}$ | Input Leakage Current | 3.6 | $\mathrm{V}_{\text {IN }}=5.5 \mathrm{~V}$ or GND |  |  | $\pm 0.1$ |  | $\pm 1.0$ | $\mu \mathrm{A}$ |
| $\mathrm{I}_{\mathrm{CC}}$ | Quiescent Supply Current | 3.6 | $\mathrm{V}_{\mathrm{IN}}=\mathrm{V}_{\mathrm{CC}}$ or GND |  |  | 2.0 |  | 20 | $\mu \mathrm{A}$ |

Noise Characteristics ${ }^{(2)}$

| Symbol | Parameter | $\mathrm{V}_{\mathrm{Cc}}(\mathrm{V})$ | $C_{L}(\mathrm{pF})$ | $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ |  | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  |  | Typ. | Limit |  |
| $\mathrm{V}_{\text {OLP }}$ | Quiet Output Maximum Dynamic $\mathrm{V}_{\mathrm{OL}}$ | 3.3 | 50 | 0.3 | 0.5 | V |
| $\mathrm{V}_{\text {OLV }}$ | Quiet Output Minimum Dynamic $\mathrm{V}_{\mathrm{OL}}$ | 3.3 | 50 | -0.3 | -0.5 | V |
| $\mathrm{V}_{\text {IHD }}$ | Minimum HIGH Level Dynamic Input Voltage | 3.3 | 50 |  | 2.0 | V |
| $\mathrm{V}_{\text {ILD }}$ | Maximum LOW Level Dynamic Input Voltage | 3.3 | 50 |  | 0.8 | V |

## Note:

2. Input $t_{r}=t_{f}=3 n s$

AC Electrical Characteristics

| Symbol | Parameter | $\mathrm{V}_{\mathrm{Cc}}(\mathrm{V})$ | $C_{L}(\mathrm{pF})$ | $\mathrm{T}_{\mathrm{A}}=+25^{\circ} \mathrm{C}$ |  |  | $\begin{aligned} \mathrm{T}_{\mathrm{A}}= & -40^{\circ} \mathrm{C} \text { to } \\ & +85^{\circ} \mathrm{C} \end{aligned}$ |  | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  |  | Min. | Typ. | Max. | Min. | Max. |  |
| $\mathrm{t}_{\text {PLH }}, \mathrm{t}_{\text {PHL }}$ | Propagation Delay Time | 2.7 | 15 |  | 7.0 | 11.5 | 1.0 | 13.0 | ns |
|  |  |  | 50 |  | 10.5 | 16.0 | 1.0 | 18.7 |  |
|  |  | $3.3 \pm 0.3$ | 15 |  | 6.1 | 10.6 | 1.0 | 12.5 |  |
|  |  |  | 50 |  | 9.0 | 15.4 | 1.0 | 17.5 |  |
| $\mathrm{t}_{\text {OSLH }}, \mathrm{t}_{\text {OSHL }}$ | Output to Output Skew ${ }^{(3)}$ | 2.7 | 50 |  |  | 1.5 |  | 1.5 | ns |
|  |  | 3.3 |  |  |  | 1.5 |  | 1.5 |  |

## Note:

3. Parameter guaranteed by design $\mathrm{t}_{\mathrm{OSLH}}=\left|\mathrm{t}_{\mathrm{PLHm}}-\mathrm{t}_{\mathrm{PLHn}}\right|, \mathrm{t}_{\mathrm{OSHL}}=\left|\mathrm{t}_{\mathrm{PHLm}}-\mathrm{t}_{\mathrm{PHLn}}\right|$

## Capacitance

|  | Parameter | $\mathrm{T}_{\mathrm{A}}=+25^{\circ} \mathrm{C}$ |  |  | $\begin{gathered} \mathrm{T}_{\mathrm{A}}=-40^{\circ} \mathrm{C} \text { to } \\ \\ +85^{\circ} \mathrm{C} \end{gathered}$ |  | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Symbol |  | Min. | Typ. | Max. | Min. | Max. |  |
| $\mathrm{C}_{\text {IN }}$ | Input Capacitance |  | 4 | 10 |  | 10 | pF |
| $\mathrm{C}_{\text {PD }}$ | Power Dissipation Capacitance ${ }^{(4)}$ |  | 18 |  |  |  | pF |

## Note:

4. $C_{P D}$ is defined as the value of the internal equivalent capacitance which is calculated from the operating current
consumption without load.
Average operating current can be obtained by the eqation: $I_{C C(\text { opr.) }}=\frac{C_{P D} \times V_{C C} \times f_{I N} \times I_{C C}}{6 \text { (per Gate) }}$

## Physical Dimensions



Figure 1. 14-Lead Small Outline Integrated Circuit (SOIC), JEDEC MS-012, 0.150" Narrow
Package drawings are provided as a service to customers considering Fairchild components. Drawings may change in any manner without notice. Please note the revision and/or date on the drawing and contact a Fairchild Semiconductor representative to verify or obtain the most recent revision. Package specifications do not expand the terms of Fairchild's worldwide terms and conditions, specifically the warranty therein, which covers Fairchild products.

Always visit Fairchild Semiconductor's online packaging area for the most recent package drawings:
http://www.fairchildsemi.com/packaging/

## Physical Dimensions (Continued)



LAND PATTERN RECOMMENDATION


DIMENSIONS ARE IN MILLIMETERS

NOTES:
A. CONFORMS TO EIAJ EDR-7320 REGISTRATION,

ESTABLISHED IN DECEMBER, 1998
B. DIMENSIONS ARE IN MILLIMETERS.
C. DIMENSIONS ARE EXCLUSIVE OF BURRS, MOLD

FLASH, AND TIE BAR EXTRUSIONS.


DETAIL A
M14DREVC

Figure 2. 14-Lead Small Outline Package (SOP), EIAJ TYPE II, 5.3mm Wide
Package drawings are provided as a service to customers considering Fairchild components. Drawings may change in any manner without notice. Please note the revision and/or date on the drawing and contact a Fairchild Semiconductor representative to verify or obtain the most recent revision. Package specifications do not expand the terms of Fairchild's worldwide terms and conditions, specifically the warranty therein, which covers Fairchild products.

Always visit Fairchild Semiconductor's online packaging area for the most recent package drawings:
http://www.fairchildsemi.com/packaging/

Physical Dimensions (Continued)


NOTES:
A. CONFORMS TO JEDEC REGISTRATION MO-153, VARIATION AB, REF NOTE 6
B. DIMENSIONS ARE IN MILLIMETERS

C. DIMENSIONS ARE EXCLUSIVE OF BURRS, MOLD FLASH, AND TIE BAR EXTRUSIONS
D. DIMENSIONING AND TOLERANCES PER ANSI Y14.5M, 1982
E. LANDPATTERN STANDARD: SOP65P640X110-14M
F. DRAWING FILE NAME: MTC14REV6

Figure 3. 14-Lead Thin Shrink Small Outline Package (TSSOP), JEDEC MO-153, 4.4mm Wide
Package drawings are provided as a service to customers considering Fairchild components. Drawings may change in any manner without notice. Please note the revision andlor date on the drawing and contact a Fairchild Semiconductor representative to verify or obtain the most recent revision. Package specifications do not expand the terms of Fairchild's worldwide terms and conditions, specifically the warranty therein, which covers Fairchild products.

Always visit Fairchild Semiconductor's online packaging area for the most recent package drawings:
http://www.fairchildsemi.com/packaging/

## FAIRCHILD

SEMICONDUCTOR*

## TRADEMARKS

The following includes registered and unregistered trademarks and service marks, owned by Fairchild Semiconductor and/or its global subsidiaries, and is not intended to be an exhaustive list of all such trademarks.

| ACEx ${ }^{\text {® }}$ | FPS ${ }^{\text {™ }}$ | PDP-SPM ${ }^{\text {TM }}$ | SupreMOS ${ }^{\text {TM }}$ |
| :---: | :---: | :---: | :---: |
| Build it Now $^{\text {™ }}$ | FRFET ${ }^{\text {® }}$ | Power220 ${ }^{\text {® }}$ | SyncFET ${ }^{\text {тM }}$ |
| CorePLUS ${ }^{\text {™ }}$ | Global Power Resource ${ }^{\text {sm }}$ | POWEREDGE ${ }^{\circledR}$ | 5 SYSTEM ${ }^{\circledR}$ |
| CROSSVOLT ${ }^{\text {TM }}$ | Green FPS ${ }^{\text {™ }}$ | Power-SPM ${ }^{\text {™ }}$ | The Power Franchise ${ }^{\text {® }}$ |
| CTL ${ }^{\text {TM }}$ | Green FPS ${ }^{\text {TM }}$ e-Series ${ }^{\text {TM }}$ | PowerTrench ${ }^{(8}$ | the ${ }^{\text {ther }}$ |
| Current Transfer Logic ${ }^{\text {TM }}$ | GTO $^{\text {m }}$ | Programmable Active Droop ${ }^{\text {TM }}$ | Pfranchise |
| EcoSPARK ${ }^{\circledR}$ | $i-L o^{\text {TM }}$ | QFET ${ }^{\text {® }}$ | TinyBoost ${ }^{\text {TM }}$ |
| EZSWITCH ${ }^{\text {T }}$ * | IntelliMAX ${ }^{\text {TM }}$ | QS ${ }^{\text {TM }}$ | TinyBuck ${ }^{\text {™ }}$ |
| Ef ${ }^{\text {™ }}$ | ISOPLANAR ${ }^{\text {T }}$ | QT Optoelectronics ${ }^{\text {TM }}$ | TinyLogic ${ }^{\circledR}$ |
| $\Gamma^{\text {® }}$ | MegaBuck ${ }^{\text {TM }}$ | Quiet Series ${ }^{\text {TM }}$ | TINYOPTO ${ }^{\text {™ }}$ |
| 5 | MICROCOUPLER ${ }^{\text {TM }}$ | RapidConfigure ${ }^{\text {TM }}$ | TinyPower ${ }^{\text {TM }}$ |
| Fairchild ${ }^{\text {® }}$ | MicroFET ${ }^{\text {m }}$ | SMART START ${ }^{\text {TM }}$ | TinyPWM ${ }^{\text {™ }}$ |
| Fairchild Semiconductor ${ }^{\text {® }}$ | MicroPak ${ }^{\text {™ }}$ | SPM ${ }^{\text {® }}$ | TinyWire ${ }^{\text {TM }}$ |
| FACT Quiet Series ${ }^{\text {TM }}$ | MillerDrive ${ }^{\text {TM }}$ | STEALTH ${ }^{\text {TM }}$ | $\mu$ SerDes $^{\text {™ }}$ |
| $\mathrm{FACT}^{\text {® }}$ | Motion-SPM ${ }^{\text {TM }}$ | SuperFET ${ }^{\text {TM }}$ | UHC ${ }^{\circledR}$ |
| $\mathrm{FAST}^{\text {® }}$ | OPTOLOGIC ${ }^{\circledR}$ | SuperSOT ${ }^{\text {TM }} 3$ | Ultra FRFET ${ }^{\text {™ }}$ |
| FastvCore ${ }^{\text {TM }}$ | OPTOPLANAR ${ }^{\circledR}$ | SuperSOT ${ }^{\text {TM }}$-6 | UniFET ${ }^{\text {Tm }}$ |
| FlashWriter ${ }^{\text {® }}$ |  | SuperSOT ${ }^{\text {TM }}$ - 8 | VCX ${ }^{\text {™ }}$ |

* EZSWITCH ${ }^{\text {TM }}$ and FlashWriter ${ }^{\circledR}$ are trademarks of System General Corporation, used under license by Fairchild Semiconductor.


## DISCLAIMER

FAIRCHILD SEMICONDUCTOR RESERVES THE RIGHT TO MAKE CHANGES WITHOUT FURTHER NOTICE TO ANY PRODUCTS HEREIN TO IMPROVE RELIABILITY, FUNCTION, OR DESIGN. FAIRCHILD DOES NOT ASSUME ANY LIABILITY ARISING OUT OF THE APPLICATION OR USE OF ANY PRODUCT OR CIRCUIT DESCRIBED HEREIN; NEITHER DOES IT CONVEY ANY LICENSE UNDER ITS PATENT RIGHTS, NOR THE RIGHTS OF OTHERS. THESE SPECIFICATIONS DO NOT EXPAND THE TERMS OF FAIRCHILD'S WORLDWIDE TERMS AND CONDITIONS, SPECIFICALLY THE WARRANTY THEREIN, WHICH COVERS THESE PRODUCTS.

## LIFE SUPPORT POLICY

FAIRCHILD'S PRODUCTS ARE NOT AUTHORIZED FOR USE AS CRITICAL COMPONENTS IN LIFE SUPPORT DEVICES OR SYSTEMS WITHOUT THE EXPRESS WRITTEN APPROVAL OF FAIRCHILD SEMICONDUCTOR CORPORATION.

As used herein:

1. Life support devices or systems are devices or systems which, (a) are intended for surgical implant into the body or (b) support or sustain life, and (c) whose failure to perform when properly used in accordance with instructions for use provided in the labeling, can be reasonably expected to result in a significant injury of the user.
2. A critical component in any component of a life support, device, or system whose failure to perform can be reasonably expected to cause the failure of the life support device or system, or to affect its safety or effectiveness.

PRODUCT STATUS DEFINITIONS
Definition of Terms

| Datasheet Identification | Product Status | Definition |
| :--- | :--- | :--- |
| Advance Information | Formative or In Design | This datasheet contains the design specifications for product <br> development. Specifications may change in any manner without notice. |
| Preliminary | First Production | This datasheet contains preliminary data; supplementary data will be <br> published at a later date. Fairchild Semiconductor reserves the right to <br> make changes at any time without notice to improve design. |
| No Identification Needed | Full Production | This datasheet contains final specifications. Fairchild Semiconductor <br> reserves the right to make changes at any time without notice to improve <br> the design. |
| Obsolete | Not In Production | This datasheet contains specifications on a product that has been <br> discontinued by Fairchild Semiconductor. The datasheet is printed for <br> reference information only. |

