# **PCU9655** # 16-channel UFm 5 MHz bus 100 mA 40 V LED driver Rev. 2 — 2 October 2012 **Product data sheet** # 1. General description The PCU9655 is a UFm I<sup>2</sup>C-bus controlled 16-channel LED driver optimized for voltage switch dimming and blinking 100 mA Red/Green/Blue/Amber (RGBA) LEDs. Each LED output has its own 8-bit resolution (256 steps) fixed frequency individual PWM controller that operates at approximately 31.25 kHz with a duty cycle that is adjustable from 0 % to 99.6 % to allow the LED to be set to a specific brightness value. An additional 8-bit resolution (256 steps) group PWM controller has both a fixed frequency of about 122 Hz and an adjustable frequency roughly between 15 Hz to once every 16.8 seconds with a duty cycle that is adjustable from 0 % to 99.6 % that is used to either dim or blink all LEDs with the same value. Each LED output can be off, on (no PWM control), set at its individual PWM controller value or at both individual and group PWM controller values. The PCU9655 operates with a supply voltage range of 3 V to 5.5 V and the 100 mA open-drain outputs allow voltages up to 40 V. The PCU9655 is one of the first LED controller devices in a new Ultra Fast mode (UFm) family. UFm devices offer higher frequency (up to 5 MHz). Software programmable LED Group and three Sub Call I<sup>2</sup>C-bus addresses allow all or defined groups of PCU9655 devices to respond to a common I<sup>2</sup>C-bus address, allowing for example, all red LEDs to be turned on or off at the same time, thus minimizing I<sup>2</sup>C-bus commands. On power-up, PCU9655 will have a unique Sub Call address to identify it as a 16-channel LED driver. This allows mixing of devices with different channel widths. Five hardware address pins on PCU9655 allow up to 32 devices on the same bus. The Software Reset (SWRST) function allows the master to perform a reset of the PCU9655 through the I<sup>2</sup>C-bus, identical to the Power-On Reset (POR) that initializes the registers to their default state causing the output voltage switches to be OFF (LED off). This allows an easy and quick way to reconfigure all device registers to the same condition. Additionally, a thermal shutdown feature protects the device when the internal junction temperature exceeds the overtemperature threshold. #### 16-channel UFm 5 MHz bus 100 mA 40 V LED driver ### 2. Features and benefits - 16 LED drivers. Each output programmable at: - Off - On - Programmable LED brightness - ◆ Programmable group dimming/blinking mixed with individual LED brightness - Programmable LED output enable delay to reduce EMI and surge currents - 16 output channels can sink up to 100 mA, tolerate up to 40 V when OFF - 5 MHz Ultra Fast-mode unidirectional interface (write only) - 256-step (8-bit) linear programmable brightness per LED output varying from fully off (default) to maximum brightness using a 31.25 kHz PWM signal - 256-step group brightness control allows general dimming (using a 122 Hz PWM signal) from fully off to maximum brightness (default) - 256-step group blinking with frequency programmable from 15 Hz to 16.8 s and duty cycle from 0 % to 99.6 % - Output state change programmable on the Acknowledge (this ninth bit is always set to 1 by UFm I<sup>2</sup>C-bus master) or the STOP Command to update outputs byte-by-byte or all at the same time (default to 'Change on STOP'). - Five hardware address pins allow 32 PCU9655 devices to be connected to the same UFM bus and to be individually programmed - Four software programmable I<sup>2</sup>C-bus addresses (one LED Group Call address and three LED Sub Call addresses) allow groups of devices to be addressed at the same time in any combination (for example, one register used for 'All Call' so that all the PCU9655s on the UFm bus can be addressed at the same time and the second register used for three different addresses so that ¹/₃ of all devices on the bus can be addressed at the same time in a group). Software enable and disable for each programmable UFm bus address. - Unique power-up default Sub Call address allows mixing of devices with different channel widths - Software Reset feature (SWRST Call) allows the device to be reset through the UFm bus - 8 MHz internal oscillator requires no external components - Internal power-on reset - Noise filter on USDA/USCL inputs - Glitch free LED outputs on power-up - Thermal shutdown with thermal protection - Operating power supply voltage (V<sub>DD</sub>) range of 3 V to 5.5 V - 5.5 V tolerant inputs on non-LED pins - -40 °C to +85 °C operation - ESD protection exceeds 2000 V HBM per JESD22-A114 and 1000 V CDM per JESD22-C101 - Latch-up testing is done to JEDEC Standard JESD78 Class II, Level B - Packages offered: TSSOP28 PCU9655 #### 16-channel UFm 5 MHz bus 100 mA 40 V LED driver # 3. Applications - Amusement products - RGB or RGBA LED drivers - LED status information - LED displays - LCD backlights - Keypad backlights for cellular phones or handheld devices # 4. Ordering information Table 1. Ordering information | Type number | Topside mark | Package | | | | | | |-------------|--------------|---------|------------------------------------------------------------------------|----------|--|--|--| | | | Name | Description | Version | | | | | PCU9655PW | PCU9655 | TSSOP28 | plastic thin shrink small outline package; 28 leads; body width 4.4 mm | SOT361-1 | | | | | PCU9655PW1 | PU96551 | TSSOP28 | plastic thin shrink small outline package; 28 leads; body width 4.4 mm | SOT361-1 | | | | # 5. Block diagram All information provided in this document is subject to legal disclaimers. © NXP B.V. 2012. All rights reserved. PCU9655 #### 16-channel UFm 5 MHz bus 100 mA 40 V LED driver # 6. Pinning information ### 6.1 Pinning ### 6.2 Pin description Table 2. Pin description | Symbol | Pin | | Туре | Description | |----------|------------|------------|--------|--------------------------------| | | PCU9655PW | PCU9655PW1 | | | | A0 | 1 | 1 | I | address input 0[1] | | A1 | 2 | 2 | I | address input 1 <sup>[1]</sup> | | A2 | 3 | 3 | I | address input 2[1] | | A3 | 4 | 4 | I | address input 3[1] | | A4 | 5 | 5 | I | address input 4[1] | | LED0 | 6 | 7 | 0 | LED driver 0 | | LED1 | 7 | 8 | 0 | LED driver 1 | | LED2 | 8 | 9 | 0 | LED driver 2 | | LED3 | 9 | 10 | 0 | LED driver 3 | | $V_{SS}$ | 10, 19, 24 | 6, 15 | ground | supply ground | | LED4 | 11 | 11 | 0 | LED driver 4 | | LED5 | 12 | 12 | 0 | LED driver 5 | | LED6 | 13 | 13 | 0 | LED driver 6 | | LED7 | 14 | 14 | 0 | LED driver 7 | | LED8 | 15 | 16 | 0 | LED driver 8 | | LED9 | 16 | 17 | 0 | LED driver 9 | | LED10 | 17 | 18 | 0 | LED driver 10 | PCU9655 All information provided in this document is subject to legal disclaimers. #### 16-channel UFm 5 MHz bus 100 mA 40 V LED driver Table 2. Pin description ... continued | Symbol | Pin | | Туре | Description | |----------|-----------|------------|--------------|--------------------------------| | | PCU9655PW | PCU9655PW1 | | | | LED11 | 18 | 19 | 0 | LED driver 11 | | LED12 | 20 | 20 | 0 | LED driver 12 | | LED13 | 21 | 21 | 0 | LED driver 13 | | LED14 | 22 | 22 | 0 | LED driver 14 | | LED15 | 23 | 23 | 0 | LED driver 15 | | RESET | 25 | - | I | active LOW reset input | | n.c. | - | 24, 25 | - | do not connect; reserved input | | USCL | 26 | 26 | I | UFm serial clock line | | USDA | 27 | 27 | I | UFm serial data line | | $V_{DD}$ | 28 | 28 | power supply | supply voltage | <sup>[1]</sup> In order to obtain the best system level ESD performance, a standard pull-up resistor (10 kΩ typical) is required for any address pin connecting to V<sub>DD</sub>. For additional information on system level ESD performance, please refer to application notes AN10897 and AN11131. # 7. Functional description Refer to Figure 1 "Block diagram of PCU9655PW". #### 7.1 Device addresses Following a START condition, the bus master must output the address of the slave it is accessing. For PCU9655 there are a maximum of 32 possible programmable addresses using the five hardware address pins A[4:0]. ### 7.1.1 Regular UFm I<sup>2</sup>C-bus slave address The $I^2C$ -bus slave address of the PCU9655 is shown in <u>Figure 3</u>. To conserve power, no internal pull-up resistors are incorporated on the hardware selectable address pins and they must be pulled HIGH or LOW externally. **Remark:** Reserved I<sup>2</sup>C-bus addresses must be used with caution since they can interfere with: - 'reserved for future use' I<sup>2</sup>C-bus addresses (0000 011, 1111 1XX) - slave devices that use the 10-bit addressing scheme (1111 0XX) - slave devices that are designed to respond to the General Call address (0000 000) - High-speed mode (Hs-mode) master code (0000 1XX) #### 16-channel UFm 5 MHz bus 100 mA 40 V LED driver The last bit of the address byte defines the operation to be performed. Only writes to PCU9655 are supported, therefore the last bit is set to 0. #### 7.1.2 LED All Call UFm I<sup>2</sup>C-bus address - Default power-up value (ALLCALLADR register): A0h or 1010 000X - Programmable through I<sup>2</sup>C-bus (volatile programming) - At power-up, LED All Call I<sup>2</sup>C-bus address is enabled See Section 7.3.9 "ALLCALLADR, LED All Call I2C-bus address" for more detail. **Remark:** The default LED All Call I<sup>2</sup>C-bus address (A0h or 1010 000X) must not be used as a regular I<sup>2</sup>C-bus slave address since this address is enabled at power-up. All of the PCU9655s on the UFm I<sup>2</sup>C-bus will respond to the address if sent by the I<sup>2</sup>C-bus master. #### 7.1.3 LED Sub Call UFm I<sup>2</sup>C-bus addresses - 3 different l<sup>2</sup>C-bus addresses can be used - Default power-up values: - SUBADR1 register: ACh or 1010 110X - SUBADR2 register: ACh or 1010 110X - SUBADR3 register: ACh or 1010 110X - Programmable through UFm I<sup>2</sup>C-bus (volatile programming) - At power-up, SUBADR1 is enabled while SUBADR2 and SUBADR3 I<sup>2</sup>C-bus addresses are disabled. Remark: At power-up SUBADR1 identifies this device as a 16-channel driver. See <u>Section 7.3.8 "SUBADR[3:1] LED Sub Call UFm I<sup>2</sup>C-bus addresses for PCU9655"</u> for more detail. **Remark:** The default LED Sub Call I<sup>2</sup>C-bus addresses may be used as regular I<sup>2</sup>C-bus slave addresses as long as they are disabled in bit [3:1] = 000 of MODE1 register. #### 7.2 Control register Following slave address, LED All Call address or LED Sub Call address, the bus master will send a byte to the PCU9655, which will be stored in the Control register. The lowest 7 bits are used as a pointer to determine which register will be accessed (D[6:0]). The highest bit is used as Auto-Increment Flag (AIF). The AIF is active by default at power-up. PCI 19656 All information provided in this document is subject to legal disclaimers #### 16-channel UFm 5 MHz bus 100 mA 40 V LED driver This AIF bit along with the MODE1 register bit 5 and bit 6 provide the Auto-Increment feature. When the Auto-Increment Flag is set (AIF = 1), the seven low-order bits of the Control register are automatically incremented after a write. This allows the user to program the registers sequentially. Four different types of Auto-Increment are possible, depending on AI1 and AI0 values of MODE1 register. Table 3. Auto-Increment options | AIF | Al1[1] | AI0[1] | Function | |-----|--------|--------|------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 0 | 0 | 0 | no Auto-Increment | | 1 | 0 | 0 | Auto-Increment for registers (00h to 41h). D[6:0] roll over to 00h after register 41h is accessed. | | 1 | 0 | 1 | Auto-Increment for individual brightness registers only (0Ah to 19h). D[6:0] roll over to 0Ah after the last register (19h) is accessed. | | 1 | 1 | 0 | Auto-Increment for MODE1 to PWM15 control registers (00h to 19h). D[6:0] roll over to 00h after the last register (19h) is accessed. | | 1 | 1 | 1 | Auto-Increment for global control registers and individual brightness registers (08h to 19h). D[6:0] roll over to 08h after the last register (19h) is accessed. | <sup>[1]</sup> Al1 and Al0 come from MODE1 register. **Remark:** Other combinations not shown in $\underline{\text{Table 3}}$ (AIF + AI[1:0] = 001b, 010b and 011b) are reserved and must not be used for proper device operation. AIF + AI[1:0] = 000b is used when the same register must be accessed several times during a single $I^2C$ -bus communication, for example, changes the brightness of a single LED. Data is overwritten each time the register is accessed during a write operation. AIF + AI[1:0] = 100b is used when all the registers, except 42h PWMALL register, must be sequentially accessed, for example, power-up programming. AIF + AI[1:0] = 101b is used when the 16 LED drivers must be individually programmed with different values during the same I<sup>2</sup>C-bus communication, for example, changing color setting to another color setting. AIF + AI[1:0] = 110b is used when MODE1 to PWM15 registers must be programmed with different settings during the same $I^2$ C-bus communication. AIF + AI[1:0] = 111b is used when the 16 LED drivers must be individually programmed with different values in addition to global programming. Only the 7 least significant bits D[6:0] are affected by the AIF, AI1 and AI0 bits. PCU965 All information provided in this document is subject to legal disclaimers #### 16-channel UFm 5 MHz bus 100 mA 40 V LED driver When the Control register is written, the register entry point determined by D[6:0] is the first register that will be addressed (write operation), and can be anywhere between 00h and 41h (as defined in Table 4). When AIF = 1, the Auto-Increment Flag is set and the rollover value at which the register increment stops and goes to the next one is determined by AIF, AI1 and AI0. See Table 3 for rollover values. For example, if MODE1 register bit AI1 = 0 and AI0 = 1 and if the Control register = 1001 0000, then the register addressing sequence will be (in hexadecimal): 10 $\to$ 11 $\to$ ... $\to$ 19 $\to$ 0A $\to$ 0B $\to$ ... $\to$ 19 $\to$ 0A $\to$ 0B $\to$ ... as long as the master keeps writing data. If MODE1 register bit Al1 = 0 and Al0 = 0 and if the Control register = 1010 0010, then the register addressing sequence will be (in hexadecimal): $22 \to 23 \to ... \to 41 \to 00 \to 01 \to ... \to 19 \to 0A \to 0B \to ...$ as long as the master keeps writing data. If MODE1 register bit Al1 = 0 and Al0 = 1 and if the Control register = 1000 0101, then the register addressing sequence will be (in hexadecimal): $05 \to 06 \to ... \to 19 \to 0A \to 0B \to ... \to 19 \to 0A \to 0B \to ...$ as long as the master keeps writing data. ### 7.3 Register definitions Table 4. Register summary[1] | Register<br>number<br>(hexadecimal) | D6 | D5 | D4 | D3 | D2 | D1 | D0 | Name | Туре | Function | |-------------------------------------|----|----|----|----|----|----|----|---------|------------|--------------------------| | 00h | 0 | 0 | 0 | 0 | 0 | 0 | 0 | MODE1 | write only | Mode register 1 | | 01h | 0 | 0 | 0 | 0 | 0 | 0 | 1 | MODE2 | write only | Mode register 2 | | 02h | 0 | 0 | 0 | 0 | 0 | 1 | 0 | LEDOUT0 | write only | LED output state 0 | | 03h | 0 | 0 | 0 | 0 | 0 | 1 | 1 | LEDOUT1 | write only | LED output state 1 | | 04h | 0 | 0 | 0 | 0 | 1 | 0 | 0 | LEDOUT2 | write only | LED output state 2 | | 05h | 0 | 0 | 0 | 0 | 1 | 0 | 1 | LEDOUT3 | write only | LED output state 3 | | 06h | 0 | 0 | 0 | 0 | 1 | 1 | 0 | - | write only | not used[1] | | 07h | 0 | 0 | 0 | 0 | 1 | 1 | 1 | - | write only | not used <sup>[1]</sup> | | 08h | 0 | 0 | 0 | 1 | 0 | 0 | 0 | GRPPWM | write only | group duty cycle control | | 09h | 0 | 0 | 0 | 1 | 0 | 0 | 1 | GRPFREQ | write only | group frequency | | 0Ah | 0 | 0 | 0 | 1 | 0 | 1 | 0 | PWM0 | write only | brightness control LED0 | | 0Bh | 0 | 0 | 0 | 1 | 0 | 1 | 1 | PWM1 | write only | brightness control LED1 | | 0Ch | 0 | 0 | 0 | 1 | 1 | 0 | 0 | PWM2 | write only | brightness control LED2 | | 0Dh | 0 | 0 | 0 | 1 | 1 | 0 | 1 | PWM3 | write only | brightness control LED3 | | 0Eh | 0 | 0 | 0 | 1 | 1 | 1 | 0 | PWM4 | write only | brightness control LED4 | | 0Fh | 0 | 0 | 0 | 1 | 1 | 1 | 1 | PWM5 | write only | brightness control LED5 | | 10h | 0 | 0 | 1 | 0 | 0 | 0 | 0 | PWM6 | write only | brightness control LED6 | | 11h | 0 | 0 | 1 | 0 | 0 | 0 | 1 | PWM7 | write only | brightness control LED7 | | 12h | 0 | 0 | 1 | 0 | 0 | 1 | 0 | PWM8 | write only | brightness control LED8 | | 13h | 0 | 0 | 1 | 0 | 0 | 1 | 1 | PWM9 | write only | brightness control LED9 | | 14h | 0 | 0 | 1 | 0 | 1 | 0 | 0 | PWM10 | write only | brightness control LED10 | PCU9655 All information provided in this document is subject to legal disclaimers. #### 16-channel UFm 5 MHz bus 100 mA 40 V LED driver Table 4. Register summary [1] ... continued | Register<br>number<br>(hexadecimal) | D6 | D5 | D4 | D3 | D2 | D1 | D0 | Name | Туре | Function | |-------------------------------------|----|----|----|----|----|----|----|------------|------------|---------------------------------------| | 15h | 0 | 0 | 1 | 0 | 1 | 0 | 1 | PWM11 | write only | brightness control LED11 | | 16h | 0 | 0 | 1 | 0 | 1 | 1 | 0 | PWM12 | write only | brightness control LED12 | | 17h | 0 | 0 | 1 | 0 | 1 | 1 | 1 | PWM13 | write only | brightness control LED13 | | 18h | 0 | 0 | 1 | 1 | 0 | 0 | 0 | PWM14 | write only | brightness control LED14 | | 19h | 0 | 0 | 1 | 1 | 0 | 0 | 1 | PWM15 | write only | brightness control LED15 | | 1Ah to 39h | - | - | - | - | - | - | - | - | write only | not used[1] | | 3Ah | 0 | 1 | 1 | 1 | 0 | 1 | 0 | OFFSET | write only | Offset/delay on LEDn outputs | | 3Bh | 0 | 1 | 1 | 1 | 0 | 1 | 1 | SUBADR1 | write only | I <sup>2</sup> C-bus subaddress 1 | | 3Ch | 0 | 1 | 1 | 1 | 1 | 0 | 0 | SUBADR2 | write only | I <sup>2</sup> C-bus subaddress 2 | | 3Dh | 0 | 1 | 1 | 1 | 1 | 0 | 1 | SUBADR3 | write only | I <sup>2</sup> C-bus subaddress 3 | | 3Eh | 0 | 1 | 1 | 1 | 1 | 1 | 0 | ALLCALLADR | write only | All Call I <sup>2</sup> C-bus address | | 3Fh | 0 | 1 | 1 | 1 | 1 | 1 | 1 | RESERVED1 | write only | reserved[2] | | 40h | 1 | 0 | 0 | 0 | 0 | 0 | 0 | RESERVED2 | write only | reserved[2] | | 41h | 1 | 0 | 0 | 0 | 0 | 0 | 1 | RESERVED3 | write only | reserved[2] | | 42h | 1 | 0 | 0 | 0 | 0 | 1 | 0 | PWMALL | write only | brightness control for all LEDn | | 43h to 7Fh | - | - | - | - | - | - | - | - | write only | not used[1] | <sup>[1]</sup> Remark: Writing to registers marked 'not used' will be ignored. 9 of 37 <sup>[2]</sup> Remark: Writing to registers marked 'reserved' will not change any functionality in the chip. #### 16-channel UFm 5 MHz bus 100 mA 40 V LED driver ### 7.3.1 MODE1 — Mode register 1 Table 5. MODE1 - Mode register 1 (address 00h) bit description Legend: \* default value. | D:4 | Ol | A | Value | Description | |-----|--------------|--------|-------|----------------------------------------------------------------------------------| | Bit | Symbol | Access | Value | Description | | 7 | AIF | - | - | not used | | 6 | Al1 | W only | 0* | Auto-Increment bit $1 = 0$ . Auto-increment range as defined in <u>Table 3</u> . | | | | | 1 | Auto-Increment bit $1 = 1$ . Auto-increment range as defined in <u>Table 3</u> . | | 5 | AI0 | W only | 0* | Auto-Increment bit $0 = 0$ . Auto-increment range as defined in <u>Table 3</u> . | | | | | 1 | Auto-Increment bit $0 = 1$ . Auto-increment range as defined in <u>Table 3</u> . | | 4 | SLEEP W only | | 0* | Normal mode[1]. | | | | | 1 | Low power mode. Oscillator off[2]. | | 3 | SUB1 | W only | 0 | PCU9655 does not respond to I <sup>2</sup> C-bus subaddress 1. | | | | | 1* | PCU9655 responds to I <sup>2</sup> C-bus subaddress 1. | | 2 | SUB2 W | W only | 0* | PCU9655 does not respond to I <sup>2</sup> C-bus subaddress 2. | | | | | 1 | PCU9655 responds to I <sup>2</sup> C-bus subaddress 2. | | 1 | SUB3 | W only | 0* | PCU9655 does not respond to I <sup>2</sup> C-bus subaddress 3. | | | | | 1 | PCU9655 responds to I <sup>2</sup> C-bus subaddress 3. | | 0 | ALLCALL | W only | 0 | PCU9655 does not respond to LED All Call I <sup>2</sup> C-bus address. | | | | | 1* | PCU9655 responds to LED All Call I <sup>2</sup> C-bus address. | | | | | | | <sup>[1]</sup> It takes 500 µs max. for the oscillator to be up and running once SLEEP bit has been set to logic 0. Timings on LEDn outputs are not guaranteed if PWMx, GRPPWM or GRPFREQ registers are accessed within the 500 µs window. ### 7.3.2 MODE2 — Mode register 2 Table 6. MODE2 - Mode register 2 (address 01h) bit description Legend: \* default value. | Bit | Symbol | Access | Value | Description | |-----|--------|--------|-------|--------------------------------------------| | 7 | - | - | - | not used | | 6 | - | - | - | not used | | 5 | DMBLNK | W only | 0* | group control = dimming | | | | | 1 | group control = blinking | | 4 | - | - | 0* | reserved | | 3 | OCH | W only | 0* | outputs change on STOP command[1] | | | | | 1 | outputs change on ninth clock cycle (USCL) | | 2 | - | - | 1* | reserved | | 1 | - | - | 0* | reserved | | 0 | - | - | 1* | reserved | <sup>[1]</sup> Change of the outputs at the STOP command allows synchronizing outputs of more than one PCU9655. Applicable to registers from 02h (LEDOUT0) to 3Ah (OFFSET) only. CU9655 <sup>[2]</sup> No blinking or dimming is possible when the oscillator is off. #### 16-channel UFm 5 MHz bus 100 mA 40 V LED driver #### 7.3.3 LEDOUT0 to LEDOUT3, LED driver output state Table 7. LEDOUT0 to LEDOUT3 - LED driver output state registers (address 02h to 05h) bit description Legend: \* default value. | Address | Register | Bit | Symbol | Access | Value | Description | |---------|----------|-----|--------|--------|-------|----------------------------| | 02h | LEDOUT0 | 7:6 | LDR3 | W only | 00* | LED3 output state control | | | | 5:4 | LDR2 | W only | 00* | LED2 output state control | | | | 3:2 | LDR1 | W only | 00* | LED1 output state control | | | | 1:0 | LDR0 | W only | 00* | LED0 output state control | | 03h | LEDOUT1 | 7:6 | LDR7 | W only | 00* | LED7 output state control | | | | 5:4 | LDR6 | W only | 00* | LED6 output state control | | | | 3:2 | LDR5 | W only | 00* | LED5 output state control | | | | 1:0 | LDR4 | W only | 00* | LED4 output state control | | 04h | LEDOUT2 | 7:6 | LDR11 | W only | 00* | LED11 output state control | | | | 5:4 | LDR10 | W only | 00* | LED10 output state control | | | | 3:2 | LDR9 | W only | 00* | LED9 output state control | | | | 1:0 | LDR8 | W only | 00* | LED8 output state control | | 05h | LEDOUT3 | 7:6 | LDR15 | W only | 00* | LED15 output state control | | | | 5:4 | LDR14 | W only | 00* | LED14 output state control | | | | 3:2 | LDR13 | W only | 00* | LED13 output state control | | | | 1:0 | LDR12 | W only | 00* | LED12 output state control | **LDRx = 00** — LED driver x is off (default power-up state). **LDRx = 01** — LED driver x is fully on (individual brightness and group dimming/blinking not controlled). **LDRx = 10** — LED driver x individual brightness can be controlled through its PWMx register. LDRx = 11 — LED driver x individual brightness and group dimming/blinking can be controlled through its PWMx register and the GRPPWM registers. ### 7.3.4 GRPPWM, group duty cycle control Table 8. GRPPWM - Group brightness control register (address 08h) bit description Legend: \* default value | Address | Register | Bit | Symbol | Access | Value | Description | |---------|----------|-----|----------|--------|------------|-----------------| | 08h | GRPPWM | 7:0 | GDC[7:0] | W only | 1111 1111* | GRPPWM register | When DMBLNK bit (MODE2 register) is programmed with logic 0, a 122 Hz fixed frequency signal is superimposed with the 31.25 kHz individual brightness control signal. GRPPWM is then used as a global brightness control allowing the LED outputs to be dimmed with the same value. The value in GRPFREQ is then a 'Don't care'. General brightness for the 16 outputs is controlled through 256 linear steps from 00h (0 % duty cycle = LED output off) to FFh (99.6 % duty cycle = maximum brightness). Applicable to LED outputs programmed with LDRx = 11 (LEDOUT0 to LEDOUT3 registers). PCU9655 All information provided in this document is subject to legal disclaimers. #### 16-channel UFm 5 MHz bus 100 mA 40 V LED driver When DMBLNK bit is programmed with logic 1, GRPPWM and GRPFREQ registers define a global blinking pattern, where GRPFREQ contains the blinking period (from 15 Hz to 16.8 s) and GRPPWM the duty cycle (ON/OFF ratio in %). $$duty\ cycle = \frac{GDC[7:0]}{256} \tag{1}$$ ### 7.3.5 GRPFREQ, group frequency Table 9. GRPFREQ - Group frequency register (address 09h) bit description Legend: \* default value. | Address | Register | Bit | Symbol | Access | Value | Description | |---------|----------|-----|-----------|--------|------------|------------------| | 09h | GRPFREQ | 7:0 | GFRQ[7:0] | W only | 0000 0000* | GRPFREQ register | GRPFREQ is used to program the global blinking period when DMBLNK bit (MODE2 register) is equal to 1. Value in this register is a 'Don't care' when DMBLNK = 0. Applicable to LED outputs programmed with LDRx = 11 (LEDOUT0 to LEDOUT3 registers). Blinking period is controlled through 256 linear steps from 00h (67 ms, frequency 15 Hz) to FFh (16.8 s). global blinking period = $$\frac{GFRQ[7:0] + 1}{15.26}(s)$$ (2) #### 7.3.6 PWM0 to PWM15, individual brightness control Table 10. PWM0 to PWM15 - PWM registers 0 to 15 (address 0Ah to 19h) bit description Legend: \* default value. | Address | Register | Bit | Symbol | Access | Value | Description | |---------|----------|-----|------------|--------|------------|-----------------------------| | 0Ah | PWM0 | 7:0 | IDC0[7:0] | W only | 0000 0000* | PWM0 Individual Duty Cycle | | 0Bh | PWM1 | 7:0 | IDC1[7:0] | W only | 0000 0000* | PWM1 Individual Duty Cycle | | 0Ch | PWM2 | 7:0 | IDC2[7:0] | W only | 0000 0000* | PWM2 Individual Duty Cycle | | 0Dh | PWM3 | 7:0 | IDC3[7:0] | W only | 0000 0000* | PWM3 Individual Duty Cycle | | 0Eh | PWM4 | 7:0 | IDC4[7:0] | W only | 0000 0000* | PWM4 Individual Duty Cycle | | 0Fh | PWM5 | 7:0 | IDC5[7:0] | W only | 0000 0000* | PWM5 Individual Duty Cycle | | 10h | PWM6 | 7:0 | IDC6[7:0] | W only | 0000 0000* | PWM6 Individual Duty Cycle | | 11h | PWM7 | 7:0 | IDC7[7:0] | W only | 0000 0000* | PWM7 Individual Duty Cycle | | 12h | PWM8 | 7:0 | IDC8[7:0] | W only | 0000 0000* | PWM8 Individual Duty Cycle | | 13h | PWM9 | 7:0 | IDC9[7:0] | W only | 0000 0000* | PWM9 Individual Duty Cycle | | 14h | PWM10 | 7:0 | IDC10[7:0] | W only | 0000 0000* | PWM10 Individual Duty Cycle | | 15h | PWM11 | 7:0 | IDC11[7:0] | W only | 0000 0000* | PWM11 Individual Duty Cycle | | 16h | PWM12 | 7:0 | IDC12[7:0] | W only | 0000 0000* | PWM12 Individual Duty Cycle | | 17h | PWM13 | 7:0 | IDC13[7:0] | W only | 0000 0000* | PWM13 Individual Duty Cycle | | 18h | PWM14 | 7:0 | IDC14[7:0] | W only | 0000 0000* | PWM14 Individual Duty Cycle | | 19h | PWM15 | 7:0 | IDC15[7:0] | W only | 0000 0000* | PWM15 Individual Duty Cycle | PCU965 #### 16-channel UFm 5 MHz bus 100 mA 40 V LED driver A 31.25 kHz fixed frequency signal is used for each output. Duty cycle is controlled through 256 linear steps from 00h (0 % duty cycle = LED output off) to FFh (99.6 % duty cycle = LED output at maximum brightness). Applicable to LED outputs programmed with LDRx = 10 or 11 (LEDOUT0 to LEDOUT3 registers). $$duty\ cycle = \frac{IDCx[7:0]}{256} \tag{3}$$ #### 7.3.7 OFFSET — LEDn output delay offset register Table 11. OFFSET - LEDn output delay offset register (address 3Ah) bit description Legend: \* default value. | Address | Register | Bit | Access | Value | Description | |---------|----------|-----|--------|--------|---------------------------------| | 3Ah | OFFSET | 7:4 | - | 0000h* | not used | | | | 3:0 | W only | 1000h* | LEDn output delay offset factor | The PCU9655 can be programmed to have turn-on delay between LED outputs. This helps to reduce peak current for the $V_{DD}$ supply and reduces EMI. The order in which the LED outputs are enabled will always be the same (channel 0 will enable first and channel 15 will enable last). OFFSET control register bits [3:0] determine the delay used between the turn-on times as follows: 0000 = no delay between outputs (all on, all off at the same time) 0001 = delay of 1 clock cycle (125 ns) between successive outputs 0010 = delay of 2 clock cycles (250 ns) between successive outputs 0011 = delay of 3 clock cycles (375 ns) between successive outputs : 1111 = delay of 15 clock cycles (1.875 $\mu$ s) between successive outputs **Example:** If the value in the OFFSET register is 1000 the corresponding delay = $8 \times 125$ ns = 1 $\mu$ s delay between successive outputs. channel 0 turns on at time 0 $\mu s$ channel 1 turns on at time 1 $\mu s$ channel 2 turns on at time 2 $\mu s$ channel 3 turns on at time 3 $\mu s$ channel 4 turns on at time 4 $\mu s$ channel 5 turns on at time 5 $\mu s$ channel 6 turns on at time 6 $\mu s$ channel 7 turns on at time 7 $\mu s$ channel 8 turns on at time 8 $\mu s$ channel 9 turns on at time 9 $\mu s$ channel 10 turns on at time 10 $\mu s$ channel 11 turns on at time 11 $\mu s$ channel 12 turns on at time 12 $\mu s$ PCU9655 All information provided in this document is subject to legal disclaimers. #### 16-channel UFm 5 MHz bus 100 mA 40 V LED driver channel 13 turns on at time 13 $\mu$ s channel 14 turns on at time 14 $\mu$ s channel 15 turns on at time 15 $\mu$ s ### 7.3.8 SUBADR[3:1] LED Sub Call UFm I<sup>2</sup>C-bus addresses for PCU9655 Table 12. SUBADR1 to SUBADR3 - I<sup>2</sup>C-bus subaddress registers 1 to 3 (address 3Bh to 3Dh) bit description Legend: \* default value. | _ | | | | | | | |---------|----------|-----|---------|--------|-----------|-----------------------------------| | Address | Register | Bit | Symbol | Access | Value | Description | | 3Bh | SUBADR1 | 7:1 | A1[7:1] | W only | 1010 110* | I <sup>2</sup> C-bus subaddress 1 | | | | 0 | A1[0] | W only | 0* | reserved | | 3Ch | SUBADR2 | 7:1 | A2[7:1] | W only | 1010 110* | I <sup>2</sup> C-bus subaddress 2 | | | | 0 | A2[0] | W only | 0* | reserved | | 3Dh | SUBADR3 | 7:1 | A3[7:1] | W only | 1010 110* | I <sup>2</sup> C-bus subaddress 3 | | | | 0 | A3[0] | W only | 0* | reserved | Default power-up values are ACh, ACh, ACh. At power-up, SUBADR1 is enabled while SUBADR2 and SUBADR3 are disabled. The power-up default bit subaddress of ACh indicates that this device is a 16-channel LED driver. All three subaddresses are programmable. Once subaddresses have been programmed to their right values, SUBx bits in MODE1 register (00h) need to be set to logic 1 in order to have the device respond to these addresses. When SUBx is set to logic 1, the corresponding I<sup>2</sup>C-bus subaddress can be used during an UFm I<sup>2</sup>C-bus write sequence. #### 7.3.9 ALLCALLADR, LED All Call I<sup>2</sup>C-bus address Table 13. ALLCALLADR - LED All Call I<sup>2</sup>C-bus address register (address 3Eh) bit description Legend: \* default value. | Address | Register | Bit | Symbol | Access | Value | Description | |---------|------------|-----|---------|--------|-----------|-----------------------------------------------| | 3Eh | ALLCALLADR | | AC[7:1] | W only | 1010 000* | ALLCALL I <sup>2</sup> C-bus address register | | | | 0 | AC[0] | W only | 0* | reserved | The LED All Call I<sup>2</sup>C-bus address allows all the PCU9655s on the bus to be programmed at the same time (ALLCALL bit in register MODE1 must be equal to logic 1 (power-up default state)). This address is programmable through the I<sup>2</sup>C-bus and can be used during an I<sup>2</sup>C-bus write sequence. The register address can also be programmed as a Sub Call. Only the 7 MSBs representing the All Call I<sup>2</sup>C-bus address are valid. The LSB in the ALLCALLADR register is a 0. #### 7.3.10 RESERVED1 This register is reserved. #### 7.3.11 RESERVED2, RESERVED3 These registers are reserved. PCU9655 All information provided in this document is subject to legal disclaimers. #### 16-channel UFm 5 MHz bus 100 mA 40 V LED driver ### 7.3.12 PWMALL — brightness control for all LEDn outputs When programmed, the value in this register will be used for PWM duty cycle for all the LEDn outputs. Table 14. PWMALL - brightness control for all LEDn outputs register (address 42h) bit description Legend: \* default value. | Address | Register | Bit | Access | Value | Description | |---------|----------|-----|--------|-------------|---------------------------------| | 42h | PWMALL | 7:0 | W only | 0000 0000h* | duty cycle for all LEDn outputs | **Remark:** Write to any of the PWM0 to PWM15 registers will overwrite the value in corresponding PWMn register. #### 7.3.13 Overtemperature protection If the PCU9655 chip temperature exceeds its limit ( $T_{th(otp)}$ , see <u>Table 17</u>), all output channels will be disabled until the temperature drops below its limit minus a small hysteresis ( $T_{hys}$ , see <u>Table 17</u>). Once the die temperature reduces below the $T_{th(otp)} - T_{hys}$ , the chip will return to the same condition it was prior to the overtemperature event. #### 7.4 Power-on reset When power is applied to $V_{DD}$ , an internal power-on reset holds the PCU9655 in a reset condition until $V_{DD}$ has reached $V_{POR}$ . At this point, the reset condition is released and the PCU9655 registers and $I^2C$ -bus state machine are initialized to their default states (all zeroes) causing all the channels to be deselected. Thereafter, $V_{DD}$ must be pulled lower than 1 V and stay LOW for longer than 20 $\mu$ s. The device will reset itself, and allow 2 ms for the device to fully wake up. #### 7.5 Hardware reset recovery When a reset of PCU9655 is activated using an active LOW input on the $\overline{\text{RESET}}$ pin, a reset pulse width of 2.5 $\mu$ s minimum is required. The maximum wait time after $\overline{\text{RESET}}$ pin is released is 2 ms. Downloaded from Elcodis.com electronic components distributor #### 16-channel UFm 5 MHz bus 100 mA 40 V LED driver #### 7.6 Software reset The Software Reset Call (SWRST Call) allows all the devices in the UFm I<sup>2</sup>C-bus to be reset to the power-up state value through a specific formatted I<sup>2</sup>C-bus command. The maximum wait time after software reset is 1 ms. The SWRST Call function is defined as the following: - 1. A START command is sent by the UFm I<sup>2</sup>C-bus master. - 2. The reserved General Call address '0000 000' with the $\overline{W}$ bit set to '0' (write) is sent by the UFm I<sup>2</sup>C-bus master. - Since PCU9655 is a UFm I<sup>2</sup>C-bus device, no acknowledge is returned to the I<sup>2</sup>C-bus master. - 4. Once the General Call address has been sent, the master sends 1 byte with 1 specific value (SWRST data byte 1): Byte 1 = 06h. - If more than 1 byte of data is sent, they will be ignored by the PCU9655. - Once the correct byte (SWRST data byte 1) has been sent, the master sends a STOP command to end the SWRST function: the PCU9655 then resets to the default value (power-up value) and is ready to be addressed again within the specified bus free time (t<sub>BUF</sub>). **Remark:** The reset stage is also the standby state with the internal oscillator turned off. It takes 500 $\mu$ s for the oscillator to be up and running once the SLEEP bit has been set to a logic 1. PWM registers should not be accessed within the 500 $\mu$ s window. #### 16-channel UFm 5 MHz bus 100 mA 40 V LED driver # 7.7 Individual brightness control with group dimming/blinking A 31.25 kHz fixed frequency signal with programmable duty cycle (8 bits, 256 steps) is used to control individually the brightness for each LED. On top of this signal, one of the following signals can be superimposed (this signal can be applied to the 16 LED outputs LED0 to LED15 because the count started at 0): - A lower 122 Hz fixed frequency signal with programmable duty cycle (8 bits, 256 steps) is used to provide a global brightness control. - A programmable frequency signal from 15 Hz to every 16.8 seconds (8 bits, 256 steps) with programmable duty cycle (8 bits, 256 steps) is used to provide a global blinking control. 16-channel UFm 5 MHz bus 100 mA 40 V LED driver ### 8. Characteristics of the PCU9655 Ultra Fast-mode I<sup>2</sup>C-bus The PCU9655 LED controller uses the new Ultra Fast-mode (UFm) I<sup>2</sup>C-bus to communicate with the UFm I<sup>2</sup>C-bus capable host controller. Like the Standard mode and Fast-mode Plus (Fm+) I<sup>2</sup>C-bus, it uses two lines for communication. They are a serial data line (USDA) and a serial clock line (USCL). The UFm is a unidirectional bus that is capable of higher frequency (up to 5 MHz). The UFm I<sup>2</sup>C-bus slave devices operate in receive-only mode. That is, only I<sup>2</sup>C writes to PCU9655 are supported. #### 8.1 Bit transfer One data bit is transferred during each clock pulse. The data on the USDA line must remain stable during the HIGH period of the clock pulse as changes in the data line at this time will be interpreted as control signals (see Figure 7). #### 8.1.1 START and STOP conditions Both data and clock lines remain HIGH when the bus is not busy. A HIGH-to-LOW transition of the data line while the clock is HIGH is defined as the START condition (S). A LOW-to-HIGH transition of the data line while the clock is HIGH is defined as the STOP condition (P) (see Figure 8). PCU9655 #### 16-channel UFm 5 MHz bus 100 mA 40 V LED driver ### 8.2 System configuration A device generating a message is a 'transmitter'; a device receiving is the 'receiver'. The device that controls the message is the 'master' and the devices which are controlled by the master are the 'slaves' (see Figure 9). #### 8.3 Data transfer The number of data bytes transferred between the START and the STOP conditions from transmitter to receiver is not limited. Each byte of eight bits is followed by one bit that is always set to 1. The master generates an extra related clock pulse. #### 16-channel UFm 5 MHz bus 100 mA 40 V LED driver ### 9. Bus transactions #### 16-channel UFm 5 MHz bus 100 mA 40 V LED driver **PCU9655 NXP Semiconductors** #### 16-channel UFm 5 MHz bus 100 mA 40 V LED driver # 10. Application design-in information ### 10.1 Thermal considerations Since the PCU9655 device integrates 16 voltage switches, thermal considerations should be taken into account to prevent overheating, which can cause the device to go into thermal shutdown. 16-channel UFm 5 MHz bus 100 mA 40 V LED driver In order to ensure that the device will not go into thermal shutdown when operating under certain application conditions, its junction temperature $(T_j)$ should be calculated to ensure that is below the overtemperature threshold limit (125 °C). The $T_j$ of the device depends on the ambient temperature $(T_{amb})$ , device's total power dissipation $(P_{tot})$ , and thermal resistance. The device junction temperature can be calculated by using the following equation: $$T_{j} = T_{amb} + R_{th(j-a)} \times P_{tot} \tag{4}$$ where: $T_i$ = junction temperature $T_{amb}$ = ambient temperature R<sub>th(j-a)</sub> = junction to ambient thermal resistance P<sub>tot</sub> = (device) total power dissipation An example of this calculation is show below: #### **Conditions:** $$T_{amb}$$ = 50 °C $R_{th(j-a)}$ = 65 °C/W (per JEDEC 51 standard for multilayer PCB) $I_{LED}$ = 100 mA / channel $I_{DD(max)}$ = 12 mA $V_{DD}$ = 5 V #### Ptot calculation: $$\begin{split} &P_{tot} = IC\_power + LED \; drivers\_power; \\ &IC\_power = (I_{DD} \times V_{DD}) \\ &IC\_power = (0.012 \; A \times 5 \; V) = 0.06 \; W \\ &LED \; drivers\_power = 16 \times (I_{LED}{}^2 \times R_{on}) \\ &LED \; drivers\_power = 16 \times ((0.1 \; A)^2 \times 5 \; \Omega) = 0.8 \; W \\ &P_{tot} = 0.06 \; W + 0.8 \; W = 0.86 \; W \end{split}$$ ### T<sub>i</sub> calculation: $$T_j = T_{amb} + R_{th(j-a)} \times P_{tot}$$ $T_j = 50 \text{ °C} + (65 \text{ °C/W} \times 0.86 \text{ W}) = 105.9 \text{ °C}$ This confirms that the junction temperature is below the minimum overtemperature threshold of 125 °C, which ensures the device will not go into thermal shutdown under these conditions. PCI 19655 All information provided in this document is subject to legal disclaimers. #### 16-channel UFm 5 MHz bus 100 mA 40 V LED driver It is important to mention that the value of the thermal resistance junction-to-ambient $(R_{th(j-a)})$ strongly depends on the PCB design. Therefore, the device pins should be attached to a big enough PCB copper area to ensure proper thermal dissipation (similar to JEDEC 51 standard). Several thermal vias should be used as well in a multi-layer PCB design to increase the effectiveness of the heat dissipation. Finally it is important to point out that this calculation should be taken as a reference only and therefore evaluations should still be performed under the application environment and conditions to confirm proper system operation. # 11. Limiting values Table 15. Limiting values In accordance with the Absolute Maximum Rating System (IEC 60134). | Symbol | Parameter | Conditions | | Min | Max | Unit | |------------------|--------------------------------|---------------------------|-----|--------------|------|------| | $V_{DD}$ | supply voltage | | | -0.5 | +6.0 | V | | $V_{I/O}$ | voltage on an input/output pin | | | $V_{SS}-0.5$ | 5.5 | V | | $V_{drv(LED)}$ | LED driver voltage | | | $V_{SS}-0.5$ | 40 | V | | $I_{O(LEDn)}$ | output current on pin LEDn | | | - | 105 | mA | | I <sub>SS</sub> | ground supply current | per V <sub>SS</sub> pin | | - | 1.0 | Α | | I <sub>lu</sub> | latch-up current | JESD | [1] | - | 90 | mA | | P <sub>tot</sub> | total power dissipation | $T_{amb} = 25 ^{\circ}C$ | | - | 1.54 | W | | | | $T_{amb} = 85 ^{\circ}C$ | | - | 0.61 | W | | T <sub>stg</sub> | storage temperature | | | -65 | +150 | °C | | T <sub>amb</sub> | ambient temperature | operating | | -40 | +85 | °C | | Tj | junction temperature | | | -40 | +125 | °C | <sup>[1]</sup> Class II, Level B for A2, A3. All other pins are Class II, Level A (±100 mA). #### 12. Thermal characteristics Table 16. Thermal characteristics | Symbol | Parameter | Conditions | Тур | Unit | |----------------------|---------------------------------------------|------------|---------------|------| | R <sub>th(j-a)</sub> | thermal resistance from junction to ambient | TSSOP28 | <u>[1]</u> 65 | °C/W | <sup>[1]</sup> Per JEDEC 51 standard for multilayer PCB. #### 16-channel UFm 5 MHz bus 100 mA 40 V LED driver ### 13. Static characteristics Table 17. Static characteristics $V_{DD} = 3 \text{ V to } 5.5 \text{ V; } V_{SS} = 0 \text{ V; } T_{amb} = -40 \text{ °C to } +85 \text{ °C; } unless \text{ otherwise specified.}$ | Symbol | Parameter | Conditions | | Min | Тур | Max | Unit | |-----------------------|--------------------------------------------------|----------------------------------------------------------------------------------|------------|-------------|-------------------|---------------------|------| | Supply | | | | | | | | | $V_{DD}$ | supply voltage | | | 3 | - | 5.5 | V | | $I_{DD}$ | supply current | on pin $V_{DD}$ ; operating mode; no load; $f_{USCL} = 5 \text{ MHz}$ | | | | | | | | | V <sub>DD</sub> = 3.3 V | | - | 6.5 | 16 | mΑ | | | | V <sub>DD</sub> = 5.5 V | | - | 7.0 | 16 | mΑ | | I <sub>stb</sub> | standby current | on pin $V_{DD}$ ; no load; $f_{USCL} = 0 Hz$ ;<br>MODE1[4] = 1; $V_{I} = V_{DD}$ | | | | | | | | | V <sub>DD</sub> = 3.3 V | | - | 550 | 950 | μΑ | | | | V <sub>DD</sub> = 5.5 V | | - | 550 | 950 | μΑ | | $V_{POR}$ | power-on reset voltage | no load; $V_I = V_{DD}$ or $V_{SS}$ | | - | 2.65 | 2.8 | V | | $V_{PDR}$ | power-down reset voltage | no load; $V_I = V_{DD}$ or $V_{SS}$ | <u>[1]</u> | 8.0 | 1.25 | - | V | | Input USC | L; input USDA | | | | | | | | $V_{IL}$ | LOW-level input voltage | | | -0.5 | - | +0.3V <sub>DD</sub> | V | | V <sub>IH</sub> | HIGH-level input voltage | | | $0.7V_{DD}$ | - | 5.5 | V | | IL | leakage current | $V_I = V_{DD}$ or $V_{SS}$ | | -1 | - | +1 | μΑ | | Ci | input capacitance | $V_I = V_{SS}$ | | - | 6 | 10 | pF | | LED drive | r outputs (LED[15:0]) | | | | | | | | V <sub>drv(LED)</sub> | LED driver voltage | | | 0 | - | 40 | V | | I <sub>L(off)</sub> | off-state leakage current | V <sub>O</sub> = 40 V | | -1 | - | +1 | μΑ | | R <sub>on</sub> | ON-state resistance | $I_{O} = 100 \text{ mA}; V_{DD} = 3 \text{ V}$ | | - | 2 | 5.0 | Ω | | $V_{trip}$ | trip voltage | | [2][3] | - | $^{2}/_{3}V_{DD}$ | - | V | | I <sub>Olim</sub> | output current limit | $V_0 = 3 \text{ V}; V_{DD} = 5 \text{ V}$ | | - | 0.4 | 0.6 | Α | | Co | output capacitance | | | - | 2.5 | 5 | pF | | Address i | nputs, RESET input | | | | | | | | $V_{IL}$ | LOW-level input voltage | | | -0.5 | - | $+0.3V_{DD}$ | V | | V <sub>IH</sub> | HIGH-level input voltage | | | $0.7V_{DD}$ | - | 5.5 | V | | ILI | input leakage current | | | -1 | - | +1 | μΑ | | Ci | input capacitance | | | - | 3.7 | 5 | pF | | Overtemp | erature protection | | | | | | | | $T_{th(otp)}$ | overtemperature protection threshold temperature | rising | | 125 | - | 150 | °C | | T <sub>hys</sub> | hysteresis temperature | | | - | 20 | - | °C | <sup>[1]</sup> $V_{DD}$ must be lowered to 0.8 V in order to reset part. PCU9655 All information provided in this document is subject to legal disclaimers. <sup>[2]</sup> Maximum on-state voltage across the switch. <sup>[3]</sup> If the LEDn output is set to 100 % duty cycle during the shorted condition ( $V_{LED} > \frac{2}{3}V_{DD}$ ), the output will be latched off until the next POR. If the LEDn output is duty cycling (PWM duty cycle < 100 %), the output will turn off 300 ns after it is turned on during the shorted condition ( $V_{LED} > \frac{2}{3}V_{DD}$ ). #### 16-channel UFm 5 MHz bus 100 mA 40 V LED driver # 14. Dynamic characteristics #### Table 18. Dynamic characteristics All the timing limits are valid within the operating supply voltage and ambient temperature range; $V_{DD} = 3 \text{ V} \pm 0.2 \text{ V}$ and 5.5 V $\pm$ 0.3 V; $T_{amb} = -40 \text{ }^{\circ}\text{C}$ to +85 $\text{ }^{\circ}\text{C}$ ; and refer to $V_{IL}$ and $V_{IH}$ with an input voltage of $V_{SS}$ to $V_{DD}$ . | Symbol | Parameter | Conditions | | Min | Тур | Max | Unit | |------------------------|-------------------------------------------------------------------|--------------------------------------------------------------------------------------------------|------------|------|-----|-----|------| | f <sub>USCL</sub> | USCL clock frequency | | <u>[1]</u> | 0 | - | 5 | MHz | | t <sub>BUF</sub> | bus free time between a STOP and START condition | | | 0.08 | - | - | μS | | t <sub>HD;STA</sub> | hold time (repeated) START condition | | | 0.05 | - | - | μS | | t <sub>SU;STA</sub> | set-up time for a repeated START condition | | | 0.05 | - | - | μS | | t <sub>SU;STO</sub> | set-up time for STOP condition | | | 0.05 | - | - | μS | | $t_{HD;DAT}$ | data hold time | | | 10 | - | - | ns | | t <sub>SU;DAT</sub> | data set-up time | | | 30 | - | - | ns | | $t_{LOW}$ | LOW period of the USCL clock | | | 50 | - | - | ns | | t <sub>HIGH</sub> | HIGH period of the USCL clock | | | 50 | | - | ns | | t <sub>f</sub> | fall time of both USDA and USCL signals | | | - | | 50 | ns | | t <sub>r</sub> | rise time of both USDA and USCL signals | | | - | | 50 | ns | | t <sub>SP</sub> | pulse width of spikes that must be suppressed by the input filter | | | - | | 10 | ns | | Output po | ort timing[ <u>2][3]</u> | | | | | | | | $t_{d(USCL-Q)}$ | delay time from USCL to data output | USCL to LEDn;<br>MODE2[3] = 1;<br>LEDOUTx = 01;<br>outputs change on<br>ninth clock cycle (USCL) | | - | - | 450 | ns | | t <sub>d(USDA-Q)</sub> | delay time from USDA to data output | USDA to LEDn;<br>MODE2[3] = 0;<br>LEDOUTx = 01;<br>outputs change on<br>STOP condition | | - | - | 450 | ns | <sup>[1]</sup> Minimum USCL clock frequency is limited by the bus time-out feature, which resets the serial bus interface if either USDA or USCL is held LOW for a minimum of 25 ms. Disable bus time-out feature for DC operation. <sup>[2]</sup> From LED off to fully on, LED fully on to off, or LED individual brightness control to off. <sup>[3]</sup> For LED off state to on with individual brightness control or for changes in the individual brightness control value, there is a synchronization that may take up to 15 $\mu$ s for the change to take effect. #### 16-channel UFm 5 MHz bus 100 mA 40 V LED driver Downloaded from Elcodis.com electronic components distributor #### 16-channel UFm 5 MHz bus 100 mA 40 V LED driver ### 15. Test information #### 16-channel UFm 5 MHz bus 100 mA 40 V LED driver # 16. Package outline TSSOP28: plastic thin shrink small outline package; 28 leads; body width 4.4 mm SOT361-1 #### Notes - 1. Plastic or metal protrusions of 0.15 mm maximum per side are not included. - 2. Plastic interlead protrusions of 0.25 mm maximum per side are not included. | OUTLINE | | REFER | EUROPEAN | ISSUE DATE | | | | |----------|-----|--------|----------|------------|------------|---------------------------------|--| | VERSION | IEC | JEDEC | JEITA | | PROJECTION | ISSUE DATE | | | SOT361-1 | | MO-153 | | | | <del>99-12-27</del><br>03-02-19 | | | | I . | | | l . | · | | | Fig 19. Package outline SOT361-1 (TSSOP28) PCU9655 All information provided in this document is subject to legal disclaimers. © NXP B.V. 2012. All rights reserved. #### 16-channel UFm 5 MHz bus 100 mA 40 V LED driver # 17. Handling information All input and output pins are protected against ElectroStatic Discharge (ESD) under normal handling. When handling ensure that the appropriate precautions are taken as described in *JESD625-A* or equivalent standards. # 18. Soldering of SMD packages This text provides a very brief insight into a complex technology. A more in-depth account of soldering ICs can be found in Application Note *AN10365* "Surface mount reflow soldering description". ### 18.1 Introduction to soldering Soldering is one of the most common methods through which packages are attached to Printed Circuit Boards (PCBs), to form electrical circuits. The soldered joint provides both the mechanical and the electrical connection. There is no single soldering method that is ideal for all IC packages. Wave soldering is often preferred when through-hole and Surface Mount Devices (SMDs) are mixed on one printed wiring board; however, it is not suitable for fine pitch SMDs. Reflow soldering is ideal for the small pitches and high densities that come with increased miniaturization. ### 18.2 Wave and reflow soldering Wave soldering is a joining technology in which the joints are made by solder coming from a standing wave of liquid solder. The wave soldering process is suitable for the following: - Through-hole components - Leaded or leadless SMDs, which are glued to the surface of the printed circuit board Not all SMDs can be wave soldered. Packages with solder balls, and some leadless packages which have solder lands underneath the body, cannot be wave soldered. Also, leaded SMDs with leads having a pitch smaller than ~0.6 mm cannot be wave soldered, due to an increased probability of bridging. The reflow soldering process involves applying solder paste to a board, followed by component placement and exposure to a temperature profile. Leaded packages, packages with solder balls, and leadless packages are all reflow solderable. Key characteristics in both wave and reflow soldering are: - Board specifications, including the board finish, solder masks and vias - Package footprints, including solder thieves and orientation - The moisture sensitivity level of the packages - Package placement - Inspection and repair - · Lead-free soldering versus SnPb soldering ### 18.3 Wave soldering Key characteristics in wave soldering are: #### 16-channel UFm 5 MHz bus 100 mA 40 V LED driver - Process issues, such as application of adhesive and flux, clinching of leads, board transport, the solder wave parameters, and the time during which components are exposed to the wave - Solder bath specifications, including temperature and impurities ### 18.4 Reflow soldering Key characteristics in reflow soldering are: - Lead-free versus SnPb soldering; note that a lead-free reflow process usually leads to higher minimum peak temperatures (see <u>Figure 20</u>) than a SnPb process, thus reducing the process window - Solder paste printing issues including smearing, release, and adjusting the process window for a mix of large and small components on one board - Reflow temperature profile; this profile includes preheat, reflow (in which the board is heated to the peak temperature) and cooling down. It is imperative that the peak temperature is high enough for the solder to make reliable solder joints (a solder paste characteristic). In addition, the peak temperature must be low enough that the packages and/or boards are not damaged. The peak temperature of the package depends on package thickness and volume and is classified in accordance with Table 19 and 20 Table 19. SnPb eutectic process (from J-STD-020C) | Package thickness (mm) | Package reflow temperature (°C) | | | |------------------------|---------------------------------|-------|--| | | Volume (mm <sup>3</sup> ) | | | | | < 350 | ≥ 350 | | | < 2.5 | 235 | 220 | | | ≥ 2.5 | 220 | 220 | | Table 20. Lead-free process (from J-STD-020C) | Package thickness (mm) | Package reflow temperature (°C) Volume (mm³) | | | | | |------------------------|----------------------------------------------|-------------|--------|--|--| | | | | | | | | | < 350 | 350 to 2000 | > 2000 | | | | < 1.6 | 260 | 260 | 260 | | | | 1.6 to 2.5 | 260 | 250 | 245 | | | | > 2.5 | 250 | 245 | 245 | | | Moisture sensitivity precautions, as indicated on the packing, must be respected at all times Studies have shown that small packages reach higher temperatures during reflow soldering, see Figure 20. Downloaded from Elcodis.com electronic components distributor #### 16-channel UFm 5 MHz bus 100 mA 40 V LED driver For further information on temperature profiles, refer to Application Note *AN10365* "Surface mount reflow soldering description". # 19. Abbreviations Table 21. Abbreviations | Acronym | Description | |----------------------|--------------------------------------------| | CDM | Charged-Device Model | | DUT | Device Under Test | | ESD | ElectroStatic Discharge | | FET | Field-Effect Transistor | | НВМ | Human Body Model | | I <sup>2</sup> C-bus | Inter-Integrated Circuit bus | | LED | Light Emitting Diode | | LCD | Liquid Crystal Display | | LSB | Least Significant Bit | | MSB | Most Significant Bit | | NMOS | Negative-channel Metal-Oxide Semiconductor | | PCB | Printed-Circuit Board | | PMOS | Positive-channel Metal-Oxide Semiconductor | | PWM | Pulse Width Modulation | | RGB | Red/Green/Blue | | RGBA | Red/Green/Blue/Amber | | SMBus | System Management Bus | | UFm | Ultra Fast mode | PCU9655 All information provided in this document is subject to legal disclaimers. ### 20. References [1] AN10897, "A guide to designing for ESD and EMC" — NXP Semiconductors 16-channel UFm 5 MHz bus 100 mA 40 V LED driver [2] AN11131, "How to improve system level ESD performance" — NXP Semiconductors # 21. Revision history #### Table 22. Revision history | Document ID | Release date | Data sheet status | Change notice | Supersedes | |----------------|--------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------| | PCU9655 v.2 | 20121002 | Product data sheet | - | PCU9655 v.1 | | Modifications: | <ul> <li>Section 7.2 "</li> <li>Table 5 "MO changed from Section 7.5 "</li> <li>Section 7.6 "</li> <li>Table 18 "Dy</li> </ul> | Control register", second par<br>Control register", second par<br>DE1 - Mode register 1 (addre<br>m "set to logic 1" to "set to log<br>Hardware reset recovery": fir<br>Software reset": second para<br>namic characteristics": adder<br>Fm I <sup>2</sup> C-bus timing diagram" | ragraph on page 8: change ess 00h) bit description", Tagic 0" est paragraph, second sent agraph, first sentence: deled sub-section "Output port | ad from "AI0 = 1" to "AI0 = 0" able note [1]: ence: deleted "(typical)" tted "(typical)" timing" | | PCU9655 v.1 | 20111117 | Product data sheet | - | - | #### 16-channel UFm 5 MHz bus 100 mA 40 V LED driver # 22. Legal information #### 22.1 Data sheet status | Document status[1][2] | Product status[3] | Definition | |--------------------------------|-------------------|---------------------------------------------------------------------------------------| | Objective [short] data sheet | Development | This document contains data from the objective specification for product development. | | Preliminary [short] data sheet | Qualification | This document contains data from the preliminary specification. | | Product [short] data sheet | Production | This document contains the product specification. | - [1] Please consult the most recently issued document before initiating or completing a design. - [2] The term 'short data sheet' is explained in section "Definitions" - [3] The product status of device(s) described in this document may have changed since this document was published and may differ in case of multiple devices. The latest product status information is available on the Internet at URL http://www.nxp.com. #### 22.2 Definitions **Draft** — The document is a draft version only. The content is still under internal review and subject to formal approval, which may result in modifications or additions. NXP Semiconductors does not give any representations or warranties as to the accuracy or completeness of information included herein and shall have no liability for the consequences of use of such information. Short data sheet — A short data sheet is an extract from a full data sheet with the same product type number(s) and title. A short data sheet is intended for quick reference only and should not be relied upon to contain detailed and full information. For detailed and full information see the relevant full data sheet, which is available on request via the local NXP Semiconductors sales office. In case of any inconsistency or conflict with the short data sheet, the full data sheet shall prevail. Product specification — The information and data provided in a Product data sheet shall define the specification of the product as agreed between NXP Semiconductors and its customer, unless NXP Semiconductors and customer have explicitly agreed otherwise in writing. In no event however, shall an agreement be valid in which the NXP Semiconductors product is deemed to offer functions and qualities beyond those described in the Product data sheet. #### 22.3 Disclaimers Limited warranty and liability — Information in this document is believed to be accurate and reliable. However, NXP Semiconductors does not give any representations or warranties, expressed or implied, as to the accuracy or completeness of such information and shall have no liability for the consequences of use of such information. NXP Semiconductors takes no responsibility for the content in this document if provided by an information source outside of NXP Semiconductors. In no event shall NXP Semiconductors be liable for any indirect, incidental, punitive, special or consequential damages (including - without limitation - lost profits, lost savings, business interruption, costs related to the removal or replacement of any products or rework charges) whether or not such damages are based on tort (including negligence), warranty, breach of contract or any other legal theory. Notwithstanding any damages that customer might incur for any reason whatsoever, NXP Semiconductors' aggregate and cumulative liability towards customer for the products described herein shall be limited in accordance with the *Terms and conditions of commercial sale* of NXP Semiconductors. Right to make changes — NXP Semiconductors reserves the right to make changes to information published in this document, including without limitation specifications and product descriptions, at any time and without notice. This document supersedes and replaces all information supplied prior to the publication hereof. Suitability for use — NXP Semiconductors products are not designed, authorized or warranted to be suitable for use in life support, life-critical or safety-critical systems or equipment, nor in applications where failure or malfunction of an NXP Semiconductors product can reasonably be expected to result in personal injury, death or severe property or environmental damage. NXP Semiconductors and its suppliers accept no liability for inclusion and/or use of NXP Semiconductors products in such equipment or applications and therefore such inclusion and/or use is at the customer's own risk. **Applications** — Applications that are described herein for any of these products are for illustrative purposes only. NXP Semiconductors makes no representation or warranty that such applications will be suitable for the specified use without further testing or modification. Customers are responsible for the design and operation of their applications and products using NXP Semiconductors products, and NXP Semiconductors accepts no liability for any assistance with applications or customer product design. It is customer's sole responsibility to determine whether the NXP Semiconductors product is suitable and fit for the customer's applications and products planned, as well as for the planned application and use of customer's third party customer(s). Customers should provide appropriate design and operating safeguards to minimize the risks associated with their applications and products. NXP Semiconductors does not accept any liability related to any default, damage, costs or problem which is based on any weakness or default in the customer's applications or products, or the application or use by customer's third party customer(s). Customer is responsible for doing all necessary testing for the customer's applications and products using NXP Semiconductors products in order to avoid a default of the applications and the products or of the application or use by customer's third party customer(s). NXP does not accept any liability in this respect. Limiting values — Stress above one or more limiting values (as defined in the Absolute Maximum Ratings System of IEC 60134) will cause permanent damage to the device. Limiting values are stress ratings only and (proper) operation of the device at these or any other conditions above those given in the Recommended operating conditions section (if present) or the Characteristics sections of this document is not warranted. Constant or repeated exposure to limiting values will permanently and irreversibly affect the quality and reliability of the device. Terms and conditions of commercial sale — NXP Semiconductors products are sold subject to the general terms and conditions of commercial sale, as published at <a href="http://www.nxp.com/profile/terms">http://www.nxp.com/profile/terms</a>, unless otherwise agreed in a valid written individual agreement. In case an individual agreement is concluded only the terms and conditions of the respective agreement shall apply. NXP Semiconductors hereby expressly objects to applying the customer's general terms and conditions with regard to the purchase of NXP Semiconductors products by customer. No offer to sell or license — Nothing in this document may be interpreted or construed as an offer to sell products that is open for acceptance or the grant, conveyance or implication of any license under any copyrights, patents or other industrial or intellectual property rights. PCU9655 All information provided in this document is subject to legal disclaimers. #### 16-channel UFm 5 MHz bus 100 mA 40 V LED driver **Export control** — This document as well as the item(s) described herein may be subject to export control regulations. Export might require a prior authorization from competent authorities. Non-automotive qualified products — Unless this data sheet expressly states that this specific NXP Semiconductors product is automotive qualified, the product is not suitable for automotive use. It is neither qualified nor tested in accordance with automotive testing or application requirements. NXP Semiconductors accepts no liability for inclusion and/or use of non-automotive qualified products in automotive equipment or applications. In the event that customer uses the product for design-in and use in automotive applications to automotive specifications and standards, customer (a) shall use the product without NXP Semiconductors' warranty of the product for such automotive applications, use and specifications, and (b) whenever customer uses the product for automotive applications beyond NXP Semiconductors' specifications such use shall be solely at customer's own risk, and (c) customer fully indemnifies NXP Semiconductors for any liability, damages or failed product claims resulting from customer design and use of the product for automotive applications beyond NXP Semiconductors' standard warranty and NXP Semiconductors' product specifications. **Translations** — A non-English (translated) version of a document is for reference only. The English version shall prevail in case of any discrepancy between the translated and English versions. #### 22.4 Trademarks Notice: All referenced brands, product names, service names and trademarks are the property of their respective owners. I2C-bus - logo is a trademark of NXP B.V. ### 23. Contact information For more information, please visit: http://www.nxp.com For sales office addresses, please send an email to: <a href="mailto:salesaddresses@nxp.com">salesaddresses@nxp.com</a> **PCU9655 NXP Semiconductors** #### 16-channel UFm 5 MHz bus 100 mA 40 V LED driver ### 24. Contents | 1 | General description | . 1 | 11 | Limiting values | 25 | |-----------------|----------------------------------------------------------------------------------------------|-----|--------------|---------------------------|----| | 2 | Features and benefits | . 2 | 12 | Thermal characteristics | 25 | | 3 | Applications | . 3 | 13 | Static characteristics | 26 | | 4 | Ordering information | . 3 | 14 | Dynamic characteristics | 27 | | 5 | Block diagram | . 3 | 15 | Test information | 29 | | 6 | Pinning information | . 4 | 16 | Package outline | 30 | | 6.1 | Pinning | | 17 | Handling information | 31 | | 6.2 | Pin description | | 18 | Soldering of SMD packages | 31 | | 7 | Functional description | | 18.1 | Introduction to soldering | 31 | | 7.1 | Device addresses | | 18.2 | Wave and reflow soldering | | | 7.1.1<br>7.1.2 | Regular UFm I <sup>2</sup> C-bus slave address LED All Call UFm I <sup>2</sup> C-bus address | | 18.3 | Wave soldering | | | 7.1.2 | LED Sub Call UFm I <sup>2</sup> C-bus addresses | | 18.4 | Reflow soldering | | | 7.1.3 | Control register | | 19 | Abbreviations | | | 7.3 | Register definitions | | 20 | References | - | | 7.3.1 | MODE1 — Mode register 1 | 10 | 21 | Revision history | | | 7.3.2 | MODE2 — Mode register 2 | 10 | 22 | Legal information | | | 7.3.3 | LEDOUT0 to LEDOUT3, LED driver output | | 22.1 | Data sheet status | | | 7.3.4 | state | | 22.2<br>22.3 | Definitions | | | 7.3.4 | GRPFREQ, group frequency | | 22.4 | Trademarks | | | 7.3.6 | PWM0 to PWM15, individual brightness | | 23 | Contact information | | | | control | 12 | 24 | Contents | | | 7.3.7 | OFFSET — LEDn output delay offset register | 13 | | Contonio | ٠. | | 7.3.8 | SUBADR[3:1] LED Sub Call UFm I <sup>2</sup> C-bus | | | | | | 700 | addresses for PCU9655 | | | | | | 7.3.9<br>7.3.10 | ALLCALLADR, LED All Call I <sup>2</sup> C-bus address.<br>RESERVED1 | | | | | | 7.3.10 | RESERVED1 | | | | | | 7.3.12 | PWMALL — brightness control for all LEDn | | | | | | | outputs | 15 | | | | | 7.3.13 | Overtemperature protection | 15 | | | | | 7.4 | Power-on reset | | | | | | 7.5 | Hardware reset recovery | | | | | | 7.6 | Software reset | 16 | | | | | 7.7 | Individual brightness control with group dimming/blinking | 17 | | | | | 8 | Characteristics of the PCU9655 Ultra | '' | | | | | 3 | Fast-mode I <sup>2</sup> C-bus | 18 | | | | | 8.1 | Bit transfer | _ | | | | | 8.1.1 | START and STOP conditions | | | | | | 8.2 | System configuration | 19 | | | | | 8.3 | Data transfer | 19 | | | | | 9 | Bus transactions | 20 | | | | | 10 | Application design-in information | 23 | | | | | 10.1 | Thermal considerations | 24 | | | | Please be aware that important notices concerning this document and the product(s) described herein, have been included in section 'Legal information'. © NXP B.V. 2012. All rights reserved. For more information, please visit: http://www.nxp.com For sales office addresses, please send an email to: salesaddresses@nxp.com Date of release: 2 October 2012 Document identifier: PCU9655