# Switch Dimmable LED Driver

## **Features**

- Four level switch dimming
- Very accurate current regulator
- Output over-current / short circuit protection
- ▶ IC over-temperature protection
- Available in 8L-SOIC and 16L-SOIC packages

## **Applications**

Switch dimmable LED bulbs and fixtures

## **General Description**

The HV9801A LED driver is ideally suited for switch dimmable applications using LED bulbs and fixtures.

Through switch dimming, the lamp can be adjusted to four discrete brightness levels by rapid cycling of the light switch. The brightness levels are traversed in up and down manner. Brightness resumes at the highest level when power is removed for more than a second.

The device can be powered directly from rectified AC through an internal VDD regulator rated at 450V.

## **Typical Application Circuit**



## **Ordering Information**

| Part Number      | Package                    | Packing   |  |  |
|------------------|----------------------------|-----------|--|--|
| HV9801ALG-G      | 8-Lead SOIC (Narrow Body)  | 2500/Reel |  |  |
| HV9801ANG-G      | 16-Lead SOIC (Narrow Body) | 45/Tube   |  |  |
| HV9801ANG-G M934 | 16-Lead SOIC (Narrow Body) | 2500/Reel |  |  |

-G indicates package is RoHS compliant ('Green')



## **Typical Thermal Resistance**

| Package      | $\theta_{ja}$ |
|--------------|---------------|
| 8-Lead SOIC  | 101°C/W       |
| 16-Lead SOIC | 83°C/W        |

## **Absolute Maximum Ratings**

| 470V                     |
|--------------------------|
| 12V                      |
| (V <sub>VDD</sub> +0.3V) |
| C to +150°C              |
| C to +150°C              |
| 650mW<br>1000mW          |
|                          |

Stresses beyond those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated in the operational sections of the specifications is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability.

## **Pin Description**



8-Lead SOIC (LG)

16-Lead SOIC (NG)

Caution! DNC means Do Not Connect!

## **Product Marking**



Y = Last Digit of Year Sealed WW = Week Sealed L = Lot Number

\_\_\_\_\_ = "Green" Packaging

Package may or may not include the following marks: Si or 🌗

8-Lead SOIC (LG)



**Bottom Marking** 

CCCCCCCC AAA

Y = Last Digit of Year Sealed WW = Week Sealed

L = Lot Number

C = Country of Origin\*

A = Assembler ID\*

= "Green" Packaging

\*May be part of top marking

Package may or may not include the following marks: Si or 🌎

16-Lead SOIC (NG)

## **Electrical Characteristics** (Specifications are at $T_A = 25$ °C, $V_{VIN} = 15$ V unless otherwise noted)

| Sym                 | Description                  |   | Min | Тур | Max | Unit | Conditions |
|---------------------|------------------------------|---|-----|-----|-----|------|------------|
| Input               |                              |   |     |     |     |      |            |
| $V_{VIN}$           | Input voltage                | Т | 15  | -   | 450 | V    |            |
| I <sub>VIN</sub>    | Input current                | - | -   | 1   | 2   | mA   |            |
| I <sub>VIN,OT</sub> | Supply current, OTP shutdown | G | -   | -   | 500 | μA   |            |

## **VDD Regulator**

| $V_{UVLO}$           | Undervoltage lockout threshold    | Т | 6.45 | 6.70 | 7.10 | V  | V <sub>VIN</sub> rising  |
|----------------------|-----------------------------------|---|------|------|------|----|--------------------------|
| $\Delta V_{_{UVLO}}$ | Undervoltage lockout hysteresis   | - | -    | 500  | -    | mV | V <sub>VIN</sub> falling |
| ı                    | Maximum input current, limited by | G | 3.5  | -    | -    | mA | T <sub>A</sub> = 25°C    |
| I <sub>UVLO</sub>    | UVLO                              |   | 1.5  | _    | -    | mA | T <sub>A</sub> = 125°C   |

#### Notes:

G Not production tested; guaranteed by design or characterization.

T Specifications apply over the full operating ambient temperature range of -40°C <  $T_{\Delta}$  < +125°C.

## **Electrical Characteristics** (Specifications are at $T_A = 25$ °C, $V_{VIN} = 15$ V unless otherwise noted)

| Sym                  | Description                                |   | Min      | Тур  | Max  | Unit | Conditions                                                         |
|----------------------|--------------------------------------------|---|----------|------|------|------|--------------------------------------------------------------------|
| /DD Reg              | gulator (cont.)                            |   |          | •    | •    | •    |                                                                    |
| $V_{VDD}$            | Output voltage                             | - | 7.25     | 7.50 | 7.75 | V    | $C_{GATE} = 500pF; R_{RT} = 226k\Omega$                            |
| $\Delta V_{LINE}$    | Line regulation                            | - | -        | -    | 1    | V    | $V_{IN}$ = 15 to 450V; $C_{GATE}$ = 500pF $R_{RT}$ = 226k $\Omega$ |
| $\Delta V_{DD(UV)}$  | V <sub>DD</sub> Voltage margin             | Т | 500      | -    | -    | mV   | $\Delta V_{DD(UV)} = V_{DD} - UVLO$                                |
| $\Delta V_{LOAD}$    | Load regulation                            | - | -        | -    | 100  | mV   | $I_{VDD}$ = 0 to 1mA; $C_{GATE}$ = 500pF; $R_{RT}$ = 226k $\Omega$ |
| Switch D             | Dimming                                    |   |          |      |      |      |                                                                    |
| I <sub>VDDX</sub>    | Supply current after power loss            | Т | -        | -    | 700  | μA   |                                                                    |
| V <sub>UVLO</sub>    | Undervoltage lockout during VIN power loss | - | -        | 3.5  | -    | V    |                                                                    |
| T <sub>PL1</sub>     | Power loss, qualification-time             | - | -        | 60   | -    | ms   | V <sub>VIN</sub> falling below V <sub>UVLO</sub>                   |
| T <sub>PL2</sub>     | Power loss, time to reset                  | G | -        | 1    | -    | s    | V <sub>VIN</sub> raining below V <sub>UVLO</sub>                   |
| $F_{PWM}$            | PWM dimming frequency                      | - | -        | 1.2  | -    | kHz  |                                                                    |
| _ED Cur              | rent Regulator                             |   |          |      |      |      |                                                                    |
| V <sub>CST</sub>     | Current sense threshold                    | Т | 236      | 250  | 256  | mV   |                                                                    |
| T <sub>LEB</sub>     | Leading edge blanking time                 | Т | 110      | -    | 260  | ns   |                                                                    |
| T <sub>ONX</sub>     | Minimum on-time                            | - | -        | -    | 760  | ns   | V <sub>CS</sub> = V <sub>CST</sub> + 30mV                          |
| D <sub>MAX</sub>     | Maximum duty cycle maintaining regulation  | - | 80       | -    | -    | %    | LED current falls beyond this duty cycle                           |
| Short Ci             | rcuit Protection                           |   |          |      |      |      |                                                                    |
| $V_{\rm CSH}$        | Hiccup threshold                           | - | -        | 440  | -    | mV   |                                                                    |
| $T_{DLY}$            | V <sub>CS</sub> high to GATE low delay     | - | -        | -    | 180  | ns   | $V_{CS} = V_{CST} + 30 \text{mV}$                                  |
| T <sub>SCH</sub>     | Hiccup time                                | - | -        | 750  | -    | μs   |                                                                    |
| $T_{ONX}$            | Minimum on-time                            | - | -        | -    | 430  | ns   | $C_S = V_{DD}$                                                     |
| Γ <sub>OFF</sub> Tim | er                                         |   |          |      |      |      |                                                                    |
| _                    | Off time o                                 | - | 32       | 40   | 48   |      | $R_{RT} = 1M\Omega$                                                |
| $T_{OFF}$            | Off-time                                   | - | 8.0      | 10   | 12   | μs   | $R_{RT} = 226k\Omega$                                              |
| GATE Dr              | river                                      |   | <u> </u> |      |      |      |                                                                    |
| I <sub>SRC</sub>     | Sourcing current                           | - | 165      | -    | -    | mA   | V <sub>GATE</sub> = 0V                                             |
| I <sub>SINK</sub>    | Sinking current                            | - | 165      | -    | -    | mA   | V <sub>GATE</sub> = V <sub>DD</sub>                                |
| t <sub>RISE</sub>    | Rise time                                  | - | -        | 30   | 50   | ns   | C <sub>GATE</sub> = 500pF                                          |
| t <sub>FALL</sub>    | Fall time                                  | - | -        | 30   | 50   | ns   | C <sub>GATE</sub> = 500pF                                          |
|                      | nperature Protection                       |   | <u>I</u> | 1    | 1    | 1    | - Sittle -                                                         |
| T <sub>TRIP</sub>    | Trip temperature                           | G | -        | 140  | -    | °C   |                                                                    |
| ΔT <sub>TRIP</sub>   | Hysteresis                                 | G | _        | 20   | _    | °C   |                                                                    |

#### Notes:

G Not production tested; guaranteed by design or characterization.

T Specifications apply over the full operating ambient temperature range of -40°C <  $T_A$  < +125°C.

## **Functional Block Diagram**



# Application Information

## **Current Control**

#### **Continuous Conduction Mode**

The HV9801A is designed for control of a buck converter operating in continuous conduction mode.

CCM operation is characterized by converter operation with non-zero inductor current throughout the switching cycle. Such operation can be achieved by selection of the inductance.

## **LED Current**

The HV9801A regulates the LED current with an accuracy far superior to that of competing peak current mode controllers.

Average LED current is set by the current sense resistor RCS and the current regulator reference voltage :

$$V = (I) \cdot (R)$$

$$250mV = (I_{LED}) \cdot (R_{RCS})$$

For example, a  $2\Omega$  resistor correponds to a 125mA (average) LED current.

#### **Current Control Performance**

The control method of the HV9801A virtually eliminates the regulation errors associated with peak current mode controllers, such as errors caused by: inductor tolerance; propagation delay of the current sense comparator; tolerance in the oscillator frequency or off-timer; and changes in line and load voltage.

Fig. 1 compares the load regulation of the HV9801A and that of a device with peak current control. The difference in load regulation between the HV9801A and the HV9910B, a peak current regulator, is clearly visible.



Fig.1. Typical output characteristic of the HV9801A LED driver.

## Duty Cycle, Off-time, On-time, Inductor

#### **Duty cycle**

The duty cycle (D) is related to the load voltage ( $V_{LED}$ ) and input voltage ( $V_{BUS}$ ) by the simple relation:

$$V_{OUT} = (D) \cdot (V_{IN})$$

$$V_{LED} = (D) \cdot (V_{BUS})$$

#### Off-time

The HV9801A employs constant off-time control. Operation with constant off-time suppresses subharmonic oscillation.

Switching period and switching frequency are related to ontime and off-time as follows:

$$T_{SW} = (T_{ON} + T_{OFF})$$

$$F_{SW} = 1 / T_{SW}$$

On-time is related to off-time and duty cycle as follows:

$$D = (T_{ON}) / (T_{ON} + T_{OFF})$$

With a given T<sub>OFF</sub>, the HV9801A dynamically adjusts T<sub>ON</sub> to regulate the LED current. Specifically, T<sub>ON</sub> adapts to the duty cycle associated with given V<sub>BUS</sub> and V<sub>LED</sub>.

## Off-time Programming

Off-time is programmed by the R<sub>⊤</sub> resistor:

$$T_{OFF} = (A) \cdot (R_{RT}) + B$$

where A = 
$$40ps / \Omega$$
 and B =  $300ns$ 

For instance, a 200k $\Omega$  resistor corresponds to 8.3 $\mu$ s off-time.

An acceptable range for RT is  $30k\Omega$  to  $1M\Omega$ , corresponding to an off-time range between 1.5µs and 40.3µs.

#### Inductor

The converter should operate in continuous conduction mode. As such, the inductor current should not fall to zero within a switching cycle, and inductor current ripple should be sized accordingly.

A common choice for peak-to-peak Inductor current ripple (PPR) is 30 to 40% of nominal LED current.

Inductance can be calculated from the current drop during off-time:

$$(L) \cdot (\Delta I) = (V) \cdot (\Delta T)$$

$$(L) \cdot (PPR) \cdot (I_{LED}) = (V_{LED}) \cdot (T_{OFE})$$

For instance, 30% PPR on 350mA average current equates to 105mA ripple, which together with 5µs off-time, and 30V LED string voltage corresponds to 1.43mH inductance.

A design with 30V LED voltage and with 150V bus voltage corresponds to 20% duty cycle; respectively, with a 120V bus voltage to 25% duty cycle. 20% duty cycle corresponds to 1.25µs on-time, 25% duty cycle corresponds to 1.67µs. Hence, the switching frequency is 167kHz at 150V bus voltage and 150kHz at 120V bus voltage.

## **Maximum Duty Cycle**

Duty cycle should be limited to the specified maximum (80%). Accordingly, the LED string voltage and the bus voltage are limited to the same ratio. Operation at a larger duty cycle results in an LED current lower than programmed.

## Minimum Duty Cycle

Duty cycle is limited on the low side by the minimum on-time specification (760ns). Operation at a smaller on-time causes the LED current to exceed the programmed value.

LED string voltage can not be made arbitrarily low. Minimum LED voltage can be determined from the following:

$$D_{MIN} = (T_{ONX}) / (T_{OFF} + T_{ONX})$$

$$V_{LED} = (D_{MIN}) \cdot (V_{RUS})$$

For instance, with  $5\mu s$  off-time, the duty cycle should be kept above 13%. Such a duty cycle corresponds to an LED string voltage of 19.5V at 150V bus voltage.

A design requiring a lower LED string voltage requires change to a longer off-time.

#### **Short Circuit Protection**

A rise of the LED current sense signal above 440mV (176% of nominal) trips the short circuit comparator thereby causing the converter to switch to hiccup mode. In hiccup mode, off-time is lengthened to about 750µs to allow the inductor current to drop to a safe level.

Without the extended off-time the inductor current increases with every switching cycle, thereby causing over-current damage to the converter.

The extension of the off-time can be observed in Fig.2:



Fig.2. Short-circuit inductor current.

#### Leading Edge Blanking

The MOSFET drain current, and thereby the current sense signal, exhibits a spike at the start of a switching cycle which arises from the MOSFET gate charging current and the current required for discharge of the MOSFET drain node. These two currents typically exceed the inductor by quite a margin.

The current sense signal is blanked at the start of the switching cycle in order to avoid a premature trigger of the current sense and the short circuit protection comparators.

#### **VDD Regulator**

The VDD regulator generates a source of regulated voltage for operation of internal and external circuits from the power applied at the VIN pin. Alternatively, the VDD voltage can be supplied from a source directly connected to the VDD pin. The VDD regulator will turn off.

## **Switch Dimming**

#### General

Lamp brightness can be adjusted to one of four discrete levels by rapidly cycling power with the light switch. The brightness levels are traversed in an up and down manner, the levels being 100%, 50%, 25% and 12.5%. Brightness resumes at the highest level when power is removed for more than a second.

Reduction of LED current is accomplished through PWM dimming with a PWM dimming frequency of about 1kHz. The PWM frequency is generated by an internal oscillator and the duty cycle by means of digital logic.

Turning the light switch off and on within one second adjusts LED current to the next higher or lower level, see the

illustration below. The sequence starts at 100% and adjusts to a lower level with the following step. Upon reaching the highest or lowest level the direction of the sequence reverses. When power is removed for more than one second, the dimming sequence is terminated and brightness is reset to 100% upon turn-on of the light switch.

#### **VDD** Capacitor

The VDD voltage should be maintained for at least one second and above the 3.5V level after loss of VIN power to allow certain timing circuits to function.

The minimum required capacitance can be calculated from:

$$(C) \bullet (\Delta V) = (I) \bullet (\Delta T)$$

$$(C_{CDD}) \cdot (7.5 - 3.5V) = (I_{VDDX}) \cdot (1s)$$

With 700 $\mu A$  of  $I_{VDDX}$  the bypass capacitance should be 175 $\mu F$ .

## **Detection of Power Cycling**

The presence of AC line power is detected at the VIN pin. To this end, loss of AC power should result in a rapidly falling voltage at the output of the bridge rectifier.

The  $V_{\text{VIN}}$  voltage drops due to the current draw from the  $V_{\text{DD}}$  regulator. In order to facilitate a quick fall of the voltage, a diode should be added to isolate the bus capacitor from the VIN pin as shown in the Typical Application Circuit.



Fig.3. LED brightness and AC line power.

# **Pin Description**

| Pi             | Pin #                                   |          |                                                                                                                                                                                                                                                                                                 |
|----------------|-----------------------------------------|----------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 8-Lead<br>SOIC | 16-Lead<br>SOIC                         | Function | Description                                                                                                                                                                                                                                                                                     |
| 1              | 1                                       | VIN      | Connect to bridge rectifier output. Supplies power to the VDD regulator. Detects light switch power-off event through loss of bridge rectifier output voltage. Do not connect excessive capacitance before or after the bridge so as to allow $V_{\rm IN}$ to drop rapidly after loss of power. |
| 2              | 4                                       | CS       | Current sense input.                                                                                                                                                                                                                                                                            |
| 3              | 5                                       | GND      | Ground.                                                                                                                                                                                                                                                                                         |
| 4              | 8                                       | GATE     | Gate driver output.                                                                                                                                                                                                                                                                             |
| 6              | 12                                      | VDD      | VDD regulator output. Connect a high frequency bypass and a hold-up capacitor at VDD. Bypass capacitor to be 100nF minimum. See applications section for hold-up capacitance.                                                                                                                   |
| 8              | 14                                      | RT       | Off-time programming input. Connect programming resistor to GND.                                                                                                                                                                                                                                |
| 5, 7           | 2, 3, 6, 7,<br>9, 10, 11,<br>13, 15, 16 | DNC      | Caution! DNC means Do Not Connect!                                                                                                                                                                                                                                                              |

# 8-Lead SOIC (Narrow Body) Package Outline (LG)

4.90x3.90mm body, 1.75mm height (max), 1.27mm pitch



#### Note:

1. This chamfer feature is optional. A Pin 1 identifier must be located in the index area indicated. The Pin 1 identifier can be: a molded mark/identifier; an embedded metal marker; or a printed indicator.

| Symbo          |     | Α     | A1   | A2    | b    | D     | E     | E1    | е           | h    | L    | L1          | L2          | θ          | θ1              |
|----------------|-----|-------|------|-------|------|-------|-------|-------|-------------|------|------|-------------|-------------|------------|-----------------|
|                | MIN | 1.35* | 0.10 | 1.25  | 0.31 | 4.80* | 5.80* | 3.80* |             | 0.25 | 0.40 |             |             | <b>0</b> ° | 5 <sup>0</sup>  |
| Dimension (mm) | NOM | -     | -    | -     | -    | 4.90  | 6.00  | 3.90  | 1.27<br>BSC | -    | -    | 1.04<br>REF | 0.25<br>BSC | -          | -               |
| (11111)        | MAX | 1.75  | 0.25 | 1.65* | 0.51 | 5.00* | 6.20* | 4.00* |             | 0.50 | 1.27 |             |             | <b>8</b> ° | 15 <sup>0</sup> |

JEDEC Registration MS-012, Variation AA, Issue E, Sept. 2005.

Drawings are not to scale.

Supertex Doc. #: DSPD-8SOLGTG, Version 1041309.

<sup>\*</sup> This dimension is not specified in the JEDEC drawing.

## 16-Lead SOIC (Narrow Body) Package Outline (NG)

9.90x3.90mm body, 1.75mm height (max), 1.27mm pitch



#### Note:

 This chamfer feature is optional. If it is not present, then a Pin 1 identifier must be located in the index area indicated. The Pin 1 identifier can be: a molded mark/identifier; an embedded metal marker; or a printed indicator.

| Symbo             | ol  | Α     | A1   | A2    | b    | D      | E     | E1    | е           | h    | L    | L1   | L2          | θ          | θ1              |                |
|-------------------|-----|-------|------|-------|------|--------|-------|-------|-------------|------|------|------|-------------|------------|-----------------|----------------|
| Dimension<br>(mm) | MIN | 1.35* | 0.10 | 1.25  | 0.31 | 9.80*  | 5.80* | 3.80* | 1.27<br>BSC |      | 0.25 | 0.40 |             |            | <b>0</b> 0      | 5 <sup>0</sup> |
|                   | NOM | -     | -    | -     | -    | 9.90   | 6.00  | 3.90  |             | -    | -    |      | 0.25<br>BSC | -          | -               |                |
|                   | MAX | 1.75  | 0.25 | 1.65* | 0.51 | 10.00* | 6.20* | 4.00* |             | 0.50 | 1.27 |      |             | <b>8</b> 0 | 15 <sup>0</sup> |                |

JEDEC Registration MS-012, Variation AC, Issue E, Sept. 2005.

Drawings are not to scale.

Supertex Doc. #: DSPD-16SONG, Version G041309.

(The package drawing(s) in this data sheet may not reflect the most current specifications. For the latest package outline

information go to <a href="http://www.supertex.com/packaging.html">http://www.supertex.com/packaging.html</a>.)
Supertex inc. does not recommend the use of its products in life support applications, and will not knowingly sell them for use in such applications unless it receives an adequate "product liability indemnification insurance agreement." Supertex inc. does not assume responsibility for use of devices described, and limits its liability to the replacement of the devices determined defective due to workmanship. No responsibility is assumed for possible omissions and inaccuracies. Circuitry and specifications are subject to change without notice. For the latest product specifications refer to the Supertex inc. (website: http://www.supertex.com)

©2012 **Supertex inc.** All rights reserved. Unauthorized use or reproduction is prohibited



1235 Bordeaux Drive, Sunnyvale, CA 94089 Tel: 408-222-8888

www.supertex.com

<sup>\*</sup> This dimension is not specified in the JEDEC drawing.