

### 

### Microcontroller-Interface, 4.5-/3.5-Digit Panel Meters with 4–20mA Output

### General Description

The MAX1366/MAX1368 low-power, 4.5- and 3.5-digit, panel meters feature an integrated sigma-delta analog-to-digital converter (ADC), LED display drivers, voltage digital-to-analog converter (DAC), and a 4–20mA (or 0 to 16mA) current driver.

The MAX1366/MAX1368's analog input voltage range is programmable to either ±2V or ±200mV. The MAX1368 drives a 3.5-digit (±1999 count) display and the MAX1366 drives a 4.5-digit (±19,999 count) display. The ADC output directly drives the LED display as well as the voltage DAC, which, in turn, drives the 4–20mA (or 0 to 16mA) current-loop output.

In normal operation, the 0 to 16mA/4–20mA current-loop output follows the  $\pm 2V$  or  $\pm 200$ mV analog input to drive remote panel-meter displays, data loggers, and other industrial controllers. For added flexibility, the MAX1366/MAX1368 allow direct access to the ADC result, DAC output, and the V/I converter input.

The sigma-delta ADC does not require external precision integrating capacitors, autozero capacitors, crystal oscillators, charge pumps, or other circuitry commonly required in dual-slope ADC panel-meter circuits. Onchip analog input and reference buffers allow direct interface with high-impedance signal sources. Excellent common-mode rejection and digital filtering provides greater than 100dB rejection of simultaneous 50Hz and 60Hz line noise. Other features include data hold and peak detection and overrange/underrange detection.

The MAX1366/MAX1368 require a 2.7V to 5.25V supply, a 4.75V to 5.25V V/I supply, and a 7V to 30V loop supply. They are available in a space-saving (7mm x 7mm), 48-pin TQFP package and operate over the extended (-40°C to +85°C) temperature range.

### Applications

For pricing, delivery, and ordering information, please contact Maxim/Dallas Direct! at

1-888-629-4642, or visit Maxim's website at www.maxim-ic.com.

Industrial Process Control
Automated Test Equipment
Data-Acquisition Systems
Digital Panel Meters
Digital Voltmeters
Digital Multimeters

Pin Configuration appears at end of data sheet.

Typical Operating Circuits appear at end of data sheet.

SPI/QSPI are trademarks of Motorola, Inc. MICROWIRE is a trademark of National Semiconductor Corp.

#### Features

- Microcontroller (μC)-Interface, Digital Panel Meter
   20-Bit Sigma-Delta ADC
  - 4.5-Digit Resolution (±19,999 Count, MAX1366) 3.5-Digit Resolution (±1999 Count, MAX1368) No Integrating/Autozeroing Capacitors 100MΩ Input Impedance ±200mV or ±2.000V Input Range
- ◆ LED Display
  Common-Cathode 7-Segment LED Driver
  Programmable LED Current (0 to 20mA)
  2.5Hz Update Rate
- ♦ Output DAC and Current Driver ±15-Bit DAC with 14-Bit Linear V/I Converter Selectable 0 to 16mA or 4–20mA Current Output Unipolar/Bipolar Modes ±50µA Zero Scale, ±40ppmFS/°C (typ) ±0.5% Gain Error, ±25ppmFS/°C (typ) Separate 7V to 30V Supply for Current-Loop Output
- ♦ 2.7V to 5.25V ADC/DAC Supply
- ♦ 4.75V to 5.25V V/I Converter Supply
- ♦ Internal 2.048V Reference or External Reference
- ♦ SPI<sup>TM</sup>-/QSPI<sup>TM</sup>-/MICROWIRE<sup>TM</sup>-Compatible Serial Interface
- ♦ 48-Pin, 7mm x 7mm TQFP Package

### Ordering Information

| PART       | TEMP RANGE     | PIN-PACKAGE |
|------------|----------------|-------------|
| MAX1366ECM | -40°C to +85°C | 48 TQFP     |
| MAX1368ECM | -40°C to +85°C | 48 TQFP     |

#### **Selector Guide**

| PART       | PACKAGE CODE | RESOLUTION<br>(DIGITS) |
|------------|--------------|------------------------|
| MAX1366ECM | C48-6        | 4.5                    |
| MAX1368ECM | C48-6        | 3.5                    |

Maxim Integrated Products 1

#### ABSOLUTE MAXIMUM RATINGS

Stresses beyond those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated in the operational sections of the specifications is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability.

#### **ELECTRICAL CHARACTERISTICS**

 $(AV_{DD} = DV_{DD} = DAC\_VDD = +2.7V \ to \ +5.25V, \ GND = 0, \ LEDG = 0, \ V_{LEDV} = +2.7V \ to \ +5.25V, \ V_{REF+} - V_{REF-} = 2.048V \ (external reference), \ V_{EXT} = 7V, \ V_{REG\_AMP} = +5.0V, \ C_{REF+} = 0.1\mu F, \ REF- = GND, \ C_{NEGV} = 0.1\mu F. \ Internal clock mode, unless otherwise noted. All specifications are at <math>T_A = T_{MIN}$  to  $T_{MAX}$ . Typical values are at  $T_A = +25^{\circ}C$ , unless otherwise noted.)

| PARAMETER                         | SYMBOL      | CONDITIONS                                                                                                                         | MIN     | TYP    | MAX     | UNITS             |
|-----------------------------------|-------------|------------------------------------------------------------------------------------------------------------------------------------|---------|--------|---------|-------------------|
| ADC ACCURACY                      |             |                                                                                                                                    | •       |        |         |                   |
| Naise Free Decelution             |             | MAX1366                                                                                                                            | -19,999 |        | +19,999 | Counts            |
| Noise-Free Resolution             |             | MAX1368                                                                                                                            | -1999   |        | +1999   | Counts            |
| Integral Newline exit. (Nets. 1)  | INII        | 2.000V range                                                                                                                       |         | ±1     |         | Carrata           |
| Integral Nonlinearity (Note 1)    | INL         | 200mV range                                                                                                                        |         | ±1     |         | Counts            |
| Range-Change Ratio                |             | (V <sub>AIN+</sub> - V <sub>AIN-</sub> = 0.100V) on 200mV range;<br>(V <sub>AIN+</sub> - V <sub>AIN-</sub> = 0.100V) on 2.0V range |         | 10:1   |         | Ratio             |
| Rollover Error                    |             | VAIN+ - VAIN- = full scale                                                                                                         |         | ±1     |         | Counts            |
| Output Noise                      |             |                                                                                                                                    |         | 10     |         | μV <sub>P-P</sub> |
| Offset Error (Zero Input Reading) |             | V <sub>AIN+</sub> - V <sub>AIN-</sub> = 0 (Note 2)                                                                                 | -0      |        | +0      | Counts            |
| Gain Error                        |             | (Note 3)                                                                                                                           | -0.5    |        | +0.5    | %FSR              |
| Offset Drift (Zero Reading Drift) |             | $V_{AIN+} - V_{AIN-} = 0$ (Note 4)                                                                                                 |         | 0.1    |         | μV/°C             |
| Gain Drift                        |             |                                                                                                                                    |         | ±1     |         | ppm/°C            |
| INPUT CONVERSION RATE             |             |                                                                                                                                    |         |        |         |                   |
| External Clock Frequency          |             |                                                                                                                                    |         | 4.9152 |         | MHz               |
| External Clock Duty Cycle         |             |                                                                                                                                    | 40      |        | 60      | %                 |
| Lindete Date                      |             | Internal clock                                                                                                                     |         | 5      |         | Hz                |
| Update Rate                       |             | External clock, f <sub>CLK</sub> = 4.9152MHz                                                                                       |         | 5      |         | ΠZ                |
| ANALOG INPUTS (AIN+, AIN-) (b     | ypass to GN | D with 0.1μF or greater capacitors)                                                                                                |         |        |         | <u> </u>          |
| AINI Input Voltage Dange (Nata 5) |             | RANGE bit = 0                                                                                                                      | -2.0    |        | +2.0    | V                 |
| AIN Input Voltage Range (Note 5)  |             | RANGE bit = 1                                                                                                                      | -0.2    |        | +0.2    | V                 |
|                                   |             | 1                                                                                                                                  | 1       |        |         |                   |

### **ELECTRICAL CHARACTERISTICS (continued)**

(AV<sub>DD</sub> = DV<sub>DD</sub> = DAC\_VDD = +2.7V to +5.25V, GND = 0, LEDG = 0, V<sub>LEDV</sub> = +2.7V to +5.25V, V<sub>REF+</sub> - V<sub>REF-</sub> = 2.048V (external reference), V<sub>EXT</sub> = 7V, V<sub>REG\_AMP</sub> = +5.0V, C<sub>REF+</sub> =  $0.1\mu$ F, REF- = GND, C<sub>NEGV</sub> =  $0.1\mu$ F. Internal clock mode, unless otherwise noted. All specifications are at T<sub>A</sub> = T<sub>MIN</sub> to T<sub>MAX</sub>. Typical values are at T<sub>A</sub> =  $+25^{\circ}$ C, unless otherwise noted.)

| PARAMETER                                                                                                  | SYMBOL             | CONDITIONS                                                           | MIN TYP MAX |       | UNITS |                   |
|------------------------------------------------------------------------------------------------------------|--------------------|----------------------------------------------------------------------|-------------|-------|-------|-------------------|
| AIN Absolute Input Voltage<br>Range to GND                                                                 |                    |                                                                      | -2.2        |       | +2.2  | V                 |
| Normal-Mode 50Hz and 60Hz                                                                                  |                    | Internal clock mode,<br>50Hz and 60Hz ±2%                            |             | 100   |       | dB                |
| Rejection (Simultaneously)                                                                                 |                    | External clock mode, 50Hz and 60Hz ±2%, f <sub>CLK</sub> = 4.9152MHz |             | 100   |       | ив                |
| Common-Mode 50Hz and 60Hz<br>Rejection (Simultaneously)                                                    | CMR                | For 50Hz and 60Hz ±2%, R <sub>SOURCE</sub> < 10kΩ                    |             | 150   |       | dB                |
| Common-Mode Rejection                                                                                      | CMR                | At DC                                                                |             | 100   |       | dB                |
| Input Leakage Current                                                                                      |                    |                                                                      |             | 10    |       | nA                |
| Input Capacitance                                                                                          |                    |                                                                      |             | 10    |       | рF                |
| Average Dynamic Input Current                                                                              |                    | (Note 6)                                                             | -20         |       | +20   | nA                |
| LOW-BATTERY VOLTAGE MONI                                                                                   | TOR (LOWB          | ATT)                                                                 |             |       |       | •                 |
| LOWBATT Trip Threshold                                                                                     | -                  |                                                                      |             | 2.048 |       | V                 |
| LOWBATT Leakage Current                                                                                    |                    |                                                                      |             | 10    |       | рА                |
| Hysteresis                                                                                                 |                    |                                                                      |             | 20    |       | mV                |
| INTERNAL REFERENCE (REF- =                                                                                 | GND, INTRE         | EF = DV <sub>DD</sub> )                                              |             |       |       |                   |
| REF Input Voltage                                                                                          | V <sub>REF</sub>   | $AV_{DD} = 5V$                                                       | 2.007       | 2.048 | 2.089 | V                 |
| REF Output Short-Circuit Current                                                                           |                    |                                                                      |             | 1     |       | mA                |
| REF Output Temperature Coefficient                                                                         | TC <sub>VREF</sub> |                                                                      |             | 40    |       | ppm/°C            |
| Load Regulation                                                                                            |                    | ISOURCE = 0 to 300μA, ISINK = 0 to 30μA                              |             | 6     |       | μV/μΑ             |
| Line Regulation                                                                                            |                    |                                                                      |             | 50    |       | μV/V              |
| -                                                                                                          |                    | 0.1Hz to 10Hz                                                        |             | 25    |       |                   |
| Noise Voltage                                                                                              |                    | 10Hz to 10kHz                                                        | 400         |       |       | μV <sub>P-P</sub> |
| EXTERNAL REFERENCE (INTRE                                                                                  | F BIT = 0)         |                                                                      |             |       |       |                   |
| REF Input Voltage                                                                                          |                    | Differential, (V <sub>REF+</sub> - V <sub>REF-</sub> )               |             | 2.048 |       | V                 |
| Absolute REF+, REF- Input<br>Voltage to GND (V <sub>REF+</sub> must be<br>greater than V <sub>REF-</sub> ) |                    |                                                                      | -2.2        |       | +2.2  | V                 |
| Normal-Mode 50Hz and 60Hz                                                                                  |                    | Internal clock mode,<br>50Hz and 60Hz ±2%                            |             | 100   |       | -ID               |
| Rejection (Simultaneously)                                                                                 |                    | External clock mode, 50Hz and 60Hz ±2%, f <sub>CLK</sub> = 4.9152MHz |             | 120   |       | dB                |
| Common-Mode 50Hz and 60Hz<br>Rejection (Simultaneously)                                                    | CMR                | For 50Hz and 60Hz ±2%, R <sub>SOURCE</sub> < 10kΩ                    | 150         |       | dB    |                   |
| Common-Mode Rejection                                                                                      | CMR                | At DC                                                                |             | 100   |       | dB                |
| Input Leakage Current                                                                                      |                    |                                                                      |             | 10    |       | nA                |
| <del>-</del>                                                                                               | <u> </u>           | 1                                                                    | 1           |       |       | I                 |



### **ELECTRICAL CHARACTERISTICS (continued)**

 $(AV_{DD} = DV_{DD} = DAC\_VDD = +2.7V \ to \ +5.25V, \ GND = 0, \ LEDG = 0, \ V_{LEDV} = +2.7V \ to \ +5.25V, \ V_{REF+} - V_{REF-} = 2.048V \ (external reference), \ V_{EXT} = 7V, \ V_{REG\_AMP} = +5.0V, \ C_{REF+} = 0.1\mu F, \ REF- = GND, \ C_{NEGV} = 0.1\mu F. \ Internal clock mode, unless otherwise noted. All specifications are at <math>T_A = T_{MIN}$  to  $T_{MAX}$ . Typical values are at  $T_A = +25^{\circ}C$ , unless otherwise noted.)

| PARAMETER                               | SYMBOL               | CONDITIONS                    | MIN                       | TYP   | MAX                       | UNITS |  |  |  |  |
|-----------------------------------------|----------------------|-------------------------------|---------------------------|-------|---------------------------|-------|--|--|--|--|
| Input Capacitance                       |                      |                               |                           | 10    |                           | рF    |  |  |  |  |
| Average Dynamic Input Current           |                      | (Note 6)                      | -20                       |       | +20                       | nA    |  |  |  |  |
| CHARGE PUMP                             |                      |                               |                           |       |                           |       |  |  |  |  |
| Output Voltage                          | NEGV                 | $C_{NEGV} = 0.1 \mu F$ to GND | -2.60                     | -2.42 | -2.30                     | V     |  |  |  |  |
| DIGITAL INPUTS (SCLK, DIN, CS, CLK)     |                      |                               |                           |       |                           |       |  |  |  |  |
| Input Current                           | I <sub>IN</sub>      | $V_{IN} = 0$ or $DV_{DD}$     | -10                       |       | +10                       | μΑ    |  |  |  |  |
| Input Low Voltage                       | V <sub>INL</sub>     |                               |                           |       | 0.3 x<br>DV <sub>DD</sub> | V     |  |  |  |  |
| Input High Voltage                      | VINH                 |                               | 0.7 x<br>DV <sub>DD</sub> |       |                           | ٧     |  |  |  |  |
| Input Hysteresis                        | V <sub>H</sub> YS    | $DV_{DD} = 3V$                |                           | 200   |                           | mV    |  |  |  |  |
| DIGITAL OUTPUTS (DOUT, EOC              | <del>-</del> (5)     |                               |                           |       |                           |       |  |  |  |  |
| Output Low Voltage                      | V <sub>OL</sub>      | ISINK = 1mA                   |                           |       | 0.4                       | V     |  |  |  |  |
| Output High Voltage                     | VoH                  | ISOURCE = 200µA               | 0.8 x<br>D <sub>VDD</sub> |       |                           | V     |  |  |  |  |
| Tri-State Leakage Current               | Ι <u>L</u>           |                               | -10                       |       | +10                       | μΑ    |  |  |  |  |
| Tri-State Output Capacitance            | Cout                 |                               |                           | 15    |                           | рF    |  |  |  |  |
| ADC POWER SUPPLY (Note 10)              |                      |                               |                           |       |                           |       |  |  |  |  |
| AV <sub>DD</sub> Voltage                | AV <sub>DD</sub>     |                               | 2.70                      |       | 5.25                      | V     |  |  |  |  |
| DV <sub>DD</sub> Voltage                | DV <sub>DD</sub>     |                               | 2.70                      |       | 5.25                      | V     |  |  |  |  |
| Power-Supply Rejection AV <sub>DD</sub> | PSRA                 | (Note 7)                      |                           | 80    |                           | dB    |  |  |  |  |
| Power-Supply Rejection DV <sub>DD</sub> | PSRD                 | (Note 7)                      |                           | 100   |                           | dB    |  |  |  |  |
| AV <sub>DD</sub> Current (Notes 8, 9)   | lavdd                |                               |                           |       | 640                       | μA    |  |  |  |  |
| AVDD Current (Notes 6, 9)               | IAVDD                | Standby mode                  |                           |       | 305                       | μΛ    |  |  |  |  |
|                                         |                      | $DV_{DD} = +5.25V$            |                           |       | 320                       |       |  |  |  |  |
| DV <sub>DD</sub> Current (Notes 8, 9)   | IDVDD                | $DV_{DD} = +3.3V$             |                           |       | 180                       | μΑ    |  |  |  |  |
|                                         |                      | Standby mode                  |                           |       | 20                        |       |  |  |  |  |
| DAC POWER SUPPLY                        |                      |                               |                           |       |                           |       |  |  |  |  |
| DAC Supply Voltage                      | VDAC_VDD             |                               | 2.70                      |       | 5.25                      | V     |  |  |  |  |
| DAC Supply Current                      |                      |                               |                           | 0.10  | 0.21                      | mA    |  |  |  |  |
| LINEAR REGULATOR AND V/I                | CONVERTER            | POWER REQUIREMENTS            |                           |       |                           |       |  |  |  |  |
| REG_AMP Supply Voltage                  | VREG_AMP             |                               | 4.75                      |       | 5.25                      | V     |  |  |  |  |
| REG_AMP Supply Current                  |                      |                               |                           | 0.19  | 0.30                      | mA    |  |  |  |  |
| REG_VDD Voltage                         | V <sub>REG_VDD</sub> |                               |                           | 5.20  |                           | V     |  |  |  |  |

### **ELECTRICAL CHARACTERISTICS (continued)**

 $(AV_{DD} = DV_{DD} = DAC\_VDD = +2.7V$  to +5.25V, GND = 0, LEDG = 0,  $V_{LEDV} = +2.7V$  to +5.25V,  $V_{REF+} - V_{REF-} = 2.048V$  (external reference),  $V_{EXT} = 7V$ ,  $V_{REG\_AMP} = +5.0V$ ,  $C_{REF+} = 0.1\mu$ F, REF- = GND,  $C_{NEGV} = 0.1\mu$ F. Internal clock mode, unless otherwise noted. All specifications are at  $T_A = T_{MIN}$  to  $T_{MAX}$ . Typical values are at  $T_A = +25^{\circ}$ C, unless otherwise noted.)

| REG_VDD Supply Current       Includes 20mA programmed current         LED DRIVERS (Table 7)       IED Supply Voltage       VLEDV       2.70         LED Shutdown Supply Current       ISHDN       ISHDN         LED Supply Current       ILEDV       Seven segments and decimal point on, RSET = $25k\Omega$ Display Scan Rate       fOSC       MAX1366         Segment Current Slew Rate       ISEG/ $\Delta t$ MAX1368         DIG_ Voltage Low       VDIG       IDIG_ = $176mA$ Segment-Drive Source-Current Matching $\Delta ISEG$ Segment-Drive Source Current LED Drivers Bias Current       ISEG       VLEDV - VSEG = $0.6V$ , RSET = $25k\Omega$ 15.0 | 25.2  | 27.4  | mA       |
|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------|-------|----------|
| LED Supply VoltageVLEDV2.70LED Shutdown Supply CurrentISHDNLED Supply CurrentILEDVSeven segments and decimal point on, RSET = $25k\Omega$ Display Scan RatefOSCMAX1366<br>MAX1368Segment Current Slew RateISEG/ $\Delta$ tDIG_ Voltage LowVDIGIDIG_ = 176mASegment-Drive Source-Current Matching $\Delta$ ISEGSegment-Drive Source CurrentISEGVLEDV - VSEG = 0.6V, RSET = $25k\Omega$ 15.0                                                                                                                                                                                                                                                                    |       |       | IIIA     |
| LED Shutdown Supply Current       Ishder         LED Supply Current       ILEDV       Seven segments and decimal point on, RSET = $25k\Omega$ Display Scan Rate       fosc       MAX1366         Segment Current Slew Rate       Iseg/ $\Delta t$ MAX1368         DIG_ Voltage Low       VDIG       IDIG_ = 176mA         Segment-Drive Source-Current Matching $\Delta l$ SEG         Segment-Drive Source Current       ISEG       VLEDV - VSEG = 0.6V, RSET = $25k\Omega$ 15.0                                                                                                                                                                             |       |       |          |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |       | 5.25  | V        |
| $ \begin{array}{c ccccccccccccccccccccccccccccccccccc$                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |       | 10    | μΑ       |
| Display Scan Rate         fosc         MAX1368           Segment Current Slew Rate         I <sub>SEG</sub> /Δt           DIG_ Voltage Low         V <sub>DIG</sub> I <sub>DIG</sub> = 176mA           Segment-Drive Source-Current Matching         ΔI <sub>SEG</sub> Segment-Drive Source Current         I <sub>SEG</sub> V <sub>LEDV</sub> - V <sub>SEG</sub> = 0.6V, R <sub>SET</sub> = 25kΩ         15.0                                                                                                                                                                                                                                                | 176   | 180   | mA       |
| Segment Current Slew Rate  DIG_ Voltage Low  VDIG  VDIG  VDIG  IDIG_ = 176mA  Segment-Drive Source-Current Matching  Segment-Drive Source Current  ISEG  VLEDV - VSEG = 0.6V, RSET = 25kΩ  15.0                                                                                                                                                                                                                                                                                                                                                                                                                                                               | 512   |       | 1.1-     |
| $ \begin{array}{c ccccccccccccccccccccccccccccccccccc$                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | 640   |       | Hz       |
| Segment-Drive Source-Current Matching $\Delta I_{SEG}$ Segment-Drive Source Current       I <sub>SEG</sub> V <sub>LEDV</sub> - V <sub>SEG</sub> = 0.6V, R <sub>SET</sub> = 25kΩ       15.0                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | 25    |       | mΑ/μs    |
| Matching       ΔISEG         Segment-Drive Source Current       ISEG       VLEDV - VSEG = 0.6V, RSET = 25kΩ       15.0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | 0.178 | 0.300 | V        |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | 3     | ±10   | %        |
| LED Drivers Bias Current From AV <sub>DD</sub>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | 21.5  | 25.5  | mA       |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | 120   |       | μΑ       |
| Interdigit Blanking Time                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | 4     |       | μs       |
| 4-20OUT OUTPUT ACCURACY                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |       |       |          |
| Zero-Scale Error 4mA or 0mA, at +25°C                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | ±10   | ±50   | μΑ       |
| Zero-Scale Error Tempco                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | ±40   |       | ppmFS/°C |
| Gain Error 4mA or 0mA, at +25°C                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | ±0.2  | ±0.5  | %FS      |
| Gain-Error Tempco                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | ±25   |       | ppmFS/°C |
| Span Linearity                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | ±2    | ±4    | μΑ       |
| Power-Supply Rejection PSR V <sub>EXT</sub> = 7V to 36V                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | 4     |       | μA/V     |
| Signal Path Noise 10pF to AGND on 4-20OUT                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | 2.0   |       | μARMS    |
| 4–20mA Current Limit Limited to 12.5 x V <sub>REF</sub> / 1.28kΩ                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | 20    |       | mA       |
| TIMING CHARACTERISTICS (Notes 11, 12, Figure 8)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |       |       |          |
| SCLK Operating Frequency f <sub>SCLK</sub> DV <sub>DD</sub> = 2.7V 0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |       | 4.2   | MHz      |
| SCLK Pulse-Width High t <sub>CH</sub> 100                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |       |       | ns       |
| SCLK Pulse-Width Low t <sub>CL</sub> 100                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |       |       | ns       |
| DIN-to-SCLK Setup t <sub>DS</sub> 50                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |       |       | ns       |
| DIN-to-SCLK Hold t <sub>DH</sub> 0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |       |       | ns       |
| CS Fall to SCLK Rise Setup toss 50                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |       |       | ns       |
| SCLK Rise to $\overline{\text{CS}}$ Rise Hold t <sub>CSH</sub> 0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |       |       | ns       |
| SCLK Fall to DOUT Valid t <sub>DO</sub> C <sub>LOAD</sub> = 50pF, Figures 11, 12                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |       |       |          |



### **ELECTRICAL CHARACTERISTICS (continued)**

 $(AV_{DD} = DV_{DD} = DAC_VDD = +2.7V$  to +5.25V, GND = 0, LEDG = 0,  $V_{LEDV} = +2.7V$  to +5.25V,  $V_{REF+}$  -  $V_{REF-} = 2.048V$  (external reference),  $V_{EXT} = 7V$ ,  $V_{REG\_AMP} = +5.0V$ ,  $C_{REF+} = 0.1\mu F$ , REF- = GND,  $C_{NEGV} = 0.1\mu F$ . Internal clock mode, unless otherwise noted. All specifications are at  $T_A = T_{MIN}$  to  $T_{MAX}$ . Typical values are at  $T_A = +25^{\circ}C$ , unless otherwise noted.)

| PARAMETER               | SYMBOL | CONDITIONS                               | MIN | TYP | MAX | UNITS |
|-------------------------|--------|------------------------------------------|-----|-----|-----|-------|
| CS Rise to DOUT Disable | tTR    | C <sub>LOAD</sub> = 50pF, Figures 11, 12 |     |     | 120 | ns    |
| CS Fall to DOUT Enable  | tDV    | C <sub>LOAD</sub> = 50pF, Figures 11, 12 |     |     | 120 | ns    |

- **Note 1:** Integral nonlinearity is the deviation of the analog value at any code from its theoretical value after nulling the gain error and offset error.
- Note 2: Offset calibrated. See OFFSET\_CAL1 AND OFFSET\_CAL2 in the On-Chips Registers section.
- Note 3: Offset nulled.
- **Note 4:** Offset-drift error is eliminated by recalibration at the new temperature.
- Note 5: The input voltage range for the analog inputs is given with respect to the voltage on the negative input of the differential pair.
- Note 6: V<sub>AIN+</sub> or V<sub>AIN-</sub> = -2.2V to +2.2V. V<sub>REF+</sub> or V<sub>REF-</sub> = -2.2V to +2.2V. All input structures are identical. Production tested on AIN+ and REF+ only. V<sub>REF+</sub> must always be greater than V<sub>REF-</sub>.
- **Note 7:** Measured at DC by changing the power-supply voltage from 2.7V to 5.25V and measuring the effect on the conversion error with external reference. PSRR at 50Hz and 60Hz exceeds 120dB with filter notches at 50Hz and 60Hz (Figure 1).
- Note 8: CLK and SCLK are disabled.
- Note 9: LED drivers are disabled.
- Note 10: Power-supply currents are measured with all digital inputs at either GND or DVDD and with the device in internal clock mode.
- Note 11: All input signals are specified with t<sub>RISE</sub> = t<sub>FALL</sub> = 5ns (10% to 90% of DV<sub>DD</sub>) and are timed from a voltage level of 50% of DV<sub>DD</sub>, unless otherwise noted.
- Note 12: See the serial-interface timing diagrams (Figures 7-11).

### Typical Operating Characteristics

 $(AVDD = DVDD = +5V, VDAC\_VDD = +5.0V, GND = 0, LEDG = 0, VLEDV = +2.7V to +5.25V, VREF_+ - VREF_- = 2.048V (external reference), VEXT = 7V, CREF_+ = 0.1 \mu F, REF_- = GND, CNEGV = 0.1 \mu F, RANGE bit = 1, internal clock mode. TA = +25°C, unless otherwise noted.)$ 







### Typical Operating Characteristics

 $(AVDD = DVDD = +5V, VDAC\_VDD = +5.0V, GND = 0, LEDG = 0, VLEDV = +2.7V to +5.25V, VREF_+ - VREF_- = 2.048V (external reference), VEXT = 7V, CREF_+ = 0.1 \mu F, REF_- = GND, CNEGV = 0.1 \mu F, RANGE bit = 1, internal clock mode. TA = +25°C, unless otherwise noted.)$ 



### Typical Operating Characteristics

 $(AVDD = DVDD = +5V, VDAC\_VDD = +5.0V, GND = 0, LEDG = 0, VLEDV = +2.7V to +5.25V, VREF_+ - VREF_- = 2.048V (external reference), VEXT = 7V, CREF_+ = 0.1 \mu F, REF_- = GND, CNEGV = 0.1 \mu F, RANGE bit = 1, internal clock mode. TA = +25°C, unless otherwise noted.)$ 













8 \_\_\_\_\_\_ /I/XI/VI

### Typical Operating Characteristics (continued)

 $(A_{VDD} = D_{VDD} = +5V, V_{DAC\_VDD} = +5.0V, GND = 0, LEDG = 0, V_{LEDV} = +2.7V \text{ to } +5.25V, V_{REF+} - V_{REF-} = 2.048V \text{ (external reference)}, V_{EXT} = 7V, C_{REF+} = 0.1\mu\text{F}, REF- = GND, C_{NEGV} = 0.1\mu\text{F}, RANGE bit = 1, internal clock mode. } T_A = +25^{\circ}\text{C}, unless otherwise noted.)$ 













### **Pin Description**

| PIN | NAME             | FUNCTION                                                                                                                                                                                                                                                                                                                                         |
|-----|------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1   | AIN+             | Positive Analog Input. Positive side of fully differential analog input. Bypass AIN+ to GND with a 0.1µF or greater capacitor.                                                                                                                                                                                                                   |
| 2   | AIN-             | Negative Analog Input. Negative side of fully differential analog input. Bypass AIN- to GND with a 0.1µF or greater capacitor.                                                                                                                                                                                                                   |
| 3   | GND              | Ground. Connect to star ground.                                                                                                                                                                                                                                                                                                                  |
| 4   | AV <sub>DD</sub> | Analog Positive Supply Voltage. Connect AV <sub>DD</sub> to a +2.7V to +5.25V power supply. Bypass AV <sub>DD</sub> to GND with a $0.1\mu F$ capacitor.                                                                                                                                                                                          |
| 5   | DV <sub>DD</sub> | Digital Positive Supply Voltage. Connect DV <sub>DD</sub> to a +2.7V to +5.25V power supply. Bypass DV <sub>DD</sub> to GND with a $0.1\mu F$ capacitor.                                                                                                                                                                                         |
| 6   | SET              | Segment Current Set. Connect to ground through a resistor to set the segment current. See Table 7 for segment-current selection.                                                                                                                                                                                                                 |
| 7   | REG_VDD          | V/I Converter Regulated Supply Output. REG_ VDD is typically 2.5V.                                                                                                                                                                                                                                                                               |
| 8   | REG_FORCE        | REG_VDD Control. Drives the gate of external depletion mode FET.                                                                                                                                                                                                                                                                                 |
| 9   | REG_AMP          | Regulator/Reference Buffer Supply. Connect to a 4.75V to 5.25V power supply.                                                                                                                                                                                                                                                                     |
| 10  | CMP              | Regulator Compensation Node. Connect a 0.1µF capacitor from CMP to REG_FORCE.                                                                                                                                                                                                                                                                    |
| 11  | DAC_VDD          | DAC Analog Supply. Connect DAC_VDD to a +2.7V to +5.25V power supply.                                                                                                                                                                                                                                                                            |
| 12  | DACVOUT          | DAC Voltage Output. DAC output impedance is typically $6.2k\Omega$ .                                                                                                                                                                                                                                                                             |
| 13  | CONV_IN          | V/I Converter Input                                                                                                                                                                                                                                                                                                                              |
| 14  | 4-200UT          | 4–20mA (0 to 16mA) Current-Loop Output. Referenced to GND.                                                                                                                                                                                                                                                                                       |
| 15  | GND_DAC          | DAC Analog Ground. Connect to star ground.                                                                                                                                                                                                                                                                                                       |
| 16  | GND_V/I          | V/I Converter Analog Ground. Connect to star ground.                                                                                                                                                                                                                                                                                             |
| 17  | REF_DAC          | V-to-I Converter/DAC Reference Input. Connect a voltage source for external reference operation or leave floating for internal reference. Bypass REF_DAC with a 0.1µF capacitor to GND for either internal or external reference operation.                                                                                                      |
| 18  | EN_BPM           | Active-High V/I-Converter Bipolar-Mode Enable. Set high for bipolar mode. Set low for unipolar mode.                                                                                                                                                                                                                                             |
| 19  | EN_I             | Active-High V/I-Converter 4mA Offset Enable. Set low for 0 to 16mA output. Set high for 4–20mA                                                                                                                                                                                                                                                   |
| 20  | REFSELE          | DAC External Reference Selection. Set low for internal reference. Set high for external reference. Leave REF_DAC unconnected when REFSELE is low.                                                                                                                                                                                                |
| 21  | DACDATA_SEL      | DAC Data-Source Select. Set high to select DAC register. Set low to have the DAC follow the ADC output.                                                                                                                                                                                                                                          |
| 22  | CS_DAC           | DAC SPI Chip Select. See Table 8.                                                                                                                                                                                                                                                                                                                |
| 23  | CLK              | External Clock Input. When the EXTCLK register bit is set to one, CLK is the master clock input for the modulator, filter, and DAC. When the EXTCLK register bit is reset to zero, the internal clock is used. The default power-on state is EXTCLK = 0 (internal clock mode). Connect CLK to GND or DV <sub>DD</sub> when using internal clock. |
| 24  | EOC              | Active-Low End-of-Conversion Logic Output. A logic-low at EOC indicates that a new ADC result is available in the ADC result register.                                                                                                                                                                                                           |

\_\_ /N/IXI/W

### \_Pin Description (continued)

| PIN | NAME    | FUNCTION                                                                                                                                                                                                                                                                            |
|-----|---------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 25  | SCLK    | Serial Clock Input. Apply an external clock to SCLK to facilitate communication through the serial bus. SCLK may idle high or low.                                                                                                                                                  |
| 26  | DOUT    | Serial Data Output. DOUT presents serial data in response to register queries. Data shifts out on the falling edge of SCLK. DOUT goes high impedance when $\overline{\text{CS}}$ is high.                                                                                           |
| 27  | DIN     | Serial Data Input. Data present at DIN is shifted into the internal registers in response to a rising edge at SCLK when CS is low.                                                                                                                                                  |
| 28  | CS      | Active-Low Chip-Select Input. Forcing $\overline{\text{CS}}$ low activates the serial interface. (See Table 8.)                                                                                                                                                                     |
| 29  | LEDG    | LED Segment-Drivers Ground                                                                                                                                                                                                                                                          |
| 30  | DIG0    | Digit 0 Driver Out (Connected to GLED for the MAX1368)                                                                                                                                                                                                                              |
| 31  | DIG1    | Digit 1 Driver Out                                                                                                                                                                                                                                                                  |
| 32  | DIG2    | Digit 2 Driver Out                                                                                                                                                                                                                                                                  |
| 33  | DIG3    | Digit 3 Driver Out                                                                                                                                                                                                                                                                  |
| 34  | DIG4    | Digit 4 Driver Out                                                                                                                                                                                                                                                                  |
| 35  | SEGA    | Segment A Driver                                                                                                                                                                                                                                                                    |
| 36  | SEGB    | Segment B Driver                                                                                                                                                                                                                                                                    |
| 37  | LEDV    | LED-Display Segment-Driver Supply. Connect to a +2.7V to +5.25V supply. Bypass with a 0.1μF capacitor to LEDG.                                                                                                                                                                      |
| 38  | SEGC    | Segment C Driver                                                                                                                                                                                                                                                                    |
| 39  | SEGD    | Segment D Driver                                                                                                                                                                                                                                                                    |
| 40  | SEGE    | Segment E Driver                                                                                                                                                                                                                                                                    |
| 41  | SEGF    | Segment F Driver                                                                                                                                                                                                                                                                    |
| 42  | SEGG    | Segment G Driver                                                                                                                                                                                                                                                                    |
| 43  | SEGDP   | Segment Decimal-Point Driver                                                                                                                                                                                                                                                        |
| 44  | LED_EN  | Active-High LED Enable. The MAX1366/MAX1368 display driver turns off when LED_EN is low. The MAX1366/MAX1368 LED-display driver turns on when LED_EN is high.                                                                                                                       |
| 45  | NEGV    | -2.5V Charge-Pump Voltage Output. Connect a 0.1µF capacitor to GND.                                                                                                                                                                                                                 |
| 46  | LOWBATT | Low-Battery-Voltage Monitor. When the LOWBATT input voltage is lower than 2.048V, the LOWBATT bit in the status register is set to one.                                                                                                                                             |
| 47  | REF-    | Negative Reference Voltage Input. For internal reference operation, connect REF- to GND. For external reference operation, bypass REF- to GND with a $0.1\mu F$ capacitor and set $V_{REF-}$ from -2.2V to +2.2V ( $V_{REF+} > V_{REF-}$ ).                                         |
| 48  | REF+    | Positive Reference Voltage Input. For internal reference operation, connect a $4.7\mu F$ capacitor from REF+ to GND. For external reference operation, bypass REF+ to GND with a $0.1\mu F$ capacitor and set $V_{REF+}$ from -2.2V to +2.2V, provided that $V_{REF+} > V_{REF-}$ . |



#### **Functional Diagram**



### **Detailed Description**

The MAX1366/MAX1368 low-power, highly integrated ADCs with LED drivers convert a  $\pm 2V$  differential input voltage (one count is equal to  $100\mu V$  for the MAX1366 and 1mV for the MAX1368) with a sigma-delta ADC and output the result to an LED display. An additional  $\pm 200 \text{mV}$  input range (one count is equal to  $10\mu V$  for the MAX1366 and  $100\mu V$  for the MAX1368) is available to measure small signals with finer resolution.

In addition to displaying the results on an LED display, these devices feature a DAC and V-to-I converter for 4–20mA (or 0 to 16mA) current output that proportionally follows the ADC input. The MAX1366/MAX1368 use an external depletion-mode nMOS transistor to regulate 7V to 30V for the V/I converter. Use the 4–20mA (or 0 to 16mA) output to drive a remote display, data logger, PLC input, or other 4–20mA devices in a current loop.

The MAX1366/MAX1368 interface with a  $\mu C$  using an SPI-/QSPI-/MICROWIRE-compatible serial interface.

For added flexibility, the MAX1366/MAX1368 allow direct access to the ADC register, LED display register, and DAC output register using the SPI interface.

The MAX1366/MAX1368 include a 2.048V reference, internal charge pump, and a high-accuracy on-chip oscillator. The devices feature on-chip buffers for the differential input signal and external-reference inputs, allowing direct interface with high-impedance signal sources. In addition, they use continuous internal offset calibration and offer > 100dB of 50Hz and 60Hz linenoise rejection. Other features include data hold and peak detection and overrange/underrange detection.

#### **Analog Input Protection**

The MAX1366/MAX1368 provide internal protection diodes that limit the analog input range on AIN+, AIN-, REF+, and REF- from NEGV to (AVDD + 0.3V). If the analog input exceeds this range, limit the input current to 10mA.

#### **Internal Analog Input/Reference Buffers**

The MAX1366/MAX1368 analog input/reference buffers allow the use of high-impedance signal sources. The input buffers' common-mode input range allows the analog inputs and the reference to range from -2.2V to +2.2V.

#### **Modulator**

The MAX1366/MAX1368 perform analog-to-digital conversions using a single-bit, 3rd-order, sigma-delta modulator. The sigma-delta modulator converts the input signal into a digital pulse train whose average duty cycle represents the digitized signal information. The modulator quantizes the input signal at a much higher sample rate than the bandwidth of the input. The MAX1366/MAX1368 modulator provides 3rd-order frequency shaping of the quantization noise resulting from the single-bit quantizer. The modulator is fully differential for maximum signal-to-noise ratio and minimum susceptibility to power-supply noise. A single-bit data stream is then presented to the digital filter to remove the frequency-shaped quantization noise.

#### **Digital Filtering**

The MAX1366/MAX1368 contain an on-chip digital lowpass filter that processes the data stream from the modulator using a SINC<sup>4</sup> response:

$$\left(\frac{\sin(x)}{x}\right)^4$$

The SINC<sup>4</sup> filter has a settling time of four output data periods (4 x 200ms). The MAX1366/MAX1368 have 25% overrange capability built into the modulator and digital filter. The digital filter is optimized for the fCLK equal to 4.9152MHz. The frequency response of the SINC<sup>4</sup> filter is calculated as follows:

$$H(z) = \left[\frac{1(1-Z^{-N})}{N(1-Z^{-1})}\right]^{4}$$

$$H(f) = \frac{1}{N} \left[\frac{\sin\left(N\pi \frac{f}{f_{m}}\right)}{\sin\left(\frac{\pi f}{f_{m}}\right)}\right]^{4}$$

where N is the oversampling ratio, and  $f_{\text{m}} = N \times \text{output}$  data rate = 5Hz.

#### Filter Characteristics

Figure 1 shows the filter frequency response. The SINC<sup>4</sup> characteristic -3dB cutoff frequency is 0.228 times the first notch frequency (5Hz). The oversampling



Figure 1. Frequency Response of the SINC<sup>4</sup> Filter (Notch at 60Hz)

ratio (OSR) for the MAX1368 is 128 and the OSR for the MAX1366 is 1024. The output data rate for the digital filter corresponds to the positioning of the first notch of the filter's frequency response. The notches of the SINC<sup>4</sup> filter are repeated at multiples of the first notch frequency. The SINC<sup>4</sup> filter provides an attenuation of better than 100dB at these notches. For example, 50Hz is equal to 10 times the first notch frequency and 60Hz is equal to 12 times the first notch frequency. For large step changes at the input, allow a settling time of 800ms before valid data is read.

#### **Clock Modes**

Configure the MAX1366/MAX1368 to use either the internal oscillator or an externally applied clock to drive the modulator, filter, and DAC. Set the EXTCLK bit in the control register to zero to put the device in internal clock mode. Set the EXTCLK bit to one to put the device in external clock mode. When using the internal oscillator, connect CLK to GND or DVDD. The MAX1366/MAX1368 operate with a 4.9152MHz clock to achieve maximum rejection of 50Hz/60Hz commonmode, power-supply, and normal-mode noise.

#### Internal Clock Mode

The MAX1366/MAX1368 contain an internal oscillator. The power-up condition for the MAX1366/MAX1368 is internal clock operation with the EXTCLK bit in the control register equal to zero. Using the internal oscillator saves board space by removing the need for an external clock source.

#### External-Clock Mode

For external clock operation, set the EXTCLK bit in the control register to one and drive CLK with a 4.9152MHz



Figure 2. Segment Connection for the MAX1366 (4.5 Digits)



Figure 3. Segment Connection for the MAX1368 (3.5 Digits)

clock source for best 50Hz/60Hz rejection performance. Other external clock frequencies allow for custom conversion rates. A 2.4576MHz clock signal reduces the conversion rate and the LED update rate by a factor of two while keeping good 50Hz/60Hz noise rejection. The MAX1366/MAX1368 operate with an external clock source of up to 5.05MHz.

#### **Charge Pump**

The MAX1366/MAX1368 contain an internal charge pump to provide the negative supply voltage for the internal analog input/reference buffers. The bipolar input range of the analog input/reference buffers allows this device to accept negative inputs with high source impedances. Connect a 0.1µF capacitor from NEGV to GND.

#### **LED Driver (Table 1)**

The MAX1366 has a 4.5-digit common-cathode display driver, and the MAX1368 has a 3.5-digit common-cathode display driver.

Figures 2 and 3 show the connection schemes for a standard seven-segment LED display. The LED update rate is 2.5Hz.

The MAX1366/MAX1368 automatically display the results of the ADC, if desired. The MAX1366/MAX1368 also allow independent control of the LED driver through the serial interface, allowing for data processing of the ADC result before showing the result on the LED. Additionally, each LED segment can be individually controlled (see the *LED Segment-Display Register* sections).

Table 1. LED Priority Table

| SEG_SEL | SPI/ADC | HOLD | PEAK | DISPLAY VALUES<br>FORM              |
|---------|---------|------|------|-------------------------------------|
| 1       | X       | Χ    | X    | LED segment registers               |
| 0       | 1       | Х    | Х    | LED display register (user written) |
| 0       | 0       | 1    | Χ    | LED display register                |
| 0       | 0       | 0    | 1    | Peak register                       |
| 0       | 0       | 0    | 0    | ADC result register                 |

X = Don't care.

Figure 4 shows a typical common-cathode configuration for two digits. In common-cathode configuration, the cathodes of all LEDs in a digit are connected together. Each segment driver of the MAX1366/MAX1368 connects to its corresponding LED's anodes. For example, segment driver SEGA connects to all LED segments designated as A. Similar configurations are used for other segment drivers.

The MAX1366/MAX1368 use a multiplexing scheme to drive one digit at a time. The scan rate is fast enough to make the digits appear to be lit. Figure 5 shows the data-timing diagram for the MAX1366/MAX1368 where t is the display scan period (typically around 1/512Hz or 1.9531ms). ton in Figure 5 denotes the amount of time each digit is on and is calculated as follows:

$$t_{ON} = \frac{t}{5} = \frac{1.95312ms}{5} = 390.60 \mu s$$

#### **Decimal-Point Control**

The MAX1366/MAX1368 allow for full decimal-point control and feature leading-zero suppression.

Use the DPON, DPSET1, and DPSET2 bits in the control register to set the value of the decimal point (Tables 2 and 3). The MAX1366/MAX1368 overrange and underrange display is shown in Table 4.

#### **Current Output**

The MAX1366/MAX1368 feature a 4–20mA (0 to 16mA) current output for driving remote panel meters, data loggers, and process controllers in industrial applications. The DAC output is proportional to the input of the ADC and LED display. In the simplest configuration, connect DAC\_VOUT directly to CONV\_IN to have the current output (4–20mA or 0 to 16mA) follow the analog inputs.



Figure 4. 2-Digit Common-Cathode Configuration



Figure 5. LED Voltage Waveform

### Table 2. Decimal-Point Control Table—MAX1366

| DPON | DPSET1 | DPSET2 | DISPLAY<br>OUTPUT | ZERO INPUT<br>READING |
|------|--------|--------|-------------------|-----------------------|
| 0    | 0      | 0      | 18888             | 0                     |
| 0    | 0      | 1      | 18888             | 0                     |
| 0    | 1      | 0      | 18888             | 0                     |
| 0    | 1      | 1      | 18888             | 0                     |
| 1    | 0      | 0      | 1888.8            | 0.0                   |
| 1    | 0      | 1      | 188.88            | 0.00                  |
| 1    | 1      | 0      | 18.888            | 0.000                 |
| 1    | 1      | 1      | 1.8888            | 0.0000                |

Table 3. Decimal-Point Control Table—MAX1368

| DPON | DPSET1 | DPSET2 | DISPLAY<br>OUTPUT | ZERO INPUT<br>READING |
|------|--------|--------|-------------------|-----------------------|
| 1    | 0      | 0      | 1888              | 0.                    |
| 1    | 0      | 1      | 188.8             | 0.0                   |
| 1    | 1      | 0      | 18.88             | 0.00                  |
| 1    | 1      | 1      | 1.888             | 0.000                 |



Figure 6. ADC and DAC Timing Diagram



Figure 7. Serial-Interface, 16-Bit, Write Timing Diagram

Custom signal conditioning can be inserted between DAC\_VOUT and CONV\_IN, or CONV\_IN can be driven independently by a voltage source if desired. See Figures 20–23 for the transfer functions of the DAC and V/I converter.

**Note:** The MAX1366/MAX1368 expect a  $6k\Omega$  (typ) source impedance from the voltage source driving CONV\_IN.

#### Current Offset

Set EN\_I high for a current span of 4-20mA. Set EN\_I low for a current span of 0 to 16mA. See Table 5 for current output.

#### Unipolar Mode

Set EN\_BPM low to engage unipolar operation. In unipolar mode, the current output at 4-20OUT (4-20mA or 0 to 16mA) maps the analog input voltage (0 to 2V or 0 to 200mV). Negative voltages at the analog input result in a 4mA or 0mA output, depending on the EN\_I setting. See Table 5 for current output. See Figures 21 and 22.

### Table 4. LED During Overrange and Underrange Conditions

| CONDITION  | MAX1368 | MAX1366 |
|------------|---------|---------|
| Overrange  | 1       | 1       |
| Underrange | -1      | -1      |

#### Bipolar Mode

Set EN\_BPM high to engage bipolar operation. In bipolar mode, the current output at 4-20OUT (4-20mA or 0 to 16mA) maps the analog input voltage (±2V or ±200mV). In bipolar mode, a 0V analog input maps to midscale (12mA). See Table 5 for current output. Also see Figures 21 and 22.

16 \_\_\_\_\_\_\_ /I/XI/VI



Figure 8. Serial-Interface, 8-Bit, Write Timing Diagram



Figure 9. Serial-Interface, 16-Bit, Read Timing Diagram

### **Table 5. Current-Output Table**

|                     |                               | CURRENT OUTPUT (mA)            |                              |                               |  |  |  |  |  |  |  |  |
|---------------------|-------------------------------|--------------------------------|------------------------------|-------------------------------|--|--|--|--|--|--|--|--|
| ANALOG INPUT        | UNIPOLAR MODE<br>(EN_I = LOW) | UNIPOLAR MODE<br>(EN_I = HIGH) | BIPOLAR MODE<br>(EN_I = LOW) | BIPOLAR MODE<br>(EN_I = HIGH) |  |  |  |  |  |  |  |  |
| Negative Full Scale | 0                             | 4                              | 0                            | 4                             |  |  |  |  |  |  |  |  |
| OV                  | 0                             | 4                              | 8                            | 12                            |  |  |  |  |  |  |  |  |
| Positive Full Scale | 16                            | 20                             | 16                           | 20                            |  |  |  |  |  |  |  |  |





Figure 10. Serial-Interface, 8-Bit, Read Timing Diagram



Figure 11. DAC Serial Interface



Figure 12. Load Circuits for Disable Time



Figure 13. Load Circuits for Enable Time

18 \_\_\_\_\_\_ 81



Figure 14. Strain-Gauge Application with the MAX1366/MAX1368



Figure 15. Thermocouple Application with the MAX1366/MAX1368





Figure 16. MAX1366 Transfer Function—±2V Range



Figure 17. MAX1366 Transfer Function—±200mV Range



Figure 18. MAX1368 Transfer Function—±200mV Range



Figure 19. MAX1368 Transfer Function—±2V Range

#### **5.2V Linear Regulator with Compensation**

The MAX1366/MAX1368 feature a 5.2V linear regulator. The 5.2V regulator consists of an op amp and connections to an external depletion-mode FET. The 5.2V regulator regulates the loop voltage that powers the voltage-to-current converter and the rest of the transmitter circuitry. The regulator output voltage is available at REG\_VDD and is given by the equation:

 $V_{REG\_VDD} = 2.54 \times V_{REF+}$ 

The FET breakdown and saturation voltages determine the usable range of loop voltages (VEXT). The external FET parameters such as VGS (off), IDSS, and transconductance must be chosen so that the op amp output on the REG\_FORCE pin can control the FET operating point while swinging in the range from VREG\_AMP to REG\_VDD. See the *Selecting Depletion Mode FET* section in the *Applications Information* section.

Connect a  $0.1\mu F$  capacitor between CMP and REG\_FORCE to ensure stable operation of the regulator.



Figure 20. DAC Output Voltage vs. ADC Output Code



Figure 21. Output Current (4-20OUT) vs. ADC Output Code (Current Offset Enabled)

#### **Leading-Zero Suppression**

The MAX1366/MAX1368 include a leading-zero suppression circuitry to turn off unnecessary zeros. For example, when DPSET1 and DPSET2 = [0,0], 0.0 is displayed instead of 000.0 (MAX1366). This feature saves a substantial amount of power by not lighting unnecessary LEDs.



Figure 22. Output Current (4-20OUT) vs. ADC Output Code (Current Offset Disabled)



Figure 23. 4-20OUT Output Current vs. V/I Converter Input Voltage

#### Interdigit Blanking

The MAX1366/MAX1368 also include interdigit-blanking circuitry. Without this feature, it is possible to see a faint digit next to a digit that is completely on. The interdigit-blanking circuitry prevents ghosting over into the next digit for a short period of time. The typical interdigit blanking time is  $4\mu$ s.

### \_Applications Information

**Power-On Reset** 

At power-on, the serial interface, logic, LED drivers, digital filter, modulator, and DAC circuits reset. The registers return to their default values.

#### Serial Interface

The SPI/QSPI/MICROWIRE serial interface consists of a chip select (CS), a serial clock (SCLK), a data in (DIN), a data out (DOUT), DAC chip select (CS\_DAC), and an EOC output. CS and CS\_DAC enable access to registers in the MAX1366/MAX1368. CS allows a read and write to all registers of the MAX1366/MAX1368 excluding the DAC register and CS\_DAC enables a write to the DAC register (see Table 8). EOC provides an endof-conversion signal with a period of 200ms (fclk = 4.9152MHz). The MAX1366/MAX1368 update the ADC register when  $\overline{\text{EOC}}$  goes high. Data is valid in the ADC register when EOC returns low. The serial interface provides access to 13 on-chip registers, allowing control to all the power modes and functional blocks. Table 6 lists the address and read/write accessibility of all the registers excluding the DAC register.

A logic-high on  $\overline{CS}$  and  $\overline{CS}$ \_ $\overline{DAC}$  tri-states DOUT and causes the MAX1366/MAX1368 to ignore any signals on SCLK and DIN. To clock data in or out of the internal shift register, drive  $\overline{CS}$  or  $\overline{CS}$ \_ $\overline{DAC}$  low. SCLK synchronizes the data transfer. The rising edge of SCLK clocks DIN into the shift register, and the falling edge of SCLK clocks DOUT out of the shift register. DIN and DOUT are transferred MSB first (data is left justified). Figures 6–10 show the detailed serial-interface timing diagrams for the 8- and 16-bit read/write operations.

All communication with the MAX1366/MAX1368, with exception of the DAC register, begins with a command byte on DIN, where the first logic one on DIN is recognized as the START bit (MSB) for the command byte. The following seven clock cycles load the command into a shift register. These 7 bits specify which of the

registers are accessed next, and whether a read or write operation takes place. Transitions on the serial clock after the command byte transfer, cause a write or read from the device until the correct number of bits have been transferred (8 or 16). Once this has occurred, the MAX1366/MAX1368 wait for the next command byte.  $\overline{CS}$  must not go high between data transfers. If  $\overline{CS}$  is toggled before the end of a write or read operation, the device mode may be unknown. Clock in 32 zeros to clear the device state and reset the interface so it is ready to receive a new command byte.

To write to the DAC register, pull  $\overline{CS}$ \_ $\overline{DAC}$  low and clock in 16 data bits. Data bits are clocked in MSB first (see the *DAC Operation* section).

### On-Chip Registers (Excluding DAC Register)

The MAX1366/MAX1368 contain 12 on-chip registers. These registers configure the various functions of the device and allow independent reading of the ADC results and writing to the LED display. Table 6 lists the address and size of each register. The first of these registers is the status register. The 8-bit status register contains the status flags for the ADC. The second register is the 16-bit control register. This register sets the LED display controls, range modes, power-down modes, offset calibration, and the reset register function (CLR). The third register is the 16-bit overrange register, which sets the overrange limit of the analog input. The fourth register is the 16-bit underrange register, which sets the underrange limit of the analog input. Registers 5 through 7 contain the display data for the individual segments of the LED. The eighth register contains the custom offset value. The ninth register contains the 16 MSBs of the ADC conversion result. The 10th register contains the LED data. The 11th register contains the peak analog input value. The last register contains the lower 4 LSBs of the 20-bit ADC conversion result.

NIXIN

Table 6. Register-Address Table

| REGISTER | ADDRESS RS[4:0]     | NAME                           | WIDTH | ACCESS    |
|----------|---------------------|--------------------------------|-------|-----------|
| 1        | 00000               | Status register                | 8     | Read only |
| 2        | 00001               | Control register               | 16    | R/W       |
| 3        | 00010               | Overrange register             | 16    | R/W       |
| 4        | 00011               | Underrange register            | 16    | R/W       |
| 5        | 00100               | LED segment-display register 1 | 16    | R/W       |
| 6        | 00101               | LED segment-display register 2 | 16    | R/W       |
| 7        | 00110               | LED segment-display register 3 | 8     | R/W       |
| 8        | 00111               | ADC custom offset register     | 16    | R/W       |
| 9        | 01000               | ADC result register (16 MSBs)  | 16    | R/W       |
| 10       | 01001               | LED data register              | 16    | R/W       |
| 11       | 01010               | Peak register                  | 16    | R/W       |
| 12       | 10100               | ADC result register 2 (4 LSBs) | 8     | R/W       |
|          | All other addresses | Reserved                       | _     | _         |

### **Table 7. Segment-Current Selection**

| $R_{ISET}$ (k $\Omega$ ) | I <sub>SEG</sub> (mA) |
|--------------------------|-----------------------|
| 25                       | 20                    |
| 50                       | 10                    |
| 100                      | 5                     |
| 500                      | 1                     |
| > 2500                   | LED driver disabled   |

### Table 8. $\overline{\text{CS}}$ and $\overline{\text{CS}\_\text{DAC}}$ Table

| DESCRIPTION                                                    | <del>cs</del> | CS_DAC |
|----------------------------------------------------------------|---------------|--------|
| Reserved.                                                      | 0             | 0      |
| Read or write to on-chip registers excluding the DAC register. | 0             | 1      |
| Write to the DAC register only.                                | 1             | 0      |
| DOUT is high impedance. DIN and SCLK are ignored.              | 1             | 1      |

#### **Table 9. FET Characteristics**

| FET TYPE          | n-CHANNEL DEPLETION MODE                |
|-------------------|-----------------------------------------|
| IDS               | 30mA                                    |
| BV <sub>DS</sub>  | (V <sub>EXT</sub> * - REG_VDD) min      |
| VPINCHOFF         | REG_VDD max                             |
| Power dissipation | 30mA x (V <sub>EXT</sub> - REG_VDD) min |

<sup>\*</sup>VEXT is the 7V to 30V loop voltage.

#### **Control and Status Registers**

#### Command Byte (Write Only)

| MSB      | MSB   |       |       |       |       |       |       |  |  |
|----------|-------|-------|-------|-------|-------|-------|-------|--|--|
| Bit 7    | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 |  |  |
| START(1) | R/W   | RS4   | RS3   | RS2   | RS1   | RS0   | X     |  |  |

**START:** Start bit. The first 1 clocked into the MAX1366/MAX1368 is the first bit of the command byte.

(R/W): Read/Write. Set this bit to 1 to read from the specified register. Set this bit to zero to write to the selected register. Note that certain registers are read

only. Write commands to a read-only register are ignored.

**(RS4–RS0):** Register address bits. RS4 to RS0 specify which register is accessed.

X: Don't care.

#### Status Register (Read Only)

| MSB  | MSB  |       |          |      |   |   |   |  |
|------|------|-------|----------|------|---|---|---|--|
| SIGN | OVER | UNDER | LOW_BATT | DRDY | 0 | 0 | 0 |  |

Default values: 00h

This register contains the status of the conversion results.

**SIGN:** Latched negative-polarity indicator. Latches high when the result is negative. Clears by reading the status register, unless the condition remains true.

**OVER:** Overrange bit. Latches high if an overrange condition occurs (the ADC result is larger than the value in the overrange register). Clears by reading the status register, unless the condition remains true.

**UNDER:** Underrange bit. Latches high if an underrange condition occurs (the ADC result is less than the

value in the underrange register). Clears by reading the status register, unless the condition remains true.

**LOW\_BATT:** Low-battery bit. Latches high if the voltage at the LOWBATT is lower than 2.048V (typ). Clears by reading the status register, unless the condition remains true.

**DRDY:** Data-ready bit. Latches high to indicate a completed conversion result with valid data. Read the ADC result register to clear this bit.

#### Control Register (Read/Write)

| MSB     |        |        |        |        |        |        |        |  |
|---------|--------|--------|--------|--------|--------|--------|--------|--|
| Bit 15  | Bit 14 | Bit 13 | Bit 12 | Bit 11 | Bit 10 | Bit 9  | Bit 8  |  |
| SPI/ADC | EXTCLK | INTREF | DPON   | DPSET2 | DPSET1 | PD_DIG | PD_ANA |  |
|         |        |        |        |        |        |        |        |  |
|         |        |        |        |        |        |        | LSB    |  |
| Bit 7   | Bit 6  | Bit 5  | Bit 4  | Bit 3  | Bit 2  | Bit 1  | Bit 0  |  |

Default values: 0000h

This register is the primary control register for the MAX1366/MAX1368. It is a 16-bit read/write register. It is used to indicate the desired clock and reference source. It sets the LED display controls, range modes, power-down modes, offset calibration, and the reset register function (CLR).

**ENABLE:** (Default = 1.) LED driver enable bit. When set to 1, the MAX1366/MAX1368 enables the LED display drivers. A 0 in this location disables the LED display drivers.

**OFFSET\_CAL2:** (Default = 0.) Enhanced offset-calibration start bit (RANGE = 1). To achieve the lowest possible offset in the  $\pm 200$ mV input range, perform an enhanced offset calibration by setting this bit to 1. The calibration takes about nine cycles (1800ms). After the calibration completes, set this bit to zero to resume ADC conversions.

**OFFSET\_CAL1:** (Default = 0.) Automatic offset-calibration enable bit. When set to 1, the MAX1366/MAX1368 disable automatic offset calibration. When this bit is set to zero, automatic offset calibration is enabled.

**SEG\_SEL:** (Default = 0.) SEG\_SEL segment selection bit. When set to 1, the LED segment drivers use the LED segment registers to display individual segments that can form letters or numbers or other information on the display. The LED data register is not displayed. Send the data first to the LED segment-display registers and then set this bit high.

**CLR:** (Default = 0.) Clear all registers bit. When set to 1, all registers reset to their power-on reset states after  $\overline{\text{CS}}$  makes a low-to-high transition.

**RANGE:** (Default = 0.) Input range select bit. When set to zero, the input voltage range is  $\pm 2V$ . When set to 1, the input voltage range is  $\pm 200$ mV.

**PEAK:** (Default = 0.) Peak bit. When set to 1 (and the HOLD bit is set to zero), the LED shows the result stored in the peak register (see Table 6).

**HOLD:** (Default = 0.) Hold bit. When set to 1, the LED register does not update from the ADC conversion results and holds the last result on the LED. The MAX1366/MAX1368 continue to perform conversions during HOLD (Table 1).

**PD\_ANA:** (Default = 0.) Power-down analog select bit. When set to 1, the analog circuits (analog modulator and ADC input buffers) go into the power-down mode. When set to zero, the device is in full power-up mode.

**PD\_DIG:** (Default = 0.) Power-down digital select bit. When set to 1, the digital circuits (digital filter and LED drivers) go into power-down mode. This also resets the values of the internal SRAM in the digital filter to zeros. When set to zero, the device returns to full power-up mode. When powering down PD\_DIG, power down the LED segment drivers by clearing the ENABLE bit to zero.

**DPSET[2:1]:** (Default = 00.) Decimal-point selection bits (Table 2 and 3).

**DPON:** (Default = 0.) Decimal-point enable bit (Tables 2 and 3).

**INTREF:** (Default = 0.) Reference select bit. For internal reference operation, set INTREF to 1. For external reference operation, set INTREF to zero.

**EXTCLK:** (Default = 0.) External clock select bit. The EXTCLK bit controls selection of the internal clock or an external clock source. A 1 in this location selects the signal at the CLK input as the clock source. A zero in this location selects and powers up the internal clock oscillator.

**SPI/ADC:** (Default = 0.) Display select bit. The SPI/ADC bit controls selection of the data fed into LED data register. A 1 in this location selects SPI/QSPI/MICROWIRE data (user writes this data to the LED data register). A zero in this location selects the ADC result register data, unless hold or peak functions are active (Table 1).

**Note:** When changing any one of the following control bits: OFFSET\_CAL1, RANGE, PD\_ANA, PD\_DIG, INTREF, and EXTCLK, wait 800ms before reading the ADC results.

#### Overrange Register (Read/Write)

| MSB |     |     |     |     |     |    |    |    |    |    | LSB |    |    |    |    |
|-----|-----|-----|-----|-----|-----|----|----|----|----|----|-----|----|----|----|----|
| D15 | D14 | D13 | D12 | D11 | D10 | D9 | D8 | D7 | D6 | D5 | D4  | D3 | D2 | D1 | D0 |

Default values:

7CF0h (for 3.5-digit, +1999)

4E1Fh (for 4.5-digit, +19,999)

The overrange register is a 16-bit read/write register (D15 is the MSB). When the conversion result exceeds the value in the overrange register, the OVER bit in the status register latches to 1. The LED shows a 1 followed by four

dashes for the MAX1366 or a 1 followed by three dashes for the MAX1368 (Table 4).

The data is represented in two's-complement format.

#### Underrange Register (Read/Write)

| MSB |     |     |     |     |     |    |    |    |    |    |    |    |    |    | LSB |
|-----|-----|-----|-----|-----|-----|----|----|----|----|----|----|----|----|----|-----|
| D15 | D14 | D13 | D12 | D11 | D10 | D9 | D8 | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0  |

Default values: 8300h (for 3.5-digit, -2000)

B1E0h (for 4.5-digit, -20,000)

The underrange data register is 16-bit read/write register (D15 is the MSB). When the conversion result falls below the value in the underrange register, the UNDR bit in the status register sets to 1. The LED shows a -1

followed by four dashes for the MAX1366 or a -1 followed by three dashes for the MAX1368 (Table 4).

The data is represented in two's-complement format.

Default values: 0000h

#### LED Segment-Display Register 1 (Read/Write)

| MSB    |               |                |                |        |                |       |       |
|--------|---------------|----------------|----------------|--------|----------------|-------|-------|
| Bit 15 | Bit 14        | Bit 13         | Bit 12         | Bit 11 | Bit 10         | Bit 9 | Bit 8 |
| A1     | G1            | D1             | F1             | Ē1     | DP2            | X     | B0    |
|        |               |                |                |        |                |       | LSB   |
| Bit 7  | Bit 6         | Bit 5          | Bit 4          | Bit 3  | Bit 2          | Bit 1 | Bit 0 |
| CO     | <del>A0</del> | <del>G</del> 0 | <del>D</del> 0 | FO     | <del>E</del> 0 | DP1   | 0     |

LED segment-display register 1 is a 16-bit read/write register. When the LED bit (in the control register) is set to 1, the MAX1366/MAX1368 provide direct access to individual LED segments. The bits in the LED segment-display register determine if a segment is on or off. Write a zero to turn on a segment and a 1 to turn off a segment.

**DP1:** Segment DP driver bit of digit 1. The default value turns on the LED segment.

**E0:** Segment E driver bit of digit 0. The default value turns on the LED segment.

**F0:** Segment F driver bit of digit 0. The default value turns on the LED segment.

**D0:** Segment D driver bit of digit 0. The default value turns on the LED segment.

**G0:** Segment G driver bit of digit 0. The default value turns on the LED segment.

**A0:** Segment A driver bit of digit 0. The default value turns on the LED segment.

**Co:** Segment C driver bit of digit 0. The default value turns on the LED segment.

**B0:** Segment B driver bit of digit 0. The default value turns on the LED segment.

X: Don't care.

**DP2:** Segment DP driver bit of digit 2. The default value turns on the LED segment.

**E1:** Segment E driver bit of digit 1. The default value turns on the LED segment.

F1: Segment F driver bit of digit 1. The default value turns on the LED segment.

**D1:** Segment D driver bit of digit 1. The default value turns on the LED segment.

**G1:** Segment G driver bit of digit 1. The default value turns on the LED segment.

A1: Segment A driver bit of digit 1. The default value turns on the LED segment.

#### LED Segment-Display Register 2 (Read/Write)

| MSB    |        |        |        |        |        |       |       |
|--------|--------|--------|--------|--------|--------|-------|-------|
| Bit 15 | Bit 14 | Bit 13 | Bit 12 | Bit 11 | Bit 10 | Bit 9 | Bit 8 |
| F3     | E3     | DP4    | MINUS  | B2     | C2     | A2    | G2    |
|        |        |        |        |        |        |       | LSB   |
| Bit 7  | Bit 6  | Bit 5  | Bit 4  | Bit 3  | Bit 2  | Bit 1 | Bit 0 |
| D2     | F2     | E2     | DP3    | Х      | B1     | C1    | 0     |

Default values: 0000h

LED segment-display register 2 is a 16-bit read/write register. When the SEG\_SEL bit (in the control register) is set to 1, the MAX1366/MAX1368 provide direct access to individual LED segments. The bits in the LED segment-display register determine if a segment is on or off. Write a zero to turn on a segment and a 1 to turn off a segment.

C1: Segment C driver bit of digit 1. The default value turns on the LED segment.

**B1:** Segment B driver bit of digit 1. The default value turns on the LED segment.

MINUS: Segment minus driver bit. The default value turns on the LED minus segment. Setting this bit to 1 enables the plus sign on the LED display.

**DP3:** Segment DP driver bit of digit 3. The default value turns on the LED segment.

**E2:** Segment E driver bit of digit 2. The default value turns on the LED segment.

**F2:** Segment F driver bit of digit 2. The default value turns on the LED segment.

**D2:** Segment D driver bit of digit 2. The default value turns on the LED segment.

**G2:** Segment G driver bit of digit 2. The default value turns on the LED segment.

**A2:** Segment A driver bit of digit 2. The default value turns on the LED segment.

**C2:** Segment C driver bit of digit 2. The default value turns on the LED segment.

**B2:** Segment B driver bit of digit 2. The default value turns on the LED segment.

**DP4:** Segment DP driver bit of digit 4. The default value turns on the LED segment (MAX1366 only).

**E3:** Segment E driver bit of digit 3. The default value turns on the LED segment (MAX1366 only).

**F3:** Segment F driver bit of digit 3. The default value turns on the LED segment (MAX1366 only).

#### LED Segment-Display Register 3 (Read/Write)

| MSB |   |     |    |    |    |    | LSB |
|-----|---|-----|----|----|----|----|-----|
| X   | Х | BC_ | B3 | C3 | A3 | G3 | D3  |

Default values: 00h

LED segment-display register 3 is an 8-bit read/write register. When the SEG\_SEL bit (in the control register) is set to 1, the MAX1366/MAX1368 provide direct access to individual LED segments. The bits in the LED segment-display register determine if a segment is on or off. Write a zero to turn on a segment and a 1 to turn off a segment.

**D3:** Segment D driver bit of digit 3. The default value turns on the LED segment (MAX1366 only).

**G3:** Segment G driver bit of digit 3. The default value turns on the LED segment (MAX1366 only).

A3: Segment A driver bit of digit 3. The default value turns on the LED segment (MAX1366 only).

C3: Segment C driver bit of digit 3. The default value turns on the LED segment (MAX1366 only).

**B3:** Segment B driver bit of digit 3. The default value turns on the LED segment (MAX1366 only).

**BC\_:** Segment B and C driver bit of digit 3 (3.5 digits) or digit 4 (4.5 digits). The default value turns on the LED segment.

X: Don't care.



#### ADC Custom Offset-Calibration Register 3 (Read/Write)

| MSB |     |     |     |     |     |    |    |    |    |    |    |    |    |    | LSB |
|-----|-----|-----|-----|-----|-----|----|----|----|----|----|----|----|----|----|-----|
| D15 | D14 | D13 | D12 | D11 | D10 | D9 | D8 | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0  |

Default values: 0000h

In addition to automatic offset calibration, the MAX1366/MAX1368 offer a user-defined custom offset 16-bit read/write register. The final result of the ADC conversion is the input after autocalibration minus

the value in the custom offset. The custom offset value is stored in this register. D15 is the MSB. The data is represented in two's-complement format.

#### ADC Result Register 1 (Read Only)

| MSB |     |     |     |     |     |    |    |    |    | 1) | LSB<br>MAX136 | 8) |    | (MA | LSB<br>(X1366) |
|-----|-----|-----|-----|-----|-----|----|----|----|----|----|---------------|----|----|-----|----------------|
| D15 | D14 | D13 | D12 | D11 | D10 | D9 | D8 | D7 | D6 | D5 | D4            | D3 | D2 | D1  | D0             |

Default values: 0000h

ADC result register 1 is a 16-bit read-only register. This register stores the 16 MSBs of the ADC result. The data is represented in two's-complement format.

For the MAX1366, the data is 16-bit and D15 is the MSB. For the MAX1368, the data is 12-bit, D15 is the MSB, and D4 is the LSB.

#### ADC Result Register 2 (Read Only)

| MSB |    |    | LSB |   |   |   |   |
|-----|----|----|-----|---|---|---|---|
| D3  | D2 | D1 | D0  | 0 | 0 | 0 | 0 |

Default values: 00h

ADC result register 2 is an 8-bit read-only register. This register stores the 4 LSBs of the ADC result.

Use this result with the result in ADC result register 1 to form a 20-bit two's-complement conversion result.

#### LED Data Register (Read/Write)

| MSB |     |     |     |     |     |    |    |    |    | (1 | LSB<br>MAX136 | 8) |    | (MA | LSB<br>(X1366) |
|-----|-----|-----|-----|-----|-----|----|----|----|----|----|---------------|----|----|-----|----------------|
| D15 | D14 | D13 | D12 | D11 | D10 | D9 | D8 | D7 | D6 | D5 | D4            | D3 | D2 | D1  | D0             |

Default values: 0000h

The LED data register is a 16-bit read/write register. This register updates from ADC result register 1 or from the serial interface by selecting the SPI/ADC bit in the control register. The data is represented in two's-complement format.

For the MAX1366, the data is 16-bit and D15 is the MSB. For the MAX1368, the data is 12-bit, D15 is the MSB, and D4 is the LSB, followed by 4 trailing sub-bits.

#### LED Data Register (Read/Write)

| MSB |     |     |     |     |     |    |    |    |    | 1) | LSB<br>MAX136 | 8) |    | (MA | LSB<br>(X1366) |
|-----|-----|-----|-----|-----|-----|----|----|----|----|----|---------------|----|----|-----|----------------|
| D15 | D14 | D13 | D12 | D11 | D10 | D9 | D8 | D7 | D6 | D5 | D4            | D3 | D2 | D1  | D0             |

Default values: B1E0h

The peak data register is a 16-bit read-only register. Set the PEAK bit to 1 to enable the PEAK function. This register stores the peak value of the ADC conversion result. First, the current ADC result is saved to the PEAK register, then the new ADC conversion result is compared to this value. If the new value is larger than the value in the peak register, the MAX1366/MAX1368 save the new value to the peak register. If the new

value is less than the value in the peak register, the value in the peak register remains unchanged. Set the PEAK bit to zero to clear the value in the PEAK register.

The data is represented in two's-complement format.

For the MAX1366, the data is 16-bit and D15 is the MSB. For the MAX1368, the data is 12-bit, D15 is the MSB, and D4 is the LSB followed by 4 trailing sub-bits.

#### **DAC Operation**

For the MAX1366/MAX1368, a voltage proportional to the ADC input is available at DACVOUT. Connect DACVOUT to CONV\_IN for normal operation. (See Figure 20 for DAC transfer function).

In normal operation, pull DACDATA\_SEL low to use the ADC output as the DAC input. Pull DACDATA\_SEL high to allow data to be written to the DAC register using the SPI/QSPI/MICROWIRE interface. Once DACDATA\_SEL is pulled high, the three digital inputs (CS\_DAC, DIN, and SCLK) load the digital input data serially into the DAC. (See Figure 11.)

To clock data into the DAC shift register, drive  $\overline{\text{CS}}$   $\overline{\text{DAC}}$  low. SCLK synchronizes the data transfer. Immediately, following  $\overline{\text{CS}}$   $\overline{\text{DAC}}$  high-to-low transition, the data shifts synchronously into the serial shift register on the rising edge of the serial clock input (SCLK). After 16 data bits have been loaded into the serial input register, the data latches to the DAC register on the rising edge of  $\overline{\text{CS}}$   $\overline{\text{DAC}}$ . The DAC output updates on the next conversion clock (2.5Hz). DIN is transferred MSB first.

#### **Reference** ADC Reference

The MAX1366/MAX1368 reference sets the full-scale range of the ADC transfer function. With a nominal 2.048V reference, the ADC full-scale range is ±2V with RANGE = GND. With RANGE = DVDD, the full-scale range is ±200mV. A decreased reference voltage decreases full-scale range (see the *Transfer Functions* section).

The MAX1366/MAX1368 accept either an external reference or an internal reference (INTREF). The INTREF logic selects the reference mode (see the *Control* 

Register (Read/Write) section). The default power-on state sets the MAX1366/MAX1368 to use the external reference with the INTREF bit cleared to zero.

For internal-reference operation, set the INTREF bit to one, connect REF- to GND, and bypass REF+ to GND with a  $4.7\mu F$  capacitor. The internal reference provides a nominal 2.048V source between REF+ and GND. The internal-reference temperature coefficient is typically  $40ppm/^{\circ}C$ .

For external-reference operation, set INTREF to GND. REF+ and REF- are fully differential. For a valid external-reference input,  $V_{REF+}$  must be greater than  $V_{REF-}$ . Bypass REF+ and REF- with a 0.1µF or greater capacitor to GND in external-reference mode.

Figure 14 shows the MAX1366/MAX1368 operating with an external single-ended differential reference. In this figure, REF- is connected to the top of the strain gauge and REF+ is connected to the midpoint of the resistor-divider of the supply.

Figure 15 shows the MAX1366/MAX1368 operating with an external single-ended reference. In this figure, REF-is connected to GND and REF+ is driven with an external 2.048V reference. Bypass REF+ to GND with a 0.1µF capacitor.

#### DAC Reference

The DAC of the MAX1366/MAX1368 accepts either an external reference or an internal reference. For external-reference operation, disable the DAC reference buffer by setting REFSELE to DVDD and connect a voltage source to REF\_DAC.

For internal-reference operation, enable the DAC reference buffer by setting REFSELE to GND. In this mode, leave REFDAC floating.



In either internal or external reference operation, bypass REF\_DAC with a 0.1 $\mu$ F capacitor to GND. Choose a reference with output impedance (load regulation equivalent) of  $100m\Omega$  or less, such as the MAX6126. For best performance, use an external source from the ADC and DAC.

#### Offset Calibration

The MAX1366/MAX1368 offer on-chip offset calibration. The device offset calibrates during every conversion when the OFFSET\_CAL1 bit is zero in the control register. Enhanced offset calibration is only needed in the MAX1366 when the RANGE bit = 1. It is performed on demand by setting the OFFSET\_CAL2 bit to 1.

#### **Enhanced Offset Calibration**

Enhanced offset calibration is a more accurate calibration method that is needed in the case of the  $\pm 200 \text{mV}$  range and 4.5-digit resolution. The MAX1366 performs enhanced calibration on demand by setting the OFFSET\_CAL2 bit to 1.

#### **Power-Down Modes**

The MAX1366/MAX1368 feature independent power-down control of the analog and digital LED driver's circuitry.

Writing a 1 to the PD\_DIG and PD\_ANA bits in the control word, powers down the analog and digital circuitry, reducing the supply current to 268µA (typ). PD\_DIG powers down the digital filter, while PD\_ANA powers down the analog modulator and ADC input buffers. Writing a zero to the ENABLE bit in the control word powers down the LED drivers.

#### Peak

The MAX1366/MAX1368 feature peak-detection circuitry. When activated (PEAK bit = 1), the devices display only the highest voltage measured to the LED.

#### Hold

The MAX1366/MAX1368 feature data-hold circuitry. When activated (HOLD bit = 1), the device holds the current reading on the LED.

#### **Low Battery**

The MAX1366/MAX1368 feature a low-battery detection input. When the voltage at LOWBATT drops below 2.048V (typ), LOWBATT in the status register goes high.

#### Strain-Gauge Measurement

Connect the differential inputs of the MAX1366/MAX1368 to the bridge network of the strain gauge. In Figure 14, the analog supply voltage powers the bridge network and the MAX1366/MAX1368, along with the reference voltage. The MAX1366/MAX1368 handle an analog input voltage range of ±200mV and ±2V full scale. The analog/reference inputs of the parts allow

the analog input range to have an absolute value of anywhere between -2.2V and +2.2V.

#### **Thermocouple Measurement**

Figure 15 shows a connection from a thermocouple to the MAX1366/MAX1368. In this application, the MAX1366/MAX1368 take advantage of the on-chip input buffers that allow large source impedances on the front end. The decoupling capacitors reduce noise pickup from the thermocouple leads. To place the differential voltage from the thermocouple at a suitable common-mode voltage, the AIN- input of the MAX1366/MAX1368 is biased to GND. Use an external temperature sensor, such as the DS75, and a microcontroller to perform cold-junction temperature compensation.

### **Transfer Functions**ADC Transfer Functions

Figures 16–19 show the transfer functions of the MAX1366/MAX1368. The output data is stored in the ADC data register in two's complement.

The transfer function for the MAX1366 with AIN+ - AIN- ≥ 0 and RANGE = GND is:

(1) COUNT = 
$$1.024 \left( \frac{V_{AIN+} - V_{AIN-}}{V_{REF+} - V_{REF-}} \times 20,000 \right)$$

The transfer function for the MAX1366 with AIN+ - AIN- < 0 and RANGE = GND is:

(2) COUNT = 
$$1.024 \left( \frac{V_{AIN+} - V_{AIN-}}{V_{REF+} - V_{REF-}} \times 20,000 \right) + 1$$

The transfer function for the MAX1368 with AIN+ - AIN- ≥ 0 and RANGE = GND is:

(3) COUNT = 
$$1.024 \left( \frac{V_{AIN+} - V_{AIN-}}{V_{REF+} - V_{REF-}} \times 2000 \right)$$

The transfer function for the MAX1368 with AIN+ - AIN- < 0 and RANGE = GND is:

(4) COUNT = 
$$1.024 \left( \frac{V_{AIN+} - V_{AIN-}}{V_{REF+} - V_{REF-}} \times 2000 \right) + 1$$

The transfer function for the MAX1366 with AIN+ - AIN-  $\geq$  0 and RANGE = DV<sub>DD</sub> is:

(5) COUNT = 
$$1.024 \left( \frac{V_{AIN+} - V_{AIN-}}{V_{REF+} - V_{REF-}} \times 20,000 \right) \times 10$$

The transfer function for the MAX1366 with AIN+ - AIN- < 0 and RANGE = DV<sub>DD</sub> is:

(6) COUNT = 
$$1.024 \left( \frac{V_{AIN+} - V_{AIN-}}{V_{RFF+} - V_{RFF-}} \times 20,000 \right) \times 10 + 1$$

The transfer function for the MAX1368 with AIN+ - AIN-  $\geq$  0 and RANGE = DV<sub>DD</sub> is:

(7) COUNT = 
$$1.024 \left( \frac{V_{AIN+} - V_{AIN-}}{V_{REF+} - V_{REF-}} \times 2000 \right) \times 10$$

The transfer function for the MAX1368 with AIN+ - AIN- < 0 and RANGE = DV<sub>DD</sub> is:

(8) COUNT = 
$$1.024 \left( \frac{V_{AIN+} - V_{AIN-}}{V_{REF+} - V_{REF-}} \times 2000 \right) \times 10 + 1$$

#### DAC Transfer Functions

Figure 20 shows the DAC transfer function for the MAX1366/MAX1368 in unipolar and bipolar modes.

The transfer function for the DAC in the MAX1366/MAX1368 unipolar mode is:

**Note:** The input at  $V_{CONV\_IN}$  expects a source impedence of typically  $6k\Omega$  when driving  $V_{CONV\_IN}$  externally.

$$V_{DACVOUT} = \frac{N}{32.768 - 1} \times V_{REF}$$

where N = two's complement ADC output code.

In unipolar mode, VDACVOUT is equal to 0V for all two's complement ADC codes less than zero (see Figure 21).

The transfer function for the DAC in the MAX1366/MAX1368 in bipolar mode is:

$$V_{DACVOUT} = \frac{N+19,999}{6536} \times V_{REF}$$

where N = two's complement ADC output.

#### Writing into the DAC Independently

A user can independently write to the DAC but cannot input codes greater than +19,999 or less than -19,999. In bipolar mode, a -19,999 DAC code provides 4mA (0mA) output current and a +19,999 DAC code provides a 20mA (16mA) output current.

#### Voltage-to-Current Transfer Function

Figures 20 and 21 show the MAX1366/MAX1368 transfer function of the output current (4-20OUT) versus the ADC output code.

Figure 23 shows the MAX1366/MAX1368 transfer function of the output current (4-20OUT) versus the input voltage of the V/I converter.

The transfer function for the MAX1366/MAX1368 with the current offset enabled (EN\_I is high) is:

$$IOUT \cong \frac{16mA}{1.25} \times V_{CONV\_IN} + 4mA$$

The transfer function for the MAX1366/MAX1368 with the current offset disabled (EN\_I is low) is:

$$IOUT \cong \frac{16mA}{1.25} \times V_{CONV\_IN}$$

#### Supplies, Layout, and Bypassing

Power up AVDD and DVDD before applying an analog input and external-reference voltage to the device. If this is not possible, limit the current into these inputs to 50mA. When the analog and digital supplies come from the same source, isolate the digital supply from the analog supply with a low-value resistor (10 $\Omega$ ) or ferrite bead. For best performance, ground the MAX1366/ MAX1368 to the analog ground plane of the circuit board. Avoid running digital lines under the device as this can couple noise onto the IC. Run the analog ground plane under the MAX1366/MAX1368 to minimize coupling of digital noise. Make the power-supply lines to the MAX1366/MAX1368 as wide as possible to provide low-impedance paths and reduce the effects of glitches on the power-supply line. Shield fast-switching signals, such as clocks, with digital ground to avoid radiating noise to other sections of the board. Avoid running clock signals near the analog inputs. Avoid crossover of digital and analog signals. Running traces that are on opposite sides of the board at right angles to each other reduces feedthrough effects. A microstrip technique is best, but is not always possible with double-sided boards. With this technique, the component side of the board is dedicated to ground planes while signals are placed on the solder side. Good decoupling is important when using high-resolution ADCs. Decouple the supplies with 0.1µF ceramic capacitors to GND. Place these components as close to the device as possible to achieve the best decoupling.

#### **Selecting Segment Current**

A resistor from ISET to ground sets the current for each LED segment. See Table 7 for more detail. Use the following formula to set the segment current:

$$I_{SEG} = \left(\frac{1.20V}{R_{ISET}}\right) \times 400$$

RISET values below  $25 k\Omega$  increase the ISEG. However, the internal current-limit circuit limits the ISEG to less than 30mA. At higher ISEG values, proper operation of the device is not guaranteed. In addition, the power dissipated may exceed the package power-dissipation limit.

#### Choosing Supply Voltage to Minimize Power Dissipation

The MAX1366/MAX1368 drive a peak current of 25.5mA into LEDs with a 2.2V forward-voltage drop when operated from a supply voltage of at least 3.0V. Therefore, the minimum voltage drop across the internal LED drivers is 0.8V (3.0V - 2.2V = 0.8V). The MAX1366/MAX1368 sink when the outputs are operating and the LED segment drivers are at full current (8 x 25.5mA = 204mA). For a 3.3V supply, the MAX1366/MAX1368 dissipate 224.4mW  $((3.3V - 2.2V) \times 204 = 224.4 \text{mW})$ . If a higher supply voltage is used, the driver absorbs a higher voltage, and the driver's power dissipation increases accordingly. However, if the LEDs used have a higher forward-voltage drop than 2.2V, the supply voltage must be raised accordingly to ensure that the driver always has at least 0.8V headroom. For an LEDV supply voltage of 2.7V, the maximum LED forward voltage is 1.9V to ensure 0.8V driver headroom. The voltage drop across the drivers with a nominal +5V supply (5.0V - 2.2V = 2.8V) is almost three times the drop across the drivers with a nominal 3.3V supply (3.3V - 2.2V = 1.1V). Therefore, the driver's power dissipation increases three times. The power dissipation in the part causes the junction temperature to rise accordingly. In the high ambient temperature case, the total junction temperature may be very high (> +125°C). At higher junction temperatures, the ADC performance degrades. To ensure the dissipation limit for the MAX1366/MAX1368 is not exceeded and the ADC performance is not degraded; a diode can be inserted between the power supply and LEDV.

#### Selecting Depletion-Mode FET

An external depletion-mode FET (DMOS) works in conjunction with the regulator circuit to supply the V/I converter with loop power. REG\_FORCE regulates the gate of the DMOS so that the drain voltage is 5.2V (typ) and allows the 4–20mA (0 to 16mA) loop to be directly powered from a 7V to 30V supply. DMOS IDS consists of the current output at 4-20OUT, a 4mA offset current, and 1mA (typ) consumed by the V/I converter.

For offset-enabled mode ( $EN_I = 1$ ):

 $IDS = I_{4-200UT} + 4mA + 1mA$ 

For offset-disabled mode ( $EN_I = 0$ ):

 $IDS = I_{4-200UT} + 1mA$ 

where IDS is the current in the DMOS.

Table 9 provides the FET characteristics for selecting an external DMOS transistor. The DN25D FET transistor from Supertex meets all the requirements of Table 7. Other suitable transistors include ND2020L and ND2410L from Siliconix.

Connect a 0.1µF capacitor between CMP and REG\_FORCE to ensure stable regulator compensation.

#### **Definitions**

#### Integral Nonlinearity (INL)

INL is the deviation of the values on an actual transfer function from a straight line. This straight line is either a best-straight-line fit or a line drawn between the end points of the transfer function, once offset and gain errors have been nullified. INL for the MAX1366/MAX1368 is measured using the end-point method.

#### **Differential Nonlinearity (DNL)**

DNL is the difference between an actual step width and the ideal value of ±1 LSB. A DNL error specification of less than ±1 LSB guarantees no missing codes and a monotonic transfer function.

#### **Rollover Error**

Rollover error is defined as the absolute-value difference between a near positive full-scale reading and near negative full-scale reading. Rollover error is tested by applying a full-scale positive voltage, swapping AIN+ and AIN-, and adding the results.

#### Zero-Input Reading

Ideally, with AIN+ connected to AIN-, the MAX1366/MAX1368 LED displays zero. Zero-input reading is the measured deviation from the ideal zero and the actual measured point.

#### **Gain Error**

Gain error is the amount of deviation between the measured full-scale transition point and the ideal full-scale transition point.

#### **Common-Mode Rejection (CMR)**

CMR is the ability of a device to reject a signal that is common to both input terminals. The common-mode signal can be either an AC or a DC signal or a combination of the two. CMR is often expressed in decibels.

### Normal-Mode 50Hz and 60Hz Rejection (Simultaneously)

Normal-mode rejection is a measure of how much output changes when 50Hz and 60Hz signals are injected into only one of the differential inputs. The MAX1366/MAX1368 sigma-delta converter uses its internal digital filter to provide normal-mode rejection to both 50Hz and 60Hz power-line frequencies simultaneously.

#### Power-Supply Rejection (PSR)—ADC

PSR is a measure of the data converter's level of immunity to power-supply fluctuations. PSR assumes that the converter's linearity is unaffected by changes in the power-supply voltage. Power-supply rejection ratio (PSRR) is the ratio of the input signal change to the change in the converter output. PSRR is typically measured in dB.

#### Power-Supply Rejection—V/I Converter

PSR is a measure of the data converter's level of immunity to power-supply fluctuations. PSR assumes that the converter's linearity is unaffected by changes in the power-supply voltage. Note that the V/I converter current output (4–20mA) power-supply rejection is with respect to the 7V to 30V loop supply.

### MAX1366 Typical Operating Circuit



NIXIN

### MAX1368 Typical Operating Circuit



### Pin Configuration



**Chip Information** 

TRANSISTOR COUNT: 83,463

PROCESS: CMOS

### Package Information

(The package drawing(s) in this data sheet may not reflect the most current specifications. For the latest package outline information, go to <a href="https://www.maxim-ic.com/packages">www.maxim-ic.com/packages</a>.)



#### NOTES:

- 1. ALL DIMENSIONING AND TOLERANCING CONFORM TO ANSI Y14.5-1982.
- 2. DATUM PLANE HE IS LOCATED AT MOLD PARTING LINE AND COINCIDENT WITH LEAD, WHERE LEAD EXITS PLASTIC BODY AT BOTTOM OF PARTING LINE.
- DIMENSIONS DI AND E1 DO NOT INCLUDE MOLD PROTRUSION. ALLOWABLE MOLD PROTRUSION IS 0.25 MM ON DI AND E1 DIMENSIONS.
- 4. THE TOP OF PACKAGE IS SMALLER THAN THE BOTTOM OF PACKAGE BY 0.15 MILLIMETERS.
- DIMENSION 6 DOES NOT INCLUDE DAMBAR PROTRUSION. ALLOWABLE DAMBAR PROTRUSION SHALL BE 0.08 MM TOTAL IN EXCESS OF THE 6 DIMENSION AT MAXIMUM MATERIAL CONDITION.
- 6. ALL DIMENSIONS ARE IN MILLIMETERS.
- 7. THIS DUTLINE CONFORMS TO JEDEC PUBLICATION 95, REGISTRATION MS-026.
- 8. LEADS SHALL BE COPLANAR WITHIN .004 INCH.
- $\underline{\underline{\mbox{$\wedge$}}}$  marking shown is for package drientation reference only.
- 10. NUMBER OF LEADS ARE SHOWN FOR REFERENCE ONLY.

|               | BB    | A              | В                             | BC      |          |  |
|---------------|-------|----------------|-------------------------------|---------|----------|--|
|               | MIN.  | MAX.           | MIN.                          | MAX.    |          |  |
| Α             |       | 1.60           |                               | 1.60    |          |  |
| A1            | 0.05  | 0.15           | 0.05                          | 0.15    |          |  |
| A2            | 1.35  | 1.45           | 1.35                          | 1.45    |          |  |
| D             | 8.90  | 9.10           | 8.90                          | 9.10    |          |  |
| D1            | 6.90  | 7.10           | 6.90                          | 7.10    |          |  |
| E             | 8.90  | 9.10           | 8.90                          | 9.10    |          |  |
| E1            | 6.90  | 7.10           | 6.90                          | 7.10    |          |  |
| е             | 0.8   | BSC.           | 0.5                           | BSC.    |          |  |
| L             | 0.45  | 0.75           | 0.45                          | 0.75    |          |  |
| b             | 0.30  | 0.45           | 0.17                          | 0.27    |          |  |
| b1            | 0.30  | 0.40           | 0.17                          | 0.23    |          |  |
| c             | 0.09  | 0.20           | 0.09                          | 0.20    |          |  |
| c1            | 0.09  | 0.16           | 0.09                          | 0.16    |          |  |
| N             | 3     | 2              | 4                             | 8       |          |  |
| α             | 0.    | 7*             | 0*                            | 7*      |          |  |
| PKG.<br>CODES | C48-2 | 2) C48-        | 2) C48-<br>-3) C48<br>-6) C48 | -4F;    |          |  |
|               | 0.0   | <u>,, e ie</u> | <u> </u>                      | <u></u> |          |  |
| ALL           | AS /  | <b>'VI</b> '   | /IX                           |         | <b>/</b> |  |

JEDEC VARIATION

-DRAWING NOT TO SCALE
TITLD
PACKAGE OUTLINE, 32/48L LOFP, 7x7x1.4mm
-DRAWING NOT TO SCALE
TITLD
PACKAGE OUTLINE, 32/48L LOFP, 7x7x1.4mm
APPROVA. REQUEST CONTROL NO. 187.
21-0054 F 2
21-0054 F 2

Maxim cannot assume responsibility for use of any circuitry other than circuitry entirely embodied in a Maxim product. No circuit patent licenses are implied. Maxim reserves the right to change the circuitry and specifications without notice at any time.

Maxim Integrated Products, 120 San Gabriel Drive, Sunnyvale, CA 94086 408-737-7600 \_\_\_\_\_\_ 36

© 2006 Maxim Integrated Products

Printed USA

is a registered trademark of Maxim Integrated Products, Inc.