

## Quad PCI Express Equalizer/Redriver

### **General Description**

The MAX14950 is a quad equalizer/redriver designed to improve PCI Express® (PCIe) signal integrity by providing programmable input equalization at its receiver and programmable redrive circuitry. The output circuitry reestablishes deemphasis lost on the board and compensates for circuit-board loss. The device permits optimal placement of key PCIe components. The device is useful with stripline, microstrip printed circuits, and balanced  $100\Omega$  cable.

The device is tailored for PCle and features electrical idle and receiver detection on each channel. It is optimized for PCle Gen III (8.0GT/s) and Gen II (5.0GT/s) data rates, while still handling Gen I (2.5GT/s).

The MAX14950 is available in a small, lead-free, 42-pin (3.5mm x 9.0mm) TQFN package for optimal layout and minimal space requirements. The device is specified over the 0°C to +70°C operating temperature range.

### **Applications**

Servers

Storage

Desktop Computers/Notebook PCs

Communications Switchers

#### **Features**

- Optimized for Generation III (8.0GT/s) and Generation II (5.0GT/s) with Generation I (2.5GT/s) Compatibility
- Receive Detection Permits Completely Transparent, Software-Free Operation
- ◆ Equalization Permits Placement of Up to 30in FR4
- PCle Gen III (8.0GT/s)-Compliant Input/Output Return Loss
- **♦ Electrical Idle Detection**
- ♦ Very Low Latency: 160ps (typ) Propagation Delay
- **♦** Random Jitter ≤ 0.5psRMS (typ)
- **♦** Deterministic Jitter ≤ 10.5psp-p (typ)
- **♦** Four-Level-Programmable Input Equalization
- ◆ Eight-Level-Programmable Output Emphasis
- ♦ On-Chip 50Ω Input/Output Terminations
- ♦ Single +3.3V Supply Operation
- ±5kV Human Body Model (HBM) Protection On All Pins
- ◆ Space-Saving: 3.5mm x 9.0mm TQFN Package
- Pin Compatible with MAX4950 PCle Generation II Redriver/Equalizer

#### **Ordering Information**

| PART         | TEMP RANGE   | PIN-PACKAGE |
|--------------|--------------|-------------|
| MAX14950CTO+ | 0°C to +70°C | 42 TQFN-EP* |

<sup>+</sup>Denotes a lead(Pb)-free/RoHS-compliant package.

PCI Express is a registered trademark of PCI-SIG Corp.

<sup>\*</sup>EP = Exposed pad.

## **Quad PCI Express Equalizer/Redriver**

#### **ABSOLUTE MAXIMUM RATINGS**

| (Voltages referenced to GND.)             |                      | Operating Temperat  |
|-------------------------------------------|----------------------|---------------------|
| VCC                                       | 0.3V to +4V          | Storage Temperature |
| All Other Pins (Note 1)                   | 0.3V to (VCC + 0.3V) | Junction Temperatur |
| Continuous Current IN_P/IN_N              | ±30mA                | Lead Temperature (s |
| Peak Current IN_P/IN_N (pulsed for 1µs, 1 | % duty cycle) ±100mA | Soldering Temperatu |
| Continuous Power Dissipation ( $TA = +7$  | 70°C)                |                     |
| TQFN (derate 34.5mW/°C above +70          | 0°C) 2759mW          |                     |
|                                           |                      |                     |

Note 1: All I/O pins are clamped by internal diodes.

#### **PACKAGE THERMAL CHARACTERISTICS (Note 2)**

**TQFN** 

Junction-to-Ambient Thermal Resistance ( $\theta_{JA}$ ).......29°C/W Junction-to-Case Thermal Resistance ( $\theta_{JC}$ )...........2°C/W

Note 2: Package thermal resistances were obtained using the method described in JEDEC specification JESD51-7, using a four-layer board. For detailed information on package thermal considerations, refer to <a href="https://www.maximintegrated.com/thermal-tutorial">www.maximintegrated.com/thermal-tutorial</a>.

Stresses beyond those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated in the operational sections of the specifications is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability.

#### **ELECTRICAL CHARACTERISTICS**

 $(V_{CC} = +3.0 \text{V to } +3.6 \text{V}, C_{CL} = 200 \text{nF} \text{ coupling capacitor on each output, } R_L = 50 \Omega \text{ on each output, } T_A = 0 ^{\circ}\text{C} \text{ to } +70 ^{\circ}\text{C}, \text{ unless otherwise noted.}$  Typical values are at  $V_{CC} = +3.3 \text{V}$  and  $T_A = +25 ^{\circ}\text{C}$ .) (Note 3)

| PARAMETER          | SYMBOL |          | CONDITIONS                                                                  | MIN | TYP | MAX | UNITS |
|--------------------|--------|----------|-----------------------------------------------------------------------------|-----|-----|-----|-------|
| DC PERFORMANCE     |        |          |                                                                             |     |     |     |       |
| Power-Supply Range | Vcc    |          |                                                                             | 3.0 |     | 3.6 | V     |
|                    |        |          | OEQ2 = GND, OEQ1 = GND,<br>OEQ0 = GND                                       |     | 205 | 260 |       |
|                    |        |          | OEQ2 = GND, OEQ1 = GND,<br>OEQ0 = VCC                                       |     | 212 | 270 |       |
|                    |        |          | OEQ2 = GND, OEQ1 = V <sub>CC</sub> ,<br>OEQ0 = GND                          |     | 214 | 270 |       |
|                    |        | EN = Vcc | OEQ2 = GND, OEQ1 = V <sub>CC</sub> ,<br>OEQ0 = V <sub>CC</sub>              |     | 247 | 305 |       |
| Supply Current     | ICC    |          | OEQ2 = V <sub>CC</sub> , OEQ1 = GND,<br>OEQ0 = GND                          |     | 213 | 270 | mA    |
|                    |        |          | OEQ2 = V <sub>CC</sub> , OEQ1 = GND,<br>OEQ0 = V <sub>CC</sub>              |     | 263 | 330 |       |
|                    |        |          | OEQ2 = V <sub>CC</sub> , OEQ1 = V <sub>CC</sub> ,<br>OEQ0 = GND             |     | 276 | 345 |       |
|                    |        |          | OEQ2 = V <sub>CC</sub> , OEQ1 = V <sub>CC</sub> ,<br>OEQ0 = V <sub>CC</sub> |     | 328 | 410 |       |

# **Quad PCI Express Equalizer/Redriver**

### **ELECTRICAL CHARACTERISTICS (continued)**

 $(V_{CC} = +3.0 \text{V to } +3.6 \text{V}, C_{CL} = 200 \text{nF} \text{ coupling capacitor on each output, R}_{L} = 50 \Omega \text{ on each output, T}_{A} = 0^{\circ}\text{C} \text{ to } +70^{\circ}\text{C}, \text{ unless otherwise noted.}$  Typical values are at  $V_{CC} = +3.3 \text{V}$  and  $T_{A} = +25^{\circ}\text{C}$ .) (Note 3)

| PARAMETER                                                               | SYMBOL                                  |                     | CONDITIONS                                                                  | MIN | TYP | MAX | UNITS |
|-------------------------------------------------------------------------|-----------------------------------------|---------------------|-----------------------------------------------------------------------------|-----|-----|-----|-------|
|                                                                         |                                         |                     | OEQ2 = GND, OEQ1 = GND,<br>OEQ0 = GND                                       |     | 113 | 150 |       |
|                                                                         |                                         |                     | OEQ2 = GND, OEQ1 = GND,<br>OEQ0 = VCC                                       |     | 122 | 150 |       |
|                                                                         |                                         |                     | OEQ2 = GND, OEQ1 = VCC,<br>OEQ0 = GND                                       |     | 125 | 155 |       |
| Standby Current                                                         | lotpy                                   | EN = GND            | OEQ2 = GND, OEQ1 = VCC,<br>OEQ0 = VCC                                       |     | 150 | 185 | mA    |
| Standby Current                                                         | ISTBY                                   | EN = GND            | OEQ2 = V <sub>CC</sub> , OEQ1 = GND,<br>OEQ0 = GND                          |     | 122 | 150 | IIIA  |
|                                                                         |                                         |                     | OEQ2 = VCC, OEQ1 = GND,<br>OEQ0 = VCC                                       |     | 172 | 210 |       |
|                                                                         |                                         |                     | OEQ2 = VCC, OEQ1 = VCC,<br>OEQ0 = GND                                       |     | 184 | 225 |       |
|                                                                         |                                         |                     | OEQ2 = V <sub>CC</sub> , OEQ1 = V <sub>CC</sub> ,<br>OEQ0 = V <sub>CC</sub> |     | 237 | 290 |       |
| Differential Input Impedance                                            | Z <sub>RX-DIFF-</sub><br>DC             | DC                  | DC                                                                          |     | 100 | 120 | Ω     |
| Differential Output Impedance                                           | Z <sub>TX-DIFF-</sub><br>DC             | DC                  |                                                                             | 80  | 100 | 120 | Ω     |
| Common-Mode Resistance to GND When Input Terminations Are Not Powered   | Z <sub>RX-HIGH-</sub>                   | -150mV < '          | V <sub>IN_CM</sub> < 200mV                                                  | 50  |     |     | kΩ    |
| Common-Mode Resistance to<br>GND When Input Terminations<br>Are Powered | Z <sub>RX-DC</sub>                      | DC                  |                                                                             | 20  | 25  | 30  | Ω     |
| Output Short-Circuit Current (Note 4)                                   | ITX-SHORT                               | Single-ende         | ed                                                                          | 90  |     |     | mA    |
| Common-Mode Delta Between<br>Active and Idle States                     | VTX-CM-<br>DC-ACTIVE-<br>IDLE-DELTA     |                     |                                                                             |     |     | 8   | mV    |
| DC Output Offset During Active<br>State                                 | V <sub>TX</sub> -<br>ACTIVE-<br>DIFF-DC | I(VOUT_P - VOUT_N)I |                                                                             |     |     | 75  | mV    |
| DC Output Offset During<br>Electrical Idle                              | VTX-IDLE-<br>DIFF-DC                    | I(VOUT_P - \        | /out_n)l                                                                    |     |     | 75  | mV    |

# **Quad PCI Express Equalizer/Redriver**

### **ELECTRICAL CHARACTERISTICS (continued)**

 $(V_{CC}=+3.0V \text{ to } +3.6V, C_{CL}=200 \text{nF} \text{ coupling capacitor on each output, } R_L=50\Omega \text{ on each output, } T_A=0^{\circ}\text{C} \text{ to } +70^{\circ}\text{C}, \text{ unless otherwise noted.}$  Typical values are at  $V_{CC}=+3.3V \text{ and } T_A=+25^{\circ}\text{C.})$  (Note 3)

| PARAMETER                                                              | SYMBOL                         | CONDITIONS                                                                             | MIN | TYP | MAX  | UNITS             |
|------------------------------------------------------------------------|--------------------------------|----------------------------------------------------------------------------------------|-----|-----|------|-------------------|
| AC PERFORMANCE (Note 4)                                                |                                |                                                                                        |     |     |      |                   |
| ,                                                                      |                                | f = 0.05GHz to 1.25GHz                                                                 | 10  |     |      |                   |
| Differential Input Return Loss                                         | RL <sub>RX-DIFF</sub>          | f = 1.25GHz to 2.5GHz                                                                  | 8   |     |      | dB                |
|                                                                        |                                | f = 2.5GHz to 4GHz                                                                     | 5   | 5   |      |                   |
| Common-Mode Input Return                                               | DI                             | f = 0.05GHz to 2.5GHz                                                                  | 6   |     |      | ID.               |
| Loss                                                                   | RLRX-CM                        | f = 2.5GHz to 4GHz                                                                     | 4   | 4   |      | dB                |
|                                                                        |                                | f = 0.05GHz to 1.25GHz                                                                 | 10  |     |      |                   |
| Differential Output Return Loss                                        | RLTX-DIFF                      | f = 1.25GHz to 2.5GHz                                                                  | 8   |     |      | dB                |
|                                                                        |                                | f = 2.5GHz to 4GHz                                                                     | 4   |     |      |                   |
| Common-Mode Output Return                                              | DI                             | f = 0.05GHz to 2.5GHz                                                                  | 6   |     |      | -10               |
| Loss                                                                   | RLTX-CM                        | f = 2.5GHz to 4GHz                                                                     | 4   |     |      | dB                |
| Redriver Operation Differential Input-Signal Range                     | VRX-DIFF-<br>PP                |                                                                                        | 100 |     | 1200 | mV <sub>P-P</sub> |
| Full-Swing Differential Output<br>Voltage (No Deemphasis)              | VTX-DIFF-<br>PP                | I(VOUT_P - VOUT_N)I, OEQ2 = GND,<br>OEQ1 = GND, OEQ0 = GND                             | 800 |     | 1300 | mV <sub>P-P</sub> |
| Output Deemphasis Ratio, 0dB                                           | VTX-DE-<br>RATIO-0dB           | OEQ2 = GND, OEQ1 = GND,<br>OEQ0 = GND, Figure 1                                        |     | 0   |      | dB                |
| Output Deemphasis Ratio, 3.5dB                                         | VTX-DE-<br>RATIO-<br>3.5dB     | OEQ2 = GND, OEQ1 = GND,<br>OEQ0 = VCC, Figure 1                                        | 3.5 |     |      | dB                |
| Output Deemphasis Ratio, 6dB                                           | VTX-DE-<br>RATIO-6dB           | OEQ2 = GND, OEQ1 = Vcc,<br>OEQ0 = GND, Figure 1                                        | 6   |     | dB   |                   |
| Output Deemphasis Ratio, 6dB with Higher Amplitude                     | VTX-DE-HA-<br>RATIO-6dB        | OEQ2 = GND, OEQ1 = V <sub>CC</sub> ,<br>OEQ0 = V <sub>CC</sub> , Figure 1              |     | 6   |      | dB                |
| Output Deemphasis Ratio, 3.5dB with Preshoot                           | VTX-DE-<br>PS-RATIO-<br>3.5dB  | OEQ2 = V <sub>CC</sub> , OEQ1 = GND,<br>OEQ0 = GND, Figure 1                           |     | 3.5 |      | dB                |
| Output Deemphasis Ratio, 6dB with Preshoot                             | VTX-DE-PS-<br>RATIO-6dB        | OEQ2 = V <sub>CC</sub> , OEQ1 = GND,<br>OEQ0 = V <sub>CC</sub> , Figure 1              |     | 6   |      | dB                |
| Output Deemphasis Ratio, 9dB with Preshoot                             | VTX-DE-PS-<br>RATIO-9dB        | OEQ2 = Vcc, OEQ1 = Vcc,<br>OEQ0 = GND, Figure 1                                        | 9   |     | dB   |                   |
| Output Deemphasis Ratio,<br>9dB with Preshoot with Higher<br>Amplitude | VTX-DE-PS-<br>HA-RATIO-<br>9dB | OEQ2 = V <sub>CC</sub> , OEQ1 = V <sub>CC</sub> ,<br>OEQ0 = V <sub>CC</sub> , Figure 1 | 9   |     | dB   |                   |
| Input Equalization, 5dB                                                | VRX-EQ-<br>5dB                 | INEQ1 = GND, INEQ0 = GND (Note 5)                                                      | 5   |     | dB   |                   |
| Input Equalization, 8dB                                                | VRX-EQ-<br>8dB                 | INEQ1 = GND, INEQ0 = V <sub>CC</sub> (Note 5)                                          | 8   |     | dB   |                   |
| Input Equalization, 12dB                                               | VRX-EQ-<br>12dB                | INEQ1 = V <sub>CC</sub> , INEQ0 = GND (Note 5)                                         | 12  |     | dB   |                   |

# **Quad PCI Express Equalizer/Redriver**

### **ELECTRICAL CHARACTERISTICS (continued)**

 $(V_{CC} = +3.0 \text{V to } +3.6 \text{V}, C_{CL} = 200 \text{nF} \text{ coupling capacitor on each output, } R_L = 50 \Omega \text{ on each output, } T_A = 0 ^{\circ}\text{C} \text{ to } +70 ^{\circ}\text{C}, \text{ unless otherwise noted.}$  Typical values are at  $V_{CC} = +3.3 \text{V}$  and  $T_A = +25 ^{\circ}\text{C}$ .) (Note 3)

| PARAMETER                                        | SYMBOL                        | CONDITIONS                                                                                           | MIN | TYP  | MAX  | UNITS             |
|--------------------------------------------------|-------------------------------|------------------------------------------------------------------------------------------------------|-----|------|------|-------------------|
| Input Equalization, 16dB                         | VRX-EQ-<br>16dB               | INEQ1 = Vcc, INEQ0 = Vcc (Note 5)                                                                    |     | 16   |      | dB                |
| AC PERFORMANCE (Note 4)                          |                               | _                                                                                                    |     |      |      |                   |
| Output Common-Mode Voltage<br>Swing Peak-to-Peak | VTX-CM-<br>AC-PP              | Max(V <sub>OUT_P</sub> + V <sub>OUT_N</sub> )/2<br>- Min(V <sub>OUT_P</sub> + V <sub>OUT_N</sub> )/2 |     |      | 100  | mV <sub>P-P</sub> |
| Propagation Delay                                | tpD                           |                                                                                                      | 120 | 160  | 240  | ps                |
| Rise/Fall Time                                   | ttx-rise-<br>Fall             | (Note 6)                                                                                             | 20  |      |      | ps                |
| Rise/Fall Time Mismatch                          | t <sub>TX-RF-</sub>           | (Note 6)                                                                                             |     |      | 5    | ps                |
| Deterministic Jitter                             | t <sub>TX-DJ-DD</sub>         | K28.5 pattern, AC-coupled, $R_L = 50\Omega$ , data rate = 8GT/s                                      |     | 10.5 | 23.5 | psp-p             |
| Random Jitter                                    | t <sub>TX-RJ-DD</sub>         | D10.2 pattern, no deemphasis, no preshoot, data rate = 8GT/s                                         |     | 0.5  | 1.5  | psRMS             |
| Electrical Idle Entry Delay                      | tTX-IDLE-<br>SET-TO-<br>IDLE  | From input to output, D10.2 pattern, data rate = 1GT/s                                               |     | 5    | 8    | ns                |
| Electrical Idle Exit Delay                       | ttx-idle-<br>to-diff-<br>data | From input to output, D10.2 pattern, data rate = 1GT/s                                               |     | 5    | 8    | ns                |
|                                                  | VTX-IDLE-                     | D10.2 pattern, data rate = 1GT/s (Note 3)                                                            | 65  | 112  | 175  |                   |
| Electrical Idle Detect Threshold                 | THRESH                        |                                                                                                      |     | 112  |      | mV <sub>P-P</sub> |
| Output Voltage During Electrical Idle (AC)       | VTX-IDLE-<br>DIFF-AC-P        | I(VOUT_P - VOUT_N)I                                                                                  |     |      | 20   | mVp-p             |
| Receiver Detection Pulse<br>Amplitude            | VTX-RCV-<br>DETECT            | Voltage change in positive direction                                                                 |     | 600  |      | mV                |
| Receiver Detection Pulse Width                   |                               |                                                                                                      |     | 150  |      | ns                |
| Receiver Detection Retry Period                  |                               |                                                                                                      |     | 300  |      | ns                |
| CONTROL LOGIC                                    |                               |                                                                                                      |     |      |      |                   |
| Input Logic-Level Low                            | VIL                           |                                                                                                      |     |      | 0.6  | V                 |
| Input Logic-Level High                           | VIH                           |                                                                                                      | 1.4 |      |      | V                 |
| Input Logic Hysteresis                           | VHYST                         |                                                                                                      |     | 0.1  |      | V                 |
| Input Pulldown Resistance                        | RPD                           |                                                                                                      | 200 | 250  |      | kΩ                |
| ESD PROTECTION                                   |                               |                                                                                                      |     |      |      |                   |
| ESD Voltage                                      |                               | Human Body Model                                                                                     |     | ±5   |      | kV                |

**Note 3:** All units are 100% production tested at  $T_A = +70^{\circ}C$ . Specifications for all temperature limits are guaranteed by design.

Note 4: Guaranteed by design, unless otherwise noted.

Note 5: Equivalent to same amount of deemphasis driving the input.

Note 6: Rise and fall times are measured using 20% and 80% levels.

## **Quad PCI Express Equalizer/Redriver**



Figure 1. Illustration of Output Deemphasis

### **Typical Operating Characteristics**

 $(T_A = +25^{\circ}C, \text{ unless otherwise noted.})$ 



# **Quad PCI Express Equalizer/Redriver**

## Typical Operating Characteristics (continued)

 $(T_A = +25^{\circ}C, \text{ unless otherwise noted.})$ 

INEQO = INEQ1 = 0, V<sub>IN</sub> = 200mV<sub>P-P</sub>, 0EQ2 = 1, 0EQ1 = 0, 0EQ0 = 1, DATA RATE = 5GT/s



INEQ1 = 0, INEQ0 = 1,  $V_{IN}$  = 500mVp-p, 0EQ2 = 0EQ1 = 0EQ0 = 0, 6in MICROSTRIP 0N INPUT, DATA RATE = 5GT/s



INEQ1 = 1, INEQ0 = 0, V<sub>IN</sub> = 500mV<sub>P-P</sub>, 0EQ2 = 0EQ1 = 0EQ0 = 0, 18in MICROSTRIP ON INPUT, DATA RATE = 5GT/s



INEQO = INEQ1 = 0, V<sub>IN</sub> = 200mV<sub>P-P</sub>, 0EQ2 = 1, 0EQ1 = 1, 0EQ0 = 1, DATA RATE = 5GT/s



INEQ1 = 0, INEQ0 = 1,  $V_{IN}$  = 500mV<sub>P-P</sub>, 0EQ2 = 0EQ1 = 0EQ0 = 0, 12in MICROSTRIP 0N INPUT, DATA RATE = 5GT/s



INEQ1 = 1, INEQ0 = 1,  $V_{IN}$  = 500mVp-p, 0EQ2 = 0EQ1 = 0EQ0 = 0, 24in MICROSTRIP 0N INPUT, DATA RATE = 5GT/s



## **Quad PCI Express Equalizer/Redriver**

### **Typical Operating Characteristics (continued)**

 $(T_A = +25^{\circ}C, \text{ unless otherwise noted.})$ 

$$\label{eq:inequality} \begin{split} \text{INEQ0} &= \text{INEQ1} = 0, \, \text{V}_{\text{IN}} = 200 \text{mV}_{\text{P-P}}, \\ \text{0EQ2} &= 0, \, \text{0EQ1} = 0, \, \text{0EQ0} = 1, \\ \text{OUTPUT AFTER 19in STRIPLINE, DATA RATE} &= 5GT/s \end{split}$$



$$\label{eq:inequality} \begin{split} \text{INEQO} &= \text{INEQ1} = 0, \ \text{V}_{\text{IN}} = 200\text{mV}_{P\text{-P}}, \\ \text{0EQ2} &= 1, \ \text{0EQ1} = 1, \ \text{0EQ0} = 0, \\ \text{OUTPUT AFTER 19in STRIPLINE, DATA RATE} &= 5\text{GT/s} \end{split}$$



$$\label{eq:nequality} \begin{split} \text{INEQO} &= \text{INEQ1} = 0, \ V_{\text{IN}} = 200 \text{mV}_{P\text{-P}}, \\ \text{0EQ2} &= 0, \ \text{0EQ1} = 1, \ \text{0EQ0} = 1, \\ \text{OUTPUT AFTER 19in STRIPLINE, DATA RATE} &= 56\text{T/s} \end{split}$$



INEQ0 = INEQ1 = 0, V<sub>IN</sub> = 200mV<sub>P</sub>-P, 0EQ2 = 1, 0EQ1 = 1, 0EQ0 = 1, 0UTPUT AFTER 19in STRIPLINE, DATA RATE = 5GT/s



$$\label{eq:inequality} \begin{split} \text{INEQ0} &= \text{INEQ1} = 0, \ \text{V}_{\text{IN}} = 200 \text{mV}_{P\text{-P}}, \\ \text{0EQ2} &= 1, \ \text{0EQ1} = 0, \ \text{0EQ0} = 1, \\ \text{OUTPUT AFTER 19in STRIPLINE, DATA RATE} &= 5GT/s \end{split}$$



$$\label{eq:inequality} \begin{split} \text{INEQ0} &= \text{INEQ1} = 0, \ \text{V}_{\text{IN}} = 200 \text{mV}_{P\text{-P}}, \\ \text{0EQ2} &= 1, \ \text{0EQ1} = 0, \ \text{0EQ0} = 1, \\ \text{OUTPUT AFTER 19in STRIPLINE, DATA RATE} &= 5GT/s \end{split}$$



# **Quad PCI Express Equalizer/Redriver**

## Typical Operating Characteristics (continued)

 $(T_A = +25^{\circ}C, unless otherwise noted.)$ 

$$\label{eq:inequality} \begin{split} \text{INEQ0} &= \text{INEQ1} = 0, \ \text{V}_{\text{IN}} = 200 \text{mV}_{\text{P-P}}, \\ \text{0EQ2} &= 0, \ \text{0EQ1} = 1, \ \text{0EQ0} = 0, \\ \text{OUTPUT AFTER 19in STRIPLINE, DATA RATE} &= 5 \text{GT/s} \end{split}$$



INEQ0 = INEQ1 = 0, V<sub>IN</sub> = 200mV<sub>P-P</sub>, 0EQ2 = 0, 0EQ1 = 0, 0EQ0 = 0, DATA RATE = 8GT/s



INEQ0 = INEQ1 = 0, V<sub>IN</sub> = 200mV<sub>P-P</sub>, 0EQ2 = 0, 0EQ1 = 1, 0EQ0 = 0,



$$\label{eq:inequality} \begin{split} \text{INEQ0} &= \text{INEQ1} = 0, \, \text{V}_{\text{IN}} = 200 \text{mV}_{\text{P-P}}, \\ \text{0EQ2} &= 0, \, \text{0EQ1} = 0, \, \text{0EQ0} = 0, \\ \text{OUTPUT AFTER 19in STRIPLINE, DATA RATE} &= 5 \text{GT/s} \end{split}$$



$$\begin{split} \text{INEQ0} &= \text{INEQ1} = 0, \, \text{V}_{\text{IN}} = 200\text{mV}_{\text{P-P}}, \\ \text{OEQ2} &= 0, \, \text{OEQ1} = 0, \, \text{OEQ0} = 1, \\ \text{DATA RATE} &= 8\text{GT/s} \end{split}$$



INEQ0 = INEQ1 = 0, V<sub>IN</sub> = 200mV<sub>P-P</sub>, 0EQ2 = 0, 0EQ1 = 1, 0EQ0 = 1,



# **Quad PCI Express Equalizer/Redriver**

## Typical Operating Characteristics (continued)

 $(T_A = +25^{\circ}C, \text{ unless otherwise noted.})$ 



INEQ0 = INEQ1 = 0, V<sub>IN</sub> = 200mV<sub>P-P</sub>, 0EQ2 = 1, 0EQ1 = 1, 0EQ0 = 0, DATA RATE = 8GT/s



INEQ1 = 0, INEQ0 = 0,  $V_{IN}$  = 500mVp-p, 0EQ2 = 0EQ1 = 0EQ0 = 0, 6in MICROSTRIP 0N INPUT, DATA RATE = 8GT/s



INEQO = INEQ1 = 0, V<sub>IN</sub> = 200mV<sub>P-P</sub>, 0EQ2 = 1, 0EQ1 = 0, 0EQ0 = 1, DATA RATE = 8GT/s



$$\begin{split} \text{INEQ0} &= \text{INEQ1} = 0, \, \text{V}_{\text{IN}} = 200 \text{mV}_{\text{P-P}}, \\ \text{OEQ2} &= 1, \, \text{OEQ1} = 1, \, \text{OEQ0} = 1, \\ \text{DATA RATE} &= 8 \text{GT/s} \end{split}$$



INEQ1 = 0, INEQ0 = 1,  $V_{IN}$  = 500mVp-p, 0EQ2 = 0EQ1 = 0EQ0 = 0, 12in MICROSTRIP 0N INPUT, DATA RATE = 8GT/s



# **Quad PCI Express Equalizer/Redriver**

## Typical Operating Characteristics (continued)

 $(T_A = +25^{\circ}C, unless otherwise noted.)$ 

INEQ1 = 1, INEQ0 = 0, V<sub>IN</sub> = 500mV<sub>P-P</sub>, 0EQ2 = 0EQ1 = 0EQ0 = 0, 18in MICROSTRIP ON INPUT, DATA RATE = 8GT/s



$$\label{eq:nequality} \begin{split} \text{INEQ0} &= \text{INEQ1} = 0, \ \text{V}_{\text{IN}} = 200 \text{mVp-p}, \\ \text{0EQ2} &= 0, \ \text{0EQ1} = 0, \ \text{0EQ0} = 1, \\ \text{OUTPUT AFTER 19in STRIPLINE, DATA RATE} &= 8 \text{GT/s} \end{split}$$



INEQO = INEQ1 = 0, V<sub>IN</sub> = 200mV<sub>P</sub>-P, 0EQ2 = 1, 0EQ1 = 1, 0EQ0 = 0, 0UTPUT AFTER 19in STRIPLINE, DATA RATE = 8GT/s



INEQ1 = 1, INEQ0 = 1, V<sub>IN</sub> = 500mV<sub>P-P</sub>, 0EQ2 = 0EQ1 = 0EQ0 = 0, 24in MICROSTRIP 0N INPUT, DATA RATE = 8GT/s



INEQO = INEQ1 = 0, V<sub>IN</sub> = 200mVp-p, 0EQ2 = 1, 0EQ1 = 1, 0EQ0 = 1, 0UTPUT AFTER 19in STRIPLINE, DATA RATE = 8GT/s



$$\label{eq:inequality} \begin{split} \text{INEQ0} &= \text{INEQ1} = 0, \, \text{V}_{\text{IN}} = 200 \text{mV}_{\text{P-P}}, \\ \text{0EQ2} &= 1, \, \text{0EQ1} = 0, \, \text{0EQ0} = 1, \\ \text{OUTPUT AFTER 19in STRIPLINE, DATA RATE} &= 8 \text{GT/s} \end{split}$$



## **Quad PCI Express Equalizer/Redriver**

## Typical Operating Characteristics (continued)

 $(T_A = +25^{\circ}C, unless otherwise noted.)$ 

$$\label{eq:inequality} \begin{split} \text{INEQO} &= \text{INEQ1} = 0, \ V_{\text{IN}} = 200\text{mVp-p}, \\ \text{OEQ2} &= 1, \ \text{OEQ1} = 1, \ \text{DEQ0} = 0, \\ \text{OUTPUT AFTER 19in STRIPLINE, DATA RATE} &= 8\text{GT/s} \end{split}$$



$$\begin{split} \text{INEQ0} &= \text{INEQ1} = 0, \, \text{V}_{\text{IN}} = 200\text{mVp-p}, \\ \text{OEQ2} &= 0, \, \text{OEQ1} = 1, \, \text{OEQ0} = 0, \\ \text{OUTPUT AFTER 19in STRIPLINE, DATA RATE} &= 8\text{GT/s} \end{split}$$



$$\label{eq:inequality} \begin{split} \text{INEQ0} &= \text{INEQ1} = 0, \ V_{\text{IN}} = 200\text{mVp-p}, \\ \text{OEQ2} &= 1, \ \text{OEQ1} = 0, \ \text{OEQ0} = 0, \\ \text{OUTPUT AFTER 19in STRIPLINE, DATA RATE} &= 8\text{GT/s} \end{split}$$



$$\label{eq:inequality} \begin{split} \text{INEQ0} &= \text{INEQ1} = 0, \ \text{V}_{\text{IN}} = 200 \text{mV}_{\text{P-P}}, \\ 0\text{EQ2} &= 0, \ 0\text{EQ1} = 0, \ 0\text{EQ0} = 0, \\ 0\text{UTPUT AFTER 19in STRIPLINE, DATA RATE} = 8\text{GT/s} \end{split}$$



# **Quad PCI Express Equalizer/Redriver**

## **Pin Configuration**



## **Pin Description**

| PIN                                                  | NAME  | FUNCTION                                                                                                                        |
|------------------------------------------------------|-------|---------------------------------------------------------------------------------------------------------------------------------|
| 1, 9, 17, 22,<br>30, 38                              | Vcc   | Power-Supply Input. Bypass V <sub>CC</sub> to GND with 1µF and 0.1µF capacitors in parallel as close as possible to the device. |
| 2, 5, 8, 10,<br>13, 16, 23,<br>26, 29, 31,<br>34, 37 | GND   | Ground                                                                                                                          |
| 3                                                    | INOP  | Noninverting Input, Channel 0                                                                                                   |
| 4                                                    | INON  | Inverting Input, Channel 0                                                                                                      |
| 6                                                    | IN1P  | Noninverting Input, Channel 1                                                                                                   |
| 7                                                    | IN1N  | Inverting Input, Channel 1                                                                                                      |
| 11                                                   | IN2P  | Noninverting Input, Channel 2                                                                                                   |
| 12                                                   | IN2N  | Inverting Input, Channel 2                                                                                                      |
| 14                                                   | IN3P  | Noninverting Input, Channel 3                                                                                                   |
| 15                                                   | IN3N  | Inverting Input, Channel 3                                                                                                      |
| 18                                                   | INEQ1 | Input Equalization Control MSB. INEQ1 has a 250k $\Omega$ (typ) internal pulldown resistor.                                     |
| 19                                                   | INEQ0 | Input Equalization Control LSB. INEQ0 has a 250kΩ (typ) internal pulldown resistor.                                             |
| 20                                                   | OEQ1  | Output Deemphasis Control Bit 1. OEQ1 has a 250k $\Omega$ (typ) internal pulldown resistor.                                     |
| 21                                                   | OEQ0  | Output Deemphasis Control LSB. OEQ0 has a 250k $\Omega$ (typ) internal pulldown resistor.                                       |
| 24                                                   | OUT3N | Inverting Output, Channel 3                                                                                                     |
| 25                                                   | OUT3P | Noninverting Output, Channel 3                                                                                                  |
| 27                                                   | OUT2N | Inverting Output, Channel 2                                                                                                     |
| 28                                                   | OUT2P | Noninverting Output, Channel 2                                                                                                  |
| 32                                                   | OUT1N | Inverting Output, Channel 1                                                                                                     |
| 33                                                   | OUT1P | Noninverting Output, Channel 1                                                                                                  |

# **Quad PCI Express Equalizer/Redriver**

## Pin Description (continued)

| PIN | NAME  | FUNCTION                                                                                                                                                                             |
|-----|-------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 35  | OUTON | Inverting Output, Channel 0                                                                                                                                                          |
| 36  | OUT0P | Noninverting Output, Channel 0                                                                                                                                                       |
| 39  | EN    | Enable Input. Drive EN low for standby mode. Drive EN high for normal mode. EN has a $250 k\Omega$ (typ) internal pulldown resistor.                                                 |
| 40  | RXDET | Receiver Detection Control Bit. Drive RXDET high to initiate receiver detection. Drive RXDET low for normal mode. RXDET has a $250 \text{k}\Omega$ (typ) internal pulldown resistor. |
| 41  | OEQ2  | Output Deemphasis Control MSB. OEQ2 has a 250kΩ (typ) internal pulldown resistor.                                                                                                    |
| 42  | I.C.  | Internally Connected                                                                                                                                                                 |
| _   | EP    | Exposed Pad. Internally connected to GND. Connect EP to a large ground plane to maximize thermal performance as well as good ground conductivity to the device.                      |

## **Functional Diagram**



## **Quad PCI Express Equalizer/Redriver**

### **Detailed Description**

The MAX14950 quad equalizer/redriver is designed to support Gen III (8.0GT/s), Gen II (5.0GT/s), and Gen I (2.5GT/s) PCIe data rates. The device contains four identical drivers with electrical idle/receive detect on each lane and equalization/deemphasis/preshoot to compensate for circuit-board loss. Programmable input equalization circuitry reduces deterministic jitter, improving signal integrity. The device output features a programmable output deemphasis/preshoot, permitting optimal placement of key PCIe components and longer runs of stripline, microstrip, or cable.

#### **Programmable Input Equalization**

Programmable input equalization is controlled by two bits: INEQ1 and INEQ0 (Table 1).

**Table 1. Input Equalization** 

| INEQ1 | INEQ0 | INPUT EQUALIZATION (dB) |
|-------|-------|-------------------------|
| 0     | 0     | 5                       |
| 0     | 1     | 8                       |
| 1     | 0     | 12                      |
| 1     | 1     | 16                      |

#### Programmable Output Deemphasis/ Preshoot

Programmable output deemphasis is controlled by three bits: OEQ2, OEQ1, and OEQ0 for deemphasis/preshoot ratios of 0dB, 3.5dB, 6dB, and 9dB (Table 2).

**Table 2. Output Deemphasis/Preshoot** 

| OEQ2 | OEQ1 | OEQ0 | OUTPUT DEEMPHASIS/<br>PRESHOOT RATIO (dB) |
|------|------|------|-------------------------------------------|
| 0    | 0    | 0    | 0                                         |
| 0    | 0    | 1    | 3.5                                       |
| 0    | 1    | 0    | 6                                         |
| 0    | 1    | 1    | 6 (Peak-to-Peak Swing is 1.2V)            |
| 1    | 0    | 0    | 3.5                                       |
| 1    | 0    | 1    | 6                                         |
| 1    | 1    | 0    | 9 (Peak-to-Peak Swing is 0.9V)            |
| 1    | 1    | 1    | 9 (Peak-to-Peak Swing is 1.0V)            |

#### **Receiver Detection**

The device features receiver detection on each channel. Upon initial power-up, if EN is high, receiver detection initializes. Receiver detection can also be initiated on a rising or falling edge of the RXDET input when EN is high. During this time, the device remains in low-power standby mode and the outputs are disabled, despite the logic-high state of EN. Until a channel has detected a receiver, the receiver detection repeats indefinitely on each channel. If a channel detects a receiver, the other channels are limited to retries for 100ms (typ). For each channel upon receiver detection, input common-mode termination and electrical idle detection are enabled (Table 3).

#### **Electrical Idle Detection**

The device features electrical idle detection to prevent unwanted noise from being redriven at the output. When the device detects that the differential input has fallen below the VTX-IDLE-THRESH low limit, it squelches the output. For differential input signals that are above VTX-IDLE-THRESH high limit, the device turns on the output and redrives the signal. There is little variation in output common-mode voltage between electrical idle and redrive modes.

**Table 3. Receiver Detection Input Function** 

|                        |    | •                                                                                                                                                                       |
|------------------------|----|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| RXDET                  | EN | DESCRIPTION                                                                                                                                                             |
| X                      | 0  | Receiver detection is inactive.                                                                                                                                         |
| X                      | 1  | Following a rising edge of EN signal, indefinite retry until receiver detects at least one channel. Retries stop after 100ms (typ) if any channel receiver is detected. |
| Rising/Falling<br>Edge | 1  | Initiates receiver detection.                                                                                                                                           |

X = Don't care.

## Quad PCI Express Equalizer/Redriver



Figure 2. Typical Application Diagram

### **Applications Information**

Figure 2 shows a typical application with two MAX14950s, both residing on the main board, with input and output equalization set individually for optimal performance. The MAX14950 Rx equalizer is set to receive a degraded signal coming from a remote board through two sets of connectors and a midplane stripline. The output of the Rx section has little or no output equalization. The Tx section takes a high-quality signal and provides boost to the output (deemphasis).

#### Layout

Circuit-board layout and design can significantly affect the performance of the device. Use good, high-frequency design techniques, including minimizing ground inductance and using controlled-impedance transmission lines on data signals. Power-supply decoupling should also be placed as close as possible to VCC. Always connect VCC to a power plane. It is recommended to run receive and transmit signals on different layers to minimize crosstalk.

#### **Exposed-Pad Package**

The exposed-pad, 42-pin TQFN package incorporates features that provide a very low-thermal-resistance path for heat removal from the IC. The exposed pad on the device must be soldered to the circuit-board ground

plane for proper thermal performance and good ground connectivity. For more information on exposed-pad packages, refer to Application Note 862: *HFAN-08.1:* Thermal Considerations of QFN and Other Exposed-Paddle Packages.

#### **Power-Supply Sequencing**

Caution: Do not exceed the absolute maximum ratings because stresses beyond the listed ratings may cause permanent damage to the device.

Proper power-supply sequencing is recommended for all devices. Always apply GND then V<sub>CC</sub> before applying signals, especially if the signal is not current limited.

#### Chip Information

PROCESS: BICMOS

### Package Information

For the latest package outline information and land patterns (footprints), go to <a href="https://www.maximintegrated.com/packages">www.maximintegrated.com/packages</a>. Note that a "+", "#", or "-" in the package code indicates RoHS status only. Package drawings may show a different suffix character, but the drawing pertains to the package regardless of RoHS status.

| PACKAGE    | PACKAGE   | OUTLINE | LAND        |
|------------|-----------|---------|-------------|
| TYPE       | CODE      | NO.     | PATTERN NO. |
| 42 TQFN-EP | T423590+1 | 21-0181 |             |

# **Quad PCI Express Equalizer/Redriver**

### **Revision History**

| REVISIO<br>NUMBER |       | DESCRIPTION                                                                                                                                                                                   | PAGES<br>CHANGED |
|-------------------|-------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------|
| 0                 | 12/10 | Initial release                                                                                                                                                                               | _                |
| 1                 | 11/12 | Removed military application information; updated <i>Electrical Characteristics</i> table, <i>Typical Operating Characteristics</i> , <i>Pin Configuration</i> , and <i>Pin Description</i> . | 1, 3–16          |



Maxim Integrated cannot assume responsibility for use of any circuitry other than circuitry entirely embodied in a Maxim Integrated product. No circuit patent licenses are implied. Maxim Integrated reserves the right to change the circuitry and specifications without notice at any time. The parametric values (min and max limits) shown in the Electrical Characteristics table are guaranteed. Other parametric values quoted in this data sheet are provided for guidance.

Maxim Integrated 160 Rio Robles, San Jose, CA 95134 USA 1-408-601-1000

17