

# DS21448 3.3V E1/T1/J1 Quad Line Interface

#### www.maxim-ic.com

#### **GENERAL DESCRIPTION**

The DS21448 is a quad-port E1 or T1 line interface unit (LIU) for short-haul and long-haul applications. It incorporates four independent transmitters and four independent receivers in a single 144-pin PBGA or 128-pin LQFP package. The transmit drivers generate the necessary G.703 E1 waveshapes in  $75\Omega$  or  $120\Omega$  applications and the DSX-1 or CSU line build-outs of 0dB, -7.5dB, -15dB, and -22.5dB for T1 applications.

### **APPLICATIONS**

Integrated Multiservice Access Platforms T1/E1 Cross-Connects, Multiplexers, and Channel Banks

Central-Office Switches and PBX Interfaces T1/E1 LAN/WAN Routers Wireless Base Stations

#### ORDERING INFORMATION

| PART*      | TEMP RANGE     | PIN-PACKAGE |
|------------|----------------|-------------|
| DS21448    | 0°C to +70°C   | 144 TE-PBGA |
| DS21448+   | 0°C to +70°C   | 144 TE-PBGA |
| DS21448N   | -40°C to +85°C | 144 TE-PBGA |
| DS21448N+  | -40°C to +85°C | 144 TE-PBGA |
| DS21448L   | 0°C to +70°C   | 128 LQFP    |
| DS21448L+  | 0°C to +70°C   | 128 LQFP    |
| DS21448LN  | -40°C to +85°C | 128 LQFP    |
| DS21448LN+ | -40°C to +85°C | 128 LQFP    |

<sup>+</sup> Denotes lead-free/RoHS-compliant package.

Pin Configurations appear in Section 11.

#### **FEATURES**

- Four Complete E1, T1, or J1 LIUs
- Supports Long- and Short-Haul Trunks
- Internal Software-Selectable Receive-Side Termination for  $75\Omega/100\Omega/120\Omega$
- 3.3V Power Supply
- 32-Bit or 128-Bit Crystal-Less Jitter Attenuator Requires Only a 2.048MHz Master Clock for E1 and T1, with the Option to Use 1.544MHz for T1
- Generates the Appropriate Line Build-Outs With and Without Return Loss for E1, and DSX-1 and CSU Line Build-Outs for T1
- AMI, HDB3, and B8ZS Encoding/Decoding
- 16.384MHz, 8.192MHz, 4.096MHz, or 2.048MHz
   Clock Output Synthesized to Recovered Clock
- Programmable Monitor Mode for Receiver
- Loopbacks and PRBS Pattern Generation/ Detection with Output for Received Errors
- Generates/Detects In-Band Loop Codes, 1 to 16 Bits, Including CSU Loop Codes
- 8-Bit Parallel or Serial Interface with Optional Hardware Mode
- Muxed and Nonmuxed Parallel Bus Supports Intel or Motorola
- Detects/Generates Blue (AIS) Alarms
- NRZ/Bipolar Interface for Tx/Rx Data I/O
- Transmit Open-Circuit Detection
- Receive Carrier Loss (RCL) Indication (G.775)
- High-Z State for TTIP and TRING
- 50mA<sub>RMS</sub> Transmit Current Limiter
- JTAG Boundary Scan Test Port per IEEE 1149.1
- Meets Latest E1 and T1 Specifications Including ANSI.403-1999, ANSI T1.408, AT&T TR 62411, ITU G.703, G.704, G.706, G.736, G.775, G.823, I.431, O.151, O.161, ETSI ETS 300 166, JTG.703, JTI.431, TBR12, TBR13, and CTR4

**Note:** Some revisions of this device may incorporate deviations from published specifications known as errata. Multiple revisions of any device may be simultaneously available through various sales channels. For information about device errata, click here: <a href="https://www.maxim-ic.com/errata">www.maxim-ic.com/errata</a>.

1 of 60 REV: 011206

<sup>\*</sup>All devices rated at 3.3V.

### **TABLE OF CONTENTS**

| 1.          | BLOCK DIAGRAMS                                       | 5  |
|-------------|------------------------------------------------------|----|
| 2.          | PIN DESCRIPTION                                      | 7  |
| 3.          | DETAILED DESCRIPTION                                 | 13 |
| 3.1         | DS21448 AND DS21Q348 DIFFERENCES                     | 13 |
| 4.          | PORT OPERATION                                       | 14 |
| 4.1         |                                                      |    |
| 4.2         | SERIAL PORT OPERATION                                | 15 |
| 4.3         |                                                      |    |
| 4           | 1.3.1 Device Power-Up and Reset                      |    |
| 4           | 1.3.2 Register Map                                   |    |
| 4           | 1.3.3 Control Registers                              | 19 |
| <b>5</b> .  | STATUS REGISTERS                                     | 23 |
| 6.          | DIAGNOSTICS                                          |    |
| 6.1         | IN-BAND LOOP-CODE GENERATION AND DETECTION           | 28 |
| 6.2         | LOOPBACKS                                            | 31 |
| 6           | 5.2.1 Remote Loopback (RLB)                          |    |
| 6           | S.2.2 Local Loopback (LLB)                           |    |
|             | 5.2.3 Analog Loopback (LLB)                          |    |
|             | 5.2.4 Dual Loopback (DLB)                            |    |
| 6.3         |                                                      |    |
| 6.4         |                                                      |    |
| 6.5         |                                                      |    |
| 6.6         |                                                      |    |
| <b>7</b> .  | ANALOG INTERFACE                                     |    |
| 7.1         |                                                      |    |
| 7.2         |                                                      |    |
| 7.3         |                                                      |    |
| 7.4         |                                                      |    |
| 8.          | JTAG BOUNDARY SCAN ARCHITECTURE AND TEST ACCESS PORT |    |
| 8.1         | JTAG TAP CONTROLLER STATE MACHINE                    | 43 |
| 8.2         | ! Instruction Register                               | 45 |
| 8.3         | TEST REGISTERS                                       | 46 |
| 9.          | OPERATING PARAMETERS                                 |    |
| 10.         | AC TIMING PARAMETERS AND DIAGRAMS                    | 49 |
| 11.         | PIN CONFIGURATIONS                                   | 56 |
| 11.         | .1 144-PIN BGA                                       | 56 |
| 11.         | .2 128-Pin LQFP                                      | 57 |
| <b>12</b> . | PACKAGE INFORMATION                                  |    |
|             | .1 144-BALL TE-PBGA (56-G6020-001)                   |    |
|             | .2 128-PIN LQFP (56-G4011-001)                       |    |
| 13.         | THERMAL INFORMATION                                  |    |
| 14.         | REVISION HISTORY                                     |    |

### **LIST OF FIGURES**

| Figure 1-1. Block Diagram                                                | 5  |
|--------------------------------------------------------------------------|----|
| Figure 1-2. Receive Logic Detail                                         | 6  |
| Figure 1-3. Transmit Logic Detail                                        | 6  |
| Figure 4-1. Serial Port Operation for Read Access (R = 1) Mode 1         | 16 |
| Figure 4-2. Serial Port Operation for Read Access (R = 1) Mode 2         | 16 |
| Figure 4-3. Serial Port Operation for Read Access (R = 1) Mode 3         | 16 |
| Figure 4-4. Serial Port Operation for Read Access (R = 1) Mode 4         | 17 |
| Figure 4-5. Serial Port Operation for Write Access (R = 0) Modes 1 and 2 | 17 |
| Figure 4-6. Serial Port Operation for Write Access (R = 0) Modes 3 and 4 | 17 |
| Figure 7-1. Basic Interface                                              |    |
| Figure 7-2. Protected Interface Using Internal Receive Termination       | 37 |
| Figure 7-3. Protected Interface Using External Receive Termination       | 38 |
| Figure 7-4. Dual Connector-Protected Interface Using Receive Termination | 39 |
| Figure 7-5. E1 Transmit Pulse Template                                   | 40 |
| Figure 7-6. T1 Transmit Pulse Template                                   | 41 |
| Figure 7-7. Jitter Tolerance                                             | 42 |
| Figure 7-8. Jitter Attenuation                                           | 42 |
| Figure 8-1. JTAG Block Diagram                                           | 43 |
| Figure 8-2. TAP Controller State Diagram                                 | 44 |
| Figure 10-1. Intel Bus Read Timing (PBTS = 0, BIS0 = 0)                  | 49 |
| Figure 10-2. Intel Bus Write Timing (PBTS = 0, BIS0 = 0)                 | 50 |
| Figure 10-3. Motorola Bus Timing (PBTS = 1, BIS0 = 0)                    | 50 |
| Figure 10-4. Intel Bus Read Timing (PBTS = 0, BIS0 = 1)                  | 51 |
| Figure 10-5. Intel Bus Write Timing (PBTS = 0, BIS0 = 1)                 | 52 |
| Figure 10-6. Motorola Bus Read Timing (PBTS = 1, BIS0 = 1)               | 52 |
| Figure 10-7. Motorola Bus Write Timing (PBTS = 1, BIS0 = 1)              | 52 |
| Figure 10-8. Serial Bus Timing (BIS1 = 1, BIS0 = 0)                      | 53 |
| Figure 10-9. Receive-Side Timing                                         | 54 |
| Figure 10-10. Transmit-Side Timing                                       | 55 |

### **LIST OF TABLES**

| Table 2-A. Bus Interface Selection                                                             | 7  |
|------------------------------------------------------------------------------------------------|----|
| Table 2-B. Pin Assignments                                                                     | 7  |
| Table 2-C. Parallel Interface Mode Pin Description                                             |    |
| Table 2-D. Serial Interface Mode Pin Description                                               | 10 |
| Table 2-E. Hardware Interface Mode Pin Description                                             | 11 |
| Table 3-A. DS21448 vs. DS21Q348 Pin Differences                                                | 13 |
| Table 4-A. Loopback Control in Hardware Mode                                                   | 14 |
| Table 4-B. Transmit Data Control in Hardware Mode                                              | 14 |
| Table 4-C. Receive Sensitivity Settings in Hardware Mode                                       | 14 |
| Table 4-D. Monitor Gain Settings in Hardware Mode                                              |    |
| Table 4-E. Internal Rx Termination Select in Hardware Mode                                     | 14 |
| Table 4-F. MCLK Selection in Hardware Mode                                                     | 15 |
| Table 4-G. Parallel Port Mode Selection                                                        | 18 |
| Table 4-H. Register Map                                                                        | 18 |
| Table 4-I. Receive Sensitivity Settings                                                        | 22 |
| Table 4-J. Backplane Clock Select                                                              | 22 |
| Table 4-K. Monitor Gain Settings                                                               | 22 |
| Table 4-L. Internal Rx Termination Select                                                      |    |
| Table 5-A. Received Alarm Criteria                                                             | 25 |
| Table 5-B. Receive Level Indication                                                            | 27 |
| Table 6-A. Transmit Code Length                                                                | 29 |
| Table 6-B. Receive Code Length                                                                 |    |
| Table 6-C. Definition of Received Errors                                                       | 32 |
| Table 6-D. Function of ECRS Bits and RNEG Pin                                                  |    |
| Table 7-A. Line Build-Out Select for E1 in Register CCR4 (ETS = 0)                             |    |
| Table 7-B. Line Build-Out Select for T1 in Register CCR4 (ETS = 1)                             | 34 |
| Table 7-C. Line Build-Out Select for E1 in Register CCR4 (ETS = 0) Using Alternate Transformer |    |
| Configuration                                                                                  |    |
| Table 7-D. Transformer Specifications (3.3V Operation)                                         |    |
| Table 8-A. Instruction Codes for IEEE 1149.1 Architecture                                      |    |
| Table 8-B. ID Code Structure                                                                   |    |
| Table 8-C. Device ID Codes                                                                     |    |
| Table 8-D. Boundary Scan Control Bits                                                          |    |
| Table 10-A. AC Characteristics—Multiplexed Parallel Port (BIS0 = 0)                            |    |
| Table 10-B. AC Characteristics—Nonmultiplexed Parallel Port (BIS0 = 1)                         |    |
| Table 10-C. AC Characteristics—Serial Port (BIS1 = 1, BIS0 = 0)                                |    |
| Table 10-D. AC Characteristics—Receive Side                                                    |    |
| Table 10-E. AC Characteristics—Transmit Side                                                   |    |
| Table 13-A. Thermal Characteristics—BGA                                                        |    |
| Table 13-B. Theta-JA (θ <sub>JA</sub> ) vs. Airflow—BGA                                        |    |
| Table 13-C. Thermal Characteristics—LQFP                                                       | 60 |
| Table 13-D. Theta-JA (θω) vs. Airflow—I OFP                                                    | 60 |

### 1. BLOCK DIAGRAMS

Figure 1-1. Block Diagram



Figure 1-2. Receive Logic Detail



Figure 1-3. Transmit Logic Detail



### 2. PIN DESCRIPTION

The DS21448 can be controlled in parallel port mode, serial port mode, or hardware mode. The bus interface select bits 0 and 1 (BIS0, BIS1) determine the device mode and pin assignments (<u>Table 2-A</u>).

Table 2-A. Bus Interface Selection

| BIS1 | BIS0 | BUS INTERFACE TYPE                  |
|------|------|-------------------------------------|
| 0    | 0    | Parallel Port Mode (multiplexed)    |
| 0    | 1    | Parallel Port Mode (nonmultiplexed) |
| 1    | 0    | Serial Port Mode                    |
| 1    | 1    | Hardware Mode                       |

Table 2-B. Pin Assignments

| PIN |         | I/O      | PARALLEL PORT MODE                                         | SERIAL PORT MODE | HARDWARE MODE |
|-----|---------|----------|------------------------------------------------------------|------------------|---------------|
| BGA | LQFP    | 1/0      |                                                            |                  |               |
| J3  | 18      | 1        | CS1                                                        | CS1              | EGL1          |
| D3  | 57      | <u> </u> | CS2                                                        | CS2              | EGL2          |
| D10 | 84      | 1        | CS3                                                        | CS3              | EGL3          |
| K10 | 114     | 1        | <del>CS4</del>                                             | <del>CS4</del>   | EGL4          |
| J2  | 91      | I        | RD (DS)                                                    | N/A              | ETS           |
| H1  | 92      | I        | $\overline{\mathrm{WR}}(\mathrm{R}/\overline{\mathrm{W}})$ | N/A              | NRZE          |
| K2  | 95      | !        | ALE (AS)                                                   | N/A              | SCLKE         |
| J1  | 35      | !        | N/A                                                        | SCLK             | L2            |
| K3  | 36      | I        | N/A                                                        | SDI              | L1            |
| K1  | 62      | I/O      | A4                                                         | SDO              | L0            |
| L1  | 63      | !        | A3                                                         | ICES             | DJA           |
| H11 | 64      | 1        | A2                                                         | OCES             | JAMUX         |
| H12 | 65      | 1        | A1                                                         | N/A              | JAS           |
| G12 | 66      | [        | A0                                                         | N/A              | HBE           |
| J10 | 75      | I/O      | D7/AD7                                                     | N/A              | CES           |
| H10 | 76      | I/O      | D6/AD6                                                     | N/A              | TPD           |
| G11 | 77      | I/O      | D5/AD5                                                     | N/A              | TX0           |
| J9  | 78      | I/O      | D4/AD4                                                     | N/A              | TX1           |
| E3  | 79      | I/O      | D3/AD3                                                     | N/A              | LOOP0         |
| D4  | 80      | I/O      | D2/AD2                                                     | N/A              | LOOP1         |
| F3  | 81      | I/O      | D1/AD1                                                     | N/A              | MM0           |
| D5  | 82      | I/O      | D0/AD0                                                     | N/A              | MM1           |
| _   | 3       | I        | VSM                                                        | VSM              | VSM           |
| L5  | 115–117 | _        | VDD1                                                       | VDD1             | VDD1          |
| E4  | 19–21   | _        | VDD2                                                       | VDD2             | VDD2          |
| D8  | 49–51   | _        | VDD3                                                       | VDD3             | VDD3          |
| J8  | 85–87   | _        | VDD4                                                       | VDD4             | VDD4          |
| M4  | 118–120 | _        | VSS1                                                       | VSS1             | VSS1          |
| F4  | 22–24   | _        | VSS2                                                       | VSS2             | VSS2          |
| D9  | 52–54   | _        | VSS3                                                       | VSS3             | VSS3          |
| H9  | 88–90   | _        | VSS4                                                       | VSS4             | VSS4          |
| K9  | 97      | I/O      | ĪNT                                                        | ĪNT              | RT1           |
| K5  | 110     | 0        | PBEO1                                                      | PBEO1            | PBEO1         |
| G3  | 111     | 0        | PBEO2                                                      | PBEO2            | PBEO2         |
| E10 | 121     | 0        | PBEO3                                                      | PBEO3            | PBEO3         |
| K8  | 123     | 0        | PBEO4                                                      | PBEO4            | PBEO4         |
| L6  | 126     | 0        | RCL1/LOTC1                                                 | RCL1/LOTC1       | RCL1          |
| D7  | 128     | 0        | RCL2/LOTC2                                                 | RCL2/LOTC2       | RCL2          |
| F9  | 1       | 0        | RCL3/LOTC3                                                 | RCL3/LOTC3       | RCL3          |
|     | 2       | 0        | RCL4/LOTC4                                                 | RCL4/LOTC4       | RCL4          |
| K7  | 98      | Ī        | TXDIS/TEST                                                 | TXDIS/TEST       | TXDIS/TEST    |
| A1  | 124     | ·        | RTIP1                                                      | RTIP1            | RTIP1         |
| A4  | 28      | I        | RTIP2                                                      | RTIP2            | RTIP2         |
| A7  | 60      | i        | RTIP3                                                      | RTIP3            | RTIP3         |
| A10 | 93      | i        | RTIP4                                                      | RTIP4            | RTIP4         |
| B2  | 125     | i        | RRING1                                                     | RRING1           | RRING1        |
| B5  | 29      | i        | RRING2                                                     | RRING2           | RRING2        |

|           | IN        | I/O           | PARALLEL PORT MODE | SERIAL PORT MODE | HARDWARE MODE |
|-----------|-----------|---------------|--------------------|------------------|---------------|
| BGA       | LQFP      |               | RRING3             | RRING3           | DDINGS        |
| B8<br>B11 | 61<br>94  | <u> </u>      |                    |                  | RRING3        |
| L9        | 106       | <u> </u>      | RRING4             | RRING4           | RRING4        |
|           |           |               | HRST               | HRST             | HRST          |
| J6        | 109       | <u> </u>      | MCLK               | MCLK             | MCLK          |
| H4        | 122       | 0             | BPCLK1             | BPCLK1           | BPCLK1        |
| D6        | 47        | 0             | BPCLK2             | BPCLK2           | BPCLK2        |
| F10       | 56        | 0             | BPCLK3<br>BPCLK4   | BPCLK3           | BPCLK3        |
| L8        | 112       | 0             |                    | BPCLK4           | BPCLK4        |
| L7        | 107<br>68 | <u> </u>      | BIS0<br>BIS1       | BIS0<br>BIS1     | BIS0<br>BIS1  |
| M8        |           | <u> </u>      | TTIP1              | TTIP1            | TTIP1         |
| A2<br>A5  | 6<br>38   | 0             | TTIP1              | TTIP1            | TTIP1         |
| A5<br>A8  | 71        | 0             | TTIP2              | TTIP2            | TTIP3         |
|           |           |               |                    |                  |               |
| A11       | 102       | 0             | TTIP4              | TTIP4            | TTIP4         |
| J4        | 7         | _             | TVSS1              | TVSS1            | TVSS1         |
| D1        | 39        |               | TVSS2              | TVSS2            | TVSS2         |
| E9        | 72        |               | TVSS3              | TVSS3            | TVSS3         |
| L10       | 103       | <u> </u>      | TVSS4              | TVSS4            | TVSS4         |
| J5        | 8         | _             | TVDD1              | TVDD1            | TVDD1         |
| D2        | 40        | _             | TVDD2              | TVDD2            | TVDD2         |
| G9        | 73        |               | TVDD3              | TVDD3            | TVDD3         |
| M9        | 104       |               | TVDD4              | TVDD4            | TVDD4         |
| B3        | 9         | 0             | TRING1             | TRING1           | TRING1        |
| B6        | 41        | 0             | TRING2             | TRING2           | TRING2        |
| B9        | 74        | 0             | TRING3             | TRING3           | TRING3        |
| B12       | 105       | 0             | TRING4             | TRING4           | TRING4        |
| K4        | 10        | 0             | RPOS1              | RPOS1            | RPOS1         |
| E1        | 12        | 0             | RPOS2              | RPOS2            | RPOS2         |
| D11       | 14        | 0             | RPOS3              | RPOS3            | RPOS3         |
| K11       | 16        | 0             | RPOS4              | RPOS4            | RPOS4         |
| G2        | 11        | 0             | RNEG1              | RNEG1            | RNEG1         |
| E2        | 13        | 0             | RNEG2              | RNEG2            | RNEG2         |
| F11       | 15        | 0             | RNEG3              | RNEG3            | RNEG3         |
| M10       | 25        | 0             | RNEG4              | RNEG4            | RNEG4         |
| H3        | 127       | 0             | RCLK1              | RCLK1            | RCLK1         |
| F1        | 31        | 0             | RCLK2              | RCLK2            | RCLK2         |
| E11       | 58        | 0             | RCLK3              | RCLK3            | RCLK3         |
| L11       | 96        | 0             | RCLK4              | RCLK4            | RCLK4         |
| G1        | 26        | I             | TPOS1              | TPOS1            | TPOS1         |
| F2        | 30        | I             | TPOS2              | TPOS2            | TPOS2         |
| E12       | 33        | I             | TPOS3              | TPOS3            | TPOS3         |
| M11       | 55        | I             | TPOS4              | TPOS4            | TPOS4         |
| H2        | 27        | I             | TNEG1              | TNEG1            | TNEG1         |
| M1        | 32        | I             | TNEG2              | TNEG2            | TNEG2         |
| D12       | 34        | I             | TNEG3              | TNEG3            | TNEG3         |
| K12       | 59        | I             | TNEG4              | TNEG4            | TNEG4         |
| M2        | 17        | I             | TCLK1              | TCLK1            | TCLK1         |
| L2        | 43        | I             | TCLK2              | TCLK2            | TCLK2         |
| F12       | 83        | I             | TCLK3              | TCLK3            | TCLK3         |
| L12       | 113       | I             | TCLK4              | TCLK4            | TCLK4         |
| M12       | 108       | Ī             | PBTS               | N/A              | RT0           |
| L3        | 42        | <u>.</u><br>I | JTRST              | JTRST            | JTRST         |
| M3        | 48        | <u>.</u><br>  | JTMS               | JTMS             | JTMS          |
| M5        | 44        | i             | JTCLK              | JTCLK            | JTCLK         |
| M6        | 45        | i             | JTDI               | JTDI             | JTDI          |
| M7        | 46        | Ö             | JTDO               | JTDO             | JTDO          |

Note 1: The VSM signal is not available with the BGA package option.

Note 2: The LQFP no-connect pin numbers are 4, 5, 37, 67, 69, 70, and 99–101.

Note 3: The BGA no-connect pin numbers are A3, A6, A9, A12, B1, B4, B7, B10, C1–C12, E5–E8, F5–F8, G4–G8, G10, H5–H8, J11, J12, K6, and L4.

**Table 2-C. Parallel Interface Mode Pin Description** 

| PIN                       | I/O | FUNCTION                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
|---------------------------|-----|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| RD (DS)                   | I   | Read Input (Data Strobe). $\overline{\text{RD}}$ and $\overline{\text{DS}}$ are active-low signals. DS is active low when in nonmultiplexed, Motorola mode. See the bus timing diagrams in Section <u>10</u> .                                                                                                                                                                                                                                                                                                                       |
| WR (R/W)                  | I   | Write Input (Read/Write). WR is an active-low signal. See the bus timing diagrams in Section 10.                                                                                                                                                                                                                                                                                                                                                                                                                                     |
| ALE (AS)                  | I   | Address Latch Enable (Address Strobe). When using multiplexed bus mode (BIS0 = 0), this pin serves to demultiplex the bus on a positive-going edge. In nonmultiplexed bus mode (BIS0 = 1), ALE should be wired low.                                                                                                                                                                                                                                                                                                                  |
| A4-A0                     | I   | Address Bus. In nonmultiplexed bus operation (BIS0 = 1), these pins serve as the address bus. In multiplexed bus operation (BIS0 = 0), these pins are not used and should be wired low.                                                                                                                                                                                                                                                                                                                                              |
| D7/AD7–D0/AD0             | I/O | Data Bus/Address/Data Bus. In nonmultiplexed bus operation (BIS0 = 1), these pins serve as the data bus. In multiplexed bus operation (BIS0 = 0), these pins serve as an 8-bit multiplexed address/data bus.                                                                                                                                                                                                                                                                                                                         |
| ĪNT                       | 0   | Interrupt (INT). The interrupt flags the host controller during conditions and change of conditions defined in the status register. It is an active-low, open-drain output.                                                                                                                                                                                                                                                                                                                                                          |
| TXDIS/TEST                | I   | Tri-State Control, Multifunctional. Set this pin high, with all $\overline{CS1}$ – $\overline{CS4}$ inputs inactive, to tri-state TTIP1–TTIP4 and TRING1–TRING4. Set this pin high with any of the $\overline{CS1}$ – $\overline{CS4}$ inputs active to tri-state all outputs and I/O pins (including the parallel control port). Set low for normal operation.                                                                                                                                                                      |
| HRST                      | I   | Hardware Reset. Bringing HRST low resets the DS21448, setting all control bits to the all-zeros default state.                                                                                                                                                                                                                                                                                                                                                                                                                       |
| MCLK                      | ı   | Master Clock. A 2.048MHz (±50ppm) clock source with TTL levels is applied at this pin. This clock is used internally for both clock/data recovery and for jitter attenuation. Use of a T1 1.544MHz clock source is optional (Note 1).                                                                                                                                                                                                                                                                                                |
| BIS0/BIS1                 | I   | Bus Interface Select Bit 0 and 1. Used to select bus interface option. See <u>Table 2-A</u> for details.                                                                                                                                                                                                                                                                                                                                                                                                                             |
| PBTS                      | I   | Parallel Bus Type Select. When using the parallel port, set PBTS high to select Motorola bus timing; set low to select Intel bus timing. This pin controls the function of the $\overline{\text{RD}}$ ( $\overline{\text{DS}}$ ), ALE (AS), and $\overline{\text{WR}}$ (R/W) pins.                                                                                                                                                                                                                                                   |
| CS1-CS4                   | I   | Chip Select 1. Must be low to read or write to channel 1 of the device.    CST is an active-low signal.  Chip Select 2. Must be low to read or write to channel 2 of the device.    CS2 is an active-low signal.  Chip Select 3. Must be low to read or write to channel 3 of the device.    CS3 is an active-low signal.  Chip Select 4. Must be low to read or write to channel 4 of the device.    CS4 is an active-low signal.                                                                                                   |
| PBEO1–PBEO4               | 0   | PRBS Bit-Error Output. The receiver constantly searches for a 2 <sup>15</sup> - 1 (E1) or a QRSS (T1) PRBS, depending on the ETS bit setting (CCR1.7). It remains high if it is out of synchronization with the PRBS pattern. It goes low when synchronized to the PRBS pattern. Any errors in the received pattern after synchronization cause a positive-going pulse (with same period as E1 or T1 clock) synchronous with RCLK. PRBS bit errors can also be reported to the ECR1 and ECR2 registers by setting CCR6.2 to logic 1. |
| RCL1/LOTC1-<br>RCL4/LOTC4 | 0   | Receive Carrier Loss/Loss-of-Transmit Clock. An output that toggles high during a receive carrier loss (CCR2.7 = 0) or toggles high if the TCLK pin has not been toggled for $5\mu s \pm 2\mu s$ (CCR2.7 = 1). CCR2.7 defaults to logic 0 when in hardware mode.                                                                                                                                                                                                                                                                     |
| RTIP1-RTIP4               | I   | Receive Tip and Ring. Analog inputs for clock recovery circuitry. These pins connect through a                                                                                                                                                                                                                                                                                                                                                                                                                                       |
| RRING1-RRING4             |     | 1:1 transformer to the line. See Section 7 for details.                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |
| BPCLK1-BPCLK4             | 0   | Backplane Clock. A 16.384MHz, 8.192MHz, 4.096MHz, or 2.048MHz clock output that is referenced to RCLK selectable through CCR5.7 and CCR5.6.                                                                                                                                                                                                                                                                                                                                                                                          |
| TTIP1-TTIP4 TRING1-TRING4 | 0   | Transmit Tip and Ring. Analog line-driver outputs. These pins connect through a step-up transformer to the line. See Section 7 for details.                                                                                                                                                                                                                                                                                                                                                                                          |
| RPOS1–RPOS4               | 0   | Receive Positive Data. These bits are updated on the rising edge (CCR2.0 = 0) or the falling edge (CCR2.0 = 1) of RCLK with bipolar data out of the line interface. Set NRZE (CCR1.6) to 1 for NRZ applications. In NRZ mode, data is output on RPOS, and a received error (BPV, CV, or EXZ) causes a positive-going pulse synchronous with RCLK at RNEG.                                                                                                                                                                            |
| RNEG1-RNEG4               | 0   | Receive Negative Data. Updated on the rising edge (CCR2.0 = 0) or the falling edge (CCR2.0 = 1) of RCLK with the bipolar data out of the line interface. Set NRZE (CCR1.6) to 1 for NRZ applications. In NRZ mode, data is output on RPOS, and a received error (BPV, CV, or EXZ) causes a positive-going pulse synchronous with RCLK at RNEG.                                                                                                                                                                                       |

| PIN         | I/O | FUNCTION                                                                                                                                                                                                        |
|-------------|-----|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| RCLK1-RCLK4 | 0   | Receive Clock. Buffered recovered clock from the line. Synchronous to MCLK in absence of signal at RTIP and RRING.                                                                                              |
| TPOS1-TPOS4 | I   | Transmit Positive Data. Sampled on the falling edge (CCR2.1 = 0) or the rising edge (CCR2.1 = 1) of TCLK for data to be transmitted out onto the line.                                                          |
| TNEG1-TNEG4 | I   | Transmit Negative Data. Sampled on the falling edge (CCR2.1 = 0) or the rising edge (CCR2.1 = 1) of TCLK for data to be transmitted out onto the line.                                                          |
| TCLK1-TCLK4 | I   | Transmit Clock. A 2.048MHz or 1.544MHz primary clock. It is used to clock data through the transmit-side formatter. It can be sourced internally by MCLK or RCLK. See Common Control Register 1 and Figure 1-3. |
| JTRST       | I   | JTAG Reset                                                                                                                                                                                                      |
| JTMS        | I   | JTAG Mode Select                                                                                                                                                                                                |
| JTCLK       | I   | JTAG Clock                                                                                                                                                                                                      |
| JTDI        | I   | JTAG Data In                                                                                                                                                                                                    |
| JTDO        | 0   | JTAG Data Out                                                                                                                                                                                                   |
| VSM         | I   | Voltage Supply Mode (LQFP only). Should be wired low for correct operation.                                                                                                                                     |
| TVDD1-TVDD4 | _   | 3.3V, ±5% Transmitter Positive Supply                                                                                                                                                                           |
| VDD1–VDD4   | _   | 3.3V, ±5% Positive Supply                                                                                                                                                                                       |
| TVSS1-TVSS4 | _   | Transmitter Signal Ground                                                                                                                                                                                       |
| VSS1-VSS4   | _   | Signal Ground                                                                                                                                                                                                   |

### **Table 2-D. Serial Interface Mode Pin Description**

| PIN                       | I/O | FUNCTION                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
|---------------------------|-----|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| ĪNT                       | I/O | Interrupt (INT). Flags host controller during conditions and change of conditions defined in the status register. Active-low, open-drain output.                                                                                                                                                                                                                                                                                                                                                                                     |
| TXDIS/TEST                | I   | Tri-State Control, Multifunctional. Set this pin high with all $\overline{CS1}$ – $\overline{CS4}$ inputs inactive to tri-state TTIP1–TTIP4 and TRING1–TRING4. Set this pin high with any of the $\overline{CS1}$ – $\overline{CS4}$ inputs active to tri-state all outputs and I/O pins (including the parallel control port). Set low for normal operation.                                                                                                                                                                        |
| HRST                      | I   | Hardware Reset. Bringing $\overline{\text{HRST}}$ low resets the DS21448, setting all control bits to the all-zeros default state.                                                                                                                                                                                                                                                                                                                                                                                                   |
| MCLK                      | I   | Master Clock. A 2.048MHz (±50ppm) clock source with TTL levels is applied at this pin. This clock is used internally for both clock/data recovery and for jitter attenuation. A T1 1.544MHz clock source is optional (Note 1).                                                                                                                                                                                                                                                                                                       |
| BIS0/BIS1                 | I   | Bus Interface Select Bit 0 and 1. Used to select bus interface option. See <u>Table 2-A</u> for details.                                                                                                                                                                                                                                                                                                                                                                                                                             |
| CS1                       | I   | Chip Select 1. Must be low to read or write to channel 1 of the device. $\overline{\text{CS1}}$ is an active-low signal.                                                                                                                                                                                                                                                                                                                                                                                                             |
| CS2                       | I   | Chip Select 2. Must be low to read or write to channel 2 of the device. $\overline{\text{CS2}}$ is an active-low signal.                                                                                                                                                                                                                                                                                                                                                                                                             |
| CS3                       | I   | Chip Select 3. Must be low to read or write to channel 3 of the device. $\overline{CS3}$ is an active-low signal.                                                                                                                                                                                                                                                                                                                                                                                                                    |
| CS4                       | I   | Chip Select 4. Must be low to read or write to channel 4 of the device. $\overline{\text{CS4}}$ is an active-low signal.                                                                                                                                                                                                                                                                                                                                                                                                             |
| ICES                      | I   | Input Clock-Edge Select. Selects whether the serial interface data input (SDI) is sampled on the rising (ICES = 0) or falling edge (ICES = 1) of SCLK.                                                                                                                                                                                                                                                                                                                                                                               |
| OCES                      | I   | Output Clock-Edge Select. Selects whether the serial interface data output (SDO) changes on the rising (OCES = 1) or falling edge (OCES = 0) of SCLK.                                                                                                                                                                                                                                                                                                                                                                                |
| SCLK                      | I   | Serial Clock. Serial interface clock.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
| SDI                       | I   | Serial Data Input. Serial interface data input.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
| SDO                       | 0   | Serial Data Output. Serial interface data output.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
| PBEO1–PBEO4               | 0   | PRBS Bit-Error Output. The receiver constantly searches for a 2 <sup>15</sup> - 1 (E1) or a QRSS (T1) PRBS, depending on the ETS bit setting (CCR1.7). It remains high if it is out of synchronization with the PRBS pattern. It goes low when synchronized to the PRBS pattern. Any errors in the received pattern after synchronization cause a positive-going pulse (with same period as E1 or T1 clock) synchronous with RCLK. PRBS bit errors can also be reported to the ECR1 and ECR2 registers by setting CCR6.2 to logic 1. |
| RCL1/LOTC1-<br>RCL4/LOTC4 | 0   | Receive Carrier Loss/Loss-of-Transmit Clock. An output that toggles high during a receive carrier loss (CCR2.7 = 0) or toggles high if the TCLK pin has not been toggled for $5\mu s \pm 2\mu s$ (CCR2.7 = 1). CCR2.7 defaults to logic 0 when in hardware mode.                                                                                                                                                                                                                                                                     |
| RTIP1-RTIP4               | ı   | Receive Tip and Ring. Analog inputs for clock recovery circuitry. These pins connect through a                                                                                                                                                                                                                                                                                                                                                                                                                                       |
| RRING1-RRING4             | _   | 1:1 transformer to the line. See Section 7 for details.                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |

| PIN           | I/O | FUNCTION                                                                                                                                                                                                                                                                                                                                       |
|---------------|-----|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| BPCLK1-BPCLK4 | 0   | Backplane Clock. A 16.384MHz, 8.192MHz, 4.096MHz, or 2.048MHz clock output that is referenced to RCLK selectable through CCR5.7 and CCR5.6.                                                                                                                                                                                                    |
| TTIP1-TTIP4   | 0   | Transmit Tip and Ring. Analog line-driver outputs. These pins connect through a step-up                                                                                                                                                                                                                                                        |
| TRING-TRING4  | 0   | transformer to the line. See Section 7 for details.                                                                                                                                                                                                                                                                                            |
| RPOS1-RPOS4   | 0   | Receive Positive Data. Updated on the rising edge (CCR2.0 = 0) or the falling edge (CCR2.0 = 1) of RCLK with bipolar data out of the line interface. Set NRZE (CCR1.6) to 1 for NRZ applications. In NRZ mode, data is output on RPOS, and a received error (BPV, CV, or EXZ) causes a positive-going pulse synchronous with RCLK at RNEG.     |
| RNEG1-RNEG4   | 0   | Receive Negative Data. Updated on the rising edge (CCR2.0 = 0) or the falling edge (CCR2.0 = 1) of RCLK with the bipolar data out of the line interface. Set NRZE (CCR1.6) to 1 for NRZ applications. In NRZ mode, data is output on RPOS, and a received error (BPV, CV, or EXZ) causes a positive-going pulse synchronous with RCLK at RNEG. |
| RCLK1-RCLK4   | 0   | Receive Clock. Buffered recovered clock from the line. Synchronous to MCLK in absence of signal at RTIP and RRING.                                                                                                                                                                                                                             |
| TPOS1-TPOS4   | I   | Transmit Positive Data. Sampled on the falling edge (CCR2.1 = 0) or the rising edge (CCR2.1 = 1) of TCLK for data to be transmitted out onto the line.                                                                                                                                                                                         |
| TNEG1-TNEG4   | I   | Transmit Negative Data. Sampled on the falling edge (CCR2.1 = 0) or the rising edge (CCR2.1 = 1) of TCLK for data to be transmitted out onto the line.                                                                                                                                                                                         |
| TCLK1-TCLK4   | I   | Transmit Clock. A 2.048MHz or 1.544MHz primary clock used to clock data through the transmit side formatter. They can be sourced internally by MCLK or RCLK. See Common Control Register 1 and Figure 1-3.                                                                                                                                     |
| JTRST         | ı   | JTAG Reset                                                                                                                                                                                                                                                                                                                                     |
| JTMS          | ı   | JTAG Mode Select                                                                                                                                                                                                                                                                                                                               |
| JTCLK         | ı   | JTAG Clock                                                                                                                                                                                                                                                                                                                                     |
| JTDI          | I   | JTAG Data In                                                                                                                                                                                                                                                                                                                                   |
| JTDO          | 0   | JTAG Data Out                                                                                                                                                                                                                                                                                                                                  |
| VSM           | ı   | Voltage Supply Mode (LQFP only). VSM should be wired low for correct operation.                                                                                                                                                                                                                                                                |
| TVDD1-TVDD4   | _   | 3.3V, ±5% Transmitter Positive Supply                                                                                                                                                                                                                                                                                                          |
| VDD1–VDD4     | _   | 3.3V, ±5% Positive Supply                                                                                                                                                                                                                                                                                                                      |
| TVSS1-TVSS4   | _   | Transmitter Signal Ground for Transmitter Outputs                                                                                                                                                                                                                                                                                              |
| VSS1-VSS4     |     | Signal Ground                                                                                                                                                                                                                                                                                                                                  |

## **Table 2-E. Hardware Interface Mode Pin Description**

| PIN      | I/O | FUNCTION                                                                                                                                                                                                                              |
|----------|-----|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| ETS      | I   | E1/T1 Select<br>0 = E1<br>1 = T1                                                                                                                                                                                                      |
| NRZE     | I   | NRZ Enable 0 = bipolar data at RPOS/RNEG and TPOS/TNEG 1 = NRZ data at RPOS and TPOS or TNEG; RNEG outputs a positive-going pulse when the device receives a BPV, CV, or EXZ.                                                         |
| SCLKE    | I   | Receive and Transmit Synchronization Clock Enable. SCLKE combines RSCLKE (CCR5.3) and TSCLKE (CCR5.2).  0 = disable 2.048MHz synchronization transmit and receive mode  1 = enable 2.048MHz synchronization transmit and receive mode |
| DJA      | 1   | Disable Jitter Attenuator 0 = jitter attenuator enabled 1 = jitter attenuator disabled                                                                                                                                                |
| JAMUX    | I   | Jitter Attenuator Clock Mux. Controls the source for JACLK.  0 = JACLK sourced from MCLK (2.048MHz or 1.544MHz at MCLK).  1 = JACLK sourced from internal PLL (2.048 MHz at MCLK).                                                    |
| JAS      | I   | Jitter Attenuator Path Select 0 = place the jitter attenuator on the receive side 1 = place the jitter attenuator on the transmit side                                                                                                |
| HBE      | I   | Receive and Transmit HDB3/B8ZS Enable. HBE combines RHBE (CCR2.3) and THBE (CCR2.2).  0 = enable HDB3 (E1)/B8ZS (T1)  1 = disable HDB3 (E1)/B8ZS (T1)                                                                                 |
| L0/L1/L2 | I   | Line Build-Out Select Bits 0,1, and 2. These pins set the transmitter build-out; see ( <u>Table 7-A</u> (E1) and <u>Table 7-B</u> (T1).                                                                                               |

| Receive and Transmit Clock Select. Selects. Which RCLK dags to update RPOS and RNEG and which TCLK dags to sample TPOS combines TCSS and RCRS.  9 update RPOS/RNEG on rising edge of RCLK; sample TPOS/TNEG on falling edge of TCLK to update RPOS/RNEG on rising edge of RCLK; sample TPOS/TNEG on falling edge of TCLK to update RPOS/RNEG on falling edge of RCLK; sample TPOS/TNEG on falling edge of TCLK to update RPOS/RNEG on falling edge of RCLK; sample TPOS/TNEG on falling edge of TCLK to update RPOS/RNEG on rising edge of TCLK to update RPOS/RNEG (CTL).  RECLETARLY to update RPOS/RNEG on Rising edge of TCLK to update RPOS/RNEG (CTS edge and to update and update on the rising edge (CTS edge and the tough a step-update RPOS/RNEG (CTS edge and tough to the Rising edge (CTS edge on the rising edge           | PIN           | I/O | FUNCTION                                                                                                                                                                                                                                                                                                                                                          |
|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------|-----|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Witch TCLK edge to sample TPOS and TNEG. CES combines TCES and RCES.   update RPOS/RNEG on failing edge of RCLK; sample TPOS/TNEG on failing edge of TCLK   1 = update RPOS/RNEG on failing edge of RCLK; sample TPOS/TNEG on failing edge of TCLK   1 = update RPOS/RNEG on failing edge of RCLK; sample TPOS/TNEG on failing edge of TCLK   1 = update RPOS/RNEG on failing edge of RCLK; sample TPOS/TNEG on rising edge of TCLK   1 = update RPOS/RNEG on failing edge of RCLK; sample TPOS/TNEG on rising edge of TCLK   1 = update RPOS/RNEG on failing edge of RCLK; sample TPOS/TNEG on rising edge of TCLK   1 = update RPOS/RNEG on failing edge of RCLK; sample TPOS/TNEG on rising edge of TCLK   1 = update RPOS/RNEG on failing edge of RCLK; sample TPOS/TNEG on rising edge of TCLK   1 = update RPOS/RNEG on failing edge of RCLK; sample TPOS/TNEG on rising edge of TCLK   1 = update RPOS/RNEG on failing edge of RCLK; sample TPOS/TNEG on rising edge of TCLK   1 = update RPOS/RNEG on failing edge of RCLK; sample TPOS/TNEG on rising edge of TCLK   1 = update RPOS/RNEG on failing edge of TCLK   1 = update RPOS/RNEG on failing edge of RCLK; sample TPOS/RNEG on failing edge of TCLK   1 = update RPOS/RNEG on failing edge of TCLK   1 = update RPOS/RNEG on failing edge of TCLK   1 = update RPOS/RNEG on failing edge of TCLK   1 = update RPOS/RNEG on failing edge of TCLK   1 = update RPOS/RNEG on failing edge of TCLK   1 = update RPOS/RNEG on failing edge of TCLK   1 = update RPOS/RNEG on failing edge of TCLK   1 = update RPOS/RNEG on failing edge of TCLK   1 = update RPOS/RNEG on failing edge of TCLK   1 = update RPOS/RNEG on failing edge of TCLK   1 = update RPOS/RNEG on failing edge of TCLK   1 = update RPOS/RNEG on failing edge of TCLK   1 = update RPOS/RNEG on failing edge (CES = 0) or the rising edge (CES = 0) or the rising edge (CES = 1) of TCLK   1 = update RPOS/RNEG on failing edge (CES = 1) of TCLK   1 = update RPOS/RNEG on failing edge (CES = 1) of TCLK   1 = update RPOS/RNEG on failing edge (CES = 1) of TCLK   1 = update RPOS/RNEG             | 1 114         | .,, |                                                                                                                                                                                                                                                                                                                                                                   |
| TPD   1   0 = normal transmitter operation   1 = powers down the transmitter and tri-states TTIP and TRING pins   TX0/TX1   1   data (Table 4-18)   Tansmit Data Source Select Bits 0 and 1. These inputs determine the source of the transmit data (Table 4-18)   Tansmit Data Source Select Bits 0 and 1. These inputs determine the source of the transmit data (Table 4-18)   Tansmit Data Source Select Bits 0 and 1. These inputs determine the receive equalizer is in a monitor mode (Table 4-19)   Tansmit Data Source Select Bits 0 and 1. These inputs determine the receive termination of the transmit data (Table 4-18)   Tansmit Data Select Bits 0 and 1. These inputs determine the receive termination (Table 4-15)   Tansmit Data Select Bits 0 and 1. These inputs and I/O pins (including the parallel control port).   Sel low for normal operation. Useful in board-level testing.   Tansmit Data Select Bits 0 and 1. These inputs and I/O pins (including the parallel control port).   Sel low for normal operation. Useful in board-level testing.   Tansmit Data Select Bits 0 and 1. These inputs and I/O pins (including the parallel control port).   Sel low for normal operation. Useful in board-level testing.   Tansmit Data Select Bits 0 and 1. These inputs and I/O pins (including the parallel control port).   Sel low for normal operation. Useful in board-level testing.   Tansmit Data Select Bits 0 and 1. These inputs and I/O pins (including the parallel control port).   Sel low for normal operation. Useful in board-level testing.   Tansmit Data Select Bits O and 1. These inputs and I/O pins (including the parallel control port).   Sel low for normal operation. Useful in board-level testing.   Tansmit Data Select Bits O and 1. These inputs and I/O pins (including the parallel control port).   Select Bits O and 1. These inputs and I/O pins (including the parallel control port).   Select Bits O and 1. These inputs and I/O pins (including the parallel control port).   Select Bits O and 1. These inputs and I/O pins (including the parallel co           | CES           | I   | which TCLK edge to sample TPOS and TNEG. CES combines TCES and RCES.  0 = update RPOS/RNEG on rising edge of RCLK; sample TPOS/TNEG on falling edge of TCLK  1 = update RPOS/RNEG on falling edge of RCLK; sample TPOS/TNEG on rising edge of TCLK                                                                                                                |
| LOOPOLOP1   Loopback Select Bits 0 and 1. These inputs determine the active loopback mode (Table 4-A).                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | TPD           | I   | 0 = normal transmitter operation<br>1 = powers down the transmitter and tri-states TTIP and TRING pins                                                                                                                                                                                                                                                            |
| MM0/MM1   I   Monitor Mode Select Bits 0 and 1. These inputs determine if the receive equalizer is in a monitor mode (Table 4-D).   RT1/RT0   I   Receive LIU Termination Select Bits 0 and 1. These inputs determine the receive termination (Table 4-E).   TH-State Control. Set high to tri-state all outputs and I/O pins (including the parallel control port). Set low for normal operation. Useful in board-level testing.   Hardware Reset Bringing H187   Two resets the DS21448, setting all control bits to the all-zero default state.   Master Clock. A 2.048MHz (±50ppm) clock source with TTL levels is applied at this pin. This clock is used internally for both clock/data recovery and for jitter attenuation. A T1 1.544MHz clock source is optional (Note 1). See Table 4-E for details.   BISO/BIS1   I   Bus Interface Select Bit 0 and 1. Used to select bus interface option (Table 2-A).     EGL1-EGL4   I   Receive Equalizer Gain-Limit Select. These bits control the sensitivity of the receive equalizers (Table 4-C).     PBE01-PBE04   O   Receive Carrier Select Bit 0 and 1. Used to select bus interface option (Table 2-A).     PBES Bit-Error Output. The receiver constantly searches for a 2 <sup>15</sup> - 1 PRB5 (ETS = 0) or a QRSS PRBS (ETS = 1). The pattern is chosen automatically by the value of the ETS pin. It remains high if it is out of synchronization with the PRB5 pattern. It goes low when synchronized to the PRB5 pattern. Any errors in the received pattern after synchronization cause a positive-going pulse (with same period as E1 or T1 clock) synchronous with RCLK.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | TX0/TX1       | I   |                                                                                                                                                                                                                                                                                                                                                                   |
| RTI/RTO I Receive LID Termination Select Bits 0 and 1. These inputs determine the receive termination (Table 4-E).  TEST I Tri-State Control. Set high to tri-state all outputs and I/O pins (including the parallel control port). Set low for normal operation. Useful in board-level testing.  HRST I Hardware Reset. Bringing HRST low resets the DS21448, setting all control bits to the all-zero default state.  MCLK I clock is used internally for both clock/data recovery and for jitter attenuation. A T1 1.544MHz clock source is optional (Note 1). See Table 4-F for details.  BISO/BIS1 I Bus Interface Select Bit 0 and 1. Used to select bus interface option (Table 2-A).  BISO/BIS1 I Bus Interface Select Bit on and 1. Used to select bus interface option (Table 2-A).  Receive Equalizer Gain-Limit Select. These bits control the sensitivity of the receive equalizers (Table 4-C).  PRSS BIE-Error Output. The receiver constantly searches for a 2 <sup>15</sup> - 1 PRBS (ETS = 0) or a QRSS PRBS (ETS = 1). The pattern is chosen automatically by the value of the ETS pin. It remains high if it is out of synchronization with the PRBS pattern. It goes low when synchronized to the PRBS pattern. Any errors in the received pattern after synchronization cause a positive-going pulse (with same period as E1 or 11 clock) synchronizous with RCLK and RIPLATE (PRBS CAN AND AND AND AND AND AND AND AND AND A                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | LOOP0/LOOP1   | I   | Loopback Select Bits 0 and 1. These inputs determine the active loopback mode (Table 4-A).                                                                                                                                                                                                                                                                        |
| TEST 1 Ti-State Control. Set high to tri-state all outputs and I/O pins (including the parallel control port). Set low for normal operation. Useful in board-level testing,  Ti-State Control. Set high to tri-state all outputs and I/O pins (including the parallel control port). Set low for normal operation. Useful in board-level testing,  Ti-State Control. Set high to tri-state all outputs and I/O pins (including the parallel control port). Set low for normal operation. Useful in board-level testing,  Ti-State Control. Set high to tri-state all outputs and I/O pins (including the parallel control port). Set low for normal operation. Useful in board-level testing,  Ti-State Control. Set high to tri-state all outputs and I/O pins (including the parallel control port). Set low for normal operation.  MCLK  I clock source is optional (Note 1). See J able 4-F for details.  BISO/BIS1 1 Bus Interface Select Bit of and 1. Used to select bus interface option (Table 2-A).  REGL1-EGL4 1 Receive Equalizer Gain-Limit Select. These bits control the sensitivity of the receive equalizers (Table 4-C).  PRBS BIt-Error Output. The receiver constantly searches for a 2 <sup>15</sup> -1 PRBS (ETS = 0) or a QRSS PRBS (ETS = 1). The pattern is chosen automatically by the value of the ETS pin. It remains high if it is out of synchronization with the PRBS pattern. It goes low when synchronized to the PRBS pattern. Any errors in the received pattern after synchronization cause a positive-going pulse with same period as E1 or T1 clock) synchronizous with RCLK and Ring. Analogi inputs for clock recovery circultry. These pins connect through a 1:1 transformer to the line. See Section 7 for details.  RPOS1-RPOS4 0 Receive To gain Ring. Analogi ine-driver outputs. These pins connect through a step-up transformer to the line. See Section 7 for details.  RRING1-TRING4 1 Transmit Tip and Ring. Analog line-driver outputs. These pins connect through a step-up transformer to the line. See Section 7 for details.  RRING1-TRING4 1 RRING5 1 RRING5 1 RRING5 1 RRING5 | MM0/MM1       | I   | mode ( <u>Table 4-D</u> ).                                                                                                                                                                                                                                                                                                                                        |
| Set low for normal operation. Useful in board-level testing.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | RT1/RT0       | I   | ( <u>Table 4-E</u> ).                                                                                                                                                                                                                                                                                                                                             |
| MCLK    Master Clock. A 2.048MHz (±50ppm) clock source with TTL levels is applied at this pin. This clock is used internally for both clock/data recovery and for jitter attenuation. A T1 1.544MHz clock source is optional (Note 1). See Table 4-F for details.   BIS0/BIS1   I Bus Interface Select Bir 0 and 1. Used to select bus interface option (Table 2-A).   Receive Equalizer Gain-Limit Select. These bits control the sensitivity of the receive equalizers (Table 4-C).   PRBS Bit-Error Output. The receiver constantly searches for a 2 <sup>15</sup> - 1 PRBS (ETS = 0) or a QRSS PRBS (ETS = 1). The pattern is chosen automatically by the value of the ETS pin. It remains high if it is out of synchronization with the PRBS pattern. It goes low when synchronized to the PRBS pattern. Any errors in the received pattern after synchronization cause a positive-going pulse (with same period as E1 or 11 clock) synchronization cause a positive-going pulse (with same period as E1 or 11 clock) synchronization cause a positive-going pulse (with same period as E1 or 11 clock) synchronization cause a positive-going pulse (with same period as E1 or 11 clock) synchronization cause a positive-going pulse (with same period as E1 or 11 clock) synchronization cause a positive-going pulse (with same period as E1 or 11 clock) synchronization cause a positive-going pulse cause a positive-going pulse prior and Ring. Analog ine-driver outputs. These pins connect through a 1:1 transformer to the line. See Section 7 for details.    Receive Positive Data. Updated on the rising edge (CES = 0) or the falling edge (CES = 1) of RCLK with bipolar data out of the line interface. In NRZ mode (NRZE = 1), data is output on RPOS, and a received error (BPV, CV, or EX2) causes a positive-going pulse synchronious with RCLK at RNEG.    Receive Negative Data. Updated on the rising edge (CES = 0) or the falling edge (CES = 1) of TCLK for data to be transmitted out onto the line.   Transmit Positive Data. Sampled on the falling edge (CES = 0) or the rising edge (CES = 1) of T | TEST          | I   | Set low for normal operation. Useful in board-level testing.                                                                                                                                                                                                                                                                                                      |
| MCLK    Clock is used internally for both clock/data recovery and for jitter attenuation. A T1 1.544MHz clock source is optional (Note 1). See Table 4-F for details.    BISO/BIS1   I                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | HRST          | I   | default state.                                                                                                                                                                                                                                                                                                                                                    |
| Receive Equalizer Gain-Limit Select. These bits control the sensitivity of the receive equalizers (Table 4-C).   PRBS BIt-Error Output. The receiver constantly searches for a 2 <sup>15</sup> - 1 PRBS (ETS = 0) or a QRSS PRBS (ETS = 1). The pattern is chosen automatically by the value of the ETS pin. It remains high if it is out of synchronization with the PRBS pattern. It goes low when synchronized to the PRBS pattern. Any errors in the received pattern after synchronization cause a positive-going pulse (with same period as E1 or T1 clock) synchronous with RCLK.   RCL1-RCL4                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | MCLK          | I   | clock is used internally for both clock/data recovery and for jitter attenuation. A T1 1.544MHz                                                                                                                                                                                                                                                                   |
| PBEO1-PBEO4  PBEO1-PBEO4  PBEO1-PBEO4  PBEO1-PBEO4  PBEO1-PBEO4  PBES bit-Error Output. The receiver constantly searches for a 2 <sup>15</sup> - 1 PRBS (ETS = 0) or a QRSS PRBS (ETS = 1). The pattern is chosen automatically by the value of the ETS pin. It remains high if it is out of synchronization with the PRBS pattern. It goes low when synchronized to the PRBS pattern. Any errors in the received pattern after synchronization cause a positive-going pulse (with same period as E1 or T1 clock) synchronous with RCLK.  RCL1-RCL4  RCL1-RCL4  RCL1-RCL4  RCCEVE Carrier Loss. An output that toggles high during a receive carrier loss.  RECEVELT-BPCLK4  RECEIVE Tip and Ring. Analog inputs for clock recovery circuitry. These pins connect through a 1:1 transformer to the line. See Section 7 for details.  RECEVELT-BPCLK4  RECEIVE TIP1-TIT1P4  TRING1-TRING4  RECEIVE Positive Data. Updated on the rising edge (CES = 0) or the falling edge (CES = 1) of RCLK with bipolar data out of the line interface. In NRZ mode (NRZE = 1), data is output on RPOS, and a received error (BPV, CV, or EXZ) causes a positive-going pulse synchronous with RCLK at RNEG.  RECLK1-RCLK4  RECLK1-RCLK4  RECEIVE Positive Data. Updated on the rising edge (CES = 0) or the falling edge (CES = 1) of RCLK with bipolar data out of the line interface. In NRZ mode (NRZE = 1), data is output on RPOS, and a received error (BPV, CV, or EXZ) causes a positive-going pulse synchronous with RCLK at RNEG.  RECLK1-RCLK4  TRANSI Transmit Positive Data. Sampled on the falling edge (CES = 0) or the rising edge (CES = 1) of TCLK for data to be transmitted out onto the line.  Transmit Regative Data. Sampled on the falling edge (CES = 0) or the rising edge (CES = 1) of TCLK for data to be transmitted out onto the line.  Transmit Regative Data. Sampled on the falling edge (CES = 0) or the rising edge (CES = 1) of TCLK for data to be transmitted out onto the line.  Transmit Regative Data. Sampled on the falling edge (CES = 0) or the rising edge (CES = 1) of TCLK for data to be transmitted o | BIS0/BIS1     | I   | Bus Interface Select Bit 0 and 1. Used to select bus interface option (Table 2-A).                                                                                                                                                                                                                                                                                |
| PBEO1–PBEO4 ORSS PRBS (ETS = 1). The pattern is chosen automatically by the value of the ETS pin. It remains high if it is out of synchronization with the PRBS pattern. It goes low when synchronized to the PRBS pattern. Any errors in the received pattern after synchronization cause a positive-going pulse (with same period as E1 or T1 clock) synchronous with RCLK.  RCL1–RCL4 OReceive Carrier Loss. An output that toggles high during a receive carrier loss.  RTIP1–RTIP4 IRRING1–RRING4 IRRING1–RRING4 ITIP1–TTIP4 TRING1–TRING4 OBackplane Clock. A 16.384MHz clock output that is referenced to RCLK.  TTIP1–TTIP4 TRING1–TRING4 ORECEIVE POSITIVE Data. Updated on the rising edge (CES = 0) or the falling edge (CES = 1) of RCLK with bipolar data out of the line interface. In NRZ mode (NRZE = 1), data is output on RPOS, and a received error (BPV, CV, or EXZ) causes a positive-going pulse synchronous with RCLK at RNEG.  RCLK1–RCLK4 ORECEIVE Negative Data. Updated on the rising edge (CES = 0) or the falling edge (CES = 1) of RCLK with bipolar data out of the line interface. In NRZ mode (NRZE = 1), data is output on RPOS, and a received error (BPV, CV, or EXZ) causes a positive-going pulse synchronous with RCLK at RNEG.  RCLK1–RCLK4 ORECEIVE Negative Data. Updated on the rising edge (CES = 0) or the falling edge (CES = 1) of RCLK with bipolar data out of the line interface. In NRZ mode (NRZE = 1), data is output on RPOS, and a received error (BPV, CV, or EXZ) causes a positive-going pulse synchronous with RCLK at RNEG.  RCLK1–RCLK4 TPOS1–TPOS4 Transmit Positive Data. Sampled on the falling edge (CES = 0) or the rising edge (CES = 1) of TCLK for data to be transmitted out onto the line.  Transmit Negative Data. Sampled on the falling edge (CES = 0) or the rising edge (CES = 1) of TCLK for data to be transmitted out onto the line.  Transmit Negative Data. Sampled on the falling edge (CES = 0) or the rising edge (CES = 1) of TCLK for data to be transmitted out onto the line.  Transmit Clock. A 2.048MHz or 1.544MHz primary clock us           | EGL1–EGL4     | I   | (Table 4-C).                                                                                                                                                                                                                                                                                                                                                      |
| RTIP1-RTIP4 I Receive Tip and Ring. Analog inputs for clock recovery circuitry. These pins connect through a RING1-RRING4 I 1:1 transformer to the line. See Section 7 for details.  BPCLK1-BPCLK4 O Backplane Clock. A 16.384MHz clock output that is referenced to RCLK.  TTIP1-TTIP4 TRING4 O TRING1-TRING4  RPOS1-RPOS4 O ROLL with bipolar data out of the line interface. In NRZ mode (NRZE = 1), data is output on RPOS, and a received error (BPV, CV, or EXZ) causes a positive-going pulse synchronous with RCLK at RNEG.  RCLK1-RCLK4 O REceive Clock. Buffered recovered clock from the line. Synchronous to MCLK in absence of signal at RTIP and RRING.  TNEG1-TNEG4 I Transmit Positive Data. Sampled on the falling edge (CES = 0) or the rising edge (CES = 1) of TCLK for data to be transmitted out onto the line.  TNEG1-TNEG4 I Transmit Positive Data. Sampled on the falling edge (CES = 0) or the rising edge (CES = 1) of TCLK for data to be transmitted out onto the line.  TNEG1-TNEG4 I Transmit Negative Data. Sampled on the falling edge (CES = 0) or the rising edge (CES = 1) of TCLK for data to be transmitted out onto the line.  TRANST I Transmit Negative Data. Sampled on the falling edge (CES = 0) or the rising edge (CES = 1) of TCLK for data to be transmitted out onto the line.  TRANST I Transmit Negative Data. Sampled on the falling edge (CES = 0) or the rising edge (CES = 1) of TCLK for data to be transmitted out onto the line.  TRANST I Transmit Negative Data. Sampled on the falling edge (CES = 0) or the rising edge (CES = 1) of TCLK for data to be transmitted out onto the line.  TRANST I JTAG Reset JTAG Mode Select JTCLK I T can be sourced internally by MCLK or RCLK. See Common Control Register 1 and Figure 1-3.  JTAG Data Out VSM I Voltage Supply Mode (LOFP only). VSM should be wired low for correct operation.  TVDD1-TVDD4 - 3.3V, ±5% Transmitter Positive Supply                                                                                                                                                                                |               | 0   | QRSS PRBS (ETS = 1). The pattern is chosen automatically by the value of the ETS pin. It remains high if it is out of synchronization with the PRBS pattern. It goes low when synchronized to the PRBS pattern. Any errors in the received pattern after synchronization cause a positive-going pulse (with same period as E1 or T1 clock) synchronous with RCLK. |
| RRING1-RRING4   1   1:1 transformer to the line. See Section 7 for details.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | RCL1-RCL4     | 0   | Receive Carrier Loss. An output that toggles high during a receive carrier loss.                                                                                                                                                                                                                                                                                  |
| BPCLK1-BPCLK4 TTIP1-TTIP4 TRING1-TRING4 TRING1-TRING4 TRING1-TRING4  Backplane Clock. A 16.384MHz clock output that is referenced to RCLK. Transmit Tip and Ring. Analog line-driver outputs. These pins connect through a step-up transformer to the line. See Section 7 for details.  RPOS1-RPOS4  RECEIVE Positive Data. Updated on the rising edge (CES = 0) or the falling edge (CES = 1) of RCLK with bipolar data out of the line interface. In NRZ mode (NRZE = 1), data is output on RPOS, and a received error (BPV, CV, or EXZ) causes a positive-going pulse synchronous with RCLK at RNEG.  RECEIVE Negative Data. Updated on the rising edge (CES = 0) or the falling edge (CES = 1) of RCLK with bipolar data out of the line interface. In NRZ mode (NRZE = 1), data is output on RPOS, and a received error (BPV, CV, or EXZ) causes a positive-going pulse synchronous with RCLK at RNEG.  RCLK1-RCLK4  RECEIVE OBJECT OF RECEIVE OBJECT OF RECEIVE OBJECT OF RCLK with bipolar data out of the line interface. In NRZ mode (NRZE = 1), data is output on RPOS, and a received error (BPV, CV, or EXZ) causes a positive-going pulse synchronous with RCLK at RNEG.  RECEIVE OBJECT           | RTIP1-RTIP4   | I   | Receive Tip and Ring. Analog inputs for clock recovery circuitry. These pins connect through a                                                                                                                                                                                                                                                                    |
| TTIP1-TTIP4 TRING1-TRING4  TRING1-TRING4  RPOS1-RPOS4  RPOS1-RPOS4  RPOS1-RPOS4  RNEG1-RNEG4  RNEG1-RNEG4  RCLK with bipolar data out of the line interface. In NRZ mode (NRZE = 1), data is output on RPOS, and a received error (BPV, CV, or EXZ) causes a positive-going pulse synchronous with RCLK at RNEG.  Receive Negative Data. Updated on the rising edge (CES = 0) or the falling edge (CES = 1) of RCLK with bipolar data out of the line interface. In NRZ mode (NRZE = 1), data is output on RPOS, and a received error (BPV, CV, or EXZ) causes a positive-going pulse synchronous with RCLK at RNEG.  Receive Negative Data. Updated on the rising edge (CES = 0) or the falling edge (CES = 1) of RCLK with bipolar data out of the line interface. In NRZ mode (NRZE = 1), data is output on RPOS, and a received error (BPV, CV, or EXZ) causes a positive-going pulse synchronous with RCLK at RNEG.  RECLK1-RCLK4  RECLK1-RCLK4  RECEIVE Clock. Buffered recovered clock from the line. Synchronous to MCLK in absence of signal at RTIP and RRING.  Transmit Positive Data. Sampled on the falling edge (CES = 0) or the rising edge (CES = 1) of TCLK for data to be transmitted out onto the line.  Transmit Negative Data. Sampled on the falling edge (CES = 0) or the rising edge (CES = 1) of TCLK for data to be transmitted out onto the line.  Transmit Clock. A 2.048MHz or 1.544MHz primary clock used to clock data through the transmit side formatter. It can be sourced internally by MCLK or RCLK. See Common Control Register 1 and Figure 1-3.  JTAG Reset  JTMS  JTAG Reset  JTAG Bota In  JTAG Data Out  VSM  I Voltage Supply Mode (LQFP only). VSM should be wired low for correct operation.  TVDD1-TVDD4  - 3.3V, ±5% Transmitter Positive Supply                                                                                                                                                                                                                                                                                                                                          | RRING1-RRING4 | I   | 1:1 transformer to the line. See Section 7 for details.                                                                                                                                                                                                                                                                                                           |
| TTIP1-TTIP4 TRING1-TRING4  TRING1-TRING4  RPOS1-RPOS4  RPOS1-RPOS4  RPOS1-RPOS4  RNEG1-RNEG4  RNEG1-RNEG4  RCLK with bipolar data out of the line interface. In NRZ mode (NRZE = 1), data is output on RPOS, and a received error (BPV, CV, or EXZ) causes a positive-going pulse synchronous with RCLK at RNEG.  Receive Negative Data. Updated on the rising edge (CES = 0) or the falling edge (CES = 1) of RCLK with bipolar data out of the line interface. In NRZ mode (NRZE = 1), data is output on RPOS, and a received error (BPV, CV, or EXZ) causes a positive-going pulse synchronous with RCLK at RNEG.  Receive Negative Data. Updated on the rising edge (CES = 0) or the falling edge (CES = 1) of RCLK with bipolar data out of the line interface. In NRZ mode (NRZE = 1), data is output on RPOS, and a received error (BPV, CV, or EXZ) causes a positive-going pulse synchronous with RCLK at RNEG.  RECLK1-RCLK4  RECLK1-RCLK4  RECEIVE Clock. Buffered recovered clock from the line. Synchronous to MCLK in absence of signal at RTIP and RRING.  Transmit Positive Data. Sampled on the falling edge (CES = 0) or the rising edge (CES = 1) of TCLK for data to be transmitted out onto the line.  Transmit Negative Data. Sampled on the falling edge (CES = 0) or the rising edge (CES = 1) of TCLK for data to be transmitted out onto the line.  Transmit Clock. A 2.048MHz or 1.544MHz primary clock used to clock data through the transmit side formatter. It can be sourced internally by MCLK or RCLK. See Common Control Register 1 and Figure 1-3.  JTAG Reset  JTMS  JTAG Reset  JTAG Bota In  JTAG Data Out  VSM  I Voltage Supply Mode (LQFP only). VSM should be wired low for correct operation.  TVDD1-TVDD4  - 3.3V, ±5% Transmitter Positive Supply                                                                                                                                                                                                                                                                                                                                          | BPCLK1-BPCLK4 | 0   | Backplane Clock. A 16.384MHz clock output that is referenced to RCLK.                                                                                                                                                                                                                                                                                             |
| TRING1-TRING4  RPOS1-RPOS4  ROS1-RPOS4  RECEIVE Positive Data. Updated on the rising edge (CES = 0) or the falling edge (CES = 1) of RCLK with bipolar data out of the line interface. In NRZ mode (NRZE = 1), data is output on RPOS, and a received error (BPV, CV, or EXZ) causes a positive-going pulse synchronous with RCLK at RNEG.  RECEIVE Negative Data. Updated on the rising edge (CES = 0) or the falling edge (CES = 1) of RCLK with bipolar data out of the line interface. In NRZ mode (NRZE = 1), data is output on RPOS, and a received error (BPV, CV, or EXZ) causes a positive-going pulse synchronous with RCLK at RNEG.  RECEIVE Clock. Buffered recovered clock from the line. Synchronous to MCLK in absence of signal at RTIP and RRING.  TRANSIT POS1-TPOS4  TRANSIT POS1-TREG4  TRANSIT POS1-TREG4  TRANSIT POS1-TREG4  TRANSIT POS1-TREG4  TRANSIT Clock. A 2.048MHz or 1.544MHz primary clock used to clock data through the transmit side formatter. It can be sourced internally by MCLK or RCLK. See Common Control Register 1 and Figure 1-3.  JTRST  JTRST  JTAG Mode Select  JTCLK  JTAG Data In  JTAG Data In  TVDD1-TVDD4  TVDD1-TVDD4  TVDD1-TVDD4  TVDD1-TVDD4  TRANSIT PAG IN JAG Edge (LES = 0) or the rising edge (CES = 1) of CES = 1) of CES = 10 of CES = 10 of CES = 10 of CES = 10 of TCLK or data to be transmitted out onto the line.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | TTIP1-TTIP4   | _   | ·                                                                                                                                                                                                                                                                                                                                                                 |
| RPOS1-RPOS4  RPOS1-RPOS4  REceive Positive Data. Updated on the rising edge (CES = 0) or the falling edge (CES = 1) of RCLK with bipolar data out of the line interface. In NRZ mode (NRZE = 1), data is output on RPOS, and a received error (BPV, CV, or EXZ) causes a positive-going pulse synchronous with RCLK at RNEG.  Receive Negative Data. Updated on the rising edge (CES = 0) or the falling edge (CES = 1) of RCLK with bipolar data out of the line interface. In NRZ mode (NRZE = 1), data is output on RPOS, and a received error (BPV, CV, or EXZ) causes a positive-going pulse synchronous with RCLK at RNEG.  Receive Clock. Buffered recovered clock from the line. Synchronous to MCLK in absence of signal at RTIP and RRING.  TRANSIT Postive Data. Sampled on the falling edge (CES = 0) or the rising edge (CES = 1) of TCLK for data to be transmitted out onto the line.  TRANSIT I Transmit Negative Data. Sampled on the falling edge (CES = 0) or the rising edge (CES = 1) of TCLK for data to be transmitted out onto the line.  TCLK1-TCLK4  TRANSIT I Transmit Clock. A 2.048MHz or 1.544MHz primary clock used to clock data through the transmit side formatter. It can be sourced internally by MCLK or RCLK. See Common Control Register 1 and Figure 1-3.  JTRST I JTAG Mode Select  JTCLK I JTAG Data In  JTDD O JTAG Data Out  VSM I Voltage Supply Mode (LQFP only). VSM should be wired low for correct operation.  TVDD1-TVDD4 - 3.3V, ±5% Transmitter Positive Supply                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |               | O   |                                                                                                                                                                                                                                                                                                                                                                   |
| RNEG1-RNEG4 O RCLK with bipolar data out of the line interface. In NRZ mode (NRZE = 1), data is output on RPOS, and a received error (BPV, CV, or EXZ) causes a positive-going pulse synchronous with RCLK at RNEG.  RECLK at RNEG. Receive Clock. Buffered recovered clock from the line. Synchronous to MCLK in absence of signal at RTIP and RRING.  TPOS1-TPOS4 I Transmit Positive Data. Sampled on the falling edge (CES = 0) or the rising edge (CES = 1) of TCLK for data to be transmitted out onto the line.  TRIEG1-TNEG4 I Transmit Negative Data. Sampled on the falling edge (CES = 0) or the rising edge (CES = 1) of TCLK for data to be transmitted out onto the line.  Transmit Clock. A 2.048MHz or 1.544MHz primary clock used to clock data through the transmit side formatter. It can be sourced internally by MCLK or RCLK. See Common Control Register 1 and Figure 1-3.  JTRST I JTAG Reset JTCLK JTDI JTAG Data In JTDO O JTAG Data Out VSM I Voltage Supply Mode (LQFP only). VSM should be wired low for correct operation.  TVDD1-TVDD4  - 3.3V, ±5% Transmitter Positive Supply                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |               | 0   | RCLK with bipolar data out of the line interface. In NRZ mode (NRZE = 1), data is output on RPOS, and a received error (BPV, CV, or EXZ) causes a positive-going pulse synchronous with RCLK at RNEG.                                                                                                                                                             |
| Signal at RTIP and RRING.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | RNEG1-RNEG4   | 0   | RCLK with bipolar data out of the line interface. In NRZ mode (NRZE = 1), data is output on RPOS, and a received error (BPV, CV, or EXZ) causes a positive-going pulse synchronous with                                                                                                                                                                           |
| TNEG1-TNEG4  I TCLK for data to be transmitted out onto the line.  TNEG1-TNEG4  I Transmit Negative Data. Sampled on the falling edge (CES = 0) or the rising edge (CES = 1) of TCLK for data to be transmitted out onto the line.  Transmit Clock. A 2.048MHz or 1.544MHz primary clock used to clock data through the transmit side formatter. It can be sourced internally by MCLK or RCLK. See Common Control Register 1 and Figure 1-3.  JTRST I JTAG Reset  JTMS I JTAG Mode Select  JTCLK I JTAG Clock  JTDI I JTAG Data In  JTDO O JTAG Data Out  VSM I Voltage Supply Mode (LQFP only). VSM should be wired low for correct operation.  TVDD1-TVDD4 - 3.3V, ±5% Transmitter Positive Supply                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | RCLK1-RCLK4   | 0   |                                                                                                                                                                                                                                                                                                                                                                   |
| TCLK for data to be transmitted out onto the line.  TCLK1-TCLK4 I Side formatter. It can be sourced internally by MCLK or RCLK. See Common Control Register 1 and Figure 1-3.  JTRST I JTAG Reset  JTCLK I JTAG Clock  JTDI I JTAG Data In  JTDO O JTAG Data Out  VSM I Voltage Supply Mode (LQFP only). VSM should be wired low for correct operation.  TVDD1-TVDD4 - 3.3V, ±5% Transmitter Positive Supply                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | TPOS1-TPOS4   | I   | TCLK for data to be transmitted out onto the line.                                                                                                                                                                                                                                                                                                                |
| TCLK1-TCLK4  I side formatter. It can be sourced internally by MCLK or RCLK. See Common Control Register 1 and Figure 1-3.  JTRST  JTAG Reset  JTCLK  JTAG Clock  JTDI  JTAG Data In  JTDO  O JTAG Data Out  VSM  I Voltage Supply Mode (LQFP only). VSM should be wired low for correct operation.  TVDD1-TVDD4  - 3.3V, ±5% Transmitter Positive Supply                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | TNEG1-TNEG4   | I   | TCLK for data to be transmitted out onto the line.                                                                                                                                                                                                                                                                                                                |
| JTRST I JTAG Reset  JTMS I JTAG Mode Select  JTCLK I JTAG Clock  JTDI I JTAG Data In  JTDO O JTAG Data Out  VSM I Voltage Supply Mode (LQFP only). VSM should be wired low for correct operation.  TVDD1-TVDD4 - 3.3V, ±5% Transmitter Positive Supply                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | TCLK1-TCLK4   | I   | side formatter. It can be sourced internally by MCLK or RCLK. See Common Control Register 1 and Figure 1-3.                                                                                                                                                                                                                                                       |
| JTCLK     I     JTAG Clock       JTDI     I     JTAG Data In       JTDO     O     JTAG Data Out       VSM     I     Voltage Supply Mode (LQFP only). VSM should be wired low for correct operation.       TVDD1-TVDD4     -     3.3V, ±5% Transmitter Positive Supply                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | JTRST         | I   |                                                                                                                                                                                                                                                                                                                                                                   |
| JTDI I JTAG Data In  JTDO O JTAG Data Out  VSM I Voltage Supply Mode (LQFP only). VSM should be wired low for correct operation.  TVDD1–TVDD4 – 3.3V, ±5% Transmitter Positive Supply                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | JTMS          | I   | JTAG Mode Select                                                                                                                                                                                                                                                                                                                                                  |
| JTDI I JTAG Data In  JTDO O JTAG Data Out  VSM I Voltage Supply Mode (LQFP only). VSM should be wired low for correct operation.  TVDD1–TVDD4 – 3.3V, ±5% Transmitter Positive Supply                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | JTCLK         | I   | JTAG Clock                                                                                                                                                                                                                                                                                                                                                        |
| VSM I Voltage Supply Mode (LQFP only). VSM should be wired low for correct operation.  TVDD1–TVDD4 – 3.3V, ±5% Transmitter Positive Supply                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |               | I   |                                                                                                                                                                                                                                                                                                                                                                   |
| TVDD1–TVDD4 – 3.3V, ±5% Transmitter Positive Supply                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |               | 0   | JTAG Data Out                                                                                                                                                                                                                                                                                                                                                     |
| TVDD1-TVDD4 - 3.3V, ±5% Transmitter Positive Supply                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |               | Ι   | Voltage Supply Mode (LQFP only). VSM should be wired low for correct operation.                                                                                                                                                                                                                                                                                   |
| VDD1-VDD4                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |               |     |                                                                                                                                                                                                                                                                                                                                                                   |
| ·    ,                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | VDD1 VDD4     | l — | 3.3V. ±5% Positive Supply                                                                                                                                                                                                                                                                                                                                         |

| PIN         | I/O | FUNCTION                                          |  |  |
|-------------|-----|---------------------------------------------------|--|--|
| TVSS1-TVSS4 | _   | Transmitter Signal Ground for Transmitter Outputs |  |  |
| VSS1-VSS4   | _   | Signal Ground                                     |  |  |

Note 1: G.703 requires an accuracy of ±50ppm for T1 and E1. TR62411 and ANSI specs require ±32ppm accuracy for T1 interfaces.

#### 3. DETAILED DESCRIPTION

The DS21448 has a usable receiver sensitivity of 0 to -43dB for E1 applications and 0 to -36dB for T1 that allows it to operate on 0.63mm (22AWG) cables up to 2.5km (E1) and 6000ft (T1) in length. The user has the option to use internal receive termination, software selectable for  $75\Omega$ ,  $100\Omega$ , and  $120\Omega$  applications, or external termination. The on-board crystal-less jitter attenuator can be placed in either the transmit or the receive data path, and requires only a 2.048MHz MCLK for both E1 and T1 applications (with the option of using a 1.544MHz MCLK in T1 applications).

The DS21448 has diagnostic capabilities such as loopbacks and PRBS pattern generation and detection. 16-bit loop-up and loop-down codes can be generated and detected. A single input pin can power down all transmitters to allow the implementation of hitless protection switching (HPS) for 1+1 redundancy without the use of relays. The device can be controlled through an 8-bit parallel port (muxed or nonmuxed) or a serial port, and it can be used in hardware mode. A standard boundary scan interface supports board-level testing.

The DS21448 contains four independent LIUs that share a common interface for configuration and status. The user can choose between three different means of accessing the device: a parallel microprocessor interface, a serial interface, and a hardwired mode, which configures the device by setting levels on the device's pins. The DS21448's four chip selects  $(\overline{CS1}, \overline{CS2}, \overline{CS3}, \text{ and } \overline{CS4})$  determine which LIU is accessed when using the parallel or serial interface modes. Four sets of identical register maps exist, one for each channel. Using the appropriate chip select accesses a channel's register map.

The analog AMI/HDB3 waveform off the E1 line or the AMI/B8ZS waveform off the T1 line is transformer-coupled into the RTIP and RRING pins of the DS21448. The user has the option to use internal termination, software selectable for  $75\Omega/100\Omega/120\Omega$  applications, or external termination. The device recovers clock and data from the analog signal and passes it through the jitter attenuation mux, outputting the received line clock at RCLK and bipolar or NRZ data at RPOS and RNEG. The DS21448 contains an active filter that reconstructs the analog-received signal for the nonlinear losses that occur in transmission. The receive circuitry is also configurable for various monitor applications. The device has a usable receive sensitivity of 0 to -43dB for E1 and 0 to -36dB for T1 that allows the device to operate on 0.63mm (22AWG) cables up to 2.5km (E1) and 6k feet (T1) in length. Data input at TPOS and TNEG is sent through the jitter attenuation mux to the waveshaping circuitry and line driver. The DS21448 drives the E1 or T1 line from the TTIP and TRING pins through a coupling transformer. The line driver can handle both CEPT 30/ISDN-PRI lines for E1 and long-haul (CSU) or short-haul (DSX-1) lines for T1.

#### 3.1 DS21448 and DS21Q348 Differences

The DS21448 BGA is a monolithic quad-port LIU that is a replacement for the DS21Q348. The additional features of JTAG, transmit driver disable, and the serial interface in the DS21448 have changed the function of several pins, as shown in <u>Table 3-A</u>.

Table 3-A. DS21448 vs. DS21Q348 Pin Differences

| PIN | DS21Q348 | DS21448    |
|-----|----------|------------|
| G4  | VSM      | N.C.       |
| J1  | VSS      | SCLK       |
| K1  | A4       | A4/SDO     |
| K3  | VSS      | SDI        |
| K7  | TEST     | TXDIS/TEST |
| L3  | N.C.     | JTRST*     |
| M3  | N.C.     | JTMS*      |
| M5  | N.C.     | JTCLK      |
| M6  | N.C.     | JTDI*      |
| M7  | N.C.     | JTDO       |

<sup>\*</sup>DS21448 pin is internally pulled up.

#### 4. PORT OPERATION

#### 4.1 Hardware Mode

The DS21448 supports a hardware configuration mode that allows the user to configure the device by setting levels on the device's pins. This mode allows the DS21448 configuration without the use of a microprocessor, simplifying designs. Not all of the device features are supported in the hardware mode.

In hardware mode (BIS0 = 1, BIS1 = 1) several pins have been redefined so they can be used for initializing the DS21448. Refer to <u>Table 2-B</u> and <u>Table 2-E</u> for pin assignment and definition. Because of limited pin count, several functions have been combined and affect all four channels in the device and/or treat the receive and transmit paths as one block. Restrictions when using the hardware mode include the following:

- BPCLK pins only output a 16.384MHz signal.
- The RCL/LOTC pins are designated to RCL.
- The RHBE and THBE control bits are combined and controlled by HBE.
- RSCLKE and TSCLKE bits are combined and controlled by SCLKE.
- TCES and RCES are combined and controlled by CES.
- The transmitter functions are combined and controlled by TX1 and TX0.
- Loopback functions are controlled by LOOP1 and LOOP0.
- JABDS defaults to 128-bit buffer depth.
- All other control bits default to logic 0.

Table 4-A. Loopback Control in Hardware Mode

| LOOPBACK        | SYMBOL | LOOP1 | LOOP0 |
|-----------------|--------|-------|-------|
| Remote Loopback | RLB    | 1     | 1     |
| Local Loopback  | LLB    | 1     | 0     |
| Analog Loopback | ALB    | 0     | 1     |
| No Loopback     | _      | 0     | 0     |

Table 4-B. Transmit Data Control in Hardware Mode

| TRANSMIT DATA              | SYMBOL | TX1 | TX0 |
|----------------------------|--------|-----|-----|
| Unframed All Ones          | TUA1   | 1   | 1   |
| Alternating Ones and Zeros | TAOZ   | 1   | 0   |
| PRBS                       | TPRBSE | 0   | 1   |
| TPOS and TNEG              | _      | 0   | 0   |

Table 4-C. Receive Sensitivity Settings in Hardware Mode

| EGL | ETS    | RECEIVE SENSITIVITY (dB) |
|-----|--------|--------------------------|
| 0   | 0 (E1) | -12 (short haul)         |
| 1   | 0 (E1) | -43 (long haul)          |
| 1   | 1 (T1) | -30 (limited long haul)  |
| 0   | 1 (T1) | -36 (long haul)          |

Table 4-D. Monitor Gain Settings in Hardware Mode

| MM1 | MM0 | INTERNAL LINEAR GAIN BOOST (dB) |
|-----|-----|---------------------------------|
| 0   | 0   | Normal operation (no boost)     |
| 0   | 1   | 20                              |
| 1   | 0   | 26                              |
| 1   | 1   | 32                              |

Table 4-E. Internal Rx Termination Select in Hardware Mode

| RT1 | RT0 | INTERNAL RECEIVE TERMINATION CONFIGURATION |
|-----|-----|--------------------------------------------|
| 0   | 0   | Internal receive-side termination disabled |
| 0   | 1   | Internal receive-side 120Ω enabled         |
| 1   | 0   | Internal receive-side 100Ω enabled         |
| 1   | 1   | Internal receive-side 75Ω enabled          |

Table 4-F. MCLK Selection in Hardware Mode

| MCLK (MHz) | JAMUX | ETS |
|------------|-------|-----|
| 2.048      | 0     | 0   |
| 2.048      | 1     | 1   |
| 1.544      | 0     | 1   |

### 4.2 Serial Port Operation

Setting BIS1 = 1 and BIS0 = 0 enables the serial bus interface on the DS21448 (<u>Table 2-A</u>). Serial port read/write timing is unrelated to the system transmit and receive timing, allowing asynchronous reads or writes by the host. See Section <u>10</u> for the AC timing of the serial port. All serial port accesses are LSB first. See <u>Figure 4-1</u>, <u>Figure 4-2</u>, <u>Figure 4-3</u>, <u>Figure 4-4</u>, <u>Figure 4-5</u>, and <u>Figure 4-6</u> for additional details.

A serial bus access requires the use of four signals: serial clock (SCLK), one of the four chip selects  $\overline{(CS)}$ , serial data input (SDI), and serial data output (SDO). The DS21448 uses SCLK to sample data that is present on SDI and output data onto SDO. Input clock-edge select (ICES) allows the user to choose which SCLK edge input data is sampled on. Output clock-edge select (OCES) allows the user to choose which SCLK edge output data changes on. When ICES is low, input data is latched on the rising edge of SCLK, and when ICES is high, input data is latched on the falling edge of SCLK. When OCES is low, data is output on the falling edge of SCLK, and when OCES is high, data is output on the rising edge of SCLK. Data is held until the next falling or rising edge of SCLK. All data transfers are initiated by driving the appropriate port's  $\overline{CS}$  input low and ends with  $\overline{CS}$  going inactive.  $\overline{CS}$  must go inactive between data transfers. See the serial bus timing information in Section  $\underline{10}$  for details. All data transfers are terminated if the port's  $\overline{CS}$  input transitions high. Port control logic is disabled, and SDO is tri-stated when all  $\overline{CS}$  pins are inactive.

Reading from or writing to the internal registers requires writing one address/command byte prior to the transferring register data. Two types of serial bus transfers exist, standard and burst. The standard serial bus access always consists of two bytes, an address/command byte that is always supplied by the user on SDI, and a data byte that can either be written to the DS21448 using SDI (write operation) or output by the DS21448 on SDO (read operation). The burst serial bus access consists of a single address/command byte followed either by 22 read or 22 write data bytes.

The first bit written (LSB) of the address/command byte specifies whether the access is to be a read (1) or a write (0). The next 5 bits identify the register address. Valid register addresses are 00h through 15h. Bit 7 is reserved and must be set to 0 for proper operation. Bit 8, the last bit (MSB) of the address/command byte, is the burst mode-enable bit. When the burst bit is enabled (set to 0) and a READ operation is performed, the DS21448 automatically outputs the contents of registers 00h through 15h sequentially, starting with register address 00h. When the burst bit is enabled and a WRITE operation is performed, data supplied on SDI is sequentially written into the DS21448's register space starting at address 00h. Burst operation is stopped once address 15h is read or  $\overline{CS}$  goes inactive. For both burst read and burst write transfers, the address/command byte's register address bits must be set to 0.

The user can broadcast register write accesses to multiple ports simultaneously by enabling the desired channels' chip selects at the same time. However, only one port can be read at a time. Any attempt to read multiple ports simultaneously results in invalid data being returned on SDO.

Figure 4-1. Serial Port Operation for Read Access (R = 1) Mode 1



Figure 4-2. Serial Port Operation for Read Access (R = 1) Mode 2



Figure 4-3. Serial Port Operation for Read Access (R = 1) Mode 3



Figure 4-4. Serial Port Operation for Read Access (R = 1) Mode 4



Figure 4-5. Serial Port Operation for Write Access (R = 0) Modes 1 and 2







### 4.3 Parallel Port Operation

The option for either multiplexed bus operation (BIS0 = 0) or nonmultiplexed bus operation (BIS0 = 1) is available when using the parallel interface. The DS21448 can operate with either Intel or Motorola bus timing configurations. If the PBTS pin is wired low, Intel timing is selected; if wired high, Motorola timing is selected. All Motorola bus signals are listed in parentheses (). Four sets of identical register maps exist, one for each channel. See <u>Table 4-H</u> for register names and addresses. Use the appropriate chip select  $(\overline{CS1}, \overline{CS2}, \overline{CS3}, \overline{CS3})$  to access a channel's register map. See the timing diagrams in Section <u>10</u> for more details. Hardware and serial port modes are not supported when using parallel port operation.

#### 4.3.1 Device Power-Up and Reset

The DS21448 resets itself upon power-up, setting all writeable registers to 00h and clearing the status and information registers. CCR3.7 (TUA1) = 0 results in the LIU transmitting unframed all ones. After the power supplies have settled, initialize all control registers to the desired settings, then toggle the LIRST bit (CCR3.2). The DS21448 can at any time be reset to the default settings by bringing  $\overline{\text{HRST}}$  low (level triggered) or by powering down and powering up again.

Table 4-G. Parallel Port Mode Selection

| PBTS | BIS0 | PROCESSOR | BUS INTERFACE TYPE                  |
|------|------|-----------|-------------------------------------|
| 0    | 0    | Intel     | Parallel Port Mode (Multiplexed)    |
| 0    | 1    | Intel     | Parallel Port Mode (Nonmultiplexed) |
| 1    | 0    | Motorola  | Parallel Port Mode (Multiplexed)    |
| 1    | 1    | Motorola  | Parallel Port Mode (Nonmultiplexed) |

#### 4.3.2 Register Map

<u>Table 4-H</u> shows the typical register map for all four ports. Use the appropriate chip select  $(\overline{CS1}, \overline{CS2}, \overline{CS3}, \overline{CS3}, \overline{CS4})$  to access a channel's register map.

Table 4-H. Register Map

| NAME   | R/W | ADDRESS  | FUNCTION                                |
|--------|-----|----------|-----------------------------------------|
| CCR1   | R/W | 00h      | Common Control Register 1               |
| CCR2   | R/W | 01h      | Common Control Register 2               |
| CCR3   | R/W | 02h      | Common Control Register 3               |
| CCR4   | R/W | 03h      | Common Control Register 4               |
| CCR5   | R/W | 04h      | Common Control Register 5               |
| CCR6   | R/W | 05h      | Common Control Register 6               |
| SR     | R   | 06h      | Status Register                         |
| IMR    | R/W | 07h      | Interrupt Mask Register                 |
| RIR1   | R   | 08h      | Receive Information Register 1          |
| RIR2   | R   | 09h      | Receive Information Register 2          |
| IBCC   | R/W | 0Ah      | In-Band Code Control Register           |
| TCD1   | R/W | 0Bh      | Transmit Code Definition Register 1     |
| TCD2   | R/W | 0Ch      | Transmit Code Definition Register 2     |
| RUPCD1 | R/W | 0Dh      | Receive-Up Code Definition Register 1   |
| RUPCD2 | R/W | 0Eh      | Receive-Up Code Definition Register 2   |
| RDNCD1 | R/W | 0Fh      | Receive-Down Code Definition Register 1 |
| RDNCD2 | R/W | 10h      | Receive-Down Code Definition Register 2 |
| ECR1   | R   | 11h      | Error Count Register 1                  |
| ECR2   | R   | 12h      | Error Count Register 2                  |
| TEST1  | R/W | 13h      | Test 1                                  |
| TEST2  | R/W | 14h      | Test 2                                  |
| TEST2  | R/W | 15h      | Test 3                                  |
| _      | _   | (Note 1) | _                                       |

Note 1: Register addresses 16h-1Fh do not exist.

### 4.3.3 Control Registers

## CCR1 (00H): Common Control Register 1

| (MSB) |      |      |      |       |      |      | (LSB)  |
|-------|------|------|------|-------|------|------|--------|
| ETS   | NRZE | RCLA | ECUE | JAMUX | TTOJ | TTOR | LOTCMC |

| NAME   | POSITION | FUNCTION                                                                                                                                                                                                                                                                                                                                                    |  |  |  |
|--------|----------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|
| ETS    | CCR1.7   | E1/T1 Select<br>0 = E1<br>1 = T1                                                                                                                                                                                                                                                                                                                            |  |  |  |
| NRZE   | CCR1.6   | NRZ Enable 0 = bipolar data at RPOS/RNEG and TPOS/TNEG 1 = NRZ data at RPOS and TPOS or TNEG; RNEG outputs a positive-going pulse when the device receives a BPV, CV, or EXZ                                                                                                                                                                                |  |  |  |
| RCLA   | CCR1.5   | Receive-Carrier-Loss Alternate Criteria  0 = RCL declared upon 255 (E1) or 192 (T1) consecutive zeros  1 = RCL declared upon 2048 (E1) or 1544 (T1) consecutive zeros                                                                                                                                                                                       |  |  |  |
| ECUE   | CCR1.4   | Error Counter Update Enable. A 0-to-1 transition forces the next receive clock cycle to load the error counter registers with the latest counts and reset the counters. The user must wait a minimum of two clock cycles (976ns for E1 and 1296ns for T1) before reading the error count registers to allow for a proper update. See Section 6 for details. |  |  |  |
| JAMUX  | CCR1.3   | Jitter Attenuator Clock Mux. Controls the source for JACLK (Figure 1-1).                                                                                                                                                                                                                                                                                    |  |  |  |
| TTOJ   | CCR1.2   | TCLK to JACLK. Internally connects TCLK to JACLK ( <u>Figure 1-3</u> ).  0 = disabled  1 = enabled                                                                                                                                                                                                                                                          |  |  |  |
| TTOR   | CCR1.1   | TCLK to RCLK. Internally connects TCLK to RCLK ( <u>Figure 1-3</u> ).  0 = disabled  1 = enabled                                                                                                                                                                                                                                                            |  |  |  |
| LOTCMC | CCR1.0   | Loss-of-Transmit Clock Mux Control. Determines whether the transmit logic should switch to JACLK if the TCLK input should fail to transition ( <u>Figure 1-3</u> ).  0 = do not switch to JACLK if TCLK stops  1 = switch to JACLK if TCLK stops                                                                                                            |  |  |  |

### CCR2 (01H): Common Control Register 2

| (MSB) |   |      |      |      |      |      | (LSB) |
|-------|---|------|------|------|------|------|-------|
| RLPIN | _ | SCLD | CLDS | RHBE | THBE | TCES | RCES  |

| NAME  | POSITION | FUNCTION                                                                                       |
|-------|----------|------------------------------------------------------------------------------------------------|
|       |          | RCL/LOTC Pin Function Select. Forced to logic 0 in hardware mode.                              |
| RLPIN | CCR2.7   | 0 = toggles high during a receive-carrier loss condition                                       |
|       |          | 1 = toggles high if TCLK does not transition for at least 5μs                                  |
| _     | CCR2.6   | Not Assigned. Should be set to 0 when written to.                                              |
|       |          | Short Circuit-Limit Disable (ETS = 0). Controls the 50mA (RMS) current limiter.                |
| SCLD  | CCR2.5   | 0 = enable 50mA current limiter                                                                |
|       |          | 1 = disable 50mA current limiter                                                               |
|       |          | Custom Line-Driver Select. Setting this bit to 1 redefines the operation of the transmit line  |
|       |          | driver. When this bit is set to 1 and CCR4.5 = CCR4.6 = CCR4.7 = 0, the device generates a     |
|       |          | square wave at the TTIP and TRING outputs instead of a normal waveform. When this bit is       |
| CLDS  | CCR2.4   | set to 1 and CCR4.5 = CCR4.6 = CCR4.7 ≠ 0, the device forces TTIP and TRING outputs to         |
|       |          | become open-drain drivers instead of their normal push-pull operation. This bit should be set  |
|       |          | to 0 for normal operation of the device. Contact the factory for more details about how to use |
|       |          | this bit.                                                                                      |
|       |          | Receive HDB3/B8ZS Enable                                                                       |
| RHBE  | CCR2.3   | 0 = enable HDB3 (E1)/B8ZS (T1)                                                                 |
|       |          | 1 = disable HDB3 (E1)/B8ZS (T1)                                                                |
|       |          | Transmit HDB3/B8ZS Enable                                                                      |
| THBE  | CCR2.2   | 0 = enable HDB3 (E1)/B8ZS (T1)                                                                 |
|       |          | 1 = disable HDB3 (E1)/B8ZS (T1)                                                                |
|       |          | Transmit Clock-Edge Select. Selects which TCLK edge to sample TPOS and TNEG.                   |
| TCES  | CCR2.1   | 0 = sample TPOS and TNEG on falling edge of TCLK                                               |
|       |          | 1 = sample TPOS and TNEG on rising edge of TCLK                                                |
|       |          | Receive Clock-Edge Select. Selects which RCLK edge to update RPOS and RNEG.                    |
| RCES  | CCR2.0   | 0 = update RPOS and RNEG on rising edge of RCLK                                                |
|       |          | 1 = update RPOS and RNEG on falling edge of RCLK                                               |

### CCR3 (02H): Common Control Register 3

| (MSB) |       |      |        |      |       |      | (LSB) |   |
|-------|-------|------|--------|------|-------|------|-------|---|
| TUA1  | ATUA1 | TAOZ | TPRBSE | TLCE | LIRST | IBPV | IBE   | 1 |

| NAME   | POSITION | FUNCTION                                                                                                                                                                                                                                                                                                                                                                   |
|--------|----------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| TUA1   | CCR3.7   | Transmit Unframed All Ones. The polarity of this bit is set such that the device transmits an allones pattern on power-up or device reset. This bit must be set to 1 to allow the device to transmit data. The transmission of this data pattern is always timed off JACLK (Figure 1-1).  0 = transmit all ones at TTIP and TRING 1 = transmit data normally               |
| ATUA1  | CCR3.6   | Automatic Transmit Unframed All Ones. Automatically transmit an unframed all-ones pattern at TTIP and TRING during an RCL condition.  0 = disabled 1 = enabled                                                                                                                                                                                                             |
| TAOZ   | CCR3.5   | Transmit Alternate Ones and Zeros. Transmit a101010 pattern at TTIP and TRING. The transmission of this data pattern is always timed off TCLK.  0 = disabled  1 = enabled                                                                                                                                                                                                  |
| TPRBSE | CCR3.4   | Transmit PRBS Enable. Transmit a 2 <sup>15</sup> - 1 (E1) or a QRSS (T1) PRBS at TTIP and TRING. 0 = disabled 1 = enabled                                                                                                                                                                                                                                                  |
| TLCE   | CCR3.3   | Transmit Loop-Code Enable. Enables the transmit side to transmit the loop-up code in the transmit code definition registers (TCD1 and TCD2). See Section 6 for details.  0 = disabled 1 = enabled                                                                                                                                                                          |
| LIRST  | CCR3.2   | Line Interface Reset. Setting this bit from 0 to 1 initiates an internal reset that resets the clock recovery state machine and recenters the jitter attenuator. Normally this bit is only toggled on power-up. It must be cleared and set again for a subsequent reset.                                                                                                   |
| IBPV   | CCR3.1   | Insert Bipolar Violation (BPV). A 0-to-1 transition on this bit causes a single bipolar violation to be inserted into the transmit data stream. Once this bit has been toggled from 0 to 1, the device waits for the next occurrence of three consecutive 1s to insert the BPV. This bit must be cleared and set again for a subsequent error to be inserted (Figure 1-3). |
| IBE    | CCR3.0   | Insert Bit Error. A 0-to-1 transition on this bit causes a single logic error to be inserted into the transmit data stream. This bit must be cleared and set again for a subsequent error to be inserted (Figure 1-3).                                                                                                                                                     |

CCR4 (03H): Common Control Register 4 (MSB) (LSB) TPD L1 L0 EGL JAS JABDS DJA L2

| NAME  | POSITION | FUNCTION                                                                                                                               |  |  |  |  |
|-------|----------|----------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|
| L2    | CCR4.7   | Line Build-Out Select Bit 2. Sets the transmitter build-out ( <u>Table 7-A</u> for E1, <u>Table 7-B</u> for T1).                       |  |  |  |  |
| L1    | CCR4.6   | Line Build Out Select Bit 1. Sets the transmitter build-out ( <u>Table 7-A</u> for E1, <u>Table 7-B</u> for T1).                       |  |  |  |  |
| L0    | CCR4.5   | Line Build Out Select Bit 0. Sets the transmitter build-out ( <u>Table 7-A</u> for E1, <u>Table 7-B</u> for T1).                       |  |  |  |  |
| EGL   | CCR4.4   | Receive Equalizer Gain Limit. This bit controls the sensitivity of the receive equalizer (Table 4-I).                                  |  |  |  |  |
| JAS   | CCR4.3   | Jitter Attenuator Path Select 0 = place the jitter attenuator on the receive side 1 = place the jitter attenuator on the transmit side |  |  |  |  |
| JABDS | CCR4.2   | Jitter Attenuator Buffer Depth Select 0 = 128 bits 1 = 32 bits (use for delay-sensitive applications)                                  |  |  |  |  |
| DJA   | CCR4.1   | Disable Jitter Attenuator 0 = jitter attenuator enabled 1 = jitter attenuator disabled                                                 |  |  |  |  |
| TPD   | CCR4.0   | Transmit Power-Down 0 = normal transmitter operation 1 = powers down the transmitter and tri-states the TTIP and TRING pins            |  |  |  |  |

### Table 4-I. Receive Sensitivity Settings

| EGL<br>(CCR4.4) | ETS<br>(CCR1.7) | RECEIVE SENSITIVITY (dB) |
|-----------------|-----------------|--------------------------|
| 0               | 0 (E1)          | -12 (short haul)         |
| 1               | 0 (E1)          | -43 (long haul)          |
| 1               | 1 (T1)          | -30 (limited long haul)  |
| 0               | 1 (T1)          | -36 (long haul)          |

### CCR5 (04H): Common Control Register 5

| (MSB) |       |     |     |        |        |     | (LSB) |
|-------|-------|-----|-----|--------|--------|-----|-------|
| BPCS1 | BPCS0 | MM1 | MM0 | RSCLKE | TSCLKE | RT1 | RT0   |

| NAME   | POSITION | FUNCTION                                                              |  |  |
|--------|----------|-----------------------------------------------------------------------|--|--|
| BPCS1  | CCR5.7   | Backplane Clock Frequency Select 1. See <u>Table 4-J</u> for details. |  |  |
| BPCS0  | CCR5.6   | Backplane Clock Frequency Select 0. See <u>Table 4-J</u> for details. |  |  |
| MM1    | CCR5.5   | Monitor Mode Gain Select 1 ( <u>Table 4-K.</u> )                      |  |  |
| MM0    | CCR5.4   | Monitor Mode Gain Select 0. See ( <u>Table 4-K.</u>                   |  |  |
|        |          | Receive Synchronization Clock Enable                                  |  |  |
| RSCLKE | CCR5.3   | 0 = disable 2.048MHz synchronization receive mode                     |  |  |
|        |          | 1 = enable 2.048MHz synchronization receive mode                      |  |  |
|        |          | Transmit Synchronization Clock Enable                                 |  |  |
| TSCLKE | CCR5.2   | 0 = disable 2.048MHz transmit synchronization clock                   |  |  |
|        |          | 1 = enable 2.048MHz transmit synchronization clock                    |  |  |
| RT1    | CCR5.1   | Receive Termination Select 1. See <u>Table 4-L</u> for details.       |  |  |
| RT0    | CCR5.0   | Receive Termination Select 0. See <u>Table 4-L</u> for details.       |  |  |

### Table 4-J. Backplane Clock Select

| BPCS1<br>(CCR5.7) | BPCS0<br>(CCR5.6) | BPCLK FREQUENCY (MHz) |
|-------------------|-------------------|-----------------------|
| 0                 | 0                 | 16.384                |
| 0                 | 1                 | 8.192                 |
| 1                 | 0                 | 4.096                 |
| 1                 | 1                 | 2.048                 |

### **Table 4-K. Monitor Gain Settings**

| MM1<br>(CCR5.5) | MM0<br>(CCR5.4) | INTERNAL LINEAR GAIN<br>BOOST (dB) |
|-----------------|-----------------|------------------------------------|
| 0               | 0               | Normal operation (no boost)        |
| 0               | 1               | 20                                 |
| 1               | 0               | 26                                 |
| 1               | 1               | 32                                 |

### **Table 4-L. Internal Rx Termination Select**

| RT1<br>(CCR5.1) | RT0<br>(CCR5.0) | INTERNAL RECEIVE TERMINATION CONFIGURATION |
|-----------------|-----------------|--------------------------------------------|
| 0               | 0               | Internal receive-side termination disabled |
| 0               | 1               | Internal receive-side 120Ω enabled         |
| 1               | 0               | Internal receive-side 100Ω enabled         |
| 1               | 1               | Internal receive-side 75 $\Omega$ enabled  |

### CCR6 (05H): Common Control Register 6

| (MSB) |     |       |     |      |       |       | (LSB) |
|-------|-----|-------|-----|------|-------|-------|-------|
| LLB   | RLB | ARLBE | ALB | RJAB | ECRS2 | ECRS1 | ECRS0 |

| NAME  | POSITION | FUNCTION                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
|-------|----------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| LLB   | CCR6.7   | Local Loopback. In local loopback, transmit data is looped back to the receive path, passing through the jitter attenuator if it is enabled. Data in the transmit path acts as normal. See Section 6.2 for details.  0 = loopback disabled 1 = loopback enabled                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
| RLB   | CCR6.6   | Remote Loopback. In remote loopback, data output from the clock/data recovery circuitry is looped back to the transmit path, passing through the jitter attenuator if it is enabled. Data in the receive path acts as normal, while data presented at TPOS and TNEG is ignored. See Section 6.2 for details.  0 = loopback disabled 1 = loopback enabled                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
| ARLBE | CCR6.5   | Automatic Remote Loopback Enable and Reset. When this bit is set high, the device automatically goes into remote loopback when it detects loop-up code programmed into the receive loop-up code definition registers (RUPCD1 and RUPCD2) for a minimum of 5 seconds; it also sets the RIR2.1 status bit. Once it is in an RLB state, the bit remains in this state until it has detected the loop code programmed into the receive loop-down code definition registers (RDNCD1 and RDNCD2) for a minimum of 5 seconds, at which point it forces the device out of RLB and clears RIR2.1. Toggling this bit from 1 to 0 resets the automatic RLB circuitry. The action of the automatic remote loopback circuitry is logically ORed with the RLB (CCR6.6) control bit (i.e., either one can cause a RLB to occur). |
| ALB   | CCR6.4   | Analog Loopback. In analog loopback, signals at TTIP and TRING are internally connected to RTIP and RRING. The incoming line signals at RTIP and RRING are ignored. The signals at TTIP and TRING are transmitted as normal. See Section 6.2 for more details.  0 = loopback disabled 1 = loopback enabled                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
| RJAB  | CCR6.3   | RCLK Jitter Attenuator Bypass. This control bit allows the receive-recovered clock and data to bypass the jitter attenuation, while still allowing the BPCLK output to use the jitter attenuator. See Section 7.3 for details.  0 = disabled 1 = enabled                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
| ECRS2 | CCR6.2   | Error Count Register Select 2. See Section <u>6.4</u> for details.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
| ECRS1 | CCR6.1   | Error Count Register Select 1. See Section <u>6.4</u> for details.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
| ECRS0 | CCR6.0   | Error Count Register Select 0. See Section <u>6.4</u> for details.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |

#### 5. STATUS REGISTERS

The three registers that contain information about the device's real-time status are the status register (SR) and receive information registers 1 and 2 (RIR1/RIR2). When a particular event has occurred (or is occurring), the appropriate bit in one of these registers is set to 1. Some bits in SR, RIR1, and RIR2 are latched bits and some are real-time bits (denoted in the following register descriptions). For latched status bits, when an event or an alarm occurs, the bit is set to 1 and remains set until the user reads that bit. The bit is cleared when it is read, and it is not set until the event has occurred again. Two of the latched status bits (RUA1 and RCL) remain set after reading if the alarm is still present.

The user always precedes a read of any of the three status registers with a write. The byte written to the register informs the DS21448 which bits the user wishes to read and have cleared. The user writes a byte to one of these registers with a 1 in the bit positions to be read and a 0 in the other bit positions. When a 1 is written to a bit location, that location is updated with the latest information. When a 0 is written to a bit position, that bit position is not updated, and the previous value is held. A write to the status and information registers is immediately followed by a read of the same register. The read result should be logically ANDed with the mask byte that was just written, and this value should be written back into the same register to ensure that bit does indeed clear. This second write step is necessary because the alarms and events in the status registers occur asynchronously with respect to their access through the parallel port. This write-read-write scheme allows an external microcontroller or microprocessor to individually poll certain bits without disturbing the other bits in the register. This operation is key in controlling the DS21448 with higher-order software languages.

The bits in the SR register have the unique ability to initiate a hardware interrupt through the  $\overline{\rm INT}$  output pin. Each of the alarms and events in the SR can be either masked or unmasked from the interrupt pin through the interrupt mask register (IMR). The interrupts caused by the RCL, RUA1, and LOTC bits in the SR act differently than the interrupts caused by the other status bits in the SR. The RCL, RUA1, and LOTC bits forces the  $\overline{\rm INT}$  pin low whenever they change state (i.e., go active or inactive). The  $\overline{\rm INT}$  pin is allowed to return high (if no other interrupts are present) when the user reads the alarm bit that caused the interrupt to occur, even if the alarm is still present. The other status bits in the SR can force the  $\overline{\rm INT}$  pin low when they are set. The  $\overline{\rm INT}$  pin is allowed to return high (if no other interrupts are present) when the user reads the event bit that caused the interrupt to occur.

The host can quickly determine which of the four LIU channels is generating an interrupt by reading one of the unused addresses in the 16h–1Fh range in any LIU channel. See the following LIU channel interrupt status description for additional information.

### LIU Channel Interrupt Status

| (MSB) | _ |  |      |      |      | (LSB) |
|-------|---|--|------|------|------|-------|
| _     | _ |  | LIU4 | LIU3 | LIU2 | LIU1  |

| NAME | POSITION | FUNCTION                                                                                               |
|------|----------|--------------------------------------------------------------------------------------------------------|
| N/A  | 7        | Not Assigned. Could be any value when read.                                                            |
| N/A  | 6        | Not Assigned. Could be any value when read.                                                            |
| N/A  | 5        | Not Assigned. Could be any value when read.                                                            |
| N/A  | 4        | Not Assigned. Could be any value when read.                                                            |
| LIU4 | J4 3     | LIU4 Status Register. A 1 in this bit position indicates that the status register (SR) in channel 4 is |
| LIU4 |          | asserting an interrupt.                                                                                |
| LIU3 | 2        | LIU3 Status Register. A 1 in this bit position indicates that the status register (SR) in channel 3 is |
| LIUJ |          | asserting an interrupt.                                                                                |
| LIU2 | 1        | LIU2 Status Register. A 1 in this bit position indicates that the status register (SR) in channel 2 is |
| LIUZ | 1        | asserting an interrupt.                                                                                |
| LIU1 | 0        | LIU1 Status Register. A 1 in this bit position indicates that the status register (SR) in channel 1 is |
| LIUI | "        | asserting an interrupt.                                                                                |

### SR (06H): Status Register

| (MSB) | •   |      |      |     |      |      | (LSB) |   |
|-------|-----|------|------|-----|------|------|-------|---|
| LUP   | LDN | LOTC | RUA1 | RCL | TCLE | TOCD | PRBSD | Ì |

| NAME                 | POSITION | FUNCTION                                                                                                                                                   |
|----------------------|----------|------------------------------------------------------------------------------------------------------------------------------------------------------------|
| LUP<br>(Latched)     | SR.7     | Loop-Up Code Detected. This bit is set when the loop-up code defined in registers RUPCD1 and RUPCD2 is being received. See Section <u>6.1</u> for details. |
| LDN<br>(Latched)     | SR.6     | Loop-Down Code Detected. This bit is set when the loop-down code defined in registers RDNCD1 and RDNCD2 is being received. See Section 6.1 for details.    |
| LOTC<br>(Real Time)  | SR.5     | Loss-of-Transmit Clock. This bit is set when the TCLK pin has not transitioned for $5\mu s$ ( $\pm 2\mu s$ ), forcing the LOTC pin high.                   |
| RUA1<br>(Latched)    | SR.4     | Receive Unframed All Ones. This bit is set when an unframed all-ones code is received at RRING and RTIP (Table 5-A).                                       |
| RCL<br>(Latched)     | SR.3     | Receive Carrier Loss. This bit is set when an RCL condition exists at RRING and RTIP. See (Table 5-A) for details.                                         |
| TCLE<br>(Real Time)  | SR.2     | Transmit Current-Limit Exceeded. This bit is set when the 50mA (RMS) current limiter is activated whether or not the current limiter is enabled.           |
| TOCD<br>(Real Time)  | SR.1     | Transmit Open-Circuit Detect. This bit is set when the device detects that the TTIP and TRING outputs are open circuited.                                  |
| PRBSD<br>(Real Time) | SR.0     | PRBS Detect. This bit is set when the receive side detects a 2 <sup>15</sup> - 1 (E1) or a QRSS (T1) pseudorandom bit sequence (PRBS).                     |

### Table 5-A. Received Alarm Criteria

| ALARM           | E1/T1 | SET CRITERIA                                           | CLEAR CRITERIA                                                                                    |  |
|-----------------|-------|--------------------------------------------------------|---------------------------------------------------------------------------------------------------|--|
| RUA1            | E1    | Fewer than two 0s in two frames (512 bits)             | More than two 0s in two frames (512 bits)                                                         |  |
| RUA1            | T1    | Over a 3ms window, five or fewer 0s are received.      | Over a 3ms window, six or more 0s are received.                                                   |  |
| RCL<br>(Note 1) | E1    | 255 (or 2048) consecutive 0s received (G.775) (Note 2) | In 255-bit times, at least 32 1s are received.                                                    |  |
| RCL<br>(Note 1) | T1    | 192 (or 1544) consecutive 0s are received (Note 2)     | 14 or more 1s out of 112 possible bit positions are received, starting with the first 1 received. |  |

Note 1: RCL is also known as a loss of signal (LOS) or Red Alarm in T1. Note 2: See CCR1.5 for details.

### IMR (07H): Interrupt Mask Register

| (MSB) |     |      |      |     |      |      | (LSB) |
|-------|-----|------|------|-----|------|------|-------|
| LUP   | LDN | LOTC | RUA1 | RCL | TCLE | TOCD | PRBSD |

| NAME  | POSITION | FUNCTION                          |
|-------|----------|-----------------------------------|
|       |          | Loop-Up Code Detected             |
| LUP   | IMR.7    | 0 = interrupt masked              |
|       |          | 1 = interrupt enabled             |
|       |          | Loop-Down Code Detected           |
| LDN   | IMR.6    | 0 = interrupt masked              |
|       |          | 1 = interrupt enabled             |
|       |          | Loss-of-Transmit Clock            |
| LOTC  | IMR.5    | 0 = interrupt masked              |
|       |          | 1 = interrupt enabled             |
|       |          | Receive Unframed All Ones         |
| RUA1  | IMR.4    | 0 = interrupt masked              |
|       |          | 1 = interrupt enabled             |
|       |          | Receive Carrier Loss              |
| RCL   | IMR.3    | 0 = interrupt masked              |
|       |          | 1 = interrupt enabled             |
|       |          | Transmit Current-Limiter Exceeded |
| TCLE  | IMR.2    | 0 = interrupt masked              |
|       |          | 1 = interrupt enabled             |
|       |          | Transmit Open-Circuit Detect      |
| TOCD  | IMR.1    | 0 = interrupt masked              |
|       |          | 1 = interrupt enabled             |
|       |          | PRBS Detection                    |
| PRBSD | IMR.0    | 0 = interrupt masked              |
|       |          | 1 = interrupt enabled             |

### RIR1 (08H): Receive Information Register 1

| _ | (MSB) |      |     |      |       |      |   | (LSB) | _ |
|---|-------|------|-----|------|-------|------|---|-------|---|
|   | ZD    | 16ZD | HBD | RCLC | RUA1C | JALT | _ | _     |   |

| NAME               | POSITION | FUNCTION                                                                                                                                                                                                                                                    |
|--------------------|----------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| ZD<br>(Latched)    | RIR1.7   | Zero Detect. This bit is set when a string of at least four (ETS = 0) or eight (ETS = 1) consecutive 0s (regardless of the length of the string) have been received. This bit is cleared when read.                                                         |
| 16ZD<br>(latched)  | RIR1.6   | 16 Zero Detect. This is set when at least 16 consecutive 0s (regardless of the length of the string) have been received. This bit is cleared when read.                                                                                                     |
| HBD<br>(Latched)   | RIR1.5   | HDB3/B8ZS Word Detect. This is set when an HDB3 (ETS = 0) or B8ZS (ETS = 1) codeword is detected independently of the receive HDB3/B8ZS mode (CCR4.6) being enabled. This bit is cleared when read. It is useful for automatically setting the line coding. |
| RCLC<br>(Latched)  | RIR1.4   | RCL Clear. Set when the RCL alarm has met the clear criteria defined in <u>Table 5-A</u> . This bit is cleared when read.                                                                                                                                   |
| RUA1C<br>(Latched) | RIR1.3   | Receive Unframed All-Ones Clear. This bit is set when the unframed all-ones signal is no longer detected. This bit is cleared when read (Table 5-A).                                                                                                        |
| JALT<br>(Latched)  | RIR1.2   | Jitter Attenuator Limit Trip. This bit is set when the jitter attenuator FIFO reaches within 4 bits of its useful limit. This bit is cleared when read and is useful for debugging jitter attenuation operation.                                            |
| N/A                | RIR1.1   | Not Assigned. Could be any value when read.                                                                                                                                                                                                                 |
| N/A                | RIR1.0   | Not Assigned. Could be any value when read.                                                                                                                                                                                                                 |

### RIR2 (09H): Receive Information Register 2

 (MSB)
 (LSB)

 RL3
 RL2
 RL1
 RL0
 —
 ARLB
 SEC

| NAME                | POSITION | FUNCTION                                                                                                                                                                                                                                                                                                                                                                            |
|---------------------|----------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| RL3<br>(Real Time)  | RIR2.7   | Receive Level Bit 3 ( <u>Table 5-B</u> )                                                                                                                                                                                                                                                                                                                                            |
| RL2<br>(Real Time)  | RIR2.6   | Receive Level Bit 2 ( <u>Table 5-B</u> )                                                                                                                                                                                                                                                                                                                                            |
| RL1<br>(Real Time)  | RIR2.5   | Receive Level Bit 1 ( <u>Table 5-B</u> )                                                                                                                                                                                                                                                                                                                                            |
| RL0<br>(Real Time)  | RIR2.4   | Receive Level Bit 0 (Table 5-B)                                                                                                                                                                                                                                                                                                                                                     |
| N/A                 | RIR2.3   | Not Assigned. Could be any value when read.                                                                                                                                                                                                                                                                                                                                         |
| N/A                 | RIR2.2   | Not Assigned. Could be any value when read.                                                                                                                                                                                                                                                                                                                                         |
| ARLB<br>(Real Time) | RIR2.1   | Automatic Remote Loopback Detected. This bit is set to 1 when the automatic remote loopback circuitry has detected the presence of a loop-up code for 5 seconds. It remains set until the automatic RLB circuitry has detected the loop-down code for 5 seconds. See Section 11 for more details. This bit is forced low when the automatic RLB circuitry is disabled (CCR6.5 = 0). |
| SEC<br>(Latched)    | RIR2.0   | One-Second Timer. This bit is set to 1 on one-second boundaries as timed by the device, based on the RCLK. It is cleared when read.                                                                                                                                                                                                                                                 |

**Table 5-B. Receive Level Indication** 

| RL3 | RL2 | RL1 | RL0 | RECEIVE LEVEL (dB) |
|-----|-----|-----|-----|--------------------|
| 0   | 0   | 0   | 0   | Greater than -2.5  |
| 0   | 0   | 0   | 1   | -2.5 to -5.0       |
| 0   | 0   | 1   | 0   | -5.0 to -7.5       |
| 0   | 0   | 1   | 1   | -7.5 to -10.0      |
| 0   | 1   | 0   | 0   | -10.0 to -12.5     |
| 0   | 1   | 0   | 1   | -12.5 to -15.0     |
| 0   | 1   | 1   | 0   | -15.0 to -17.5     |
| 0   | 1   | 1   | 1   | -17.5 to -20.0     |
| 1   | 0   | 0   | 0   | -20.0 to -22.5     |
| 1   | 0   | 0   | 1   | -22.5 to -25.0     |
| 1   | 0   | 1   | 0   | -25.0 to -27.5     |
| 1   | 0   | 1   | 1   | -27.5 to -30.0     |
| 1   | 1   | 0   | 0   | -30.0 to -32.5     |
| 1   | 1   | 0   | 1   | -32.5 to -35.0     |
| 1   | 1   | 1   | 0   | -35.0 to -37.5     |
| 1   | 1   | 1   | 1   | -37.5 to -40.0     |

#### 6. DIAGNOSTICS

### 6.1 In-Band Loop-Code Generation and Detection

The DS21448 can generate and detect a repeating bit pattern from 1 to 8 or 16 bits in length. To transmit a pattern, the user loads the pattern into the transmit code definition (TCD1 and TCD2) registers and selects the proper length of the pattern by setting the TC0 and TC1 bits in the in-band code control (IBCC) register. When generating a 1-, 2-, 4-, 8-, or 16-bit pattern, the transmit code registers (TCD1 and TCD2) must be filled with the proper code. Generation of a 1-, 3-, 5-, or 7-bit pattern only requires TCD1 to be filled. Once this is accomplished, the pattern is transmitted, as long as the TLCE control bit (CCR3.3) is enabled. For example, if the user wished to transmit the standard loop-up code for CSUs, which is a repeating pattern of ...10000100001...., then 80h would be loaded into TCD1, and the length would set using TC1 and TC0 in the IBCC register to 5 bits.

The DS21448 can detect two separate repeating patterns to allow for a loop-up code and a loop-down code to be detected. The user programs the codes in the receive-up code definition (RUPCD1 and RUPCD2) registers and the receive-down code definition (RDNCD1 and RDNCD2) registers; the length of each pattern is selected through the IBCC register. The DS21448 detects repeating pattern codes with bit-error rates as high as 1 x 10<sup>-2</sup>. The code detector has a nominal integration period of 48ms, so after approximately 48ms of receiving either code, the proper status bit (LUP at SR.7 and LDN at SR.6) is set to 1. Normally codes are sent for a period of 5 seconds. It is recommended that the software poll the DS21448 every 100ms to 1000ms until 5 seconds has elapsed to ensure the code is continuously present.

IBCC (0AH): In-Band Code Control Register

| (MSB) |     |      |      |      |      |      | (LSB) |
|-------|-----|------|------|------|------|------|-------|
| TC1   | TC0 | RUP2 | RUP1 | RUP0 | RDN2 | RDN1 | RDN0  |

| NAME | POSITION | FUNCTION                                              |
|------|----------|-------------------------------------------------------|
| TC1  | IBCC.7   | Transmit Code Length Definition Bit 1 (Table 6-A)     |
| TC0  | IBCC.6   | Transmit Code Length Definition Bit 0. (Table 6-A)    |
| RUP2 | IBCC.5   | Receive Up Code Length Definition Bit 2 (Table 6-B)   |
| RUP1 | IBCC.4   | Receive-Up Code Length Definition Bit 1 (Table 6-B)   |
| RUP0 | IBCC.3   | Receive-Up Code Length Definition Bit 0 (Table 6-B)   |
| RDN2 | IBCC.2   | Receive-Down Code Length Definition Bit 2 (Table 6-B) |
| RDN1 | IBCC.1   | Receive-Down Code Length Definition Bit 1 (Table 6-B) |
| RDN0 | IBCC.0   | Receive-Down Code Length Definition Bit 0 (Table 6-B) |

### Table 6-A. Transmit Code Length

| TC1 | TC0 | LENGTH SELECTED<br>(BITS) |
|-----|-----|---------------------------|
| 0   | 0   | 5                         |
| 0   | 1   | 6/3                       |
| 1   | 0   | 7                         |
| 1   | 1   | 16/8/4/2/1                |

### Table 6-B. Receive Code Length

| RUP2/RDN2 | RUP1/RDN1 | RUP0/RDN0 | LENGTH SELECTED (BITS) |
|-----------|-----------|-----------|------------------------|
| 0         | 0         | 0         | 1                      |
| 0         | 0         | 1         | 2                      |
| 0         | 1         | 0         | 3                      |
| 0         | 1         | 1         | 4                      |
| 1         | 0         | 0         | 5                      |
| 1         | 0         | 1         | 6                      |
| 1         | 1         | 0         | 7                      |
| 1         | 1         | 1         | 16/8                   |

### TCD1 (0BH): Transmit Code Definition Register 1

| (MSB) |    |    |    |    |    |    | (LSB) |
|-------|----|----|----|----|----|----|-------|
| C7    | C6 | C5 | C4 | C3 | C2 | C1 | C0    |

| NAME | POSITION | FUNCTION                                                                               |
|------|----------|----------------------------------------------------------------------------------------|
| C7   | TCD1.7   | Transmit Code Definition Bit 7. First bit of the repeating pattern.                    |
| C6   | TCD1.6   | Transmit Code Definition Bit 6                                                         |
| C5   | TCD1.5   | Transmit Code Definition Bit 5                                                         |
| C4   | TCD1.4   | Transmit Code Definition Bit 4                                                         |
| C3   | TCD1.3   | Transmit Code Definition Bit 3                                                         |
| C2   | TCD1.2   | Transmit Code Definition Bit 2. A don't care if a 5-bit length is selected.            |
| C1   | TCD1.1   | Transmit Code Definition Bit 1. A don't care if a 5-bit or 6-bit length is selected.   |
| C0   | TCD1.0   | Transmit Code Definition Bit 0. A don't care if a 5-, 6-, or 7-bit length is selected. |

### TCD2 (0CH): Transmit Code Definition Register 2

| (MSB) |     |     |     |     |     |    | (LSB) |
|-------|-----|-----|-----|-----|-----|----|-------|
| C15   | C14 | C13 | C12 | C11 | C10 | C9 | C8    |

| NAME | POSITION | FUNCTION                        |  |  |  |  |
|------|----------|---------------------------------|--|--|--|--|
| C15  | TCD2.7   | Transmit Code Definition Bit 15 |  |  |  |  |
| C14  | TCD2.6   | Transmit Code Definition Bit 14 |  |  |  |  |
| C13  | TCD2.5   | Transmit Code Definition Bit 13 |  |  |  |  |
| C12  | TCD2.4   | Transmit Code Definition Bit 12 |  |  |  |  |
| C11  | TCD2.3   | Transmit Code Definition Bit 11 |  |  |  |  |
| C10  | TCD2.2   | Transmit Code Definition Bit 10 |  |  |  |  |
| C9   | TCD2.1   | Transmit Code Definition Bit 9  |  |  |  |  |
| C8   | TCD2.0   | Transmit Code Definition Bit 8  |  |  |  |  |

### RUPCD1 (0DH): Receive-Up Code Definition Register 1

| (MSB) |    |    |    |    |    |    | (LSB) |
|-------|----|----|----|----|----|----|-------|
| C7    | C6 | C5 | C4 | C3 | C2 | C1 | C0    |

| NAME | POSITION | FUNCTION                                                                               |
|------|----------|----------------------------------------------------------------------------------------|
| C7   | RUPCD1.7 | Receive-Up Code Definition Bit 7. First bit of the repeating pattern.                  |
| C6   | RUPCD1.6 | Receive-Up Code Definition Bit 6. A don't care if a 1-bit length is selected.          |
| C5   | RUPCD1.5 | Receive-Up Code Definition Bit 5. A don't care if a 1-bit or 2-bit length is selected. |
| C4   | RUPCD1.4 | Receive-Up Code Definition Bit 4. A don't care if a 1-bit to 3-bit length is selected. |
| C3   | RUPCD1.3 | Receive-Up Code Definition Bit 3. A don't care if a 1-bit to 4-bit length is selected. |
| C2   | RUPCD1.2 | Receive-Up Code Definition Bit 2. A don't care if a 1-bit to 5-bit length is selected. |
| C1   | RUPCD1.1 | Receive-Up Code Definition Bit 1. A don't care if a 1-bit to 6-bit length is selected. |
| C0   | RUPCD1.0 | Receive-Up Code Definition Bit 0. A don't care if a 1-bit to 7-bit length is selected. |

### RUPCD2 (0EH): Receive-Up Code Definition Register 2

|   | (MSB) | -   |     | _   |     | (LSB) |    |    |
|---|-------|-----|-----|-----|-----|-------|----|----|
| ſ | C15   | C14 | C13 | C12 | C11 | C10   | C9 | C8 |

| NAME | POSITION | FUNCTION                          |
|------|----------|-----------------------------------|
| C15  | RUPCD2.7 | Receive-Up Code Definition Bit 15 |
| C14  | RUPCD2.6 | Receive-Up Code Definition Bit 14 |
| C13  | RUPCD2.5 | Receive-Up Code Definition Bit 13 |
| C12  | RUPCD2.4 | Receive-Up Code Definition Bit 12 |
| C11  | RUPCD2.3 | Receive-Up Code Definition Bit 11 |
| C10  | RUPCD2.2 | Receive-Up Code Definition Bit 10 |
| C9   | RUPCD2.1 | Receive-Up Code Definition Bit 9  |
| C8   | RUPCD2.0 | Receive-Up Code Definition Bit 8  |

### RDNCD1 (0FH): Receive-Down Code Definition Register 1

| (MSB) |    |    |    |    |    |    | (LSB) |
|-------|----|----|----|----|----|----|-------|
| C7    | C6 | C5 | C4 | C3 | C2 | C1 | C0    |

| NAME | POSITION | FUNCTION                                                                                 |
|------|----------|------------------------------------------------------------------------------------------|
| C7   | RDNCD1.7 | Receive-Down Code Definition Bit 7. First bit of the repeating pattern.                  |
| C6   | RDNCD1.6 | Receive-Down Code Definition Bit 6. A don't care if a 1-bit length is selected.          |
| C5   | RDNCD1.5 | Receive-Down Code Definition Bit 5. A don't care if a 1-bit or 2-bit length is selected. |
| C4   | RDNCD1.4 | Receive-Down Code Definition Bit 4. A don't care if a 1-bit to 3-bit length is selected. |
| C3   | RDNCD1.3 | Receive-Down Code Definition Bit 3. A don't care if a 1-bit to 4-bit length is selected. |
| C2   | RDNCD1.2 | Receive-Down Code Definition Bit 2. A don't care if a 1-bit to 5-bit length is selected. |
| C1   | RDNCD1.1 | Receive-Down Code Definition Bit 1. A don't care if a 1-bit to 6-bit length is selected. |
| C0   | RDNCD1.0 | Receive-Down Code Definition Bit 0. A don't care if a 1-bit to 7-bit length is selected. |

### RDNCD2 (10H): Receive-Down Code Definition Register 2

 (MSB)
 (LSB)

 C15
 C14
 C13
 C12
 C11
 C10
 C9
 C8

| NAME | POSITION | FUNCTION                            |
|------|----------|-------------------------------------|
| C15  | RDNCD2.7 | Receive-Down Code Definition Bit 15 |
| C14  | RDNCD2.6 | Receive-Down Code Definition Bit 14 |
| C13  | RDNCD2.5 | Receive-Down Code Definition Bit 13 |
| C12  | RDNCD2.4 | Receive-Down Code Definition Bit 12 |
| C11  | RDNCD2.3 | Receive-Down Code Definition Bit 11 |
| C10  | RDNCD2.2 | Receive-Down Code Definition Bit 10 |
| C9   | RDNCD2.1 | Receive-Down Code Definition Bit 9  |
| C8   | RDNCD2.0 | Receive-Down Code Definition Bit 8  |

### 6.2 Loopbacks

### 6.2.1 Remote Loopback (RLB)

When RLB (CCR6.6) is enabled, the DS21448 is placed into remote loopback. In this loopback, data from the clock/data recovery state machine is looped back to the transmit path, passing through the jitter attenuator if it is enabled. The data at the RPOS and RNEG pins is valid, while data presented at TPOS and TNEG is ignored. See <u>Figure 1-1</u> for more details.

If the automatic RLB enable (CCR6.5) is set to 1, the DS21448 automatically goes into remote loopback when it detects the loop-up code programmed in the receive-up code definition registers (RUPCD1 and RUPCD2) for a minimum of 5 seconds. When the DS21448 detects the loop-down code programmed in the receive loop-down code definition registers (RDNCD1 and RDNCD2) for a minimum of 5 seconds, the DS21448 comes out of remote loopback. Setting ARLBE to 0 can also disable the ARLB.

### 6.2.2 Local Loopback (LLB)

When LLB (CCR6.7) is set to 1, the DS21448 is placed into local loopback. In this loopback, data on the transmit side is transmitted as normal. TCLK and TPOS/TNEG pass through the jitter attenuator (if enabled) and are output at RCLK and RPOS/RNEG. Incoming data from the line at RTIP and RRING is ignored. If transmit unframed all ones (CCR3.7) is set to 1 while in LLB, TTIP and TRING transmit all ones while TCLK and TPOS/TNEG are looped back to RCLK and RPOS/RNEG. See Figure 1-1 for more details.

#### 6.2.3 Analog Loopback (LLB)

Setting ALB (CCR6.4) to 1 puts the DS21448 in analog loopback. Signals at TTIP and TRING are internally connected to RTIP and RRING. The incoming signals at RTIP and RRING are ignored. The signals at TTIP and TRING are transmitted as normal. See Figure 1-1 for more details.

#### 6.2.4 Dual Loopback (DLB)

Setting CCR6.7 and CCR6.6 (LLB and RLB, respectively) to 1 puts the DS21448 into dual loopback operation. The TCLK and TPOS/TNEG signals are looped back through the jitter attenuator (if enabled) and output at RCLK and RPOS/RNEG. Clock and data recovered from RTIP and RRING are looped back to the transmit side and output at TTIP and TRING. This mode of operation is not available when implementing hardware operation. See <a href="Figure 1-1">Figure 1-1</a> more details.

### 6.3 PRBS Generation and Detection

Setting TPRBSE (CCR3.4) = 1 enables the DS21448 to transmit a 2<sup>15</sup> - 1 (E1) or a QRSS (T1) PRBS, depending on the ETS bit setting in CCR1.7. The DS21448's receive side always searches for these PRBS patterns independently of CCR3.4. The PRBS bit-error output (PBEO) remains high until the receiver has synchronized to one of the two patterns (64 bits received without an error), at which time PBEO goes low, and the PRBSD bit in the SR is set. Once synchronized, any bit errors received cause a positive-going pulse at PBEO, synchronous with RCLK. This output can be used with external circuitry track bit-error rates during the PRBS testing. Setting CCR6.2 (ECRS2) = 1 allows the PRBS errors to be accumulated in the 16-bit counter in registers ECR1 and ECR2. The PRBS synchronizer remains in sync until it experiences six bit errors or more within a 64-bit span. Both PRBS patterns comply with the ITU-T O.151 specifications.

#### 6.4 Error Counter

Error count register 1 (ECR1) is the most significant word and ECR2 is the least significant word of a user-selectable 16-bit counter that records incoming errors, including BPVs, code violations (CVs), excessive zero violations (EXZs), and/or PRBS errors. See <u>Table 6-C</u>, <u>Table 6-D</u>, and <u>Figure 1-2</u> for details.

Table 6-C. Definition of Received Errors

| ERROR  | E1 OR T1 | DEFINITION OF RECEIVED ERRORS                                                                                                                                                   |  |
|--------|----------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| BPV    | E1/T1    | Two consecutive marks with the same polarity. Ignores BPVs because of HDB3 and B8ZS zero suppression when CCR2.3 = 0. Typically used with AMI coding (CCR2.3 = 1). ITU-T O.161. |  |
| CV     | E1       | When HDB3 is enabled (CCR2.3 = 0) and the receiver detects two consecutive BPVs with the same polarity. ITU-T 0.161.                                                            |  |
| EXZ    | E1       | When four or more consecutive zeros are detected.                                                                                                                               |  |
| FX7    | T1       | When receiving AMI-coded signals (CCR2.3 = 1), detection of 16 or more 0s or a BPV. ANSI T1.403 1999.                                                                           |  |
| EXZ 11 |          | When receiving B8ZS-coded signals (CCR2.3 = 0), detection of eight or more 0s or a BPV. ANSI T1.403 1999.                                                                       |  |
| PRBS   | E1/T1    | A bit error in a received PRBS pattern. See Section 6.3 for details. ITU-T 0.151.                                                                                               |  |

Table 6-D. Function of ECRS Bits and RNEG Pin

| E1 or T1<br>(CCR1.7) | ECRS2<br>(CCR6.2) | ECRS1<br>(CCR6.1) | ECRS0<br>(CCR6.0) | RHBE<br>(CCR2.3) | FUNCTION OF ECR COUNTERS/RNEG<br>(Note 1) |
|----------------------|-------------------|-------------------|-------------------|------------------|-------------------------------------------|
| 0                    | 0                 | 0                 | 0                 | Х                | CVs                                       |
| 0                    | 0                 | 0                 | 1                 | Х                | BPVs (HDB3 codewords not counted)         |
| 0                    | 0                 | 1                 | 0                 | Х                | CVs + EXZs                                |
| 0                    | 0                 | 1                 | 1                 | Х                | BPVs + EXZs                               |
| 1                    | 0                 | X                 | 0                 | 0                | BPVs (B8ZS codewords not counted)         |
| 1                    | 0                 | X                 | 1                 | 0                | BPVs + 8 EXZs                             |
| 1                    | 0                 | X                 | 0                 | 1                | BPVs                                      |
| 1                    | 0                 | X                 | 1                 | 1                | BPVs + 16 EXZs                            |
| X                    | 1                 | X                 | X                 | X                | PRBS Errors (Note 2)                      |

Note 1: RNEG outputs error data only when in NRZ mode (CCR1.6 = 1).

Note 2: PRBS errors are always output at PBEO, independent of ECR control bits and NRZ mode, and are not present at RNEG.

### 6.5 Error Counter Update

A 0-to-1 transition of the ECUE (CCR1.4) control bit updates the ECR registers with the current values and resets the counters. ECUE must be set back to 0 and another 0-to-1 transition must occur for subsequent reads/resets of the ECR registers. Note that the DS21448 can report errors at RNEG when in NRZ mode (CCR1.6 = 1) by outputting a pulse for each error occurrence. The counter saturates at 65,535 and does not roll over.

ECR1 (11H): Upper Error Count Register 1/ECR2 (12H): Lower Error Count Register 2

| (MSB) |     | _   | _   |     |     | _  | (LSB) |      |
|-------|-----|-----|-----|-----|-----|----|-------|------|
| E15   | E14 | E13 | E12 | E11 | E10 | E9 | E8    | ECR1 |
| E7    | E6  | E5  | E4  | E3  | E2  | E1 | E0    | ECR2 |

| NAME | POSITION | FUNCTION                       |
|------|----------|--------------------------------|
| E15  | ECR1.7   | MSB of the 16-bit error count. |
| E0   | ECR2.0   | LSB of the 16-bit error count. |

#### 6.6 Error Insertion

When IBPV (CCR3.1) is transitioned from 0 to 1, the device waits for the next occurrence of three consecutive 1s to insert a BPV. IBPV must be cleared and set again for another BPV error insertion. See <u>Figure 1-3</u> for details on the insertion of the BPV into the data stream.

When IBE (CCR3.0) is transitioned from 0 to 1, the device inserts a logic error. IBE must be cleared and set again for another logic error insertion. See <u>Figure 1-2</u> and <u>Figure 1-3</u> for details about the logic error insertion into the data steam.

#### 7. ANALOG INTERFACE

#### 7.1 Receiver

The DS21448 contains a digital clock recovery system. The DS21448 couples to the receive E1 or T1 twisted pair (or coaxial cable in  $75\Omega$  E1 applications) through a 1:1 transformer. See <u>Table 7-C</u> for transformer details. <u>Figure 7-1</u>, <u>Figure 7-2</u>, and <u>Table 4-L</u> show the receive termination requirements. The DS21448 has the option of using internal termination resistors.

The DS21448 is designed to be fully software selectable for E1 and T1 without the need to change any external resistors for the receive side. The receive side allows user configuration for  $75\Omega$ ,  $100\Omega$ , or  $120\Omega$  receive termination by setting the RT1 (CCR5.1) and RT0 (CCR5.0) bits. When using the internal termination feature, the R<sub>r</sub> resistors should be  $60\Omega$  each. See Figure 7-1 for details. If external termination is required, RT1 and RT0 should be set to 0, and both R<sub>r</sub> resistors (Figure 7-1) should be  $37.5\Omega$ ,  $50\Omega$ , or  $60\Omega$  each, depending on the line impedance.

The resultant E1 or T1 clock derived from the 2.048/1.544 PLL (JACLK in <u>Figure 1-1</u>) is internally multiplied by 16 through another internal PLL and fed to the clock recovery system. The clock recovery system uses the clock from the PLL circuit to form a 16-times oversampler used to recover the clock and data. This oversampling technique offers outstanding performance to meet jitter tolerance specifications, as shown in <u>Figure 7-7</u>.

Normally, the clock that is output at the RCLK pin is the recovered clock from the E1 AMI/HDB3 or T1 AMI/B8ZS waveform presented at the RTIP and RRING inputs. When no signal is present at RTIP and RRING, an RCL condition occurs, and the RCLK is derived from the JACLK source. See Figure 1-1 for more details. If the jitter attenuator is placed in the receive path (as is the case in most applications), the jitter attenuator restores the RCLK to an approximate 50% duty cycle. If the jitter attenuator is either placed in the transmit path or is disabled, the RCLK output can exhibit slightly shorter high cycles of the clock. This is because of the highly oversampled digital clock recovery circuitry. See the receive-side AC timing characteristics in Section 10 for more details.

The receive-side circuitry also contains a clock synthesizer that outputs a user-configurable clock (up to 16.384MHz) synthesized from RCLK at BPCLK (pin 31). See <u>Table 4-J</u> for details about output clock frequencies at BPCLK. In hardware mode, BPCLK defaults to a 16.384MHz output.

The DS21448 has a bypass mode for the receive-side clock and data. This allows the BPCLK to be derived from RCLK after the jitter attenuator, while the clock and data presented at RCLK, RPOS, and RNEG go unaltered. This is intended for applications where the receive-side jitter attenuation is done after the LIU. Setting RJAB (CCR6.3) to logic 1 enables the bypass. Ensure the jitter attenuator is in the receive path (CCR4.3 = 0). See <u>Figure 1-1</u> for more details.

The DS21448 reports the signal strength at RTIP and RRING in 2.5dB increments through RL3–RL0 located in the receive information register 2. This feature is helpful when troubleshooting line performance problems (Table 5-B).

E1 and T1 monitor applications require various flat-gain settings for the receive-side circuitry. The DS21448 can be programmed to support these applications through the monitor mode control bits MM1 and MM0. When the monitor modes are enabled, the receiver tolerates normal line loss up to -6dB (<u>Table 4-K</u>).

#### 7.2 Transmitter

The DS21448 uses a set of laser-trimmed delay lines with a precision digital-to-analog converter (DAC) to create the waveforms that are transmitted onto the E1 or T1 line. The waveforms meet the latest ETSI, ITU, ANSI, and AT&T specifications. The user selects which waveform to generate by setting the ETS bit (CCR1.7) for E1 or T1 operation, then programming the L2/L1/L0 bits in common control register 4 for the appropriate application. See Table 7-A and Table 7-B for the proper L2/L1/L0 settings.

A 2.048MHz or 1.544MHz TTL clock is required at TCLK for transmitting data at TPOS and TNEG. ITU specification G.703 requires ±50ppm accuracy for T1 and E1. TR62411 and ANSI specs require ±32ppm accuracy for T1 interfaces. The clock can be sourced internally by RCLK or JACLK. See CCR1.2, CCR1.1, CCR1.0, and Figure 1-3 for details. Because of the transmitter's design, very little jitter (less than 0.005UI<sub>P-P</sub> broadband from

10Hz to 100kHz) is added to the jitter present on TCLK. Also, the waveforms created are independent of the duty cycle of TCLK. The transmitter couples to the E1 or T1 transmit-twisted pair (or coaxial cable in some E1 applications) through a 1:2 step-up transformer. For the device to create the proper waveforms, the transformer used must meet the specifications listed in Table 7-C.

The DS21448 has an automatic short-circuit limiter that limits the source current to 50mA (RMS) into a  $1\Omega$  load. This feature can be disabled by setting the SCLD bit (CCR2.5) = 1. When the current limiter is activated, TCLE (SR.2) is set even if the short-circuit limiter is disabled. The TPD bit (CCR4.0) powers down the transmit-line driver and tri-states the TTIP and TRING pins. The DS21448 can also detect when the TTIP or TRING outputs are open circuited. When an open circuit is detected, TOCD (SR.1) is set.

#### 7.3 Jitter Attenuator

The DS21448 contains an on-board jitter attenuator that can be set to a depth of either 32 or 128 bits through the JABDS bit (CCR4.2). The 128-bit mode is used in applications where large excursions of wander are expected. The 32-bit mode is used in delay-sensitive applications. Figure 7-8 shows the attenuation characteristics. The jitter attenuator can be placed in either the receive path or the transmit path by appropriately setting or clearing the JAS bit (CCR4.3). Also, setting the DJA bit (CCR4.1) can disable the jitter attenuator (in effect, remove it). For the jitter attenuator to operate properly, a 2.048MHz or 1.544MHz clock must be applied at MCLK. ITU specification G.703 requires ±50ppm accuracy for T1 and E1. TR62411 and ANSI specs require ±32ppm accuracy for T1 interfaces. An on-board PLL for the jitter attenuator converts the 2.048MHz clock to a 1.544MHz rate for T1 applications. Setting JAMUX (CCR1.3) to logic 0 bypasses this PLL. On-board circuitry adjusts either the recovered clock from the clock/data recovery block or the clock applied at the TCLK pin to create a smooth jitter-free clock, which is used to clock data out of the jitter attenuator FIFO. It is acceptable to provide a gapped/bursty clock at the TCLK pin if the jitter attenuator is placed on the transmit side. If the incoming jitter exceeds either 120UI<sub>P-P</sub> (buffer depth is 128 bits) or 28UI<sub>P-P</sub> (buffer depth is 32 bits), the DS21448 divides the internal nominal 32.768MHz (E1) or 24.704MHz (T1) clock by either 15 or 17 instead of the normal 16 to keep the buffer from overflowing. When the device divides by either 15 or 17, it also sets the JALT bit in the receive information register 1 (RIR1).

### 7.4 G.703 Synchronization Signal

The DS21448 can receive a 2.048MHz square-wave synchronization clock, as specified in Section 10 of ITU G.703. To use the DS21448 in this mode, set the receive-synchronization-clock enable (CCR5.3) = 1. The DS21448 can also transmit the 2.048MHz square-wave synchronization clock, as specified in Section 10 of G.703. To transmit the 2.048MHz clock, set the transmit-synchronization-clock enable (CCR5.2) = 1.

Table 7-A. Line Build-Out Select for E1 in Register CCR4 (ETS = 0)

| L2 | L1 | L0 | APPLICATION                      | N   | RETURN LOSS | R <sub>t</sub> (Ω) |
|----|----|----|----------------------------------|-----|-------------|--------------------|
| 0  | 0  | 0  | 75Ω normal                       | 1:2 | N.M.        | 0                  |
| 0  | 0  | 1  | 120Ω normal                      | 1:2 | N.M.        | 0                  |
| 1  | 0  | 0  | $75\Omega$ with high return loss | 1:2 | 21dB        | 6.2                |
| 1  | 0  | 1  | 120Ω with high return loss       | 1:2 | 21dB        | 11.6               |

Table 7-B. Line Build-Out Select for T1 in Register CCR4 (ETS = 1)

| L2 | L1 | L0 | APPLICATION                | N   | RETURN LOSS | $R_t(\Omega)$ |
|----|----|----|----------------------------|-----|-------------|---------------|
| 0  | 0  | 0  | DSX-1 (0 to 133ft)/0dB CSU | 1:2 | N.M.        | 0             |
| 0  | 0  | 1  | DSX-1 (133 to 266f)        | 1:2 | N.M.        | 0             |
| 0  | 1  | 0  | DSX-1 (266 to 399ft)       | 1:2 | N.M.        | 0             |
| 0  | 1  | 1  | DSX-1 (399 to 533ft)       | 1:2 | N.M.        | 0             |
| 1  | 0  | 0  | DSX-1 (533 to 655ft)       | 1:2 | N.M.        | 0             |
| 1  | 0  | 1  | -7.5dB CSU                 | 1:2 | N.M.        | 0             |
| 1  | 1  | 0  | -15dB CSU                  | 1:2 | N.M.        | 0             |
| 1  | 1  | 1  | -22.5dB CSU                | 1:2 | N.M.        | 0             |

Note: See Figure 7-1, Figure 7-2, and Figure 7-3.

N.M. = Not meaningful.

Table 7-C. Line Build-Out Select for E1 in Register CCR4 (ETS = 0) Using Alternate Transformer Configuration

| L2 | L1 | L0 | APPLICATION                        | N         | RETURN LOSS | $R_t(\Omega)$ |
|----|----|----|------------------------------------|-----------|-------------|---------------|
| 0  | 0  | 0  | 75Ω normal                         | 0.8:1:1CT | N.M.        | 0             |
| 0  | 0  | 1  | 120Ω normal                        | 0.8:1:1CT | N.M.        | 0             |
| 1  | 0  | 0  | $75\Omega$ with high return loss   | 0.8:1:1CT | 21dB        | 11.6          |
| 1  | 0  | 1  | 120 $\Omega$ with high return loss | 0.8:1:1CT | 21dB        | 11.6          |

Note: See Figure 7-4.

**Table 7-D. Transformer Specifications (3.3V Operation)** 

| SPECIFICATION                      | RECOMMENDED VALUE                    |  |  |  |
|------------------------------------|--------------------------------------|--|--|--|
| Turns Ratio                        | 1:1 (receive) and 1:2 (transmit) ±2% |  |  |  |
| Primary Inductance                 | 600μH (min)                          |  |  |  |
| Leakage Inductance                 | 1.0μH (max)                          |  |  |  |
| Interwinding Capacitance           | 40pF (max)                           |  |  |  |
| TRANSMIT TRANSFORMER DC RESISTANCE |                                      |  |  |  |
| Primary (Device Side)              | 1.0Ω (max)                           |  |  |  |
| Secondary                          | 1.5Ω (max)                           |  |  |  |
| RECEIVE TRANSFORMER DC RESISTANCE  |                                      |  |  |  |
| Primary (Device Side)              | 1.2Ω (max)                           |  |  |  |
| Secondary                          | 1.2Ω (max)                           |  |  |  |

Figure 7-1. Basic Interface



NOTE 4: SEE Table 7-A AND Table 7-B FOR THE APPROPRIATE TRANSMIT TRANSFORMER TURNS RATIO (N).

 $V_{\text{DD}}$ **FUSE**  $0.1 \mu F$ TTIP  $V_{\text{DD}}$ ₿s **TRANSMIT** (₹)s ₿s  $1.0 \mu F$ LINE ₿s (NONPOLARIZED) **TRING**  $V_{\text{SS}}$ FUSE 68μF 0.01µF R, 2:1 Dallas Semiconductor (LARGER WINDING TOWARD THE NETWORK) DS21448  $0.1 \mu F$ 10μF  $V_{\text{SS}}$ **FUSE RTIP** RECEIVE (₹)S (₽)s LINE (₹)S **RRING FUSE** 1:1 2.048MHz MCLK ◀ (THIS CAN ALSO BE 1.544MHz FOR T1 ONLY OPERATION) 0.1μF NOTE 1: ALL RESISTOR VALUES ARE ±1%. NOTE 2: S IS A SIDACTOR. NOTE 3: THE FUSES ARE OPTIONAL TO PREVENT AC POWER LINE CROSSES FROM COMPROMISING THE TRANSFORMERS. NOTE 4: THE RT RESISTORS ARE USED TO INCREASE THE TRANSMITTER RETURN LOSS (Table 7-A). NO RETURN LOSS IS REQUIRED FOR T1 APPLICATIONS. NOTE 5: THE  $68\mu F$  IS USED TO KEEP THE LOCAL POWER PLANE POTENTIAL WITHIN TOLERANCE DURING A SURGE. NOTE 6: REFER TO APPLICATION NOTE 324 FOR SIDACTOR AND FUSE DETAILS.

Figure 7-2. Protected Interface Using Internal Receive Termination

 $V_{DD}$ **FUSE**  $0.1 \mu F$ TTIP  $V_{\text{DD}}$ ₿s **TRANSMIT** ⋬s ₿s 1.0μF LINE (₹)S (NONPOLARIZED) **TRING**  $V_{SS}$ 68μF **FUSE**  $0.01 \mu F$  $0.01 \mu F$ 2:1 **Dallas** (LARGER WINDING TOWARD Semiconductor THE NETWORK) DS21448  $V_{DD}$ 10μF 0.1μF 470  $V_{\text{SS}}$ **FUSE RTIP** (₹)S **RECEIVE** ₿s (₹) S LINE ₿s **RRING FUSE** 1:1 470 2.048MHz MCLK ◀ (THIS CAN ALSO BE 1.544MHz FOR T1 ONLY OPERATION)  $0.1 \mu F$ NOTE 1: ALL RESISTOR VALUES ARE ±1%. NOTE 2: S IS A SIDACTOR. NOTE 3: THE FUSES ARE OPTIONAL TO PREVENT AC POWER LINE CROSSES FROM COMPROMISING THE TRANSFORMERS. NOTE 4:  $R_r$  = 37.5 $\Omega$  FOR 75 $\Omega$  OR 60 $\Omega$  FOR 120 $\Omega$  E1 SYSTEMS, OR 50 $\Omega$  FOR 100 $\Omega$  T1 LINES. NOTE 5: THE RT RESISTORS ARE USED TO INCREASE THE TRANSMITTER RETURN LOSS (Table 7-A). NO RETURN LOSS IS REQUIRED FOR T1 APPLICATIONS. NOTE 6: THE 68 LF IS USED TO KEEP THE LOCAL POWER PLANE POTENTIAL WITHIN TOLERANCE DURING A SURGE. NOTE 7: REFER TO APPLICATION NOTE 324 FOR SIDACTOR AND FUSE DETAILS.

Figure 7-3. Protected Interface Using External Receive Termination

0.8:1:1CT 0.22μF FUSE UNBALANCED ②s 1.6:1 LINE (75Ω)  $V_{DD}$ TTIP R 0.1μF  $1.0 \mu F$ L1  $V_{\text{DD}}$ 0.22μF ② s ₿s Øs 2:1 Øs  $V_{SS}$ BALANCED LINE \_<sup>+</sup> 68μF  $(100\Omega/120\Omega)$ **TRING**  $0.01 \mu F$ . 0.01<sub>u</sub>F **FUSE** R 10μF  $V_{\text{DD}}$ 0.8:1:1CT  $0.22 \mu F$ FUSE RTIP UNBALANCED  $V_{\text{SS}}$ ₿s LINE  $(75\Omega)$ Dallas Semiconductor 51.1 DS21448 (₹)s L1 FUSE 2.048MHz (THIS CAN ALSO Øs. MCLK BE 1.544MHz FOR T1 ONLY BALANCED LINE OPERATION)  $(100\Omega/120\Omega)$ (₹)s **RRING FUSE** 60 60  $0.1 \mu F$ NOTE 1: REFER TO APPLICATION NOTE 384 FOR A COMPLETE DISCUSSION OF THIS CIRCUIT. NOTE 2: ALL RESISTOR VALUES ARE ±1%. NOTE 3: THE FUSES ARE OPTIONAL TO PREVENT AC POWER LINE CROSSES FROM COMPROMISING THE TRANSFORMERS. NOTE 4: S IS A SIDACTOR. **NOTE 5**: THE  $R_T$  RESISTORS ARE USED TO INCREASE THE TRANSMITTER RETURN LOSS (Table 7-C). NO RETURN LOSS IS REQUIRED FOR T1 APPLICATIONS.

Figure 7-4. Dual Connector-Protected Interface Using Receive Termination

NOTE 6: THE 68µF IS USED TO KEEP THE LOCAL POWER PLANE POTENTIAL WITHIN TOLERANCE DURING A SURGE.

Figure 7-5. E1 Transmit Pulse Template



Figure 7-6. T1 Transmit Pulse Template







Figure 7-8. Jitter Attenuation



## 8. JTAG BOUNDARY SCAN ARCHITECTURE AND TEST ACCESS PORT

The DS21448 IEEE 1149.1 design supports the standard instruction codes SAMPLE/PRELOAD, BYPASS, and EXTEST. Optional public instructions included are HIGHZ, CLAMP, and IDCODE (<u>Table 8-A</u>). The DS21448 contains the following items, which meet the requirements set by the IEEE 1149.1 Standard Test Access Port (TAP) and Boundary Scan Architecture:

Test Access Port TAP Controller Instruction Register Bypass Register
Boundary Scan Register
Device Identification Register

The TAP has the necessary interface pins JTRST, JTCLK, JTMS, JTDI, and JTDO. See the pin descriptions in Section  $\underline{1}$  for details. Details on Boundary Scan Architecture and the Test Access Port can be found in IEEE 1149.1-1990, IEEE 1149.1a-1993, and IEEE 1149.1b-1994.

Figure 8-1. JTAG Block Diagram



## 8.1 JTAG TAP Controller State Machine

This section covers the operation of the TAP controller state machine. See <u>Figure 8-2</u> for details on each of the states described below. The TAP controller is a finite state machine that responds to the logic level at JTMS on the rising edge of JTCLK (<u>Table 8-B</u>).

**Test-Logic-Reset.** Upon power-up, the TAP controller is in test-logic-reset state. The instruction register contains the IDCODE instruction. All system logic of the device operates normally.

**Run-Test-Idle.** The run-test-idle is used between scan operations or during specific tests. The instruction register and test registers remain idle.

**Select-DR-Scan.** All test registers retain their previous state. With JTMS LOW, a rising edge of JTCLK moves the controller into the capture-DR state and initiates a scan sequence. JTMS HIGH during a rising edge on JTCLK moves the controller to the select-IR-scan state.



Figure 8-2. TAP Controller State Diagram

**Capture-DR.** Data can be parallel-loaded into the test data registers selected by the current instruction. If the instruction does not call for a parallel load or the selected register does not allow parallel loads, the test register remains at its current value. On the rising edge of JTCLK, the controller goes to the shift-DR state if JTMS is LOW, or it goes to the exit1-DR state if JTMS is HIGH.

**Shift-DR.** The test data register selected by the current instruction is connected between JTDI and JTDO, and shifts data one stage toward its serial output on each rising edge of JTCLK. If a test register selected by the current instruction is not placed in the serial path, it maintains its previous state.

**Exit1-DR.** While in this state, a rising edge on JTCLK puts the controller in the update-DR state, which terminates the scanning process, if JTMS is HIGH. A rising edge on JTCLK with JTMS LOW puts the controller in the pause-DR state.

**Pause-DR.** Shifting of the test registers is halted while in this state. All test registers selected by the current instruction retain their previous state. The controller remains in this state while JTMS is LOW. A rising edge on JTCLK with JTMS HIGH puts the controller in the exit2-DR state.

**Exit2-DR.** A rising edge on JTCLK with JTMS HIGH while in this state puts the controller in the update-DR state and terminates the scanning process. A rising edge on JTCLK with JTMS LOW enters the shift-DR state.

**Update-DR.** A falling edge on JTCLK while in the update-DR state latches the data from the shift register path of the test registers into the data output latches. This prevents changes at the parallel output due to changes in the shift register.

**Select-IR-Scan.** All test registers retain their previous state. The instruction register remains unchanged during this state. With JTMS LOW, a rising edge on JTCLK moves the controller into the capture-IR state and initiates a scan sequence for the instruction register. JTMS HIGH during a rising edge on JTCLK puts the controller back into the test-logic-reset state.

**Capture-IR.** The capture-IR state is used to load the shift register in the instruction register with a fixed value. This value is loaded on the rising edge of JTCLK. If JTMS is HIGH on the rising edge of JTCLK, the controller enters the exit1-IR state. If JTMS is LOW on the rising edge of JTCLK, the controller enters the shift-IR state.

**Shift-IR.** In this state, the shift register in the instruction register is connected between JTDI and JTDO and shifts data one stage for every rising edge of JTCLK toward the serial output. The parallel register and all test registers remain at their previous states. A rising edge on JTCLK with JTMS HIGH moves the controller to the exit1-IR state. A rising edge on JTCLK with JTMS LOW keeps the controller in the shift-IR state while moving data one stage through the instruction shift register.

**Exit1-IR.** A rising edge on JTCLK with JTMS LOW puts the controller in the pause-IR state. If JTMS is HIGH on the rising edge of JTCLK, the controller enters the update-IR state and terminates the scanning process.

**Pause-IR.** Shifting of the instruction shift register is halted temporarily. With JTMS HIGH, a rising edge on JTCLK puts the controller in the exit2-IR state. The controller remains in the pause-IR state if JTMS is LOW during a rising edge on JTCLK.

**Exit2-IR.** A rising edge on JTCLK with JTMS HIGH puts the controller in the update-IR state. The controller loops back to shift-IR if JTMS is LOW during a rising edge of JTCLK in this state.

**Update-IR.** The instruction code shifted into the instruction shift register is latched into the parallel output on the falling edge of JTCLK as the controller enters this state. Once latched, this instruction becomes the current instruction. A rising edge on JTCLK with JTMS LOW puts the controller in the run-test-idle state. With JTMS HIGH, the controller enters the select-DR-scan state.

# 8.2 Instruction Register

CLAMP

HIGHZ

IDCODE

The instruction register contains a shift register, as well as a latched parallel output, and is 3 bits in length. When the TAP controller enters the shift-IR state, the instruction shift register is connected between JTDI and JTDO. While in the shift-IR state, a rising edge on JTCLK with JTMS LOW shifts the data one stage toward the serial output at JTDO. A rising edge on JTCLK in the exit1-IR state or the exit2-IR state with JTMS HIGH moves the controller to the update-IR state. The falling edge of that same JTCLK latches the data in the instruction shift register to the instruction parallel output. Table 8-A shows the instructions supported by the DS21448 and its respective operational binary codes.

| INSTRUCTION    | SELECTED REGISTER | INSTRUCTION CODES |  |  |  |  |  |
|----------------|-------------------|-------------------|--|--|--|--|--|
| SAMPLE/PRELOAD | Boundary Scan     | 010               |  |  |  |  |  |
| BYPASS         | Bypass            | 111               |  |  |  |  |  |
| EXTEST         | Boundary Scan     | 000               |  |  |  |  |  |

Bypass

**Bypass** 

Device Identification

Table 8-A. Instruction Codes for IEEE 1149.1 Architecture

**SAMPLE/PRELOAD.** This is a mandatory instruction for the IEEE 1149.1 specification that supports two functions. The digital I/Os of the device can be sampled at the boundary scan register without interfering with the normal operation of the device by using the capture-DR state. SAMPLE/PRELOAD also allows the device to shift data into the boundary scan register through JTDI using the shift-DR state.

011

100

**BYPASS.** When the BYPASS instruction is latched into the parallel instruction register, JTDI connects to JTDO through the 1-bit bypass test register. This allows data to pass from JTDI to JTDO without affecting the device's normal operation.

**EXTEST.** This allows testing of all interconnections to the device. When the EXTEST instruction is latched in the instruction register, the following actions occur. Once enabled through the update-IR state, the parallel outputs of all digital output pins are driven. The boundary scan register is connected between JTDI and JTDO. The capture-DR samples all digital inputs into the boundary scan register.

**CLAMP.** All digital outputs of the device are output data from the boundary scan parallel output while connecting the bypass register between JTDI and JTDO. The outputs do not change during the CLAMP instruction.

**HIGHZ.** All digital outputs of the device are placed in a high-impedance state. The BYPASS register is connected between JTDI and JTDO.

**IDCODE.** When the IDCODE instruction is latched into the parallel instruction register, the identification test register is selected. The device identification code is loaded into the identification register on the rising edge of JTCLK following entry into the capture-DR state. Shift-DR can be used to shift the identification code out serially through JTDO. During test-logic-reset, the identification code is forced into the instruction register's parallel output. The ID code always has a 1 in the LSB position. The next 11 bits identify the manufacturer's JEDEC number and number of continuation bytes followed by 16 bits for the device and 4 bits for the version <u>Table 8-B</u>. <u>Table 8-C</u> lists the device ID code for the SCT devices.

#### Table 8-B. ID Code Structure

| MSB                          |           |             | LSB |
|------------------------------|-----------|-------------|-----|
| Version<br>(Contact Factory) | Device ID | JEDEC       | 1   |
| 4 bits                       | 16 bits   | 00010100001 | 1   |

#### Table 8-C. Device ID Codes

| DEVICE  | 16-BIT ID |
|---------|-----------|
| DS21448 | 0018      |

#### 8.3 Test Registers

IEEE 1149.1 requires a minimum of two test registers—the bypass register and the boundary scan register. An optional test register, the identification register, has been included with the DS21448 design. It is used with the IDCODE instruction and the test-logic-reset state of the TAP controller.

#### **Bypass Register**

The bypass register is a single 1-bit shift register used with the BYPASS, CLAMP, and HIGHZ instructions that provides a short path between JTDI and JTDO.

#### **Identification Register**

The identification register contains a 32-bit shift register and a 32-bit latched parallel output. This register is selected during the IDCODE instruction and when the TAP controller is in the test-logic-reset state. See <u>Table 8-B</u> and <u>Table 8-C</u> for more information about bit usage.

#### **Boundary Scan Register**

The boundary scan register contains a shift register path and a latched parallel output for all control cells and digital I/O cells, and is n bits in length. See <u>Table 8-D</u> for all cell bit locations and definitions.

**Table 8-D. Boundary Scan Control Bits** 

|     |          | IN C  | Joan Join |     |
|-----|----------|-------|-----------|-----|
| BIT | BGA      | LQFP  | NAME      | I/O |
| _   | A1       | 124   | RTIP1     | I   |
| _   | A2       | 6     | TTIP1     | 0   |
| _   | A4       | 28    | RTIP2     | I   |
| _   | A5       | 38    | TTIP2     | 0   |
| _   | A7       | 60    | RTIP3     | I   |
| _   | A8       | 71    | TTIP3     | 0   |
| _   | A10      | 93    | RTIP4     | I   |
| _   | A11      | 102   | TTIP4     | 0   |
| _   | B2       | 125   | RRING1    | I   |
| _   | В3       | 9     | TRING1    | 0   |
| _   | B5       | 29    | RRING2    | I   |
| _   | В6       | 41    | TRING2    | 0   |
| _   | B8       | 61    | RRING3    | I   |
| _   | В9       | 74    | TRING3    | 0   |
| _   | B11      | 94    | RRING4    | I   |
| _   | B12      | 105   | TRING4    | 0   |
| _   | D1       | 39    | TVSS2     | _   |
| _   | D2       | 40    | TVDD2     | _   |
| 64  | D3       | 57    | CS2       | I   |
| 48  | D4       | 80    | D2/AD2    | I/O |
| 46  | D5       | 82    | D0/AD0    | I/O |
| 67  | D6       | 47    | BPCLK2    | 0   |
| 22  | D7       | 128   | RCL/LOTC2 | 0   |
| _   | D8       | 49–51 | VDD3      | _   |
|     | D9       | 52–54 | VSS3      | _   |
| 44  | D10      | 84    | CS3       | I   |
| 15  | D11      | 14    | RPOS3     | 0   |
| 3   | D12      | 34    | TNEG3     | I   |
| 17  | E1       | 12    | RPOS2     | 0   |
| 16  | E2       | 13    | RNEG2     | 0   |
| 49  | E3       | 79    | D3/AD3    | I/O |
| _   | E4       | 19–21 | VDD2      | _   |
| _   | E9       | 72    | TVSS3     | _   |
| 27  | E10      | 121   | PBEO3     | 0   |
| 63  | E11      | 58    | RCLK3     | 0   |
| 4   | E12      | 33    | TPOS3     | I   |
| 6   | F1       | 31    | RCLK2     | 0   |
| 7   | F2       | 30    | TPOS2     | 1   |
| 47  | F3       | 81    | D1/AD1    | I/O |
| _   | F4       | 22–24 | VSS2      | _   |
| 21  | F9       | 1     | RCL/LOTC3 | 0   |
| 65  | F10      | 56    | BPCLK3    | 0   |
| 14  | F11      | 15    | RNEG3     | 0   |
| 45  | F12      | 83    | TCLK3     | ı   |
| 9   | G1       | 26    | TPOS1     | l   |
| 18  | G2       | 11    | RNEG1     | 0   |
| 31  | G3       | 111   | PBEO2     | 0   |
|     | G9       | 73    | TVDD3     | _   |
| 51  | G11      | 77    | D5/AD5    | I/O |
|     | <u> </u> |       | 20,7120   |     |

| BIT            | Р   | PIN NAME I |                | I/O    |
|----------------|-----|------------|----------------|--------|
|                | BGA | LQFP       | IVAIIL         | 1/0    |
| 54<br>(Note 1) | _   |            | BUScntl        | _      |
| 56             | G12 | 66         | A0             | I      |
| 42             | H1  | 92         | WR (R/W)       | I      |
| 8              | H2  | 27         | TNEG1          | I      |
| 23             | H3  | 127        | RCLK1          | 0      |
| 26             | H4  | 122        | BPCLK1         | 0      |
| _              | H9  | 88–90      | VSS4           | _      |
| 52             | H10 | 76         | D6/AD6         | I/O    |
| 58             | H11 | 64         | A2             | ļ      |
| 57             | H12 | 65         | A1             |        |
| 2              | J1  | 35         | SCLK           | I      |
| 43             | J2  | 91         | RD (DS)        | I      |
| 11             | J3  | 18         | CS1            | I      |
| _              | J4  | 7          | TVSS1          | -      |
| _              | J5  | 8          | TVDD1          | _      |
| 33             | J6  | 109        | MCLK           | I      |
| 20             | J7  | 2          | RCL/LOTC4      | 0      |
| _              | J8  | 85–87      | VDD4           | 1      |
| 50             | J9  | 78         | D4/AD4         | I/O    |
| 53             | J10 | 75         | D7/AD7         | I/O    |
| 60             | K1  | 62         | A4             |        |
| 41             | K2  | 95         | ALE (AS)       |        |
| 1              | K3  | 36         | SDI            |        |
| 19             | K4  | 10         | RPOS1          | 0      |
| 32             | K5  | 110        | PBEO1          | 0      |
| 37             | K7  | 98         | TXDIS/TEST     | I      |
| 25             | K8  | 123        | PBEO4          | 0      |
| 39<br>(Note 2) | _   |            | <b>INTcntl</b> | _      |
| (Note 2)<br>38 | K9  | 97         | ĪNT            | I/O    |
| 28             | K10 | 114        | CS4            | I      |
| 13             | K10 | 16         | RPOS4          | 0      |
| 62             | K12 | 59         | TNEG4          | ı      |
| 59             | L1  | 63         | A3             | l      |
| 0              | L2  | 43         | TCLK2          | i      |
|                | L3  | 42         | JTRST          | i<br>İ |
| _              | L5  | 115–117    | VDD1           | _      |
| 24             | L6  | 126        | RCL/LOTC1      | 0      |
| 35             | L7  | 107        | BIS0           | ı      |
| 30             | L8  | 112        | BPCLK4         | 0      |
| 36             | L9  | 106        | HRST           | l      |
| _              | L10 | 103        | TVSS4          | _      |
| 40             | L11 | 96         | RCLK4          | 0      |
| 29             | L12 | 113        | TCLK4          | I      |
| 5              | M1  | 32         | TNEG2          | I      |
| 12             | M2  | 17         | TCLK1          | ı      |
| _              | M3  | 48         | JTMS           | ı      |
| _              | M4  | 118–120    | VSS1           | _      |
| _              | M5  | 44         | JTCLK          | I      |

| BIT | Р   | IN   | NAME    | I/O |
|-----|-----|------|---------|-----|
| БП  | BGA | LQFP | IVAIVIE | 1/0 |
| _   | M6  | 45   | JTDI    | 1   |
| _   | M7  | 46   | JTDO    | 0   |
| 55  | M8  | 68   | BIS1    | 1   |
| _   | M9  | 104  | TVDD4   |     |

| BIT | PIN |      | NAME     | I/O |
|-----|-----|------|----------|-----|
|     | BGA | LQFP |          |     |
| 10  | M10 | 25   | RNEG4    | 0   |
| 61  | _   | _    | ADRScntl | _   |
| 66  | M11 | 55   | TPOS4    | I   |
| 34  | M12 | 108  | PBTS     | I   |

Note 1: 0 = Dn/ADn are inputs; 1 = Dn/ADn are outputs.

**Note 2:**  $0 = \overline{INT}$  is an input;  $1 = \overline{INT}$  is an output.

#### 9. OPERATING PARAMETERS

## **ABSOLUTE MAXIMUM RATINGS**

Voltage Range on Any Pin Relative to Ground Operating Temperature Range for DS21448TN Storage Temperature Range Soldering Temperature -1.0V to +6.0V -40°C to +85°C -55°C to +125°C

See IPC/JEDEC J-STD-020 Specification

Stresses beyond those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated in the operational sections of the specifications is not implied. Exposure to the absolute maximum rating conditions for extended periods may affect device reliability.

#### RECOMMENDED DC OPERATING CONDITIONS

 $(T_A = -40^{\circ}C \text{ to } +85^{\circ}C)$ 

| PARAMETER                 | SYMBOL          | CONDITIONS | MIN   | TYP | MAX   | UNITS |
|---------------------------|-----------------|------------|-------|-----|-------|-------|
| Logic 1                   | V <sub>IH</sub> |            | 2.2   |     | 5.5   | V     |
| Logic 0                   | V <sub>IL</sub> |            | -0.3  |     | +0.8  | V     |
| Supply for 3.3V Operation | $V_{DD}$        | (Note 1)   | 3.135 | 3.3 | 3.465 | V     |

## **CAPACITANCE**

 $(T_A = +25^{\circ}C)$ 

| PARAMETER          | SYMBOL   | CONDITIONS | MIN | TYP | MAX | UNITS |
|--------------------|----------|------------|-----|-----|-----|-------|
| Input Capacitance  | $C^{IN}$ |            |     | 5   |     | pF    |
| Output Capacitance | $C_OUT$  |            |     | 7   |     | рF    |

## DC CHARACTERISTICS

 $(V_{DD} = 3.3V \pm 5\%, T_A = -40^{\circ}C \text{ to } +85^{\circ}C.)$ 

| PARAMETER                 | SYMBOL          | CONDITIONS   | MIN  | TYP  | MAX  | UNITS |
|---------------------------|-----------------|--------------|------|------|------|-------|
| Input Leakage             | I <sub>IL</sub> | (Note 2)     | -1.0 |      | +1.0 | μΑ    |
| Output Leakage            | I <sub>LO</sub> | (Note 3)     |      |      | +1.0 | μΑ    |
| Output Current (2.4V)     | I <sub>OH</sub> |              | -1.0 |      |      | mA    |
| Output Current (0.4V)     | I <sub>OL</sub> |              | +4.0 |      |      | mΑ    |
| Supply Current at 3.3V    | I <sub>DD</sub> | (Notes 4, 5) |      | 320  | 400  | mA    |
| Power Dissipation at 3.3V | $P_{DD}$        | (Notes 4, 5) |      | 1.06 | 1.32 | W     |

**Note 1:** Applies to  $V_{DD}$ .

**Note 2:**  $0.0V < V_{IN} < V_{DD}$ .

Note 3: Applied to  $\overline{\text{INT}}$  when tri-stated. Note 4: TCLK = MCLK = 2.048MHz.

Note 5: Power dissipation with all ports active, TTIP and TRING driving a  $30\Omega$  load, for an all-ones data density.

# 10. AC TIMING PARAMETERS AND DIAGRAMS

Table 10-A. AC Characteristics—Multiplexed Parallel Port (BIS0 = 0)

 $(V_{DD} = 3.3V \pm 5\%, T_A = -40$ °C to +85°C.) (<u>Figure 10-1</u>, <u>Figure 10-2</u>, and <u>Figure 10-3</u>)

| PARAMETER                                                             | SYMBOL            | CONDITIONS | MIN | TYP | MAX | UNITS |
|-----------------------------------------------------------------------|-------------------|------------|-----|-----|-----|-------|
| Cycle Time                                                            | t <sub>CYC</sub>  |            | 200 |     |     | ns    |
| Pulse Width, DS Low or RD High                                        | $PW_{EL}$         |            | 100 |     |     | ns    |
| Pulse Width, DS High or RD Low                                        | $PW_{EH}$         |            | 100 |     |     | ns    |
| Input Rise/Fall Times                                                 | $t_R$ , $t_F$     |            |     |     | 20  | ns    |
| R/W Hold Time                                                         | $t_{\sf RWH}$     |            | 10  |     |     | ns    |
| R/W Setup Time Before DS High                                         | t <sub>RWS</sub>  |            | 50  |     |     | ns    |
| CS Setup Time Before DS, WR, or RD Active                             | t <sub>CS</sub>   |            | 20  |     |     | ns    |
| CS Hold Time                                                          | t <sub>CH</sub>   |            | 0   |     |     | ns    |
| Read Data Hold Time                                                   | t <sub>DHR</sub>  |            | 10  |     | 50  | ns    |
| Write Data Hold Time                                                  | t <sub>DHW</sub>  |            | 5   |     |     | ns    |
| Muxed Address Valid to AS or ALE Fall                                 | t <sub>ASL</sub>  |            | 15  |     |     | ns    |
| Muxed Address Hold Time                                               | t <sub>AHL</sub>  |            | 10  |     |     | ns    |
| Delay Time DS, $\overline{WR}$ , or $\overline{RD}$ to AS or ALE Rise | t <sub>ASD</sub>  |            | 20  |     |     | ns    |
| Pulse Width AS or ALE High                                            | PW <sub>ASH</sub> |            | 30  |     |     | ns    |
| Delay Time, AS or ALE to DS, $\overline{WR}$ , or $\overline{RD}$     | t <sub>ASED</sub> |            | 10  |     |     | ns    |
| Output Data Delay Time from DS or RD                                  | $t_{DDR}$         |            | 20  |     | 80  | ns    |
| Data Setup Time                                                       | t <sub>DSW</sub>  |            | 50  |     |     | ns    |

Figure 10-1. Intel Bus Read Timing (PBTS = 0, BIS0 = 0)



Figure 10-2. Intel Bus Write Timing (PBTS = 0, BIS0 = 0)



Figure 10-3. Motorola Bus Timing (PBTS = 1, BIS0 = 0)



# Table 10-B. AC Characteristics—Nonmultiplexed Parallel Port (BIS0 = 1)

 $(V_{DD} = 3.3V \pm 5\%, T_A = -40$ °C to +85°C.) (<u>Figure 10-4</u>, <u>Figure 10-5</u>, <u>Figure 10-6</u>, and <u>Figure 10-7</u>)

| PARAMETER                                                                                                         | SYMBOL | CONDITIONS | MIN | TYP | MAX | UNITS |
|-------------------------------------------------------------------------------------------------------------------|--------|------------|-----|-----|-----|-------|
| Setup Time for A0 to A4, Valid to $\overline{\text{CS}}$ Active                                                   | t1     |            | 0   |     |     | ns    |
| Setup Time for $\overline{CS}$ Active to Either $\overline{RD}$ , $\overline{WR}$ , or $\overline{DS}$ Active     | t2     |            | 0   |     |     | ns    |
| Delay Time from Either $\overline{RD}$ or $\overline{DS}$ Active to Data Valid                                    | t3     |            |     |     | 75  | ns    |
| Hold Time from Either $\overline{RD}$ , $\overline{WR}$ , or $\overline{DS}$ Inactive to $\overline{CS}$ Inactive | t4     |            | 0   |     |     | ns    |
| Hold Time from $\overline{\mathbb{CS}}$ Inactive to Data Bus Tri-State                                            | t5     |            | 5.0 |     | 20  | ns    |
| Wait Time from Either WR or DS Active to Latch Data                                                               | t6     |            | 75  |     |     | ns    |
| Data Setup Time to Either WR or DS Inactive                                                                       | t7     |            | 10  |     |     | ns    |
| Data Hold Time from Either WR or DS Inactive                                                                      | t8     |            | 10  |     |     | ns    |
| Address Hold from Either $\overline{WR}$ or $\overline{DS}$ Inactive                                              | t9     |            | 10  |     |     | ns    |

Figure 10-4. Intel Bus Read Timing (PBTS = 0, BIS0 = 1)



Figure 10-5. Intel Bus Write Timing (PBTS = 0, BIS0 = 1)



Figure 10-6. Motorola Bus Read Timing (PBTS = 1, BIS0 = 1)



Figure 10-7. Motorola Bus Write Timing (PBTS = 1, BIS0 = 1)



# Table 10-C. AC Characteristics—Serial Port (BIS1 = 1, BIS0 = 0)

 $(V_{DD} = 3.3V \pm 5\%, T_A = -40^{\circ}C \text{ to } +85^{\circ}C.) (Figure 10-8)$ 

| PARAMETER                    | SYMBOL           | CONDITIONS | MIN | TYP | MAX | UNITS |
|------------------------------|------------------|------------|-----|-----|-----|-------|
| Setup Time CS to SCLK        | t <sub>CSS</sub> |            | 50  |     |     | ns    |
| Setup Time SDI to SCLK       | t <sub>SSS</sub> |            | 50  |     |     | ns    |
| Hold Time SCLK to SDI        | t <sub>SSH</sub> |            | 50  |     |     | ns    |
| SCLK High/Low Time           | t <sub>SLH</sub> |            | 200 |     |     | ns    |
| SCLK Rise/Fall Time          | t <sub>SRF</sub> |            |     |     | 50  | ns    |
| SCLK to CS Inactive          | t <sub>LSC</sub> |            | 50  |     |     | ns    |
| CS Inactive Time             | t <sub>CM</sub>  |            | 250 |     |     | ns    |
| SCLK to SDO Valid            | t <sub>SSV</sub> |            |     |     | 50  | ns    |
| SCLK to SDO Tri-State        | t <sub>SST</sub> |            |     | 100 |     | ns    |
| CS Inactive to SDO Tri-State | t <sub>CSH</sub> |            |     | 100 |     | ns    |

# Figure 10-8. Serial Bus Timing (BIS1 = 1, BIS0 = 0)



## Table 10-D. AC Characteristics—Receive Side

 $(V_{DD} = 3.3V \pm 5\%, T_A = -40^{\circ}C \text{ to } +85^{\circ}C.)$  (Figure 10-9)

| PARAMETER                                  | SYMBOL          | CONDITIONS | MIN | TYP | MAX  | UNITS |  |
|--------------------------------------------|-----------------|------------|-----|-----|------|-------|--|
| RCLK Period                                | t <sub>o-</sub> | (Note 1)   |     | 488 |      | ns    |  |
|                                            | t <sub>CP</sub> | (Note 2)   |     | 648 |      | 113   |  |
| RCLK Pulse Width                           | t <sub>CH</sub> | (Note 3)   | 200 |     |      | ns    |  |
|                                            | t <sub>CL</sub> | (14010-0)  | 200 |     |      |       |  |
| RCLK Pulse Width                           | t <sub>CH</sub> | (Note 4)   | 150 |     |      | ns    |  |
| Delay RCLK to RPOS, RNEG, PBEO, RBPV Valid | t <sub>DD</sub> |            |     |     | 50.0 | ns    |  |

Note 1: E1 mode.

Note 2: T1 or J1 mode.

Note 3: Jitter attenuator enabled in the receive path.

Note 4: Jitter attenuator disabled or enabled in the transmit path.

# Figure 10-9. Receive-Side Timing



# Table 10-E. AC Characteristics—Transmit Side

 $(V_{DD} = 3.3V \pm 5\%, T_A = -40^{\circ}C \text{ to } +85^{\circ}C.) (Figure 10-10)$ 

| PARAMETER                                  | SYMBOL          | CONDITIONS | MIN | TYP | MAX | UNITS |  |
|--------------------------------------------|-----------------|------------|-----|-----|-----|-------|--|
| TCLK Period                                | +               | (Note 5)   |     | 488 |     |       |  |
|                                            | t <sub>CP</sub> | (Note 6)   |     | 648 |     | ns    |  |
| TCLK Pulse Width                           | t <sub>CH</sub> |            | 75  |     |     |       |  |
|                                            | $t_{CL}$        |            | 75  |     |     | ns    |  |
| TPOS/TNEG Setup to TCLK Falling or Rising  | t <sub>su</sub> |            | 20  |     |     | ns    |  |
| TPOS/TNEG Hold from TCLK Falling or Rising | t <sub>HD</sub> |            | 20  |     |     | ns    |  |
| TCLK Rise and Fall Times                   | $t_R, t_F$      |            |     |     | 25  | ns    |  |

Note 5: E1 mode. Note 6: T1 or J1 mode.

# Figure 10-10. Transmit-Side Timing



# 11. PIN CONFIGURATIONS

# 11.1 144-Pin TE-PBGA

|   | 1           | 2           | 3          | 4          | 5          | 6             | 7              | 8      | 9             | 10         | 11          | 12     |
|---|-------------|-------------|------------|------------|------------|---------------|----------------|--------|---------------|------------|-------------|--------|
| Α | RTIP1       | TTIP1       | N.C.       | RTIP2      | TTIP2      | N.C.          | RTIP3          | TTIP3  | N.C.          | RTIP4      | TTIP4       | N.C.   |
| В | N.C.        | RRING1      | TRING1     | N.C.       | RRING2     | TRING2        | N.C.           | RRING3 | TRING3        | N.C.       | RRING4      | TRING4 |
| С | N.C.        | N.C.        | N.C.       | N.C.       | N.C.       | N.C.          | N.C.           | N.C.   | N.C.          | N.C.       | N.C.        | N.C.   |
| D | TVSS2       | TVDD2       | CS2        | D2/<br>AD2 | D0/<br>AD0 | BPCLK2        | RCL/<br>LOTC2  | VDD3   | VSS3          | CS3        | RPOS3       | TNEG3  |
| E | RPOS2       | RNEG2       | D3/<br>AD3 | VDD2       | N.C.       | N.C.          | N.C.           | N.C.   | TVSS3         | PEBO3      | RCLK3       | TPOS3  |
| F | RCLK2       | TPOS2       | D1/<br>AD1 | VSS2       | N.C.       | N.C.          | N.C.           | N.C.   | RCL/<br>LOTC3 | BPCLK3     | RNEG3       | TCLK3  |
| G | TPOS1       | RNEG1       | PEBO2      | N.C.       | N.C.       | N.C.          | N.C.           | N.C.   | TVDD3         | N.C.       | D5/<br>AD5  | A0     |
| н | WR<br>(R/W) | TNEG1       | RCLK1      | BPCLK1     | N.C.       | N.C.          | N.C.           | N.C.   | VSS4          | D6/<br>AD6 | A2/<br>OCES | A1     |
| J | SCLK        | RD<br>(DS)  | CS1        | TVSS1      | TVDD1      | MCLK          | RCL/<br>LOTC4  | VDD4   | D4/<br>AD4    | D7/<br>AD7 | N.C.        | N.C.   |
| К | A4/<br>SDO  | ALE<br>(AS) | SDI        | RPOS1      | PEBO1      | N.C.          | TXDIS/<br>TEST | PEBO4  | ĪNT           | CS4        | RPOS4       | TNEG4  |
| L | A3/<br>ICES | TCLK2       | JTRST      | N.C.       | VDD1       | RCL/<br>LOTC1 | BIS0           | BPCLK4 | HRST          | TVSS4      | RCLK4       | TCLK4  |
| М | TNEG2       | TCLK1       | JTMS       | VSS1       | JTCLK      | JTDI          | JTDO           | BIS1   | TVDD4         | RNEG4      | TPOS4       | PBTS   |

## 11.2 128-Pin LQFP



#### 12. PACKAGE INFORMATION

(The package drawing(s) in this data sheet may not reflect the most current specifications. The package number provided for each package is a link to the latest package outline information.)

## 12.1 144-Ball TE-PBGA (56-G6020-001)



# 12.2 128-Pin LQFP (56-G4011-001)



#### 13. THERMAL INFORMATION

Table 13-A. Thermal Characteristics—BGA

| PARAMETER                                         | MIN | TYP | MAX  | UNITS |
|---------------------------------------------------|-----|-----|------|-------|
| Ambient Temperature (Note 1)                      | -40 |     | +85  | °C    |
| Junction Temperature                              |     |     | +125 | °C    |
| Theta-JA (θ <sub>JA</sub> ) in Still Air (Note 2) |     | +24 |      | °C/W  |

# Table 13-B. Theta-JA ( $\theta_{JA}$ ) vs. Airflow—BGA

| FORCED AIR (m/s) | THETA-JA (θ <sub>JA</sub> ) |
|------------------|-----------------------------|
| 0                | 24°C/W                      |
| 1                | 21°C/W                      |
| 2.5              | 19°C/W                      |

## Table 13-C. Thermal Characteristics—LQFP

| PARAMETER                                         | MIN | TYP   | MAX  | UNITS |
|---------------------------------------------------|-----|-------|------|-------|
| Ambient Temperature (Note 1)                      | -40 |       | +85  | °C    |
| Junction Temperature                              |     |       | +125 | °C    |
| Theta-JA (θ <sub>JA</sub> ) in Still Air (Note 2) |     | +27.8 |      | °C/W  |
| Theta-JC ( $\theta_{JC}$ ) in Still Air (Note 3)  |     | +0.1  |      | °C/W  |

# Table 13-D. Theta-JA ( $\theta_{JA}$ ) vs. Airflow—LQFP

| FORCED AIR (m/s) | THETA-JA $(\theta_{JA})$ |
|------------------|--------------------------|
| 0                | 27.8°C/W                 |
| 1                | 23.5°C/W                 |
| 2.5              | 21.6°C/W                 |

Note 1: The package is mounted on a four-layer JEDEC-standard test board.

Note 2: Theta-JA  $(\theta_{JA})$  is the junction-to-ambient thermal resistance, when the package is mounted on a four-layer JEDEC-standard test board.

Note 3: While Theta-JC (θ<sub>JC</sub>) is commonly used as the thermal parameter that provides a correlation between the junction temperature (Tj) and the average temperature on top center of the LQFP package (TC), the proper term is Psi-JT. It is defined by: (Tj - TC) / overall package power.

Note 4: The method of measurement for the thermal parameters is defined in the EIA/JEDEC-standard document EIA-JESD51-2.

## 14. REVISION HISTORY

| REVISION | DESCRIPTION                                                                                                                                                                                                                |
|----------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 042303   | New product release.                                                                                                                                                                                                       |
|          | Table 5-B. Receive Level Indication: Changed "-12.5 to -5.0" to "-12.5 to -15.0". Adjusted steps after -17.5 dB to be in -2.5dB decrements.                                                                                |
| 012104   | Section 9, Operating Parameters: Updated supply current and power dissipation values in the DC Characteristics table to reflect latest characterization data. Updated Note 5 to show that values are for all ports active. |
| 113004   | In the <i>Absolute Maximum Ratings</i> section, added range for storage temperature and changed soldering temperature from IPC JEDEC J-STD-020A to J-STD-020.                                                              |
| 011206   | Added lead-free packages to Ordering Information table.                                                                                                                                                                    |

60 of 60

Maxim/Dallas Semiconductor cannot assume responsibility for use of any circuitry other than circuitry entirely embodied in a Maxim/Dallas Semiconductor product. No circuit patent licenses are implied. Maxim/Dallas Semiconductor reserves the right to change the circuitry and specifications without notice at any time.

Maxim Integrated Products, 120 San Gabriel Drive, Sunnyvale, CA 94086 408-737-7600

© 2006 Maxim Integrated Products • Printed USA

The Maxim logo is a registered trademark of Maxim Integrated Products, Inc. The Dallas logo is a registered trademark of Dallas Semiconductor.