# INTEGRATED CIRCUITS

# DATA SHEET

# **74LVT534**3.3 V Octal D-type flip-flop; inverting (3-State)

Product data Supersedes data of 1998 Feb 19







# 3.3 V Octal D-type flip-flop, inverting (3-State)

74LVT534

### **FEATURES**

- 3-State outputs for bus interfacing
- Common output enable
- TTL input and output switching levels
- Input and output interface capability to systems at 5 V supply
- Bus-hold data inputs eliminate the need for external pull-up resistors to hold unused inputs
- Live insertion/extraction permitted
- No bus current loading when output is tied to 5 V bus
- Power-up 3-State
- Power-up reset
- Latch-up protection exceeds 500mA per JEDEC Std 17
- ESD protection exceeds 2000 V per MIL STD 883 Method 3015 and 200 V per Machine Model

### **DESCRIPTION**

The LVT534 is a high-performance BiCMOS product designed for  $V_{CC}$  operation at 3.3 V.

This device is an 8-bit, edge triggered register coupled to eight 3-State output buffers. The two sections of the device are controlled independently by the clock (CP) and Output Enable ( $\overline{\text{OE}}$ ) control gates. The state of each D input (one set-up time before the LOW-to-HIGH clock transition) is transferred to the corresponding flip-flop's Q output.

The 3-State output buffers are designed to drive heavily loaded 3-State buses, MOS memories, or MOS microprocessors. The active-LOW Output Enable  $(\overline{OE})$  controls all eight 3-State buffers independent of the clock operation.

When  $\overline{\text{OE}}$  is LOW, the stored data appears at the outputs. When  $\overline{\text{OE}}$  is HIGH, the outputs are in the high-impedance "off" state, which means they will neither drive nor load the bus.

### QUICK REFERENCE DATA

| SYMBOL                               | PARAMETER                     | CONDITIONS<br>T <sub>amb</sub> = 25 °C; GND = 0 V    | TYPICAL    | UNIT |  |  |  |
|--------------------------------------|-------------------------------|------------------------------------------------------|------------|------|--|--|--|
| t <sub>PLH</sub><br>t <sub>PHL</sub> | Propagation delay<br>CP to Qn | $C_L = 50 \text{ pF};$<br>$V_{CC} = 3.3 \text{ V}$   | 3.0<br>3.5 | ns   |  |  |  |
| C <sub>IN</sub>                      | Input capacitance             | V <sub>I</sub> = 0 V or 3.0 V                        | 4          | pF   |  |  |  |
| C <sub>OUT</sub>                     | Output capacitance            | Outputs disabled;<br>V <sub>I/O</sub> = 0 V or 3.0 V | 7          | pF   |  |  |  |
| I <sub>CCZ</sub>                     | Total supply current          | Outputs disabled;<br>V <sub>CC</sub> = 3.6 V         | 0.13       | mA   |  |  |  |

### ORDERING INFORMATION

| OKBERNIO IIII OKUIII KIIOII |                   |             |            |
|-----------------------------|-------------------|-------------|------------|
| PACKAGES                    | TEMPERATURE RANGE | TYPE NUMBER | DWG NUMBER |
| 20-Pin Plastic SOL          | −40 °C to +85 °C  | 74LVT534D   | SOT163-1   |
| 20-Pin Plastic SSOP Type II | −40 °C to +85 °C  | 74LVT534DB  | SOT339-1   |
| 20-Pin Plastic TSSOP Type I | −40 °C to +85 °C  | 74LVT534PW  | SOT360-1   |

### **PIN CONFIGURATION**



### **PIN DESCRIPTION**

| PIN NUMBER                    | SYMBOL          | FUNCTION                               |
|-------------------------------|-----------------|----------------------------------------|
| 1                             | ŌĒ              | Output enable input (active-LOW)       |
| 3, 4, 7, 8,<br>13, 14, 17, 18 | D0 to D7        | Data inputs                            |
| 2, 5, 6, 9,<br>12, 15, 16, 19 | Q0 to Q7        | Inverting 3-State outputs              |
| 11                            | СР              | Clock pulse input (active rising edge) |
| 10                            | GND             | Ground (0 V)                           |
| 20                            | V <sub>CC</sub> | Positive supply voltage                |

2004 Aug 25 2

# 3.3 V Octal D-type flip-flop, inverting (3-State)

74LVT534

### **LOGIC SYMBOL**



### LOGIC SYMBOL (IEEE/IEC)



### **FUNCTION TABLE**

|        | NPUT       | S       | INTERNAL | OUTPUTS  | OPERATING               |
|--------|------------|---------|----------|----------|-------------------------|
| OE     | СР         | Dn      | REGISTER | QU to Q7 |                         |
| L<br>L | $\uparrow$ | l<br>h  | L<br>H   | H<br>L   | Latch and read register |
| L      | 1          | Х       | NC       | NC       | Hold                    |
| H<br>H | <b></b>    | X<br>Dn | NC<br>Dn | Z<br>Z   | Disable outputs         |

H = HIGH voltage level

h = HIGH voltage level one set-up time prior to the LOW-to-HIGH

clock transition

L = LOW voltage level

= LOW voltage level one set-up time prior to the LOW-to-HIGH

clock transition

NC= No change

X = Don't care Z = high-impedance "off" state

↑ = LOW-to-HIGH clock transition

1 = not a LOW-to-HIGH clock transition

### **LOGIC DIAGRAM**



# 3.3 V Octal D-type flip-flop, inverting (3-State)

74LVT534

### **ABSOLUTE MAXIMUM RATINGS<sup>1, 2</sup>**

| SYMBOL           | PARAMETER                      | CONDITIONS                  | RATING       | UNIT |
|------------------|--------------------------------|-----------------------------|--------------|------|
| V <sub>CC</sub>  | DC supply voltage              |                             | -0.5 to +4.6 | V    |
| I <sub>IK</sub>  | DC input diode current         | V <sub>I</sub> < 0 V        | -50          | mA   |
| VI               | DC input voltage <sup>3</sup>  |                             | -0.5 to +7.0 | V    |
| lok              | DC output diode current        | V <sub>O</sub> < 0 V        | -50          | mA   |
| V <sub>OUT</sub> | DC output voltage <sup>3</sup> | Output in Off or HIGH state | -0.5 to +7.0 | V    |
|                  | DC output output               | Output in LOW state         | 128          | A    |
| Гоит             | DC output current              | Output in HIGH state        | -64          | mA   |
| T <sub>stg</sub> | Storage temperature range      |                             | -65 to +150  | °C   |

### NOTES:

### RECOMMENDED OPERATING CONDITIONS

| SYMBOL           | PARAMETER                                                      | LIM | ITS | UNIT |
|------------------|----------------------------------------------------------------|-----|-----|------|
| STIMIBOL         | FARAMETER                                                      | MIN | MAX | UNIT |
| V <sub>CC</sub>  | DC supply voltage                                              | 2.7 | 3.6 | V    |
| VI               | Input voltage                                                  | 0   | 5.5 | V    |
| V <sub>IH</sub>  | HIGH-level input voltage                                       | 2.0 | -   | V    |
| $V_{IL}$         | Input voltage                                                  | _   | 0.8 | V    |
| I <sub>OH</sub>  | HIGH-level output current                                      | _   | -32 | mA   |
| ,                | LOW-level output current                                       | -   | 32  | A    |
| l <sub>OL</sub>  | LOW-level output current; current duty cycle ≤ 50 %, f ≥ 1 kHz | -   | 64  | mA   |
| Δt/Δν            | Input transition rise or fall rate; outputs enabled            | _   | 10  | ns/V |
| T <sub>amb</sub> | Operating free-air temperature range                           | -40 | +85 | °C   |

Stresses beyond those listed may cause permanent damage to the device. These are stress ratings only and functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

2. The performance capability of a high-performance integrated circuit in conjunction with its thermal environment can create junction

temperatures which are detrimental to reliability. The maximum junction temperature of this integrated circuit should not exceed 150 °C.

3. The input and output negative voltage ratings may be exceeded if the input and output clamp current ratings are observed.

# 3.3 V Octal D-type flip-flop, inverting (3-State)

74LVT534

### DC ELECTRICAL CHARACTERISTICS

|                    |                                                                                |                                                                                         |                         |                       | LIMITS                |            |    |
|--------------------|--------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------|-------------------------|-----------------------|-----------------------|------------|----|
| SYMBOL             | PARAMETER                                                                      | TEST CONDITIONS                                                                         | T <sub>amb</sub> =      | -40° C to +8          | 5 °C                  | UNIT       |    |
|                    |                                                                                |                                                                                         | MIN                     | TYP <sup>1</sup>      | MAX                   |            |    |
| V <sub>IK</sub>    | Input clamp voltage                                                            | $V_{CC} = 2.7 \text{ V; } I_{IK} = -18 \text{ mA}$                                      |                         | -                     | -0.9                  | -1.2       | V  |
|                    |                                                                                | $V_{CC} = 2.7 \text{ V to } 3.6 \text{ V; } I_{OH} = -100  \mu\text{A}$                 |                         | V <sub>CC</sub> - 0.2 | V <sub>CC</sub> - 0.1 | -          | V  |
| $V_{OH}$           | HIGH-level output voltage                                                      | $V_{CC} = 2.7 \text{ V; } I_{OH} = -8 \text{ mA}$                                       |                         | 2.4                   | 2.5                   | -          | V  |
|                    |                                                                                | $V_{CC} = 3.0 \text{ V}; I_{OH} = -32 \text{ mA}$                                       |                         | 2.0                   | 2.2                   | -          | V  |
|                    |                                                                                | V <sub>CC</sub> = 2.7 V; I <sub>OL</sub> = 100 μA                                       |                         | -                     | 0.1                   | 0.2        | V  |
|                    |                                                                                | V <sub>CC</sub> = 2.7 V; I <sub>OL</sub> = 24 mA                                        |                         | -                     | 0.3                   | 0.5        | V  |
| $V_{OL}$           | LOW-level output voltage                                                       | V <sub>CC</sub> = 3.0 V; I <sub>OL</sub> = 16 mA                                        |                         | -                     | 0.25                  | 0.4        | V  |
|                    |                                                                                | V <sub>CC</sub> = 3.0 V; I <sub>OL</sub> = 32 mA                                        |                         | -                     | 0.3                   | 0.5        | V  |
|                    |                                                                                | V <sub>CC</sub> = 3.0 V; I <sub>OL</sub> = 64 mA                                        |                         | _                     | 0.4                   | 0.55       | V  |
| V <sub>RST</sub>   | Power-up output low voltage <sup>5</sup>                                       | $V_{CC} = 3.6 \text{ V}; I_{O} = 1 \text{ mA}; V_{I} = \text{GND or } V_{O}$            | -                       | 0.13                  | 0.55                  | V          |    |
|                    |                                                                                | V <sub>CC</sub> = 0 V or 3.6 V; V <sub>I</sub> = 5.5 V                                  |                         | -                     | 1                     | 10         | μΑ |
|                    | land balana aman                                                               | $V_{CC} = 3.6 \text{ V}; V_I = V_{CC} \text{ or GND}$                                   | Control pins            | -                     | ± 0.1                 | ± 1        | μΑ |
| tı                 | Input leakage current                                                          | V <sub>CC</sub> = 3.6 V; V <sub>I</sub> = V <sub>CC</sub>                               | D : 1                   | -                     | 0.1                   | 1          | μΑ |
|                    |                                                                                | V <sub>CC</sub> = 3.6 V; V <sub>I</sub> = 0 V                                           | Data pins <sup>4</sup>  | -                     | -1                    | -5         | μΑ |
| l <sub>OFF</sub>   | Output off current                                                             | $V_{CC} = 0 \text{ V}; V_{I} \text{ or } V_{O} = 0 \text{ V to } 4.5 \text{ V}$         |                         | -                     | 1                     | ± 100      | μΑ |
|                    |                                                                                | V <sub>CC</sub> = 3 V; V <sub>I</sub> = 0.8 V                                           | 75                      | 150                   | -                     | μΑ         |    |
| I <sub>HOLD</sub>  | Bus Hold current A inputs <sup>7</sup>                                         | V <sub>CC</sub> = 3 V; V <sub>I</sub> = 2.0 V                                           |                         | -75                   | -150                  | -          | μΑ |
|                    |                                                                                | V <sub>CC</sub> = 0 V to 3.6 V; V <sub>CC</sub> = 3.6 V                                 |                         | ± 500                 | -                     | -          | μΑ |
| I <sub>EX</sub>    | Current into an output in the HIGH state when V <sub>O</sub> > V <sub>CC</sub> | V <sub>O</sub> = 5.5 V; V <sub>CC</sub> = 3.0 V                                         |                         | -                     | 60                    | 125        | μА |
| I <sub>PU/PD</sub> | Power-up/down 3-State output current <sup>3</sup>                              | $V_{CC} \le 1.2 \text{ V}; V_O = 0.5 \text{ V to } V_{CC}; V_I = GI_OE/OE = Don't care$ | ND or V <sub>CC</sub> ; | -                     | 1                     | ± 100      | μА |
| I <sub>OZH</sub>   | 3-State output HIGH current                                                    | $V_{CC}$ = 3.6 V; $V_{O}$ = 3 V; $V_{I}$ = $V_{IL}$ or $V_{IH}$                         |                         | -                     | 1                     | 5          | μΑ |
| I <sub>OZL</sub>   | 3-State output LOW current                                                     | $V_{CC}$ = 3.6 V; $V_{O}$ = 0.5 V; $V_{I}$ = $V_{IL}$ or $V_{IH}$                       |                         | -                     | 1                     | <b>-</b> 5 | μΑ |
| I <sub>CCH</sub>   |                                                                                | $V_{CC} = 3.6 \text{ V}$ ; Outputs HIGH; $V_I = \text{GND}$ $I_O = 0 \text{ mA}$        | or V <sub>CC</sub> ;    | -                     | 0.13                  | 0.19       | mA |
| I <sub>CCL</sub>   | Quiescent supply current <sup>3</sup>                                          | $V_{CC} = 3.6 \text{ V}$ ; Outputs LOW, $V_I = \text{GND c}$<br>$I_O = 0 \text{ mA}$    | r V <sub>CC</sub> ;     | -                     | 3                     | 12         | mA |
| I <sub>CCZ</sub>   |                                                                                | $V_{CC} = 3.6 \text{ V}$ ; Outputs Disabled; $V_I = GN$<br>$I_O = 0 \text{ mA}^6$       | ID or V <sub>CC</sub> ; | -                     | 0.13                  | 0.19       | mA |
| Δl <sub>CC</sub>   | Additional supply current per input pin <sup>2</sup>                           | $V_{CC}$ = 3 V to 3.6 V; One input at $V_{CC}$ – Other inputs at $V_{CC}$ or GND        | 0.6 V;                  | -                     | 0.1                   | 0.2        | mA |

- All typical values are at V<sub>CC</sub> = 3.3 V and T<sub>amb</sub> = 25 °C.
   This is the increase in supply current for each input at the specified voltage level other than V<sub>CC</sub> or GND.
   This parameter is valid for any V<sub>CC</sub> between 0 V and 1.2 V with a transition time of up to 10 msec. From V<sub>CC</sub> = 1.2 V to V<sub>CC</sub> = 3.3 V ± 0.3 V a transition time of 100 μsec is permitted. This parameter is valid for T<sub>amb</sub> = 25 °C only.
   Unused pins at V<sub>CC</sub> or GND.
- For valid test results, data must not be loaded into the flip-flops (or latches) after applying power.
   I<sub>CCZ</sub> is measured with outputs pulled to V<sub>CC</sub> or down to GND.
   This is the bus hold overdrive current required to force the input to the opposite logic state.

# 3.3 V Octal D-type flip-flop, inverting (3-State)

74LVT534

### **AC CHARACTERISTICS**

GND = 0 V;  $t_R$  =  $t_F$  = 2.5 ns;  $C_L$  = 50 pF;  $R_L$  = 500  $\Omega$ ;  $T_{amb}$  = -40 °C to +85 °C.

|                                      |                                             |          |            |                  | LIMITS     |                   |            | <b>UNIT</b> |
|--------------------------------------|---------------------------------------------|----------|------------|------------------|------------|-------------------|------------|-------------|
| SYMBOL PARAMETER                     |                                             | WAVEFORM | Vcc        | = 3.3 V ± 0      | .3 V       | V <sub>CC</sub> = | UNIT       |             |
|                                      |                                             |          | MIN        | TYP <sup>1</sup> | MAX        | MIN               | MAX        |             |
| f <sub>MAX</sub>                     | Maximum clock frequency                     | 1        | 100        | 150              | _          | 100               | _          | ns          |
| t <sub>PLH</sub><br>t <sub>PHL</sub> | Propagation delay<br>CP to Qn               | 1        | 1.7<br>2.2 | 3.0<br>3.5       | 4.6<br>4.9 | -<br>-            | 5.4<br>5.2 | ns          |
| t <sub>PZH</sub><br>t <sub>PZL</sub> | Output enable time to HIGH and LOW level    | 3<br>4   | 1.7<br>1.7 | 3.2<br>3.3       | 5.4<br>5.5 | -<br>-            | 7.0<br>5.6 | ns          |
| t <sub>PHZ</sub>                     | Output disable time from HIGH and LOW level | 3<br>4   | 2.1<br>2.1 | 3.5<br>3.4       | 4.8<br>4.8 | _<br>_            | 5.3<br>4.6 | ns          |

### NOTE:

### **AC SETUP REQUIREMENTS**

GND = 0 V;  $t_R$  =  $t_F$  = 2.5 ns;  $C_L$  = 50 pF;  $R_L$  = 500  $\Omega$ ;  $T_{amb}$  = -40 °C to +85 °C.

|                                          |                                   |          |                       | LIMITS       | 3                       |      |  |
|------------------------------------------|-----------------------------------|----------|-----------------------|--------------|-------------------------|------|--|
| SYMBOL                                   | PARAMETER                         | WAVEFORM | V <sub>CC</sub> = 3.3 | V ± 0.3 V    | V <sub>CC</sub> = 2.7 V | UNIT |  |
|                                          |                                   |          | MIN                   | TYP          | MIN                     |      |  |
| t <sub>S</sub> (H)<br>t <sub>S</sub> (L) | Setup time, HIGH or LOW, Dn to CP | 2        | 2.0<br>2.6            | 1.0<br>1.3   | 2.0<br>3.2              | ns   |  |
| t <sub>H</sub> (H)<br>t <sub>H</sub> (L) | Hold time, HIGH or LOW, Dn to CP  | 2        | 0                     | -1.3<br>-0.9 | 0<br>0                  | ns   |  |
| t <sub>W</sub> (H)<br>t <sub>W</sub> (L) | CP pulse width HIGH or LOW        | 1        | 1.5<br>4.2            | 0.8<br>3.0   | 1.5<br>5.0              | ns   |  |

6

<sup>1.</sup> All typical values are at  $V_{CC}$  = 3.3 V and  $T_{amb}$  = 25  $^{\circ}C.$ 

# 3.3 V Octal D-type flip-flop, inverting (3-State)

74LVT534

### **AC WAVEFORMS**

 $V_M = 1.5 \text{ V}, V_{IN} = \text{GND to } 2.7 \text{ V}$ 



Waveform 1. Propagation delay, clock input to output, clock pulse width, and maximum clock frequency



Waveform 2. Data setup and hold times



Waveform 3. 3-State Output Enable time to HIGH level and Output Disable time from HIGH level



Waveform 4. 3-State Output Enable time to LOW level and Output Disable time from LOW level

2004 Aug 25

7

# 3.3 V Octal D-type flip-flop, inverting (3-State)

74LVT534

### **TEST CIRCUIT AND WAVEFORM**



| TEST                               | SWITCH |
|------------------------------------|--------|
| t <sub>PLH</sub> /t <sub>PHL</sub> | Open   |
| t <sub>PLZ</sub> /t <sub>PZL</sub> | 6V     |
| t <sub>PHZ</sub> /t <sub>PZH</sub> | GND    |

### **DEFINITIONS**

R<sub>L</sub> = Load resistor; see AC CHARACTERISTICS for value.

 $R_T = ext{Termination resistance should be equal to $Z_{OUT}$ of pulse generators.}$ 

| FAMILY | IN        | PUT PULSE R | EQUIRE         | MENTS          |                |
|--------|-----------|-------------|----------------|----------------|----------------|
|        | Amplitude | Rep. Rate   | t <sub>W</sub> | t <sub>R</sub> | t <sub>F</sub> |
| 74LVT  | 2.7 V     | ≤10 MHz     | 500 ns         | ≤2.5 ns        | ≤2.5 ns        |

SV00092

# 3.3 V Octal D-type flip-flop, inverting (3-State)

74LVT534

### SO20: plastic small outline package; 20 leads; body width 7.5 mm

SOT163-1



### DIMENSIONS (inch dimensions are derived from the original mm dimensions)

| UNIT   | A<br>max. | A <sub>1</sub> | A <sub>2</sub> | А3   | bp             | С              | D <sup>(1)</sup> | E <sup>(1)</sup> | е    | HE             | L     | Lp             | Q              | v    | w    | у     | z <sup>(1)</sup> | θ  |
|--------|-----------|----------------|----------------|------|----------------|----------------|------------------|------------------|------|----------------|-------|----------------|----------------|------|------|-------|------------------|----|
| mm     | 2.65      | 0.3<br>0.1     | 2.45<br>2.25   | 0.25 | 0.49<br>0.36   | 0.32<br>0.23   | 13.0<br>12.6     | 7.6<br>7.4       | 1.27 | 10.65<br>10.00 | 1.4   | 1.1<br>0.4     | 1.1<br>1.0     | 0.25 | 0.25 | 0.1   | 0.9<br>0.4       | 8° |
| inches | 0.1       | 0.012<br>0.004 | 0.096<br>0.089 | 0.01 | 0.019<br>0.014 | 0.013<br>0.009 | 0.51<br>0.49     | 0.30<br>0.29     | 0.05 | 0.419<br>0.394 | 0.055 | 0.043<br>0.016 | 0.043<br>0.039 | 0.01 | 0.01 | 0.004 | 0.035<br>0.016   | 0° |

### Note

1. Plastic or metal protrusions of 0.15 mm (0.006 inch) maximum per side are not included.

| OUTLINE  |        | REFER  | EUROPEAN | ISSUE DATE |            |                                  |  |
|----------|--------|--------|----------|------------|------------|----------------------------------|--|
| VERSION  | IEC    | JEDEC  | JEITA    |            | PROJECTION | 1990E DATE                       |  |
| SOT163-1 | 075E04 | MS-013 |          |            |            | <del>-99-12-27</del><br>03-02-19 |  |

# 3.3 V Octal D-type flip-flop, inverting (3-State)

74LVT534

# SSOP20: plastic shrink small outline package; 20 leads; body width 5.3 mm

SOT339-1



### DIMENSIONS (mm are the original dimensions)

| UNIT | A<br>max. | A <sub>1</sub> | A <sub>2</sub> | А3   | bp           | С            | D <sup>(1)</sup> | E <sup>(1)</sup> | e    | HE         | L    | Lp           | Q          | ٧   | w    | у   | Z <sup>(1)</sup> | θ        |
|------|-----------|----------------|----------------|------|--------------|--------------|------------------|------------------|------|------------|------|--------------|------------|-----|------|-----|------------------|----------|
| mm   | 2         | 0.21<br>0.05   | 1.80<br>1.65   | 0.25 | 0.38<br>0.25 | 0.20<br>0.09 | 7.4<br>7.0       | 5.4<br>5.2       | 0.65 | 7.9<br>7.6 | 1.25 | 1.03<br>0.63 | 0.9<br>0.7 | 0.2 | 0.13 | 0.1 | 0.9<br>0.5       | 8°<br>0° |

### Note

1. Plastic or metal protrusions of 0.2 mm maximum per side are not included.

| OUTLINE  |     | REFER  | EUROPEAN | ISSUE DATE |            |                                   |  |
|----------|-----|--------|----------|------------|------------|-----------------------------------|--|
| VERSION  | IEC | JEDEC  | JEITA    |            | PROJECTION | 1990E DATE                        |  |
| SOT339-1 |     | MO-150 |          |            |            | <del>-99-12-27-</del><br>03-02-19 |  |

# 3.3 V Octal D-type flip-flop, inverting (3-State)

74LVT534

### TSSOP20: plastic thin shrink small outline package; 20 leads; body width 4.4 mm

SOT360-1











### DIMENSIONS (mm are the original dimensions)

| UNIT | A<br>max. | A <sub>1</sub> | A <sub>2</sub> | А3   | bp           | С          | D <sup>(1)</sup> | E <sup>(2)</sup> | e    | HE         | L | Lp           | Q          | >   | W    | у   | Z <sup>(1)</sup> | θ        |
|------|-----------|----------------|----------------|------|--------------|------------|------------------|------------------|------|------------|---|--------------|------------|-----|------|-----|------------------|----------|
| mm   | 1.1       | 0.15<br>0.05   | 0.95<br>0.80   | 0.25 | 0.30<br>0.19 | 0.2<br>0.1 | 6.6<br>6.4       | 4.5<br>4.3       | 0.65 | 6.6<br>6.2 | 1 | 0.75<br>0.50 | 0.4<br>0.3 | 0.2 | 0.13 | 0.1 | 0.5<br>0.2       | 8°<br>0° |

### Notes

- 1. Plastic or metal protrusions of 0.15 mm maximum per side are not included.
- 2. Plastic interlead protrusions of 0.25 mm maximum per side are not included.

| OUTLINE  |     | REFER  | EUROPEAN | ISSUE DATE |            |                                  |  |
|----------|-----|--------|----------|------------|------------|----------------------------------|--|
| VERSION  | IEC | JEDEC  | JEITA    |            | PROJECTION | ISSUE DATE                       |  |
| SOT360-1 |     | MO-153 |          |            |            | <del>-99-12-27</del><br>03-02-19 |  |

# 3.3 V Octal D-type flip-flop, inverting (3-State)

74LVT534

# **REVISION HISTORY**

| Rev | Date     | Description                                                                                                                                                              |
|-----|----------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| _3  | 20040825 | Product data sheet (9397 750 14004). Supersedes Product specification of 1998 Feb 19 (9397 750 03536).                                                                   |
|     |          | Modifications:                                                                                                                                                           |
|     |          | <ul> <li>Ordering information table on page 2:</li> <li>remove 'North America' column</li> <li>change column heading 'Outside North America' to 'Type Number'</li> </ul> |
|     |          | ● AC characteristics table on page 6: change Max. value of t <sub>PHZ</sub> from '3.0 ns' to '4.8 ns'                                                                    |
| _2  | 19980219 | Product specification (9397 750 03536). ECN 853-1855 18988 of 19 February 1998. Supersedes data of 1996 Aug 13.                                                          |
| _1  | 19960813 |                                                                                                                                                                          |

2004 Aug 25 12

# 3.3 V Octal D-type flip-flop, inverting (3-State)

74LVT534

### Data sheet status

| Level | Data sheet status <sup>[1]</sup> | Product<br>status <sup>[2] [3]</sup> | Definitions                                                                                                                                                                                                                                                                                    |
|-------|----------------------------------|--------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| I     | Objective data sheet             | Development                          | This data sheet contains data from the objective specification for product development.  Philips Semiconductors reserves the right to change the specification in any manner without notice.                                                                                                   |
| II    | Preliminary data sheet           | Qualification                        | This data sheet contains data from the preliminary specification. Supplementary data will be published at a later date. Philips Semiconductors reserves the right to change the specification without notice, in order to improve the design and supply the best possible product.             |
| III   | Product data sheet               | Production                           | This data sheet contains data from the product specification. Philips Semiconductors reserves the right to make changes at any time in order to improve the design, manufacturing and supply. Relevant changes will be communicated via a Customer Product/Process Change Notification (CPCN). |

<sup>[1]</sup> Please consult the most recently issued data sheet before initiating or completing a design.

### **Definitions**

Short-form specification — The data in a short-form specification is extracted from a full data sheet with the same type number and title. For detailed information see the relevant data sheet or data handbook.

Limiting values definition — Limiting values given are in accordance with the Absolute Maximum Rating System (IEC 60134). Stress above one or more of the limiting values may cause permanent damage to the device. These are stress ratings only and operation of the device at these or at any other conditions above those given in the Characteristics sections of the specification is not implied. Exposure to limiting values for extended periods may affect device reliability.

Application information — Applications that are described herein for any of these products are for illustrative purposes only. Philips Semiconductors make no representation or warranty that such applications will be suitable for the specified use without further testing or modification.

### **Disclaimers**

Life support — These products are not designed for use in life support appliances, devices, or systems where malfunction of these products can reasonably be expected to result in personal injury. Philips Semiconductors customers using or selling these products for use in such applications do so at their own risk and agree to fully indemnify Philips Semiconductors for any damages resulting from such application.

Right to make changes — Philips Semiconductors reserves the right to make changes in the products—including circuits, standard cells, and/or software—described or contained herein in order to improve design and/or performance. When the product is in full production (status 'Production'), relevant changes will be communicated via a Customer Product/Process Change Notification (CPCN). Philips Semiconductors assumes no responsibility or liability for the use of any of these products, conveys no license or title under any patent, copyright, or mask work right to these products, and makes no representations or warranties that these products are free from patent, copyright, or mask work right infringement, unless otherwise specified.

### Contact information

For additional information please visit

http://www.semiconductors.philips.com. Fax: +31 40 27 24825

For sales offices addresses send e-mail to: sales.addresses@www.semiconductors.philips.com

© Koninklijke Philips Electronics N.V. 2004 All rights reserved. Printed in U.S.A.

Date of release: 08-04

Document order number: 9397 750 14004

Let's make things better.

Philips Semiconductors





<sup>[2]</sup> The product status of the device(s) described in this data sheet may have changed since this data sheet was published. The latest information is available on the Internet at URL http://www.semiconductors.philips.com.

<sup>[3]</sup> For data sheets describing multiple type numbers, the highest-level product status determines the data sheet status.