**Product data sheet** ### 1. General description The TJA1080A is a FlexRay transceiver that is fully compliant with the FlexRay electrical physical layer specification V2.1 Rev. A (see <u>Ref. 1</u>). In addition, it incorporates features and parameters included in V3.0.1 (see <u>Ref. 2</u> and <u>Section 14</u>). It is primarily intended for communication systems from 1 Mbit/s to 10 Mbit/s, and provides an advanced interface between the protocol controller and the physical bus in a FlexRay network. The TJA1080A can be configured to be used as an active star transceiver or as a node transceiver. The TJA1080A provides differential transmit capability to the network and differential receive capability to the FlexRay controller. It offers excellent EMC performance as well as high ESD protection. The TJA1080A actively monitors the system performance using dedicated error and status information (readable by any microcontroller), as well as internal voltage and temperature monitoring. The TJA1080A supports the mode control as used in NXP Semiconductors TJA1054 (see Ref. 3) and TJA1041 (see Ref. 4) CAN transceivers. The TJA1080A is the next step up from the TJA1080 FlexRay transceiver (Ref. 5). Being fully pin compatible and offering the same excellent ESD protection, the TJA1080A also features: - Improved power-on reset concept - Improved ElectroMagnetic Emission (EME) - · Support of 60 ns minimum bit time - Improved bus error detection functionality This makes the TJA1080A an excellent choice in any kind of FlexRay node. See <u>Section 14</u> for a detailed overview of differences between the TJA1080 and the TJA1080A. #### 2. Features and benefits #### 2.1 Optimized for time triggered communication systems - Compliant with FlexRay electrical physical layer specification V2.1 Rev. A (see Ref. 1) - Automotive product qualification in accordance with AEC-Q100 - Data transfer up to 10 Mbit/s - Support of 60 ns minimum bit time - Very low EME to support unshielded cable - Differential receiver with high common-mode range for ElectroMagnetic Immunity (EMI) - Auto I/O level adaptation to host controller supply voltage V<sub>IO</sub> - Can be used in 14 V and 42 V powered systems - Instant shut-down interface (via BGE pin) - Independent power supply ramp-up for V<sub>BAT</sub>, V<sub>CC</sub> and V<sub>IO</sub> - Transceiver can be used for linear passive bus topologies as well as active star topologies #### 2.2 Low power management - Low power management including two inhibit switches - Very low current in Sleep and Standby modes - Local and remote wake-up - Supports remote wake-up via dedicated data frames - Wake-up source recognition - Automatic power-down (in Star-sleep mode) in star configuration #### 2.3 Diagnosis (detection and signalling) - Overtemperature detection - Short-circuit on bus lines - V<sub>BAT</sub> power-on flag (first battery connection and cold start) - Pin TXEN and pin BGE clamping - Undervoltage detection on pins V<sub>BAT</sub>, V<sub>CC</sub> and V<sub>IO</sub> - Wake source indication #### 2.4 Protection - Bus pins protected against 8 kV HBM ESD pulses - Bus pins protected against transients in automotive environment (according to ISO 7637 class C) - Bus pins short-circuit proof to battery voltage (14 V and 42 V) and ground - Fail-silent behavior in case of an undervoltage on pins V<sub>BAT</sub>, V<sub>CC</sub> or V<sub>IO</sub> - Passive behavior of bus lines in the event that transceiver is not powered # 2.5 Functional classes according to FlexRay electrical physical layer specification (see Ref. 1) - Bus driver voltage regulator control - Bus driver bus guardian control interface - Bus driver logic level adaptation - Active star communication controller interface - Active star bus guardian interface - Active star voltage regulator control TJA1080A FlexRay transceiver ## 3. Ordering information #### Table 1. Ordering information | Type number | Package | Package | | | | | | | | | |----------------|---------|-------------------------------------------------------------------|----------|--|--|--|--|--|--|--| | | Name | Description | Version | | | | | | | | | TJA1080ATS/2/T | SSOP20 | plastic shrink small outline package; 20 leads; body width 5.3 mm | SOT339-1 | | | | | | | | ### 4. Block diagram TJA1080A ### 5. Pinning information ### 5.1 Pinning 5.2 Pin description ### Table 2. Pin description | Symbol | Pin | Type | Description | |-----------------|-----|------|-------------------------------------------------------------------------------------| | INH2 | 1 | 0 | inhibit 2 output for switching external voltage regulator | | INH1 | 2 | 0 | inhibit 1 output for switching external voltage regulator | | EN | 3 | I | enable input; when HIGH enabled; internal pull-down | | $V_{IO}$ | 4 | Р | supply voltage for V <sub>IO</sub> voltage level adaptation | | TXD | 5 | I | transmit data input; internal pull-down | | TXEN | 6 | I | transmitter enable input; when HIGH transmitter disabled; internal pull-up | | RXD | 7 | 0 | receive data output | | BGE | 8 | I | bus guardian enable input; when LOW transmitter disabled; internal pull-down | | STBN | 9 | I | standby input; low-power mode when LOW; internal pull-down | | TRXD1 | 10 | I/O | data bus line 1 for inner star connection | | TRXD0 | 11 | I/O | data bus line 0 for inner star connection | | RXEN | 12 | 0 | receive data enable output; when LOW bus activity detected | | ERRN | 13 | 0 | error diagnoses output; when LOW error detected | | $V_{BAT}$ | 14 | Р | battery supply voltage | | WAKE | 15 | I | local wake-up input; internal pull-up or pull-down (depends on voltage at pin WAKE) | | GND | 16 | Р | ground | | BM | 17 | I/O | bus line minus | | BP | 18 | I/O | bus line plus | | V <sub>CC</sub> | 19 | Р | supply voltage (+5 V) | | $V_{BUF}$ | 20 | Р | buffer supply voltage | | | | | | JA1080A All information provided in this document is subject to legal disclaimers. ### 6. Functional description The block diagram of the total transceiver is illustrated in Figure 1. #### 6.1 Operating configurations #### 6.1.1 Node configuration In node configuration the transceiver operates as a stand-alone transceiver. The transceiver can be configured as node by connecting pins TRXD0 and TRXD1 to ground during a power-on situation (PWON flag is set). The configuration will be latched when the PWON flag is reset, see Section 6.7.4. The following operating modes are available: - Normal (normal power mode) - · Receive-only (normal power mode) - Standby (low power mode) - Go-to-sleep (low power mode) - Sleep (low power mode) #### 6.1.2 Star configuration In star configuration the transceiver operates as a branch of a FlexRay active star. The transceiver can be configured as star by connecting pin TRXD0 or TRXD1 to $V_{BUF}$ during a PWON situation (PWON flag is set). The configuration will be latched when the PWON flag is reset, see Section 6.7.4 "Power-on flag". It is possible to redirect data from one branch to other branches via the inner bus. It is also possible to send data to all branches via pin TXD, if pins TXEN and BGE have the correct polarity. The following operating modes are available: - Star-idle (normal power mode) - Star-transmit (normal power mode) - Star-receive (normal power mode) - Star-sleep (low power mode) - Star-standby (low power mode) - Star-locked (normal power mode) In the star configuration all modes are autonomously controlled by the transceiver, except in the case of a wake-up. JA1080A #### 6.1.3 Bus activity and idle detection The following mechanisms for activity and idle detection are valid for node and star configurations in normal power modes: - If the absolute differential voltage on the bus lines is higher than |V<sub>i(dif)det(act)</sub>| for t<sub>det(act)(bus)</sub>, then activity is detected on the bus lines and pin RXEN is switched to LOW which results in pin RXD being released: - If, after bus activity detection, the differential voltage on the bus lines is higher than V<sub>IH(dif)</sub>, pin RXD will go HIGH - If, after bus activity detection, the differential voltage on the bus lines is lower than V<sub>IL(dif)</sub>, pin RXD will go LOW - If the absolute differential voltage on the bus lines is lower than |V<sub>i(dif)det(act)</sub>| for t<sub>det(idle)(bus)</sub>, then idle is detected on the bus lines and pin RXEN is switched to HIGH. This results in pin RXD being blocked (pin RXD is switched to HIGH or stays HIGH) Additionally, in star configuration, activity and idle can be detected (see <u>Figure 6</u> for state transitions due to activity/idle detection in star configuration): - If pin TXEN is LOW for longer than t<sub>det(act)(TXEN)</sub>, activity is detected on pin TXEN - If pin TXEN is HIGH for longer than t<sub>det(idle)(TXEN)</sub>, idle is detected on pin TXEN - If pin TRXD0 or TRXD1 is LOW for longer than t<sub>det(act)(TRXD)</sub>, activity is detected on pins TRXD0 and TRXD1 - If pin TRXD0 and TRXD1 is HIGH for longer than t<sub>det(idle)(TRXD)</sub>, idle is detected on pins TRXD0 and TRXD1 #### 6.2 Operating modes in node configuration The TJA1080A provides two control pins STBN and EN in order to select one of the modes of operation in node configuration. See <u>Table 3</u> for a detailed description of the pin signalling in node configuration, and Figure 3 for the timing diagram. All mode transitions are controlled via pins EN and STBN unless an undervoltage condition is present. If $V_{IO}$ and $(V_{BUF}$ or $V_{BAT})$ are within their operating ranges, pin ERRN indicates the status of the error flag. Operating ranges are: $V_{BAT} = 6.5$ V to 60 V, $V_{CC} = 4.75$ V to 5.25 V, $V_{BUF} = 4.75$ V to 5.25 V and $V_{IO} = 2.2$ V to 5.25 V. Table 3. Pin signalling in node configuration | Mode | STBN | EN | ERRN[1] | | RXEN | | RXD | | Transmitter | INH1 | INH2 | |--------------|------|--------|--------------------|----------------------------|-----------------|------|---------------------------------|--------------------------|-------------|--------|----------| | WIOGE | SIDN | NA FIA | LKKNES | | KALI | | NAD | | Hansiiiiiei | 114111 | 114112 | | | | | LOW | HIGH | LOW | HIGH | LOW | HIGH | | | | | Normal | HIGH | HIGH | error flag<br>set | error flag<br>reset | bus<br>activity | bus | bus<br>DATA_0 | bus<br>DATA_1<br>or idle | enabled | HIGH | HIGH | | Receive-only | HIGH | LOW | | | | idle | | | disabled | | | | Go-to-sleep | LOW | HIGH | error flag | error flag | • | flag | wake flag<br>set <sup>[2]</sup> | flag | | | float[3] | | Standby | LOW | LOW | set <sup>[2]</sup> | set <sup>[2]</sup> reset s | | | | | | | | | Sleep | LOW | Χ | | | | | reset | | float | float | | <sup>[1]</sup> Pin ERRN provides a serial interface for retrieving diagnostic information. All information provided in this document is subject to legal disclaimers. <sup>[2]</sup> Valid if $V_{IO}$ and $(V_{BUF}$ or $V_{BAT})$ are present. #### [3] If wake flag is not set. The state diagram in node configuration is illustrated in Figure 5. The state transitions are represented with numbers, which correspond with the numbers in column 3 of Table 4 to Table 7. Table 4. State transitions forced by EN and STBN (node configuration) $\rightarrow$ indicates the action that initiates a transaction; $\rightarrow$ 1 and $\rightarrow$ 2 are the consequences of a transaction. | Transition | Direction to | Transition | Pin | | Flag | | | | | Note | |--------------|--------------|------------|-----------------|-----------------|-------------------------|--------------------------------|--------------------------------|---------|-------------------------|--------| | from mode | mode | number | STBN | EN | UV <sub>VIO</sub> | UV <sub>VBAT</sub> | UV <sub>VCC</sub> | PWON | Wake | | | Normal | Receive-only | 1 | Н | $\rightarrow$ L | cleared | cleared | cleared | cleared | cleared | | | | Go-to-sleep | 2 | $\rightarrow$ L | Н | cleared | cleared | cleared | cleared | cleared | | | | Standby | 3 | $\rightarrow$ L | $\rightarrow$ L | cleared | cleared | cleared | cleared | cleared | [1] | | Receive-only | Normal | 4 | Н | $\rightarrow$ H | cleared | cleared | cleared | Χ | X | | | | Go-to-sleep | 5 | $\rightarrow$ L | $\rightarrow$ H | cleared | cleared | cleared | Χ | X | | | | Standby | 6 | $\rightarrow$ L | L | cleared | cleared | cleared | Χ | X | | | Standby | Normal | 7 | $\rightarrow$ H | $\rightarrow$ H | cleared | cleared | $2 \rightarrow \text{cleared}$ | Χ | $1 \rightarrow cleared$ | [2][3] | | | Receive-only | 8 | $\rightarrow$ H | L | cleared | cleared | $2 \rightarrow \text{cleared}$ | X | $1 \rightarrow set$ | [2][3] | | | Go-to-sleep | 9 | L | $\rightarrow$ H | cleared | cleared | X | X | X | | | Go-to-sleep | Normal | 10 | $\rightarrow$ H | Н | cleared | cleared | cleared | X | $1 \rightarrow cleared$ | [2][4] | | | Receive-only | 11 | $\rightarrow$ H | $\rightarrow$ L | cleared | cleared | cleared | X | $1 \rightarrow set$ | [2][4] | | | Standby | 12 | L | $\rightarrow$ L | cleared | cleared | X | X | X | [4] | | | Sleep | 13 | L | Н | cleared | cleared | X | X | cleared | [5] | | Sleep | Normal | 14 | $\rightarrow$ H | Н | $2 \rightarrow cleared$ | $2 \rightarrow \text{cleared}$ | $2 \rightarrow \text{cleared}$ | Χ | $1 \rightarrow cleared$ | [2][3] | | | Receive-only | 15 | $\rightarrow$ H | L | $2 \rightarrow cleared$ | $2 \rightarrow \text{cleared}$ | $2 \rightarrow cleared$ | X | $1 \rightarrow set$ | [2][3] | - [1] STBN must be set to LOW at least $t_{\text{det}(\text{EN})}$ after the falling edge on EN. - [2] Positive edge on pin STBN sets the wake flag. In the case of a transition to Normal mode the wake flag is immediately cleared. - [3] Setting the wake flag clears the $UV_{VIO}$ , $UV_{VBAT}$ and $UV_{VCC}$ flags. - $[4] \quad \text{Hold time of go-to-sleep is less than } t_{h(gotosleep)}.$ - [5] Hold time of go-to-sleep becomes greater than $t_{h(gotosleep)}$ . FlexRay transceiver Product data sheet Table 5. State transitions forced by a wake-up (node configuration) $\rightarrow$ indicates the action that initiates a transaction; $\rightarrow$ 1 and $\rightarrow$ 2 are the consequences of a transaction. | Transition | Direction to | Transition | Pin | | Flag | Flag | | | | | |-------------|--------------|------------|------|----|-------------------------|-------------------------|-------------------------|------|-------------------|--------| | from mode | mode | number | STBN | EN | UV <sub>VIO</sub> | UV <sub>VBAT</sub> | UV <sub>VCC</sub> | PWON | Wake | | | Standby | Normal | 16 | Н | Н | cleared | cleared | $1 \rightarrow cleared$ | Χ | $\rightarrow$ set | [1 | | | Receive-only | 17 | Н | L | cleared | cleared | $1 \rightarrow cleared$ | Χ | $\rightarrow$ set | [1] | | | Go-to-sleep | 18 | L | Н | cleared | cleared | $1 \rightarrow cleared$ | Χ | $\rightarrow$ set | [1] | | | Standby | 19 | L | L | cleared | cleared | 1 → cleared | Χ | $\rightarrow$ set | [1] | | Go-to-sleep | Normal | 20 | Н | Н | cleared | cleared | $1 \rightarrow cleared$ | Χ | $\rightarrow$ set | [1] | | | Receive-only | 21 | Н | L | cleared | cleared | $1 \rightarrow cleared$ | Χ | $\rightarrow$ set | [1 | | | Standby | 22 | L | L | cleared | cleared | $1 \rightarrow cleared$ | Χ | $\rightarrow$ set | [1 | | | Go-to-sleep | 23 | L | Н | cleared | cleared | $1 \rightarrow cleared$ | Χ | $\rightarrow$ set | [1] | | Sleep | Normal | 24 | Н | Н | $1 \rightarrow cleared$ | $1 \rightarrow cleared$ | $1 \rightarrow cleared$ | Χ | $\rightarrow$ set | [1][2 | | | Receive-only | 25 | Н | L | 1 → cleared | 1 → cleared | $1 \rightarrow cleared$ | Χ | $\rightarrow$ set | [1][2] | | | Standby | 26 | L | L | 1 → cleared | $1 \rightarrow cleared$ | $1 \rightarrow cleared$ | Χ | $\rightarrow$ set | [1] | | | Go-to-sleep | 27 | L | Н | 1 → cleared | 1 → cleared | 1 → cleared | Χ | $\rightarrow$ set | [1][2 | <sup>[1]</sup> Setting the wake flag clears the $\rm UV_{VIO},\, \rm UV_{VBAT}$ and $\rm UV_{VCC}$ flag. <sup>[2]</sup> Transition via Standby mode. Product data sheet Table 6. State transitions forced by an undervoltage condition (node configuration) $\rightarrow$ indicates the action that initiates a transaction; $\rightarrow$ 1 and $\rightarrow$ 2 are the consequences of a transaction. | Transition from | Direction to | Transition | Flag | | | | | Note | |-----------------|--------------|------------|-------------------|--------------------|-------------------|---------|-------------|------------| | mode | mode | number | UV <sub>VIO</sub> | UV <sub>VBAT</sub> | UV <sub>VCC</sub> | PWON | Wake | | | Normal | Sleep | 28 | $\rightarrow$ set | cleared | cleared | cleared | cleared | [1] | | | Sleep | 29 | cleared | $\rightarrow$ set | cleared | cleared | cleared | <u>[1]</u> | | | Standby | 30 | cleared | cleared | $\rightarrow$ set | cleared | cleared | <u>[1]</u> | | Receive-only | Sleep | 31 | $\rightarrow$ set | cleared | cleared | Χ | 1 → cleared | <u>[1]</u> | | | Sleep | 32 | cleared | $\rightarrow$ set | cleared | Χ | 1 → cleared | <u>[1]</u> | | | Standby | 33 | cleared | cleared | $\rightarrow$ set | Χ | 1 → cleared | <u>[1]</u> | | Go-to-sleep | Sleep | 34 | $\rightarrow$ set | cleared | cleared | Χ | 1 → cleared | [1] | | | Sleep | 35 | cleared | $\rightarrow$ set | cleared | Χ | 1 → cleared | [1] | | Standby | Sleep | 36 | $\rightarrow$ set | cleared | X | X | 1 → cleared | [1][2] | | | Sleep | 37 | cleared | $\rightarrow$ set | Χ | X | 1 → cleared | [1][3] | [1] $UV_{VIO}$ , $UV_{VBAT}$ or $UV_{VCC}$ detected clears the wake flag. $\label{eq:VIO} \text{[2]} \quad \text{UV}_{\text{VIO}} \text{ overrules UV}_{\text{VCC}}.$ [3] UV<sub>VBAT</sub> overrules UV<sub>VCC</sub>. FlexRay transceiver TJA1080A FlexRay transceiver Product data sheet Table 7. State transitions forced by an undervoltage recovery (node configuration) $\rightarrow$ indicates the action that initiates a transaction; $\rightarrow$ 1 and $\rightarrow$ 2 are the consequences of a transaction. | Transition | Direction to | Transition | Pin | | Flag | | | | | Note | |------------|--------------|------------|------|----|-----------------------|-----------------------|-----------------------|------|-------------------------|------------| | from mode | mode | number | STBN | EN | UV <sub>VIO</sub> | UV <sub>VBAT</sub> | UV <sub>VCC</sub> | PWON | Wake | | | Standby | Normal | 38 | Н | Н | cleared | cleared | $\rightarrow$ cleared | Χ | X | [1] | | | Receive-only | 39 | Н | L | cleared | cleared | $\rightarrow$ cleared | X | X | <u>[1]</u> | | Sleep | Normal | 40 | Н | Н | cleared | $\rightarrow$ cleared | cleared | X | $1 \rightarrow cleared$ | [2][3] | | | Normal | 41 | Н | Н | $\rightarrow$ cleared | cleared | cleared | X | X | [4] | | | Receive-only | 42 | Н | L | cleared | $\rightarrow$ cleared | cleared | X | $1 \rightarrow set$ | [2][3] | | | Receive-only | 43 | Н | L | $\rightarrow$ cleared | cleared | cleared | Х | X | <u>[4]</u> | | | Standby | 44 | L | L | cleared | $\rightarrow$ cleared | cleared | Х | $1 \rightarrow set$ | [2][3] | | | Sleep | 45 | L | X | $\rightarrow$ cleared | cleared | cleared | X | cleared | [4] | | | Go-to-sleep | 46 | L | Н | cleared | $\rightarrow$ cleared | cleared | Х | $1 \rightarrow set$ | [2][3] | | | Sleep | 47 | L | X | $\rightarrow$ cleared | cleared | cleared | X | cleared | [4] | - [1] Recovery of UV<sub>VCC</sub> flag. - [2] Recovery of $UV_{VBAT}$ flag. - $[3] \quad \text{Clearing the UV}_{\text{VBAT}} \text{ flag sets the wake flag. In the case of a transition to Normal mode the wake flag is immediately cleared.}$ - [4] Recovery of $UV_{VIO}$ flag. #### 6.2.1 Normal mode In Normal mode the transceiver is able to transmit and receive data via the bus lines BP and BM. The output of the normal receiver is directly connected to pin RXD. The transmitter behavior in Normal mode of operation, with no time-out present on pins TXEN and BGE and the temperature flag not set, is given in Table 8. In this mode pins INH1 and INH2 are set HIGH. Table 8. Transmitter function table | BGE | TXEN | TXD | Transmitter | |-----|------|-----|---------------------------------------------------------------------------------------------------| | L | Χ | Χ | transmitter is disabled | | X | Н | X | transmitter is disabled | | Н | L | Н | transmitter is enabled; the bus lines are actively driven; BP is driven HIGH and BM is driven LOW | | Н | L | L | transmitter is enabled; the bus lines are actively driven; BP is driven LOW and BM is driven HIGH | #### 6.2.2 Receive-only mode In Receive-only mode the transceiver can only receive data. The transmitter is disabled, regardless of the voltages on pins BGE and TXEN. In this mode pins INH1 and INH2 are set HIGH. #### 6.2.3 Standby mode In Standby mode the transceiver has entered a low power mode which means very low current consumption. In the Standby mode the device is not able to transmit or receive data and the low power receiver is activated to monitor for bus wake-up patterns. Standby mode can be entered if the correct polarity is applied to pins EN and STBN (see Figure 5 and Table 4) or an undervoltage is present on pin $V_{CC}$ ; see Figure 5. In this mode, pin INH1 is set HIGH. If the wake flag is set, pin INH2 is set to HIGH and pins RXEN and RXD are set to LOW, otherwise pin INH2 is floating and pins RXEN and RXD are set to HIGH; see Section 6.5. #### 6.2.4 Go-to-sleep mode In this mode the transceiver behaves as in Standby mode. If this mode is selected for a longer time than the go-to-sleep hold time parameter (minimum hold time) and the wake flag has been previously cleared, the transceiver will enter Sleep mode, regardless of the voltage on pin EN. #### 6.2.5 Sleep mode In Sleep mode the transceiver has entered a low power mode. The only difference with Standby mode is that pin INH1 is also set floating. Sleep mode is also entered if the $UV_{VIO}$ or $UV_{VBAT}$ flag is set. In case of an undervoltage on pin $V_{CC}$ or $V_{BAT}$ while $V_{IO}$ is present, the wake flag is set by a positive edge on pin STBN. The undervoltage flags will be reset by setting the wake flag, and therefore the transceiver will enter the mode indicated on pins EN and STBN if $V_{IO}$ is present. A detailed description of the wake-up mechanism is given in Section 6.5. ### 6.3 Operating modes in star configuration In star configuration mode control via pins EN and STBN is not possible. The transceiver autonomously controls the operating modes except in the case of wake-up. The timing diagram of a transceiver configured in star configuration is illustrated in <u>Figure 7</u>. The state diagram in star configuration is illustrated in <u>Figure 6</u>. A detailed description of the pin signalling in star configuration is given in <u>Table 9</u>. If $V_{IO}$ and $(V_{BUF}$ or $V_{BAT})$ are within their operating ranges, pin ERRN indicates the status of the error flag. Operating ranges are: $V_{BAT} = 6.5 \text{ V}$ to 60 V, $V_{CC} = 4.75 \text{ V}$ to 5.25 V, $V_{BUF} = 4.75 \text{ V}$ to 5.25 V and $V_{IO} = 2.2 \text{ V}$ to 5.25 V. Table 9. Pin signalling in star configuration | Mode | TRXD0/ | ERRN[1] | | RXEN | RXEN | | RXD | | r INH1 | INH2 | |---------------|-----------------------------------------------|--------------------|----------------------------|---------------------------------|-----------|---------------|---------------|----------|--------|-------| | | TRXD1 | LOW | HIGH | LOW | HIGH | LOW | HIGH | | | | | Star-transmit | output <sup>[2]</sup><br>input <sup>[3]</sup> | error flag<br>set | r flag error flag<br>reset | bus<br>activity | bus idle | bus<br>DATA_0 | bus<br>DATA_1 | enabled | HIGH | HIGH | | Star-receive | output | | | | | | or idle | disabled | | | | Star-idle | input | | | | | | | | | | | Star-locked | input | | | | | | | | | | | Star-standby | input | error flag | | wake flag<br>set <sup>[4]</sup> | wake flag | wake flag | wake flag | | | | | Star-sleep | input | set <sup>[4]</sup> | | | reset | set[4] | reset | | float | float | <sup>[1]</sup> Pin ERRN provides a serial interface for retrieving diagnostic information. Pin BGE must be HIGH in order to enable the transmitter via pin TXEN. If pin BGE is LOW, it is not possible to activate the transmitter via pin TXEN. If pin TXEN is not used (no controller connected to the transceiver), it has to be connected to pin GND in order to prevent TXEN activity detection. In all normal modes pin RXD is connected to the output of the normal mode receiver and therefore represents the data on the bus lines. JA1080A <sup>[2]</sup> TRXD lines switched as output if TXEN activity is the initiator for Star-transmit mode. <sup>[3]</sup> TRXD lines are switched as input if TRXD activity is the initiator for Star-transmit mode. <sup>[4]</sup> Valid if $V_{IO}$ and $(V_{BUF}$ or $V_{BAT})$ are present. 16 of 49 #### 6.3.1 Star-idle mode This mode is entered if one of the following events occurs: - From Star-receive mode and Star-transmit mode if idle is detected on the bus lines, on pin TXEN and on pins TRXD0 and TRXD1. - If the transceiver is in Star-locked mode and idle is detected on the bus lines and pin TXEN for longer than t<sub>to(locked-idle)</sub>. - If the transceiver is in Star-standby mode and the wake flag is set or no undervoltage is present. - If the transceiver is in Star-sleep mode and the wake flag is set, the transceiver enters Star-idle mode in order to obtain a stable starting point (no glitches on the bus lines etc.). In Star-idle mode the transceiver monitors pins TXEN, TRXD0 and TRXD1 and the bus lines for activity. In this mode the transmitter is disabled. #### 6.3.2 Star-transmit mode This mode is entered if one of the following events occur: - If the transceiver is in Star-idle mode and activity is detected on pin TXEN. - If the transceiver is in Star-idle mode and activity is detected on pins TRXD0 and TRXD1. In Star-transmit mode the transmitter is enabled and the transceiver can transmit data on the bus lines and on the TRXD lines. It transmits the data received on pins TXD or TRXD0 and TRXD1, depending on where activity is detected: - If activity is detected on the TRXD lines, the transceiver transmits data from pins TRXD0 and TRXD1 to the bus. - If activity is detected on the TXEN, the transceiver transmits data from pin TXD to the bus and to the TRXD lines. #### 6.3.3 Star-receive mode This mode is entered if the transceiver is in Star-idle mode and activity has been detected on the bus lines. In Star-receive mode the transceiver transmits data received on the bus via the TRXD0 and TRXD1 lines to other transceivers connected to the TRXD lines. The transmitter is always disabled. RXD, which represents the data on the bus lines, is output at TRXD0 and TRXD1. #### 6.3.4 Star-standby mode This mode is entered if one of the following events occur: - From Star-idle, Star-transmit or Star-receive modes if the wake flag is set and an undervoltage on pin V<sub>CC</sub> is present for longer than t<sub>to(uv)(VCC)</sub>. - If the PWON flag is set. In Star-standby mode the transceiver has entered a low power mode. In this mode the current consumption is as low as possible to prevent discharging the capacitor at pin $V_{\text{RUF}}$ . If pins $V_{IO}$ and $V_{BUF}$ are within their operating range, pins RXD and RXEN will indicate the wake flag. #### 6.3.5 Star-sleep mode This mode is entered if one of the following events occur: - $\bullet \ \ \text{From any mode if an undervoltage on pin $V_{CC}$ is present for longer than $t_{det(uv)(VCC)}$.}$ - If the transceiver is in Star-idle mode and no activity is detected on the bus lines and pins TXEN, TRXD0 and TRXD1 for longer than t<sub>to(idle-sleep)</sub>. - If Star-locked mode is active for longer than tto(locked-sleep). In Star-sleep mode the transceiver has entered a low power mode. In this mode the current consumption is as low as possible to prevent the car battery from discharging. The inhibit switches are switched off. In this mode the wake flag wakes the transceiver. A detailed description of the wake-up mechanism is given in Section 6.5. If pins $V_{IO}$ and $V_{BUF}$ are within their operating range, pins RXD and RXEN will indicate the wake flag. #### 6.3.6 Star-locked mode This mode is entered if one of the following events occur: - If the transceiver is in Star-transmit mode and activity on pin TXEN is detected for longer than t<sub>to(tx-locked)</sub>. - If the transceiver is in Star-receive mode and activity is detected on the bus lines for longer than t<sub>to(rx-locked)</sub>. This mode is a fail-silent mode and in this mode the transmitter is disabled. #### 6.4 Start-up The TJA1080A initialization is independent of the way the voltage supplies $V_{BAT}$ , $V_{CC}$ and $V_{IO}$ ramp up. A dedicated power-up sequence is not necessary. #### 6.4.1 Node configuration Node configuration can be selected by applying a voltage lower than $0.3V_{BUF}$ to pins TRXD0 and TRXD1 during power-on. Node configuration is latched by resetting the PWON flag while the voltage on pins TRXD0 and TRXD1 is lower than $0.3V_{BUF}$ ; see Section 6.7.4 for (re)setting the PWON flag. #### 6.4.2 Star configuration Star configuration can be selected by applying a voltage higher than $0.7V_{BUF}$ to pins TRXD0 or TRXD1 during power-on. Star configuration is latched by resetting the PWON flag while one of the voltages on pins TRXD0 or TRXD1 is higher than $0.7V_{BUF}$ . See Section 6.7.4 for (re)setting the PWON flag. In this case the transceiver goes from Star-standby mode to Star-idle mode. #### 6.5 Wake-up mechanism #### 6.5.1 Node configuration In Sleep mode (pins INH1 and INH2 are switched off), the transceiver will enter Standby mode or Go-to-sleep mode (depending on the value at pin EN), if the wake flag is set. Consequently, pins INH1 and INH2 are switched on. If no undervoltage is present on pins $V_{IO}$ and $V_{BAT}$ , the transceiver switches immediately to the mode indicated on pins EN and STBN. In Standby, Go-to-sleep and Sleep modes pins RXD and RXEN are driven LOW if the wake flag is set. #### 6.5.2 Star configuration In Star-sleep mode (pins INH1 and INH2 are switched off), the transceiver will enter Star-idle mode (pins INH1 and INH2 are switched on) if the wake flag is set. After entering Star-idle mode the transceiver monitors for activity to choose the appropriate mode transition (see Figure 6). #### 6.5.3 Remote wake-up #### 6.5.3.1 Bus wake-up via wake-up pattern Bus wake-up is detected if two consecutive DATA\_0 of at least $t_{det(wake)DATA_0}$ separated by an idle or DATA\_1 of at least $t_{det(wake)idle}$ , followed by an idle or DATA\_1 of at least $t_{det(wake)idle}$ are present on the bus lines within $t_{det(wake)tot}$ . #### 6.5.3.2 Bus wake-up via dedicated FlexRay data frame The reception of a dedicated data frame, emulating a valid wake-up pattern, as shown in Figure 9, sets the wake-up flag of the TJA1080A. Due to the Byte Start Sequence (BSS), preceding each byte, the DATA\_0 and DATA\_1 phases for the wake-up symbol are interrupted every 1 $\mu$ s. For 10 Mbit/s the maximum interruption time is 130 ns. Such interruptions do not prevent the transceiver from recognizing the wake-up pattern in the payload of a data frame. The wake-up flag will not be set upon reception of an invalid wake-up pattern. TJA1080A All information provided in this document is subject to legal disclaimers #### 6.5.4 Local wake-up via pin WAKE If the voltage on pin WAKE is lower than $V_{th(det)(WAKE)}$ for longer than $t_{wake(WAKE)}$ (falling edge on pin WAKE) a local wake-up event on pin WAKE is detected. At the same time, the biasing of this pin is switched to pull-down. If the voltage on pin WAKE is higher than $V_{th(det)(WAKE)}$ for longer than $t_{wake(WAKE)}$ , the biasing of this pin is switched to pull-up, and no local wake-up will be detected. TJA1080A All information provided in this document is subject to legal disclaimers. #### 6.6 Fail silent behavior In order to be fail silent, undervoltage detection and a reset mechanism for the digital state machine is implemented. If an undervoltage is detected on pins $V_{CC}$ , $V_{IO}$ and/or $V_{BAT}$ , the transceiver will enter a low power mode. This ensures a passive and defined behavior of the transmitter and receiver in case of an undervoltage detection. In the region between the minimum operating voltage and the undervoltage detection threshold, the principle function of the transmitter and receiver is maintained. However, in this region parameters (e.g. thresholds and delays of the transmitter and receiver) may deviate from the range specified for the operating range. The digital state machine is supplied by $V_{CC}$ , $V_{IO}$ or $V_{BAT}$ , depending on which voltage is available. Therefore, the digital state machine will be properly supplied as long as the voltage on pin $V_{CC}$ or pin $V_{IO}$ remains above 4.75 V or the voltage on pin $V_{BAT}$ remains above 6.5 V. If the voltage on all pins $V_{CC}$ , $V_{IO}$ and $V_{BAT}$ breaks down, a reset signal will be given to the digital state machine as soon as the internal supply voltage for the digital state machine is not sufficient for proper operation of the state machine. This ensures a passive and defined behavior of the digital state machine in case of an overall supply voltage breakdown. #### 6.6.1 V<sub>BAT</sub> undervoltage - Node configuration: If the UV<sub>VBAT</sub> flag is set the transceiver will enter Sleep mode (pins INH1 and INH2 are switched off) regardless of the voltage present on pins EN and STBN. If the undervoltage recovers the wake flag will be set and the transceiver will enter the mode determined by the voltages on pins EN and STBN. - Star configuration: The TJA1080A in star configuration is able to transmit and receive data as long as V<sub>CC</sub> and V<sub>IO</sub> are within their operating ranges, regardless of the undervoltage on V<sub>BAT</sub>. #### 6.6.2 V<sub>CC</sub> undervoltage - Node configuration: If the UV<sub>VCC</sub> flag is set the transceiver will enter the Standby mode (pin INH2 is switched off) regardless of the voltage present on pins EN and STBN. If the undervoltage recovers or the wake flag is set mode switching via pins EN and STBN is possible. - Star configuration: If the UV<sub>VCC</sub> flag is set the transceiver will enter the Star-sleep mode. #### 6.6.3 V<sub>IO</sub> undervoltage Node configuration: If the voltage on pin V<sub>IO</sub> is lower than V<sub>uvd(VIO)</sub> (even if the UV<sub>VIO</sub> flag is reset) pins EN, STBN, TXD and BGE are set LOW (internally) and pin TXEN is set HIGH (internally). If the UV<sub>VIO</sub> flag is set the transceiver will enter Sleep mode (pins INH1 and INH2 are switched off). If the undervoltage recovers or the wake flag is set, mode switching via pins EN and STBN is possible. TJA1080A Star configuration: If an undervoltage is present on pin V<sub>IO</sub> (even if the UV<sub>VIO</sub> flag is reset) pins EN, STBN, TXD and BGE are set LOW (internally) and pin TXEN is set HIGH (internally). If the UV<sub>VIO</sub> flag is set, pin INH1 is switched off. If an undervoltage is present on pin V<sub>IO</sub> and V<sub>CC</sub> is within the operating range, the TJA1080A will forward the received data on TRXD or bus lines to all other branches. #### 6.7 Flags #### 6.7.1 Local wake-up source flag The local wake-up source flag can only be set in a low power mode. When a wake-up event on pin WAKE is detected (see <u>Section 6.5.4</u>) it sets the local wake-up source flag. The local wake-up source flag is reset by entering a low power mode. #### 6.7.2 Remote wake-up source flag The remote wake-up source flag can only be set in a low power mode if pin $V_{BAT}$ is within its operating range. When a remote wake-up event is detected on the bus lines (see Section 6.5.3) it sets the remote wake-up source flag. The remote wake-up source flag is reset by entering a low power mode. #### 6.7.3 Wake flag The wake flag is set if one of the following events occurs: - The local or remote wake-up source flag is set (edge sensitive) - A positive edge is detected on pin STBN if V<sub>IO</sub> is present - Recovery of the UV<sub>VBAT</sub> flag (only in node configuration) - By recognizing activity on pins TRXD0 and TRXD1 (only in star configuration) In node configuration the wake flag is reset by entering Normal mode, a low power mode or setting one of the undervoltage flags. In star configuration the wake flag is reset by entering a low power mode or by recovery of the $UV_{VCC}$ signal (without $t_{rec(uv)(VCC)}$ ). #### 6.7.4 Power-on flag The PWON flag is set if the internal supply voltage for the digital part becomes higher than the lowest value it needs to operate. In node configuration, entering Normal mode resets the PWON flag. In star configuration the PWON flag is reset when the UV<sub>VCC</sub> signal goes LOW (no undervoltage detected). #### 6.7.5 Node configuration flag Configuration flag set means node configuration. #### 6.7.6 Temperature medium flag The temperature medium flag is set if the junction temperature exceeds $T_{j(warn)(medium)}$ in a normal power mode while pin $V_{BAT}$ is within its operating range. The temperature medium flag is reset when the junction temperature drops below $T_{j(warn)(medium)}$ in a normal power mode with pin $V_{BAT}$ within its operating range or after a read of the status register in a low power mode while pin $V_{BAT}$ is within its operating range. No action will be taken if this flag is set. TJA1080A #### 6.7.7 Temperature high flag The temperature high flag is set if the junction temperature exceeds $T_{j(dis)(high)}$ in a normal power mode while pin $V_{BAT}$ is within its operating range. In node configuration the temperature high flag is reset if a negative edge is applied to pin TXEN while the junction temperature is lower than $T_{j(dis)(high)}$ in a normal power mode with pin $V_{BAT}$ within its operating range. In star configuration, the temperature high flag is reset by any activity detection (edge) while the junction temperature is lower than $T_{j(dis)(high)}$ in a normal power mode while pin $V_{BAT}$ is within its operating range. If the temperature high flag is set the transmitter is disabled and pins TRXD0 and TRXD1 are switched off. #### 6.7.8 TXEN\_BGE clamped flag The TXEN\_BGE clamped flag is set if pin TXEN is LOW and pin BGE is HIGH for longer than $t_{detCL(TXEN\_BGE)}$ . The TXEN\_BGE clamped flag is reset if pin TXEN is HIGH or pin BGE is LOW. If the TXEN\_BGE flag is set, the transmitter is disabled. #### 6.7.9 Bus error flag The bus error flag is set if pin TXEN is LOW and pin BGE is HIGH and the data received from the bus lines (pins BP and BM) is different to that received on pin TXD. Additionally in star configuration the bus error flag is also set if the data received on the bus lines is different to that received on pins TRXD0 and TRXD1. The transmission of any valid communication element, including a wake-up pattern, does not lead to bus error indication. The error flag is reset if the data on the bus lines (pins BP and BM) is the same as on pin TXD or if the transmitter is disabled. No action will be taken if the bus error flag is set. #### 6.7.10 UV<sub>VBAT</sub> flag The $UV_{VBAT}$ flag is set if the voltage on pin $V_{BAT}$ is lower than $V_{uvd(VBAT)}$ . The $UV_{VBAT}$ flag is reset if the voltage is higher than $V_{uvd(VBAT)}$ or by setting the wake flag; see Section 6.6.1. #### 6.7.11 UV<sub>VCC</sub> flag The $UV_{VCC}$ flag is set if the voltage on pin $V_{CC}$ is lower than $V_{uvd(VCC)}$ for longer than $t_{det(uv)(VCC)}$ . The flag is reset if the voltage on pin $V_{CC}$ is higher than $V_{uvd(VCC)}$ for longer than $t_{rec(uv)(VCC)}$ or the wake flag is set; see Section 6.6.2. #### 6.7.12 UV<sub>VIO</sub> flag The $UV_{VIO}$ flag is set if the voltage on pin $V_{IO}$ is lower than $V_{uvd(VIO)}$ for longer than $t_{det(uv)(VIO)}$ . The flag is reset if the voltage on pin $V_{IO}$ is higher than $V_{uvd(VIO)}$ or the wake flag is set; see Section 6.6.3. #### 6.7.13 Error flag The error flag is set if one of the status bits S4 to S12 is set. The error flag is reset if none of the S4 to S12 status bits are set; see Table 10. JA1080A #### 6.8 TRXD collision A TRXD collision is detected when both TRXD lines are LOW for more than the TRXD collision detection time $(t_{\text{det(col)}(\text{TRXD})})$ in star configuration. #### 6.9 Status register The status register can be read out on pin ERRN by using pin EN as clock; the status bits are given in <u>Table 10</u>. The timing diagram is illustrated in <u>Figure 11</u>. The status register is accessible if: - $\bullet$ UV<sub>VIO</sub> flag is not set and the voltage on pin V<sub>IO</sub> is between 4.75 V and 5.25 V - $UV_{VCC}$ flag is not set and the voltage on pin $V_{IO}$ is between 2.2 V and 4.75 V After reading the status register, if no edge is detected on pin EN for longer than $t_{det(EN)}$ , the status bits (S4 to S12) will be cleared if the corresponding flag has been reset. Pin ERRN is LOW if the corresponding status bit is set. Table 10. Status bits | Bit number | Status bit | Description | |------------|------------------|----------------------------------------------------------------------| | S0 | LOCAL WAKEUP | local wake-up source flag is redirected to this bit | | S1 | REMOTE WAKEUP | remote wake-up source flag is redirected to this bit | | S2 | NODE CONFIG | node configuration flag is redirected to this bit | | S3 | PWON | status bit set means PWON flag has been set previously | | S4 | BUS ERROR | status bit set means bus error flag has been set previously | | S5 | TEMP HIGH | status bit set means temperature high flag has been set previously | | S6 | TEMP MEDIUM | status bit set means temperature medium flag has been set previously | | S7 | TXEN_BGE CLAMPED | status bit set means TXEN_BGE clamped flag has been set previously | | S8 | UVVBAT | status bit set means UV <sub>VBAT</sub> flag has been set previously | | S9 | UVVCC | status bit set means UV <sub>VCC</sub> flag has been set previously | | S10 | UVVIO | status bit set means UV <sub>VIO</sub> flag has been set previously | | S11 | STAR LOCKED | status bit is set if Star-locked mode has been entered previously | | S12 | TRXD COLLISION | status bit is set if a TRXD collision has been detected previously | ### 7. Limiting values Table 11. Limiting values In accordance with the Absolute Maximum Rating System (IEC 60134). All voltages are referenced to GND. | | | <i>y</i> , , , , , , , , , , , , , , , , , , , | | | | |----------------------|----------------------------------------|------------------------------------------------|-------------------|-----------------|------| | Symbol | Parameter | Conditions | Min | Max | Unit | | V <sub>BAT</sub> | battery supply voltage | no time limit | -0.3 | +60 | V | | V <sub>CC</sub> | supply voltage | no time limit | -0.3 | +5.5 | V | | V <sub>BUF</sub> | supply voltage on pin V <sub>BUF</sub> | no time limit | -0.3 | +5.5 | V | | V <sub>IO</sub> | supply voltage on pin V <sub>IO</sub> | no time limit | -0.3 | +5.5 | V | | V <sub>INH1</sub> | voltage on pin INH1 | | -0.3 | $V_{BAT} + 0.3$ | V | | I <sub>O(INH1)</sub> | output current on pin INH1 | no time limit | -1 | - | mΑ | | V <sub>INH2</sub> | voltage on pin INH2 | | -0.3 | $V_{BAT} + 0.3$ | V | | I <sub>O(INH2)</sub> | output current on pin INH2 | no time limit | -1 | - | mΑ | | $V_{WAKE}$ | voltage on pin WAKE | | -0.3 | $V_{BAT} + 0.3$ | V | | I <sub>o(WAKE)</sub> | output current on pin WAKE | pin GND not connected | -15 | - | mA | | V <sub>BGE</sub> | voltage on pin BGE | no time limit | -0.3 | +5.5 | V | | V <sub>TXEN</sub> | voltage on pin TXEN | no time limit | -0.3 | +5.5 | V | | $V_{TXD}$ | voltage on pin TXD | no time limit | -0.3 | +5.5 | V | | V <sub>ERRN</sub> | voltage on pin ERRN | no time limit | -0.3 | $V_{1O} + 0.3$ | V | | V <sub>RXD</sub> | voltage on pin RXD | no time limit | -0.3 | $V_{1O} + 0.3$ | V | | V <sub>RXEN</sub> | voltage on pin RXEN | no time limit | -0.3 | $V_{1O} + 0.3$ | V | | V <sub>EN</sub> | voltage on pin EN | no time limit | -0.3 | +5.5 | V | | V <sub>STBN</sub> | voltage on pin STBN | no time limit | -0.3 | +5.5 | V | | V <sub>TRXD0</sub> | voltage on pin TRXD0 | no time limit | -0.3 | +5.5 | V | | V <sub>TRXD1</sub> | voltage on pin TRXD1 | no time limit | -0.3 | +5.5 | V | | V <sub>BP</sub> | voltage on pin BP | no time limit | -60 | +60 | V | | $V_{BM}$ | voltage on pin BM | no time limit | -60 | +60 | V | | V <sub>trt</sub> | transient voltage | on pins BM and BP | <u>[1]</u> –100 | - | V | | | | | [2] _ | 75 | V | | | | | [ <u>3</u> ] -150 | - | V | | | | | <u>[4]</u> _ | 100 | V | | T <sub>stg</sub> | storage temperature | | -55 | +150 | °C | | T <sub>vj</sub> | virtual junction temperature | | <u>[5]</u> –40 | +150 | °C | | V <sub>ESD</sub> | electrostatic discharge voltage | HBM on pins BP and BM to ground | <u>[6]</u> -8.0 | +8.0 | kV | | | - | HBM at any other pin | <u>[6]</u> −4.0 | +4.0 | kV | | | | MM on all pins | <u>[7]</u> –200 | +200 | V | | | | CDM on all pins | <u>[8]</u> −1000 | +1000 | V | | | | • | | | | <sup>[1]</sup> According to ISO7637, test pulse 1, class C; verified by an external test house. TJA1080A All information provided in this document is subject to legal disclaimers. <sup>[2]</sup> According to ISO7637, test pulse 2a, class C; verified by an external test house. <sup>[3]</sup> According to ISO7637, test pulse 3a, class C; verified by an external test house. <sup>[4]</sup> According to ISO7637, test pulse 3b, class C; verified by an external test house. <sup>[5]</sup> In accordance with IEC 60747-1. An alternative definition of virtual junction temperature $T_{vj}$ is: $T_{vj} = T_{amb} + P \times R_{th(j-a)}$ , where $R_{th(j-a)}$ is a fixed value to be used for the calculation of $T_{vj}$ . The rating for $T_{vj}$ limits the allowable combinations of power dissipation (P) and ambient temperature $(T_{amb})$ . - [6] HBM: C = 100 pF; R = 1.5 k $\Omega$ . - [7] MM: C = 200 pF; L = 0.75 $\mu$ H; R = 10 $\Omega$ . - [8] CDM: $R = 1 \Omega$ . #### 8. Thermal characteristics #### Table 12. Thermal characteristics | Symbol | Parameter | Conditions | Тур | Unit | |---------------|---------------------------------------------|-------------|-----|------| | $R_{th(j-a)}$ | thermal resistance from junction to ambient | in free air | 126 | K/W | #### 9. Static characteristics #### Table 13. Static characteristics All parameters are guaranteed for $V_{BAT}=6.5$ V to 60 V; $V_{CC}=4.75$ V to 5.25 V; $V_{BUF}=4.75$ V to 5.25 V; $V_{IO}=2.2$ $V_{IO}$ | Symbol | Parameter | Conditions | Min | Тур | Max | Unit | |----------------------|--------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------|-------|-----|------|------| | Pin V <sub>BAT</sub> | | | | | | | | I <sub>BAT</sub> | battery supply current | low power modes in node configuration; no load on pins INH1 and INH2 | - | - | 55 | μΑ | | | | Star-sleep mode | - | - | 55 | μΑ | | | | Star-standby mode; no load on pins INH1 and INH2 | - | - | 150 | μА | | | | normal power modes | - | - | 1 | mA | | $V_{uvd(VBAT)}$ | undervoltage detection voltage on pin V <sub>BAT</sub> | | 2.75 | - | 4.5 | V | | Pin V <sub>CC</sub> | | | | | | | | I <sub>CC</sub> | supply current | low power modes | -1 | 0 | +10 | μΑ | | | | Normal mode; $V_{BGE} = 0 \text{ V}$ ; $V_{TXEN} = V_{IO}$ ; Receive-only mode; Star-idle mode | - | - | 15 | mA | | | | Normal mode; $V_{BGE} = V_{IO}$ ; $V_{TXEN} = 0 \text{ V}$ ; $V_{BUF}$ open | [1] - | - | 35 | mA | | | | Normal mode; $V_{BGE} = V_{IO}$ ; $V_{TXEN} = 0 \text{ V}$ ; $R_{bus} = \infty \Omega$ | - | - | 15 | mA | | | | Star-transmit mode | - | - | 62 | mA | | | | Star-receive mode | - | - | 42 | mA | | $V_{uvd(VCC)}$ | undervoltage detection voltage on pin $V_{\text{CC}}$ | $ \begin{aligned} &(V_{BAT} \geq 5.5 \text{ V AND} \\ &V_{IO} \geq 4.75 \text{ V) OR } V_{BAT} \geq 6.5 \text{ V} \end{aligned} $ | 2.75 | 3.7 | 4.5 | V | | Pin V <sub>IO</sub> | | | | | | | | I <sub>IO</sub> | supply current on pin | low power modes | -1 | +1 | +10 | μΑ | | | V <sub>IO</sub> | Normal and Receive-only modes; $V_{TXD} = V_{IO}$ | - | - | 1000 | μА | | $V_{uvd(VIO)}$ | undervoltage detection voltage on pin V <sub>IO</sub> | | 1 | 1.5 | 2 | V | TJA1080A All information provided in this document is subject to legal disclaimers. © NXP B.V. 2012. All rights reserved. Table 13. Static characteristics ...continued All parameters are guaranteed for $V_{BAT}$ = 6.5 V to 60 V; $V_{CC}$ = 4.75 V to 5.25 V; $V_{BUF}$ = 4.75 V to 5.25 V; $V_{IO}$ = 2.2 V to 5.25 V; $T_{vj}$ = -40 °C to +150 °C; $R_{bus}$ = 45 $\Omega$ ; $R_{TRXD}$ = 200 $\Omega$ unless otherwise specified. All voltages are defined with respect to ground; positive currents flow into the IC. | Symbol | Parameter | Conditions | Min | Тур | Max | Unit | |-----------------------|--------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------|-----|-----------------|------| | $V_{uvr(VIO)}$ | undervoltage recovery voltage on pin V <sub>IO</sub> | | 1 | 1.6 | 2.2 | V | | $V_{uvhys(VIO)}$ | undervoltage hysteresis voltage on pin V <sub>IO</sub> | V <sub>BAT</sub> > 5.5 V | 25 | - | 200 | mV | | Pin V <sub>BUF</sub> | | | | | | | | I <sub>BUF</sub> | supply current on pin V <sub>BUF</sub> | low power modes in node configuration | <b>–1</b> | 0 | +10 | μΑ | | | | low power modes in star configuration | | | | | | | | $V_{BUF} = 0 \text{ V}; V_{CC} = 0 \text{ V}$ | -40 | -20 | +1 | μΑ | | | | V <sub>BUF</sub> = 5.25 V | -1 | 0 | +15 | μΑ | | | | Normal mode; $V_{BGE} = V_{IO}$ ; $V_{TXEN} = 0 \text{ V}$ ; $V_{BUF} = V_{CC}$ | [1] - | - | 35 | mA | | | | Star-transmit mode | - | - | 62 | mA | | | | Star-receive mode | - | - | 42 | mA | | | | Normal mode; V <sub>BGE</sub> = 0 V;<br>V <sub>TXEN</sub> = V <sub>IO</sub> ; Receive-only<br>mode; Star-idle mode | - | - | 15 | mA | | V <sub>BUF(on)</sub> | on-state voltage on pin V <sub>BUF</sub> | $V_{CC}$ switch is switched on;<br>Normal mode; $V_{BGE} = V_{IO}$ ;<br>$V_{TXEN} = 0$ V; $V_{CC} > maximum$<br>value of $V_{uvd(VCC)}$ | V <sub>CC</sub> - 0.2 | 5 - | V <sub>CC</sub> | V | | $V_{BUF(off)}$ | off-state voltage on pin<br>V <sub>BUF</sub> | V <sub>CC</sub> switch is switched off; low<br>power modes in star<br>configuration; V <sub>CC</sub> < minimum<br>value of V <sub>uvd(VCC)</sub> | 4.5 | - | 5.25 | V | | Pin EN | | | | | | | | $V_{IH(EN)}$ | HIGH-level input voltage on pin EN | | $0.7V_{IO}$ | - | 5.5 | V | | $V_{IL(EN)}$ | LOW-level input voltage on pin EN | | -0.3 | - | $0.3V_{IO}$ | V | | I <sub>IH(EN)</sub> | HIGH-level input current on pin EN | $V_{EN} = 0.7V_{IO}$ | 3 | - | 11 | μА | | I <sub>IL(EN)</sub> | LOW-level input current on pin EN | $V_{EN} = 0 \text{ V}$ | <b>–1</b> | 0 | +1 | μА | | Pin STBN | | | | | | | | V <sub>IH(STBN)</sub> | HIGH-level input voltage on pin STBN | | 0.7V <sub>IO</sub> | - | 5.5 | V | | V <sub>IL(STBN)</sub> | LOW-level input voltage on pin STBN | | -0.3 | - | $0.3V_{IO}$ | V | | I <sub>IH(STBN)</sub> | HIGH-level input current on pin STBN | $V_{STBN} = 0.7V_{IO}$ | 3 | - | 11 | μА | | I <sub>IL(STBN)</sub> | LOW-level input current on pin STBN | $V_{STBN} = 0 V$ | <b>–1</b> | 0 | +1 | μΑ | All information provided in this document is subject to legal disclaimers. Product data sheet Rev. 6 — 28 November 2012 29 of 49 Table 13. Static characteristics ... continued All parameters are guaranteed for $V_{BAT}=6.5$ V to 60 V; $V_{CC}=4.75$ V to 5.25 V; $V_{BUF}=4.75$ V to 5.25 V; $V_{IO}=2.2$ $V_{IO}$ | Symbol | Parameter | Conditions | Min | Тур | Max | Unit | |------------------------------|--------------------------------------|--------------------------------------------------------------------------------------------------|--------------------|-----|-----------------------|------| | Pin TXEN | | | | | | | | V <sub>IH(TXEN)</sub> | HIGH-level input voltage on pin TXEN | | 0.7V <sub>IO</sub> | - | 5.5 | V | | $V_{\text{IL}(\text{TXEN})}$ | LOW-level input voltage on pin TXEN | | -0.3 | - | 0.3V <sub>IO</sub> | V | | I <sub>IH(TXEN)</sub> | HIGH-level input current on pin TXEN | $V_{TXEN} = V_{IO}$ | -1 | 0 | +1 | μА | | I <sub>IL(TXEN)</sub> | LOW-level input current on pin TXEN | $V_{TXEN} = 0.3V_{IO}$ | <b>–15</b> | - | -3 | μΑ | | I <sub>L(TXEN)</sub> | leakage current on pin TXEN | $V_{TXEN} = 5.25 \text{ V}; V_{IO} = 0 \text{ V}$ | -1 | 0 | +1 | μА | | Pin BGE | | | | | | | | $V_{\text{IH(BGE)}}$ | HIGH-level input voltage on pin BGE | | 0.7V <sub>IO</sub> | - | 5.5 | V | | $V_{IL(BGE)}$ | LOW-level input voltage on pin BGE | | -0.3 | - | 0.3V <sub>IO</sub> | V | | I <sub>IH(BGE)</sub> | HIGH-level input current on pin BGE | $V_{BGE} = 0.7 V_{IO}$ | 3 | - | 11 | μА | | I <sub>IL(BGE)</sub> | LOW-level input current on pin BGE | V <sub>BGE</sub> = 0 V | -1 | 0 | +1 | μΑ | | Pin TXD | | | | | | | | $V_{IH(TXD)}$ | HIGH-level input voltage on pin TXD | normal power modes | 0.7V <sub>IO</sub> | - | V <sub>IO</sub> + 0.3 | V | | $V_{IL(TXD)}$ | LOW-level input voltage on pin TXD | normal power modes | -0.3 | - | 0.3V <sub>IO</sub> | V | | I <sub>IH(TXD)</sub> | HIGH-level input current on pin TXD | $V_{TXD} = V_{IO}$ | 70 | 230 | 650 | μА | | $I_{IL(TXD)}$ | LOW-level input current on pin TXD | normal power modes;<br>V <sub>TXD</sub> = 0 V | <b>-</b> 5 | 0 | +5 | μА | | | | low power modes | -1 | 0 | +1 | μΑ | | I <sub>LI(TXD)</sub> | input leakage current on pin TXD | $V_{TXD} = 5.25 \text{ V}; V_{IO} = 0 \text{ V}$ | <b>–1</b> | 0 | +1 | μΑ | | $C_{i(TXD)}$ | input capacitance on pin<br>TXD | not tested; with respect to all<br>other pins at ground;<br>V <sub>TXD</sub> = 100 mV; f = 5 MHz | [2] - | 5 | 10 | pF | | Pin RXD | | | | | | | | I <sub>OH(RXD)</sub> | HIGH-level output current on pin RXD | $V_{RXD} = V_{IO} - 0.4 \text{ V}; V_{IO} = V_{CC}$ | -20 | - | -2 | mA | | I <sub>OL(RXD)</sub> | LOW-level output current on pin RXD | $V_{RXD} = 0.4 V$ | 2 | - | 20 | mA | Table 13. Static characteristics ... continued All parameters are guaranteed for $V_{BAT}=6.5$ V to 60 V; $V_{CC}=4.75$ V to 5.25 V; $V_{BUF}=4.75$ V to 5.25 V; $V_{IO}=2.2$ $V_{IO}$ | Symbol | Parameter | Conditions | Min | Тур | Max | Unit | |------------------------|---------------------------------------|------------------------------------------------------------------------------------------------------------------|---------------------|---------------------|------------------------|------| | Pin ERRN | | | | | | | | I <sub>OH(ERRN)</sub> | HIGH-level output current on pin ERRN | node configuration;<br>$V_{ERRN} = V_{IO} - 0.4 \text{ V}; V_{IO} = V_{CC}$ | -1500 | -600 | -100 | μΑ | | | | star configuration;<br>$V_{ERRN} = V_{IO} - 0.4 \text{ V}; V_{IO} = V_{CC}$ | -1 | 0 | +1 | μΑ | | I <sub>OL(ERRN)</sub> | LOW-level output current on pin ERRN | $V_{ERRN} = 0.4 V$ | 300 | 700 | 1500 | μΑ | | Pin RXEN | | | | | | | | I <sub>OH(RXEN)</sub> | HIGH-level output current on pin RXEN | $V_{RXEN} = V_{IO} - 0.4 \text{ V}; V_{IO} = V_{CC}$ | -4 | -1.7 | -0.5 | mA | | I <sub>OL(RXEN)</sub> | LOW-level output current on pin RXEN | $V_{RXEN} = 0.4 \text{ V}$ | 1 | 3.2 | 8 | mA | | Pins TRXD0 a | and TRXD1 | | | | | | | V <sub>IH(TRXD0)</sub> | HIGH-level input voltage on pin TRXD0 | Star-idle and Star-transmit modes | $0.7V_{BUF}$ | - | $V_{BUF} + 0.3$ | V | | V <sub>IL(TRXD0)</sub> | LOW-level input voltage on pin TRXD0 | Star-idle and Star-transmit modes | -0.3 | - | $0.3V_{BUF}$ | V | | $V_{OL(TRXD0)}$ | LOW-level output voltage on pin TRXD0 | $R_{pu} = 200 \Omega$ | -0.3 | - | +0.8 | V | | V <sub>IH(TRXD1)</sub> | HIGH-level input voltage on pin TRXD1 | Star-idle and Star-transmit modes | $0.7V_{BUF}$ | - | V <sub>BUF</sub> + 0.3 | V | | V <sub>IL(TRXD1)</sub> | LOW-level input voltage on pin TRXD1 | Star-idle and Star-transmit modes | -0.3 | - | 0.3V <sub>BUF</sub> | V | | V <sub>OL(TRXD1)</sub> | LOW-level output voltage on pin TRXD1 | $R_{pu} = 200 \Omega$ | -0.3 | - | +0.8 | V | | Pins BP and | ВМ | | | | | | | $V_{o(idle)(BP)}$ | idle output voltage on pin BP | Normal, Receive-only, Star-idle,<br>Star-transmit and Star-receive<br>modes; V <sub>TXEN</sub> = V <sub>IO</sub> | $0.4V_{BUF}$ | 0.5V <sub>BUF</sub> | 0.6V <sub>BUF</sub> | V | | | | Standby, Go-to-sleep, Sleep,<br>Star-standby and Star-sleep<br>modes | -0.1 | 0 | +0.1 | V | | $V_{o(idle)(BM)}$ | idle output voltage on pin BM | Normal, Receive-only, Star-idle,<br>Star-transmit and Star-receive<br>modes; V <sub>TXEN</sub> = V <sub>IO</sub> | 0.4V <sub>BUF</sub> | 0.5V <sub>BUF</sub> | 0.6V <sub>BUF</sub> | V | | | | Standby, Go-to-sleep, Sleep,<br>Star-standby and Star-sleep<br>modes | -0.1 | 0 | +0.1 | V | | I <sub>o(idle)BP</sub> | idle output current on pin BP | $-60~V \le V_{BP} \le +60~V$ ; with respect to GND and $V_{BAT}$ | -7.5 | - | +7.5 | mA | | I <sub>o(idle)BM</sub> | idle output current on pin BM | $-60~V \le V_{BM} \le +60~V$ ; with respect to GND and $V_{BAT}$ | <b>−7.5</b> | - | +7.5 | mA | | $V_{o(idle)(dif)}$ | differential idle output voltage | | -25 | 0 | +25 | mV | Product data sheet All information provided in this document is subject to legal disclaimers. Table 13. Static characteristics ...continued All parameters are guaranteed for $V_{BAT}=6.5$ V to 60 V; $V_{CC}=4.75$ V to 5.25 V; $V_{BUF}=4.75$ V to 5.25 V; $V_{IO}=2.2$ V to 5.25 V; $V_{IO}=2.2$ V to 5.25 V; $V_{IO}=2.2$ V to 5.25 V; $V_{IO}=4.75$ t | Symbol | Parameter | Conditions | Min | Тур | Max | Unit | |---------------------------------------------|------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------|--------------|--------------|------------------------|------| | $V_{OH(dif)}$ | differential HIGH-level output voltage | $40~\Omega \leq R_{bus} \leq 55~\Omega; \\ V_{CC} = V_{BUF} = 5~V; \\ C_{bus} = 100~pF$ | 600 | 850 | 1500 | mV | | $V_{OL(dif)}$ | differential LOW-level output voltage | $40~\Omega \leq R_{bus} \leq 55~\Omega; \\ V_{CC} = V_{BUF} = 5~V; \\ C_{bus} = 100~pF$ | -1500 | -850 | -600 | mV | | $V_{IH(dif)}$ | differential HIGH-level input voltage | normal power modes;<br>$-10 \text{ V} \le \text{V}_{BP} \le +15 \text{ V};$<br>$-10 \text{ V} \le \text{V}_{BM} \le +15 \text{ V}$ | 150 | 210 | 300 | mV | | $V_{IL(dif)}$ | differential LOW-level input voltage | normal power modes;<br>$-10 \text{ V} \le \text{V}_{BP} \le +15 \text{ V};$<br>$-10 \text{ V} \le \text{V}_{BM} \le +15 \text{ V}$ | -300 | -210 | -150 | mV | | | | $ \begin{array}{l} low \ power \ modes; \\ -10 \ V \leq V_{BP} \leq +15 \ V; \\ -10 \ V \leq V_{BM} \leq +15 \ V \end{array} $ | -400 | -210 | -100 | mV | | $ \Delta V_{i(dif)(H\text{-}L)} $ | differential input volt.<br>diff. betw. HIGH- and<br>LOW-levels (abs. value) | normal power modes $(V_{BP} + V_{BM}) / 2 = 2.5 \text{ V}$ | - | - | 10 | % | | $ V_{i(\text{dif})\text{det}(\text{act})} $ | activity detection<br>differential input voltage<br>(absolute value) | normal power modes | 150 | 210 | 300 | mV | | I <sub>O(sc)</sub> | short-circuit output | on pin BP; 0 V $\leq$ V <sub>BP</sub> $\leq$ 60 V | - | - | 35 | mΑ | | | current (absolute value) | on pin BM; 0 V $\leq$ V <sub>BM</sub> $\leq$ 60 V | - | - | 35 | mΑ | | | | on pins BP and BM; $V_{BP} = V_{BM}$ ; $0 \text{ V} \le V_{BP} \le 60 \text{ V}$ ; $0 \text{ V} \le V_{BM} \le 60 \text{ V}$ | - | - | 35 | mA | | $R_{i(BP)}$ | input resistance on pin BP | idle level; $R_{bus} = \infty \Omega$ | 10 | 18.5 | 40 | kΩ | | $R_{i(BM)}$ | input resistance on pin<br>BM | idle level; $R_{bus} = \infty \Omega$ | 10 | 18.5 | 40 | kΩ | | $R_{i(dif)(BP\text{-}BM)}$ | differential input<br>resistance between pin<br>BP and pin BM | idle level; $R_{bus} = \infty \Omega$ | 20 | 37 | 80 | kΩ | | I <sub>LI(BP)</sub> | input leakage current on pin BP | $V_{BP} = 5 \text{ V};$<br>$V_{BAT} = V_{CC} = V_{IO} = 0 \text{ V}$ | -10 | 0 | +10 | μА | | I <sub>LI(BM)</sub> | input leakage current on pin BM | $V_{BM} = 5 \text{ V};$<br>$V_{BAT} = V_{CC} = V_{IO} = 0 \text{ V}$ | -10 | 0 | +10 | μΑ | | $V_{cm(bus)(DATA\_0)}$ | DATA_0 bus common-mode voltage | $R_{bus} = 45 \Omega$ | $0.4V_{BUF}$ | $0.5V_{BUF}$ | $0.6V_{BUF}$ | V | | V <sub>cm(bus)(DATA_1)</sub> | DATA_1 bus common-mode voltage | $R_{\text{bus}} = 45 \ \Omega$ | $0.4V_{BUF}$ | $0.5V_{BUF}$ | $0.6V_{BUF}$ | V | | $\Delta V_{cm(bus)}$ | bus common-mode voltage difference | $R_{\text{bus}} = 45 \ \Omega$ | -25 | 0 | +25 | mV | | $C_{i(BP)}$ | input capacitance on pin<br>BP | not tested; with respect to all<br>other pins at ground;<br>V <sub>BP</sub> = 100 mV; f = 5 MHz | [2] - | 8 | 15 | pF | | ГЈА1080А | | All information provided in this document is subject to legal di | | | © NXP B.V. 2012. All r | | Table 13. Static characteristics ... continued All parameters are guaranteed for $V_{BAT}=6.5$ V to 60 V; $V_{CC}=4.75$ V to 5.25 V; $V_{BUF}=4.75$ V to 5.25 V; $V_{IO}=2.2$ V to 5.25 V; $V_{IO}=2.2$ V to 5.25 V; $V_{IO}=2.2$ V to 5.25 V; $V_{IO}=4.75$ t | BM | Symbol | Parameter | Conditions | | Min | Тур | Max | Unit | |--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------|---------------------|------------------------------|-----|---------------|---------------|------------------------|------| | Capacitance between pin BP and pin BM other pins at ground; V(gM-BP) = 100 mV; f = 5 MHz VBAT - 0.8 VBAT - 0.3 VBAT - 0.1 V Pin INH1 MIGH-level output voltage on pin INH1 InhH = -0.2 mA VBAT - 0.8 VBAT - 0.3 VBAT - 0.1 V L(INH1) leakage current on pin INH1 VINH1 = 0 V -15 -5 -1 mA Pin INH2 LOW-level output current on pin INH2 VINH1 = 0 V -15 -5 -1 mA Pin INH2 HIGH-level output voltage on pin INH2 InhH = -0.2 mA VBAT - 0.8 VBAT - 0.3 VBAT - 0.1 V L(INH2) leakage current on pin INH2 InhH = -0.2 mA VBAT - 0.8 VBAT - 0.3 VBAT - 0.1 V L(INH2) leakage current on pin INH2 VINH2 = 0 V -15 -5 -1 mA Pin WAKE LOW-level output current on pin INH2 Iow power mode 2.5 - 4.5 V LIL(WAKE) LOW-level input current on pin WAKE Iow power mode 2.5 - 4.5 V LIL(WAKE) LOW-level input current on p | $C_{i(BM)}$ | | other pins at ground; | [2] | - | 8 | 15 | pF | | Volume HIGH-level output voltage on pin INH1 I <sub>INH1</sub> = −0.2 mA V <sub>BAT</sub> − 0.8 V <sub>BAT</sub> − 0.3 V <sub>BAT</sub> − 0.1 V L(INH1) leakage current on pin INH1 Sleep mode −5 0 +5 µA OL(INH1) LOW-level output current on pin INH1 V <sub>INH1</sub> = 0 V −15 −5 −1 mA Pin INH2 VOH(INH2) HIGH-level output voltage on pin INH2 I <sub>INH2</sub> = −0.2 mA V <sub>BAT</sub> − 0.8 V <sub>BAT</sub> − 0.3 V <sub>BAT</sub> − 0.1 V L(INH2) leakage current on pin INH2 I <sub>INH2</sub> = 0 V −15 −5 −1 mA Pin WAKE LOW-level output current vourrent on pin INH2 V <sub>INH2</sub> = 0 V −15 −5 −1 mA Pin WAKE V <sub>In(INH2)</sub> LOW-level output current vourrent vourrent vourrent on pin INH2 V <sub>INMAE</sub> = 0 V −15 −5 −1 mA Pin WAKE V <sub>In(INH2)</sub> LOW-level input current voltage on pin WAKE voltage (WAKE) V <sub>INMAE</sub> = 2.4 V for voltage (WAKE) −11 − −3 µA IH(WAKE) HIGH-level input current voltage (WAKE) V <sub>INMAE</sub> = 0.5 Voltage (WAKE) <td< td=""><td><math display="block">C_{i(dif)(BP\text{-}BM)}</math></td><td>capacitance between</td><td>other pins at ground;</td><td>[2]</td><td>-</td><td>2</td><td>5</td><td>pF</td></td<> | $C_{i(dif)(BP\text{-}BM)}$ | capacitance between | other pins at ground; | [2] | - | 2 | 5 | pF | | Voltage on pin INH1 Voltage on pin INH1 Voltage on pin INH1 Voltage on pin INH1 Voltage on pin INH1 Voltage on pin INH1 Voltage on pin INH2 Voltage on pin INH2 Voltage Vol | Pin INH1 | | | | | | | | | INH1 | V <sub>OH(INH1)</sub> | | $I_{INH1} = -0.2 \text{ mA}$ | | $V_{BAT}-0.8$ | $V_{BAT}-0.3$ | V <sub>BAT</sub> – 0.1 | V | | Current on pin INH1 Course Current on pin INH1 Course Current on pin INH2 Cour | I <sub>L(INH1)</sub> | • | Sleep mode | | <b>-</b> 5 | 0 | +5 | μА | | VOH(INH2) HIGH-level output voltage on pin INH2 I <sub>INH2</sub> = −0.2 mA V <sub>BAT</sub> − 0.8 V <sub>BAT</sub> − 0.3 V <sub>BAT</sub> − 0.1 V L(INH2) leakage current on pin INH2 Sleep mode −5 0 +5 µA OL(INH2) LOW-level output current on pin INH2 V <sub>INH2</sub> = 0 V −15 −5 −1 mA Pin WAKE V <sub>In(det)</sub> (WAKE) detection threshold voltage on pin WAKE low power mode 2.5 − 4.5 V IL(WAKE) LOW-level input current on pin WAKE V <sub>WAKE</sub> = 2.4 V for t > t <sub>wake</sub> (WAKE) 3 − 11 µA IH(WAKE) HIGH-level input current on pin WAKE V <sub>WAKE</sub> = 4.6 V for t > t <sub>wake</sub> (WAKE) −11 − −3 µA Temperature protection Temperature protection T <sub>(j(das)</sub> (nigh) high disable junction temperature V <sub>BAT</sub> > 5.5 V 155 165 175 °C T <sub>(j(det)</sub> (POR) power-on reset detection threshold voltage 3.0 − 3.4 V V <sub>(b)</sub> (pOR) power-on reset recovery threshold voltage 3.1 | I <sub>OL(INH1)</sub> | | $V_{INH1} = 0 V$ | | -15 | -5 | <b>-1</b> | mA | | voltage on pin INH2 L(INH2) leakage current on pin INH2 Sleep mode -5 0 +5 μA OL(INH2) LOW-level output current on pin INH2 V <sub>INH2</sub> = 0 V -15 -5 -1 mA Pin WAKE V <sub>In(det)(WAKE)</sub> detection threshold voltage on pin WAKE low power mode 2.5 - 4.5 V IL(WAKE) LOW-level input current on pin WAKE V <sub>WAKE</sub> = 2.4 V for t > t <sub>wake(WAKE)</sub> 3 - 11 μA IH(WAKE) HIGH-level input current on pin WAKE V <sub>WAKE</sub> = 4.6 V for t > t <sub>wake(WAKE)</sub> -11 - -3 μA Temperature protection Temperature protection T <sub>(j(darn)(medium)</sub> medium warning junction temperature V <sub>BAT</sub> > 5.5 V 155 165 175 °C T <sub>(j(dis)(high)</sub> high disable junction temperature V <sub>BAT</sub> > 5.5 V 180 190 200 °C Power-on reset detection threshold voltage 3.0 - 3.4 V V <sub>(h)(se)(POR)</sub> power-on reset </td <td>Pin INH2</td> <td></td> <td></td> <td></td> <td></td> <td></td> <td></td> <td></td> | Pin INH2 | | | | | | | | | INH2 | V <sub>OH(INH2)</sub> | • | $I_{INH2} = -0.2 \text{ mA}$ | | $V_{BAT}-0.8$ | $V_{BAT}-0.3$ | $V_{BAT}-0.1$ | V | | Current on pin INH2 Pin WAKE Vth(det)(WAKE) detection threshold voltage on pin WAKE IL(WAKE) LOW-level input current on pin INH2 IL(WAKE) LOW-level input current on pin WAKE IH(WAKE) HIGH-level input current on pin WAKE IH(WAKE) HIGH-level input current on pin WAKE IH(WAKE) HIGH-level input current on pin WAKE IH(WAKE) To the standard of the standard on pin WAKE IH(WAKE) HIGH-level input current on pin WAKE IH(WAKE) To the standard p | I <sub>L(INH2)</sub> | | Sleep mode | | <b>-5</b> | 0 | +5 | μА | | V <sub>th(det)(WAKE)</sub> detection threshold voltage on pin WAKE low power mode 2.5 - 4.5 V IL(WAKE) LOW-level input current on pin WAKE $V_{WAKE} = 2.4 \text{ V for}$ to $V_{WAKE} = 2.4 \text{ V for}$ to $V_{WAKE} = 2.4 \text{ V for}$ to pin WAKE 3 - 11 $\mu$ A IH(WAKE) HIGH-level input current on pin WAKE $V_{WAKE} = 4.6 \text{ V for}$ to $V_{WAKE}$ | I <sub>OL(INH2)</sub> | • | $V_{INH2} = 0 V$ | | -15 | <b>-</b> 5 | -1 | mA | | voltage on pin WAKE IL(WAKE) LOW-level input current on pin WAKE IH(WAKE) HIGH-level input current on pin WAKE VWAKE = $2.4 \text{ V for}$ $1 \text{ VWAKE}$ IH(WAKE) HIGH-level input current on pin WAKE $1 \text{ VWAKE} = 4.6 \text{ V for}$ VWAKE}$ | Pin WAKE | | | | | | | | | on pin WAKE t $> t_{wake(WAKE)}$ IH(WAKE) HIGH-level input current on pin WAKE t $> t_{wake(WAKE)}$ Femperature protection Figure in Minimum and imperature protection Figure in Minimum and imperature protection Figure in Minimum and imperature protection Figure in Minimum and imperature protection Figure in Minimum and imperature protection and in Minimum and imperature protection and in Minimum and imperature protection and in Minimum M | $V_{th(det)(WAKE)}$ | | low power mode | | 2.5 | - | 4.5 | V | | Temperature protection $T_{j(warn)(medium)} \begin{array}{lllllllllllllllllllllllllllllllllll$ | I <sub>IL(WAKE)</sub> | • | | | 3 | - | 11 | μΑ | | $ \begin{array}{c ccccccccccccccccccccccccccccccccccc$ | I <sub>IH(WAKE)</sub> | | | | -11 | - | -3 | μΑ | | junction temperature $T_{j(dis)(high)} \begin{array}{lllllllllllllllllllllllllllllllllll$ | Temperature p | rotection | | | | | | | | temperature Power-on reset Vth(det)POR power-on reset detection threshold voltage Vth(rec)POR power-on reset recovery threshold voltage Vhys(POR) power-on reset recovery threshold voltage | $T_{j(warn)(medium)}$ | • | V <sub>BAT</sub> > 5.5 V | | 155 | 165 | 175 | °C | | power-on reset detection threshold voltage V <sub>th(rec)POR</sub> power-on reset recovery threshold voltage S <sub>th(rec)POR</sub> power-on reset recovery threshold voltage 100 - 200 mV | $T_{j(dis)(high)}$ | • | V <sub>BAT</sub> > 5.5 V | | 180 | 190 | 200 | °C | | detection threshold voltage Vth(rec)POR power-on reset recovery threshold voltage Vhys(POR) power-on reset 100 - 200 mV | Power-on rese | t | | | | | | | | threshold voltage V <sub>hys(POR)</sub> power-on reset 100 - 200 mV | $V_{th(det)POR}$ | detection threshold | | | 3.0 | - | 3.4 | V | | nyo(r Orty | V <sub>th(rec)POR</sub> | | | | 3.1 | - | 3.5 | V | | | V <sub>hys(POR)</sub> | • | | | 100 | - | 200 | mV | <sup>[1]</sup> Current flows from $V_{CC}$ to $V_{BUF}$ . This means that the maximum sum current $I_{CC} + I_{BUF}$ is 35 mA. TJA1080A All information provided in this document is subject to legal disclaimers. <sup>[2]</sup> These values are based on measurements taken on several samples (less than 10 pieces). These measurements have taken place in the laboratory and have been done at T<sub>amb</sub> = 25 °C and T<sub>amb</sub> = 125 °C. No characterization has been done for these parameters. No industrial test will be performed on production products. ### 10. Dynamic characteristics #### Table 14. Dynamic characteristics All parameters are guaranteed for $V_{BAT}=6.5$ V to 60 V; $V_{CC}=4.75$ V to 5.25 V; $V_{BUF}=4.75$ V to 5.25 V; $V_{IO}=2.2$ $V_{IO}$ | Symbol | Parameter | Conditions | Min | Тур | Max | Unit | |---------------------------------|----------------------------------------|-------------------------------------------------------------------------------------------|--------|-----|-----|------| | Pins BP and E | вм | | | | | | | t <sub>d(TXD-bus)</sub> | delay time from TXD to bus | Normal or Star-transmit mode | [1] | | | | | | | DATA_0 | - | - | 50 | ns | | | | DATA_1 | - | - | 50 | ns | | $\Delta t_{\text{d(TXD-bus)}}$ | delay time difference from TXD to bus | Normal or Star-transmit mode; between DATA_0 and DATA_1 | [1] _ | - | 4 | ns | | t <sub>d(TRXD-bus)</sub> | delay time from TRXD to bus | Star-transmit mode | [2] | | | | | | | DATA_0 | - | - | 50 | ns | | | | DATA_1 | - | - | 50 | ns | | $\Delta t_{\text{d(TRXD-bus)}}$ | delay time difference from TRXD to bus | Star-transmit mode; between DATA_0 and DATA_1 | [2][3] | - | 5 | ns | | t <sub>d(bus-RXD)</sub> | delay time from bus to RXD | Normal or Star-transmit mode;<br>C <sub>RXD</sub> = 15 pF; see <u>Figure 13</u> | | | | | | | | DATA_0 | - | - | 50 | ns | | | | DATA_1 | - | - | 50 | ns | | $\Delta t_{\text{d(bus-RXD)}}$ | delay time difference from bus to RXD | Normal or Star-transmit mode; $C_{RXD}$ = 15 pF; between DATA_0 and DATA_1; see Figure 13 | - | - | 5 | ns | | t <sub>d(bus-TRXD)</sub> | delay time from bus to TRXD | Star-receive mode; see Figure 13 | | | | | | | | DATA_0 | - | - | 50 | ns | | | | DATA_1 | - | - | 50 | ns | | $\Delta t_{\text{d(bus-TRXD)}}$ | delay time difference from bus to TRXD | Star-receive mode; between DATA_0 and DATA_1; see Figure 13 | [3] - | - | 5 | ns | | t <sub>d(TXEN-busidle)</sub> | delay time from TXEN to bus idle | Normal mode | - | 46 | 100 | ns | | t <sub>d(TXEN-busact)</sub> | delay time from TXEN to bus active | Normal mode | - | 39 | 75 | ns | | t <sub>d(BGE-busidle)</sub> | delay time from BGE to bus idle | Normal mode | - | 47 | 100 | ns | | t <sub>d(BGE-busact)</sub> | delay time from BGE to bus active | Normal mode | - | 40 | 75 | ns | | t <sub>d(bus)(idle-act)</sub> | bus delay time from idle to active | Normal mode | - | 7 | 30 | ns | | t <sub>d(bus)(act-idle)</sub> | bus delay time from active to idle | Normal mode | - | 7 | 30 | ns | | t <sub>r(dif)(bus)</sub> | bus differential rise time | 10 % to 90 % $R_{bus} = 45 \Omega$ ; $C_{bus} = 100 pF$ | 5 | 17 | 25 | ns | | t <sub>f(dif)(bus)</sub> | bus differential fall time | 90 % to 10 % $R_{bus} = 45 \Omega C_{bus} = 100 pF$ | 5 | 17 | 25 | ns | **Product data sheet** Table 14. Dynamic characteristics ...continued All parameters are guaranteed for $V_{BAT}=6.5$ V to 60 V; $V_{CC}=4.75$ V to 5.25 V; $V_{BUF}=4.75$ V to 5.25 V; $V_{IO}=2.2$ $V_{IO}$ | • , | | | | | | | |-------------------------------|-----------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------|------|-----|-------|------| | Symbol | Parameter | Conditions | Min | Тур | Max | Unit | | WAKE symbol | I detection | | | | | | | t <sub>det(wake)DATA_0</sub> | DATA_0 wake-up detection time | Standby, Sleep, Star-standby or | 1 | - | 4 | μS | | t <sub>det(wake)idle</sub> | idle wake-up detection time | Star-sleep modes | 1 | - | 4 | μS | | t <sub>det(wake)tot</sub> | total wake-up detection time | $-10 \text{ V} \le \text{V}_{BP} \le +15 \text{ V}$<br>$10 \text{ V} \le \text{V}_{BM} \le +15 \text{ V}$ | 50 | - | 115 | μS | | Undervoltage | | - DIN - | | | | | | t <sub>det(uv)(VCC)</sub> | undervoltage detection time on pin V <sub>CC</sub> | | 100 | - | 670 | ms | | $t_{rec(uv)(VCC)}$ | undervoltage recovery time on pin V <sub>CC</sub> | | 1 | - | 5.2 | ms | | $t_{\text{det(uv)(VIO)}}$ | undervoltage detection time on pin $V_{\text{IO}}$ | | 100 | - | 670 | ms | | $t_{to(uv)(VCC)}$ | undervoltage time-out time on pin $V_{\text{CC}}$ for entering Standby mode | star configuration; wake flag is set | 432 | - | 900 | μS | | $t_{\text{det(uv)(VBAT)}}$ | undervoltage detection time on pin $V_{\text{BAT}}$ | | - | - | 1 | ms | | Activity detec | tion | | | | | | | $t_{\text{det(act)(TXEN)}}$ | activity detection time on pin TXEN | star configuration | 100 | - | 200 | ns | | $t_{det(act)(TRXD)}$ | activity detection time on pin TRXD | star configuration | 100 | - | 200 | ns | | t <sub>det(act)(bus)</sub> | activity detection time on bus pins | $V_{dif}$ : 0 mV $\rightarrow$ 400 mV | 100 | - | 250 | ns | | t <sub>det(idle)(TXEN)</sub> | idle detection time on pin TXEN | star configuration | 100 | - | 200 | ns | | t <sub>det(idle)(TRXD)</sub> | idle detection time on pin TRXD | star configuration | 50 | - | 100 | ns | | t <sub>det(idle)(bus)</sub> | idle detection time on bus pins | $V_{dif}$ : 400 mV $\rightarrow$ 0 mV | 100 | - | 250 | ns | | Star modes | | | | | | | | t <sub>to(idle-sleep)</sub> | idle to sleep time-out time | | 640 | - | 2660 | ms | | t <sub>to(tx-locked)</sub> | transmit to locked time-out time | | 2600 | - | 10400 | μS | | t <sub>to(rx-locked)</sub> | receive to locked time-out time | | 2600 | - | 10400 | μS | | t <sub>to(locked-sleep)</sub> | locked to sleep time-out time | | 64 | - | 333 | ms | | t <sub>to(locked-idle)</sub> | locked to idle time-out time | | 1.4 | - | 5.1 | μS | | Node modes | | | | | | | | $t_{d(STBN-RXD)}$ | STBN to RXD delay time | STBN HIGH to RXD HIGH; wake flag set | - | - | 2 | μS | | t <sub>d(STBN-INH2)</sub> | STBN to INH2 delay time | STBN LOW to INH2 floating;<br>Normal mode | - | - | 12 | μS | | t <sub>h(gotosleep)</sub> | go-to-sleep hold time | | 20 | 35 | 50 | μS | | Status registe | r | | | | | | | t <sub>det(EN)</sub> | detection time on pin EN | for mode control | 20 | - | 80 | μS | | T <sub>EN</sub> | time period on pin EN | for reading status bits | 4 | - | 20 | μS | Product data sheet All information provided in this document is subject to legal disclaimers. Table 14. Dynamic characteristics ...continued All parameters are guaranteed for $V_{BAT}=6.5$ V to 60 V; $V_{CC}=4.75$ V to 5.25 V; $V_{BUF}=4.75$ V to 5.25 V; $V_{IO}=2.2$ V to 5.25 V; $V_{IO}=2.2$ V to 5.25 V; $V_{IO}=2.2$ V to 5.25 V; $V_{IO}=4.75$ t | Symbol | Parameter | Conditions | Min | Тур | Max | Unit | |------------------------------|-------------------------------|-------------------------------------------------------------------------------------|------|-----|-------|------| | $t_{d(EN\text{-}ERRN)}$ | delay time from EN to ERRN | for reading status bits | - | - | 2 | μS | | WAKE | | | | | | | | t <sub>wake(WAKE)</sub> | wake-up time on pin WAKE | low power mode; falling edge on pin WAKE; 6.5 V $\leq$ V <sub>BAT</sub> $\leq$ 27 V | 5 | 28 | 100 | μS | | | | low power mode; falling edge on pin WAKE; 27 V < $V_{BAT} \le 60 \text{ V}$ | 25 | 75 | 175 | μS | | Miscellaneous | | | | | | | | t <sub>detCL(TXEN_BGE)</sub> | TXEN_BGE clamp detection time | | 2600 | - | 10400 | μS | | t <sub>det(col)(TRXD)</sub> | TRXD collision detection time | TRXD0 and TRXD1 | 20 | - | - | ns | <sup>[1]</sup> Rise and fall time (10 % to 90 %) of $t_{r(TXD)}$ and $t_{f(TXD)}$ = 5 ns $\pm$ 1ns. <sup>[2]</sup> Rise and fall time (10 % to 90 %) of $t_{r(TRXD)}$ and $t_{f(TRXD)}$ = 5 ns $\pm$ 1ns. <sup>[3]</sup> The worst case asymmetry from one branch to another is the sum of the delay difference from TRXD0 and TRXD1 to DATA\_0 and DATA\_1 plus the delay difference from DATA\_0 and DATA\_1 to TRXD0 and TRXD1. © NXP B.V. 2012. All rights reserved. 37 of 49 # 11. Test information Fig 14. Test circuit for dynamic characteristics # 12. Package outline SOT339-1 #### Note 1. Plastic or metal protrusions of 0.2 mm maximum per side are not included. | OUTLINE | REFERENCES | | | EUROPEAN | ISSUE DATE | | |----------|------------|--------|-------|----------|------------|---------------------------------| | VERSION | IEC | JEDEC | JEITA | | PROJECTION | ISSUE DATE | | SOT339-1 | | MO-150 | | | | <del>99-12-27</del><br>03-02-19 | Fig 16. Package outline SOT339-1 (SSOP20) JA1080A All information provided in this document is subject to legal disclaimers. © NXP B.V. 2012. All rights reserved. # 13. Soldering of SMD packages This text provides a very brief insight into a complex technology. A more in-depth account of soldering ICs can be found in Application Note *AN10365 "Surface mount reflow soldering description"*. ## 13.1 Introduction to soldering Soldering is one of the most common methods through which packages are attached to Printed Circuit Boards (PCBs), to form electrical circuits. The soldered joint provides both the mechanical and the electrical connection. There is no single soldering method that is ideal for all IC packages. Wave soldering is often preferred when through-hole and Surface Mount Devices (SMDs) are mixed on one printed wiring board; however, it is not suitable for fine pitch SMDs. Reflow soldering is ideal for the small pitches and high densities that come with increased miniaturization. ### 13.2 Wave and reflow soldering Wave soldering is a joining technology in which the joints are made by solder coming from a standing wave of liquid solder. The wave soldering process is suitable for the following: - Through-hole components - Leaded or leadless SMDs, which are glued to the surface of the printed circuit board Not all SMDs can be wave soldered. Packages with solder balls, and some leadless packages which have solder lands underneath the body, cannot be wave soldered. Also, leaded SMDs with leads having a pitch smaller than ~0.6 mm cannot be wave soldered, due to an increased probability of bridging. The reflow soldering process involves applying solder paste to a board, followed by component placement and exposure to a temperature profile. Leaded packages, packages with solder balls, and leadless packages are all reflow solderable. Key characteristics in both wave and reflow soldering are: - Board specifications, including the board finish, solder masks and vias - Package footprints, including solder thieves and orientation - The moisture sensitivity level of the packages - Package placement - Inspection and repair - Lead-free soldering versus SnPb soldering ## 13.3 Wave soldering Key characteristics in wave soldering are: - Process issues, such as application of adhesive and flux, clinching of leads, board transport, the solder wave parameters, and the time during which components are exposed to the wave - Solder bath specifications, including temperature and impurities T 1410804 All information provided in this document is subject to legal disclaimers. © NXP B.V. 2012. All rights reserved ## 13.4 Reflow soldering Key characteristics in reflow soldering are: - Lead-free versus SnPb soldering; note that a lead-free reflow process usually leads to higher minimum peak temperatures (see <u>Figure 17</u>) than a SnPb process, thus reducing the process window - Solder paste printing issues including smearing, release, and adjusting the process window for a mix of large and small components on one board - Reflow temperature profile; this profile includes preheat, reflow (in which the board is heated to the peak temperature) and cooling down. It is imperative that the peak temperature is high enough for the solder to make reliable solder joints (a solder paste characteristic). In addition, the peak temperature must be low enough that the packages and/or boards are not damaged. The peak temperature of the package depends on package thickness and volume and is classified in accordance with Table 15 and 16 Table 15. SnPb eutectic process (from J-STD-020C) | Package thickness (mm) | Package reflow temperature (°C) Volume (mm³) | | | |------------------------|----------------------------------------------|-------|--| | | | | | | | < 350 | ≥ 350 | | | < 2.5 | 235 | 220 | | | ≥ 2.5 | 220 | 220 | | Table 16. Lead-free process (from J-STD-020C) | Package thickness (mm) | Package reflow temperature (°C) Volume (mm³) | | | | | |------------------------|----------------------------------------------|-------------|--------|--|--| | | | | | | | | | < 350 | 350 to 2000 | > 2000 | | | | < 1.6 | 260 | 260 | 260 | | | | 1.6 to 2.5 | 260 | 250 | 245 | | | | > 2.5 | 250 | 245 | 245 | | | Moisture sensitivity precautions, as indicated on the packing, must be respected at all times. Studies have shown that small packages reach higher temperatures during reflow soldering, see Figure 17. For further information on temperature profiles, refer to Application Note *AN10365* "Surface mount reflow soldering description". # 14. Appendix # 14.1 EPL 3.0.1 requirements implemented in the TJA1080A Table 17. EPL 3.0.1 requirements implemented | EPL 3.0.1 parameter | Description | |------------------------------------------------------|--------------------------------------------------------------------------------------------| | - | wake-up via dedicated data frames | | R <sub>DCLoad</sub> | transmitter output voltage defined for DC bus load of 40 $\Omega$ to 55 $\Omega/100~pF$ | | dBDTx10, dBDTx01 | transmitter delay: ≤ 75 ns | | uData0_LP | receiver thresholds for detecting DATA_0 in low-power modes: -400 mV (min) / -100 mV (max) | | dBDRxai | idle reaction time: 50 ns to 275 ns | | dBDActivityDetection | activity detection time 100 ns to 250 ns | | dBDRxia | activity reaction time: 100 ns to 325 ns | | uData1 – uData0 | receiver threshold mismatch: ≤ 30 mV | | dBDRx10, dBDRx01 | receiver delay: ≤ 75 ns | | dBusRx0BD, dBusRx1BD | minimum bit time: 70 ns | | C_StarTxD, C_BDTxD | maximum input capacitance on pin TXD: 10 pF | | - | BD_Off mode defined | | | short-circuit currents: | | iBP <sub>BMShortMax</sub> ,iBM <sub>BPShortMax</sub> | BP shorted to BM: < 60 mA; no time limit | | $iBP_{GNDShortMax}, iBM_{GNDShortMax}$ | BP/BM shorted to ground: < 60 mA; no time limit | | iBP <sub>-5ShortMax</sub> ,iBM <sub>-5ShortMax</sub> | BP/BM shorted to $-5$ V: < 60 mA; no time limit | | $iBP_{BAT48ShortMax}, iBM_{BAT27ShortMax}$ | BP/BM shorted to 27 V: < 60 mA; no time limit | | $iBP_{BAT48ShortMax}, iBM_{BAT27ShortMax}$ | BP/BM shorted to 48 V: < 72 mA; no time limit | | $iBP_{BAT60ShortMax}, iBM_{BAT60ShortMax}$ | BP/BM shorted to 60 V: < 90 mA; for 400 ms (max) | | dBDRV <sub>CC</sub> | V <sub>CC</sub> undervoltage recovery time: 10 ms (max) | | uINH1 <sub>Not_Sleep</sub> | voltage drop from $V_{BAT}$ to INH: $\leq 1~V~@~200~\mu A$ and $V_{BAT} \geq 5.5~V$ | | iINH1 <sub>Leak</sub> | leakage current, when INH is floating: $\leq 10 \ \mu A$ | | - | qualification according to AEC-Q100 temperature classes | | uESD <sub>Ext</sub> | 6 kV ESD (min) on pins BP and BM according to HBM (100 pF/1500 $\Omega$ ) | | uESD <sub>Int</sub> | 2 kV ESD (min) on all other pins according to HBM (100 pF/1500 $\Omega$ ) | # 15. Abbreviations Table 18. Abbreviations | Abbreviation | Description | |--------------|-------------------------------| | BSS | Byte Start Sequence | | CAN | Controller Area Network | | CDM | Charged Device Model | | EMC | ElectroMagnetic Compatibility | | EME | ElectroMagnetic Emission | | EMI | ElectroMagnetic Immunity | | ESD | ElectroStatic Discharge | | FES | Frame End Sequence | | НВМ | Human Body Model | | MM | Machine Model | | PWON | Power-on | | TSS | Transmission Start Sequence | ## 16. References - [1] EPL FlexRay Communications System Electrical Physical Layer Specification Version 2.1 Rev. A, FlexRay Consortium, Dec. 2005 - [2] EPL FlexRay Communications System Electrical Physical Layer Specification Version 3.0.1, FlexRay Consortium - [3] PS54 Product specification: TJA1054; Fault-tolerant CAN transceiver, www.nxp.com - [4] PS41 Product specification: TJA1041; High speed CAN transceiver, www.nxp.com - [5] DS80 Product data sheet: TJA1080; FlexRay transceiver, www.nxp.com # 17. Revision history ## Table 19. Revision history | Document ID | Release date | Data sheet status | Change notice | Supersedes | | | |----------------|-----------------------------------------------------------------------------------------------------------------------------|---------------------------------------------|---------------------------------------------------------|------------------------|--|--| | TJA1080A v.6 | 20121128 | Product data sheet | - | TJA1080A v.5 | | | | Modifications: | Section 6.2. | Section 6.3: text revised; V <sub>BA</sub> | $_{ m AT}$ , $V_{ m CC}$ , $V_{ m BUF}$ and $V_{ m IO}$ | operating ranges added | | | | | <ul> <li>Table 11: parameter values revised: V<sub>BAT</sub>, V<sub>CC</sub>, V<sub>BUF</sub> and V<sub>IO</sub></li> </ul> | | | | | | | | • <u>Table 13</u> : pa | arameter values revised: V <sub>IL(di</sub> | f) | | | | | TJA1080A v.5 | 20110224 | Product data sheet | - | TJA1080A v.4 | | | | TJA1080A v.4 | 20090219 | Product data sheet | - | TJA1080A v.3 | | | | TJA1080A v.3 | 20090115 | Preliminary data sheet | - | TJA1080A v.2 | | | | TJA1080A v.2 | 20080826 | Preliminary data sheet | - | TJA1080A v.1 | | | | TJA1080A v.1 | 20071029 | Objective data sheet | - | - | | | # 18. Legal information ### 18.1 Data sheet status | Document status[1][2] | Product status[3] | Definition | |--------------------------------|-------------------|---------------------------------------------------------------------------------------| | Objective [short] data sheet | Development | This document contains data from the objective specification for product development. | | Preliminary [short] data sheet | Qualification | This document contains data from the preliminary specification. | | Product [short] data sheet | Production | This document contains the product specification. | - [1] Please consult the most recently issued document before initiating or completing a design. - [2] The term 'short data sheet' is explained in section "Definitions" - [3] The product status of device(s) described in this document may have changed since this document was published and may differ in case of multiple devices. The latest product status information is available on the Internet at URL http://www.nxp.com. #### 18.2 Definitions **Draft** — The document is a draft version only. The content is still under internal review and subject to formal approval, which may result in modifications or additions. NXP Semiconductors does not give any representations or warranties as to the accuracy or completeness of information included herein and shall have no liability for the consequences of use of such information. Short data sheet — A short data sheet is an extract from a full data sheet with the same product type number(s) and title. A short data sheet is intended for quick reference only and should not be relied upon to contain detailed and full information. For detailed and full information see the relevant full data sheet, which is available on request via the local NXP Semiconductors sales office. In case of any inconsistency or conflict with the short data sheet, the full data sheet shall prevail. Product specification — The information and data provided in a Product data sheet shall define the specification of the product as agreed between NXP Semiconductors and its customer, unless NXP Semiconductors and customer have explicitly agreed otherwise in writing. In no event however, shall an agreement be valid in which the NXP Semiconductors product is deemed to offer functions and qualities beyond those described in the Product data sheet. ### 18.3 Disclaimers Limited warranty and liability — Information in this document is believed to be accurate and reliable. However, NXP Semiconductors does not give any representations or warranties, expressed or implied, as to the accuracy or completeness of such information and shall have no liability for the consequences of use of such information. NXP Semiconductors takes no responsibility for the content in this document if provided by an information source outside of NXP Semiconductors. In no event shall NXP Semiconductors be liable for any indirect, incidental, punitive, special or consequential damages (including - without limitation - lost profits, lost savings, business interruption, costs related to the removal or replacement of any products or rework charges) whether or not such damages are based on tort (including negligence), warranty, breach of contract or any other legal theory. Notwithstanding any damages that customer might incur for any reason whatsoever, NXP Semiconductors' aggregate and cumulative liability towards customer for the products described herein shall be limited in accordance with the *Terms and conditions of commercial sale* of NXP Semiconductors. Right to make changes — NXP Semiconductors reserves the right to make changes to information published in this document, including without limitation specifications and product descriptions, at any time and without notice. This document supersedes and replaces all information supplied prior to the publication hereof. Suitability for use in automotive applications — This NXP Semiconductors product has been qualified for use in automotive applications. Unless otherwise agreed in writing, the product is not designed, authorized or warranted to be suitable for use in life support, life-critical or safety-critical systems or equipment, nor in applications where failure or malfunction of an NXP Semiconductors product can reasonably be expected to result in personal injury, death or severe property or environmental damage. NXP Semiconductors and its suppliers accept no liability for inclusion and/or use of NXP Semiconductors products in such equipment or applications and therefore such inclusion and/or use is at the customer's own risk **Applications** — Applications that are described herein for any of these products are for illustrative purposes only. NXP Semiconductors makes no representation or warranty that such applications will be suitable for the specified use without further testing or modification. Customers are responsible for the design and operation of their applications and products using NXP Semiconductors products, and NXP Semiconductors accepts no liability for any assistance with applications or customer product design. It is customer's sole responsibility to determine whether the NXP Semiconductors product is suitable and fit for the customer's applications and products planned, as well as for the planned application and use of customer's third party customer(s). Customers should provide appropriate design and operating safeguards to minimize the risks associated with their applications and products. NXP Semiconductors does not accept any liability related to any default, damage, costs or problem which is based on any weakness or default in the customer's applications or products, or the application or use by customer's third party customer(s). Customer is responsible for doing all necessary testing for the customer's applications and products using NXP Semiconductors products in order to avoid a default of the applications and the products or of the application or use by customer's third party customer(s). NXP does not accept any liability in this respect. Limiting values — Stress above one or more limiting values (as defined in the Absolute Maximum Ratings System of IEC 60134) will cause permanent damage to the device. Limiting values are stress ratings only and (proper) operation of the device at these or any other conditions above those given in the Recommended operating conditions section (if present) or the Characteristics sections of this document is not warranted. Constant or repeated exposure to limiting values will permanently and irreversibly affect the quality and reliability of the device. Terms and conditions of commercial sale — NXP Semiconductors products are sold subject to the general terms and conditions of commercial sale, as published at <a href="http://www.nxp.com/profile/terms">http://www.nxp.com/profile/terms</a>, unless otherwise agreed in a valid written individual agreement. In case an individual agreement is concluded only the terms and conditions of the respective agreement shall apply. NXP Semiconductors hereby expressly objects to applying the customer's general terms and conditions with regard to the purchase of NXP Semiconductors products by customer. JA1080A All information provided in this document is subject to legal disclaimers. © NXP B.V. 2012. All rights reserved. FlexRay transceiver No offer to sell or license — Nothing in this document may be interpreted or construed as an offer to sell products that is open for acceptance or the grant, conveyance or implication of any license under any copyrights, patents or other industrial or intellectual property rights. **Export control** — This document as well as the item(s) described herein may be subject to export control regulations. Export might require a prior authorization from competent authorities. ### 18.4 Licenses #### **NXP ICs with FlexRay functionality** This NXP product contains functionality that is compliant with the FlexRay specifications. These specifications and the material contained in them, as released by the FlexRay Consortium, are for the purpose of information only. The FlexRay Consortium and the companies that have contributed to the specifications shall not be liable for any use of the specifications. The material contained in these specifications is protected by copyright and other types of Intellectual Property Rights. The commercial exploitation of the material contained in the specifications requires a license to such Intellectual Property Rights. These specifications may be utilized or reproduced without any modification, in any form or by any means, for informational purposes only. For any other purpose, no part of the specifications may be utilized or reproduced, in any form or by any means, without permission in writing from the publisher. The FlexRay specifications have been developed for automotive applications only. They have neither been developed nor tested for non-automotive applications. The word FlexRay and the FlexRay logo are registered trademarks. ### 18.5 Trademarks Notice: All referenced brands, product names, service names and trademarks are the property of their respective owners. ## 19. Contact information For more information, please visit: http://www.nxp.com For sales office addresses, please send an email to: salesaddresses@nxp.com # 20. Contents | 4 | Conoral description | 4 | 663 | \/_undon/oltogo | 22 | |---------|--------------------------------------------|----|--------------|------------------------------------|----| | 1 | General description | | 6.6.3 | V <sub>IO</sub> undervoltage | | | 2 | Features and benefits | 1 | 6.7<br>6.7.1 | Flags flags | | | 2.1 | Optimized for time triggered communication | | 6.7.1 | Local wake-up source flag | | | | systems | | | Remote wake-up source flag | | | 2.2 | Low power management | | 6.7.3 | Wake flag | | | 2.3 | Diagnosis (detection and signalling) | 2 | 6.7.4 | Power-on flag | | | 2.4 | Protection | 2 | 6.7.5 | Node configuration flag | | | 2.5 | Functional classes according to FlexRay | | 6.7.6 | Temperature medium flag | | | | electrical physical layer specification | | 6.7.7 | Temperature high flag | | | | (see Ref. 1) | 2 | 6.7.8 | TXEN_BGE clamped flag | | | 3 | Ordering information | 3 | 6.7.9 | Bus error flag | | | 4 | Block diagram | | 6.7.10 | UV <sub>VBAT</sub> flag | | | | _ | | 6.7.11 | UV <sub>VCC</sub> flag | 24 | | 5 | Pinning information | | 6.7.12 | UV <sub>VIO</sub> flag | 24 | | 5.1 | Pinning | | 6.7.13 | Error flag | 24 | | 5.2 | Pin description | 5 | 6.8 | TRXD collision | | | 6 | Functional description | 6 | 6.9 | Status register | 25 | | 6.1 | Operating configurations | 6 | 7 | Limiting values | 27 | | 6.1.1 | Node configuration | | 8 | Thermal characteristics | | | 6.1.2 | Star configuration | | 9 | | | | 6.1.3 | Bus activity and idle detection | | • | Static characteristics | - | | 6.2 | Operating modes in node configuration | | 10 | Dynamic characteristics | 34 | | 6.2.1 | Normal mode | | 11 | Test information | 39 | | 6.2.2 | Receive-only mode | | 12 | Package outline | 40 | | 6.2.3 | Standby mode | | 13 | Soldering of SMD packages | | | 6.2.4 | Go-to-sleep mode | | 13.1 | Introduction to soldering | | | 6.2.5 | Sleep mode | | 13.1 | • | | | 6.3 | Operating modes in star configuration | | 13.2 | Wave and reflow soldering | | | 6.3.1 | Star-idle mode | | 13.4 | Wave soldering | | | 6.3.2 | Star-transmit mode | | - | Reflow soldering | | | 6.3.3 | Star-receive mode | | 14 | Appendix | 44 | | 6.3.4 | Star-standby mode | _ | 14.1 | EPL 3.0.1 requirements implemented | | | 6.3.5 | Star-sleep mode | | | in the TJA1080A | 44 | | 6.3.6 | Star-locked mode | | 15 | Abbreviations | 45 | | 6.4 | Start-up | | 16 | References | 45 | | 6.4.1 | Node configuration | | 17 | Revision history | _ | | 6.4.2 | • | | | | | | | Star configuration | | 18 | Legal information | | | 6.5 | Wake-up mechanism | | 18.1 | Data sheet status | 47 | | 6.5.1 | Node configuration | | 18.2 | Definitions | 47 | | 6.5.2 | Star configuration | | 18.3 | Disclaimers | 47 | | 6.5.3 | Remote wake-up | | 18.4 | Licenses | 48 | | 6.5.3.1 | Bus wake-up via wake-up pattern | 20 | 18.5 | Trademarks | 48 | | 6.5.3.2 | Bus wake-up via dedicated FlexRay | 00 | 19 | Contact information | 48 | | 0.5.4 | data frame | | 20 | Contents | 49 | | 6.5.4 | Local wake-up via pin WAKE | | | | | | 6.6 | Fail silent behavior | | | | | | 6.6.1 | V <sub>BAT</sub> undervoltage | | | | | | 6.6.2 | V <sub>CC</sub> undervoltage | 22 | | | | Please be aware that important notices concerning this document and the product(s) described herein, have been included in section 'Legal information'. © NXP B.V. 2012. All rights reserved. For more information, please visit: http://www.nxp.com For sales office addresses, please send an email to: salesaddresses@nxp.com Date of release: 28 November 2012 Document identifier: TJA1080A