# LPC11Axx 32-bit ARM Cortex-M0 microcontroller; up to 32 kB flash, 8 kB SRAM, 4 kB EEPROM; configurable analog/mixed-signal Rev. 4 — 30 October 2012 **Product data sheet** # 1. General description The LPC11Axx are an ARM Cortex-M0 based, low-cost 32-bit MCU family, designed for 8/16-bit microcontroller applications, offering performance, low power, simple instruction set and memory addressing together with reduced code size compared to existing 8/16-bit architectures. The LPC11Axx operate at CPU frequencies of up to 50 MHz. Analog/mixed-signal subsystems can be configured by software from interconnected digital and analog peripherals. The digital peripherals on the LPC11Axx include up to 32 kB of flash memory, up to 4 kB of EEPROM data memory, up to 8 kB of SRAM data memory, a Fast-mode Plus I<sup>2</sup>C-bus interface, a RS-485/EIA-485 USART, two SSP controllers, four general purpose counter/timers, and up to 42 general purpose I/O pins. Analog peripherals include a 10-bit ADC, a 10-bit DAC, an analog comparator, a temperature sensor, an internal voltage reference, and UnderVoltage LockOut (UVLO) protection. # 2. Features and benefits - System: - ◆ ARM Cortex-M0 processor, running at frequencies of up to 50 MHz. - ◆ ARM Cortex-M0 built-in Nested Vectored Interrupt Controller (NVIC). - Serial Wire Debug (SWD) - JTAG boundary scan. - System tick timer. - Memory: - Up to 32 kB on-chip flash program memory. - Up to 4 kB on-chip EEPROM data memory; byte erasable and byte programmable. - Up to 8 kB SRAM data memory. - ◆ 16 kB boot ROM. - In-System Programming (ISP) for flash and In-Application Programming (IAP) for flash and EEPROM via on-chip bootloader software. - ◆ Includes ROM-based 32-bit integer division and I<sup>2</sup>C-bus driver routines. - Digital peripherals: - ◆ Up to 42 General Purpose I/O (GPIO) pins with configurable pull-up/pull-down resistors, repeater mode, and open-drain mode. #### 32-bit ARM Cortex-M0 microcontroller - Up to 16 pins are configurable with a digital input glitch filter for removing glitches with widths of 10 ns or less and two pins are configurable for 50 ns glitch filters. - ◆ GPIO pins can be used as edge and level sensitive interrupt sources. - ◆ High-current source output driver (20 mA) on one pin (PIO0\_21). - ◆ High-current sink driver (20 mA) on true open-drain pins (PIO0\_2 and PIO0\_3). - ◆ Four general purpose counter/timers with a total of up to 16 capture inputs and 14 match outputs. - Programmable Windowed WatchDog Timer (WWDT) with a dedicated, internal low-power WatchDog Oscillator (WDOsc). ### Analog peripherals: - ◆ 10-bit ADC with input multiplexing among 8 pins. - ◆ 10-bit DAC with flexible conversion triggering. - ◆ Highly flexible analog comparator with a programmable voltage reference. - ◆ Integrated temperature sensor. - Internal voltage reference. - UnderVoltage Lockout (UVLO) protection against power-supply droop below 2.4 V. #### Serial interfaces: - USART with fractional baud rate generation, internal FIFO, support for RS-485/9-bit mode and synchronous mode. - Two SSP controllers with FIFO and multi-protocol capabilities. Support data rates of up to 25 Mbit/s. - ◆ I<sup>2</sup>C-bus interface supporting the full I<sup>2</sup>C-bus specification and Fast-mode Plus with a data rate of 1 Mbit/s with multiple address recognition and monitor mode. #### Clock generation: - ◆ Crystal Oscillator (SysOsc) with an operating range of 1 MHz to 25 MHz. - 12 MHz internal RC Oscillator (IRC) trimmed to 1% accuracy that can optionally be used as a system clock. - Internal low-power, Low-Frequency Oscillator (LFOsc) with programmable frequency output. - Clock input for external system clock (25 MHz typical). - PLL allows CPU operation up to the maximum CPU rate with the IRC, the external clock, or the SysOsc as clock sources. - Clock output function with divider that can reflect the SysOsc, the IRC, the main clock, or the LFOsc. ### Power control: - Supports one reduced power mode: The ARM Sleep mode. - Power profiles residing in boot ROM allowing to optimize performance and minimize power consumption for any given application through one simple function call. - Processor wake-up from reduced power mode using any interrupt. - Power-On Reset (POR). - Brown-Out Detect (BOD) with two programmable thresholds for interrupt and one hardware controlled reset trip point. - ◆ POR and BOD are always enabled for rapid UVLO protection against power supply voltage droop below 2.4 V. - Unique device serial number for identification. LPC11AXX All information provided in this document is subject to legal disclaimers. - Single 3.3 V power supply (2.6 V to 3.6 V). - Temperature range –40 °C to +85 °C. - Available as LQFP48 package, HVQFN33 (7 × 7) and HVQFN33 (5 × 5) packages, and in a very small WLCSP20 package. # 3. Applications - Power management - Industrial control - Remote monitoring - Point-of-sale - Test and measurement equipment - Network appliances and services - Factory automation - Gaming equipment - Motion control - Medical instrumentation 32-bit ARM Cortex-M0 microcontroller - Fire and security - Sensors - Precision instrumentation - HVAC and building control # 4. Ordering information Table 1. Ordering information | Package | kage | | | | | | | | | | | |---------|-------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|--|--|--|--| | Name | Description | Version | | | | | | | | | | | WLCSP20 | wafer level chip-size package; 20 bumps; $2.5 \times 2.5 \times 0.6$ mm | - | | | | | | | | | | | WLCSP20 | wafer level chip-size package; 20 bumps; $2.5 \times 2.5 \times 0.6$ mm | - | | | | | | | | | | | HVQFN33 | HVQFN: plastic thermal enhanced very thin quad flat package; no leads; 33 terminals; body 7 $\times$ 7 $\times$ 0.85 mm | n/a | | | | | | | | | | | HVQFN33 | HVQFN: plastic thermal enhanced very thin quad flat package; no leads; 33 terminals; body 7 $\times$ 7 $\times$ 0.85 mm | n/a | | | | | | | | | | | HVQFN33 | HVQFN: plastic thermal enhanced very thin quad flat package; no leads; 33 terminals; body 5 $\times$ 5 $\times$ 0.85 mm | n/a | | | | | | | | | | | HVQFN33 | HVQFN: plastic thermal enhanced very thin quad flat package; no leads; 33 terminals; body 7 $\times$ 7 $\times$ 0.85 mm | n/a | | | | | | | | | | | LQFP48 | LQFP48: plastic low profile quad flat package; 48 leads; body 7 $\times$ 7 $\times$ 1.4 mm | SOT313-2 | | | | | | | | | | | LQFP48 | LQFP48: plastic low profile quad flat package; 48 leads; body 7 $\times$ 7 $\times$ 1.4 mm | SOT313-2 | | | | | | | | | | | | Name WLCSP20 WLCSP20 HVQFN33 HVQFN33 HVQFN33 | Name Description WLCSP20 wafer level chip-size package; 20 bumps; 2.5 × 2.5 × 0.6 mm WLCSP20 wafer level chip-size package; 20 bumps; 2.5 × 2.5 × 0.6 mm HVQFN33 HVQFN: plastic thermal enhanced very thin quad flat package; no leads; 33 terminals; body 7 × 7 × 0.85 mm HVQFN33 HVQFN: plastic thermal enhanced very thin quad flat package; no leads; 33 terminals; body 7 × 7 × 0.85 mm HVQFN33 HVQFN: plastic thermal enhanced very thin quad flat package; no leads; 33 terminals; body 5 × 5 × 0.85 mm HVQFN34 HVQFN: plastic thermal enhanced very thin quad flat package; no leads; 33 terminals; body 7 × 7 × 0.85 mm LQFP48 LQFP48: plastic low profile quad flat package; 48 leads; body 7 × 7 × 1.4 mm LQFP48 LQFP48: plastic low profile quad flat package; 48 leads; body 7 × 7 × | | | | | | | | | | **Product data sheet** # 32-bit ARM Cortex-M0 microcontroller # 4.1 Ordering options Table 2. Ordering options | Type number | Flash | SRAM | EEPROM | 10-bit ADC channels | 10-bit DAC | Temperature sensor | Analog comparator | USART | SSP/SPI | 1 <sup>2</sup> C | GPIO | Package | |-------------------|-------|------|--------|---------------------|------------|--------------------|-------------------|-------|---------|------------------|------|---------| | LPC11A02UK | 16 kB | 4 kB | 2 kB | 8 | 1 | 1 | 1 | 1 | 1 | 1 | 18 | WLCSP20 | | LPC11A04UK | 32 kB | 8 kB | 4 kB | 8 | 1 | 1 | 1 | 1 | 1 | 1 | 18 | WLCSP20 | | LPC11A11FHN33/001 | 8 kB | 2 kB | 512 B | 8 | 1 | 1 | 1 | 1 | 2 | 1 | 28 | HVQFN33 | | LPC11A12FHN33/101 | 16 kB | 4 kB | 1 kB | 8 | 1 | 1 | 1 | 1 | 2 | 1 | 28 | HVQFN33 | | LPC11A12FBD48/101 | 16 kB | 4 kB | 1 kB | 8 | 1 | 1 | 1 | 1 | 2 | 1 | 42 | LQFP48 | | LPC11A13FHI33/201 | 24 kB | 6 kB | 2 kB | 8 | 1 | 1 | 1 | 1 | 2 | 1 | 28 | HVQFN33 | | LPC11A14FHN33/301 | 32 kB | 8 kB | 4 kB | 8 | 1 | 1 | 1 | 1 | 2 | 1 | 28 | HVQFN33 | | LPC11A14FBD48/301 | 32 kB | 8 kB | 4 kB | 8 | 1 | 1 | 1 | 1 | 2 | 1 | 42 | LQFP48 | # 5. Block diagram LPC11AXX All information provided in this document is subject to legal disclaimers. # 32-bit ARM Cortex-M0 microcontroller # 6. Pinning information # 6.1 Pinning Downloaded from Elcodis.com electronic components distributor #### 32-bit ARM Cortex-M0 microcontroller # 6.2 Pin description All functional pins on the LPC11Axx are mapped to GPIO port 0 and port 1 (see <u>Table 4</u>). The port pins are multiplexed to accommodate more than one function (see <u>Table 3</u>). The pin function is controlled by the pin's IOCON register (see the *LPC11Axx user manual*). The standard I/O pad configuration is illustrated in <u>Figure 31</u> and a detailed pin description is given in <u>Table 4</u>. LPC11AXX Table 3. Pin multiplexing | Function | Type | | | LQFP48 | HVQFN33 | WCSP20 | |---------------|----------------|-------------|----------------------|--------|---------|--------| | | | Port | Glitch filter | Pin | Pin | Ball | | System clock | ks, reset, and | d wake-up | | | | | | CLKIN | I | PIO0_1 | no | 4 | 3 | B2 | | | | PIO0_12 | no | 46 | 31 | E1 | | | | PIO0_19 | no | 14 | 9 | - | | | | PIO0_24 | no | 9 | 7 | - | | CLKOUT | 0 | PIO0_1 | no | 4 | 3 | B2 | | | | PIO0_19 | no | 14 | 9 | - | | XTALIN | l<br>(analog) | - | - | 6 | 4 | - | | XTALOUT | O<br>(analog) | - | - | 7 | 5 | - | | RESET | I | PIO0_0 | 20 ns[1] | 3 | 2 | C1 | | Serial Wire D | ebug (SWD) | and JTAG | | | | | | TRST | I | PIO0_9 | 10 ns <sup>[2]</sup> | 35 | 24 | D4 | | TCK | I | PIO0_5 | 10 ns <sup>[2]</sup> | 29 | 19 | В3 | | TDI | I | PIO0_6 | 10 ns <sup>[2]</sup> | 32 | 21 | C3 | | TDO | 0 | PIO0_8 | no | 34 | 23 | C2 | | TMS | I | PIO0_7 | 10 ns <sup>[2]</sup> | 33 | 22 | C4 | | SWCLK | I | PIO0_2 | 50 ns <sup>[2]</sup> | 15 | 10 | A1 | | | | PIO0_5 | 10 ns <sup>[2]</sup> | 29 | 19 | В3 | | SWDIO | I/O | PIO0_3 | 50 ns <sup>[2]</sup> | 16 | 11 | B1 | | | | PIO0_10 | 10 ns <sup>[2]</sup> | 38 | 25 | D3 | | Analog perip | herals (ADC | , DAC, comp | arator) | | | | | ACMP_I1 | l<br>(analog) | PIO0_27 | no | 43 | 28 | - | | ACMP_I2 | l<br>(analog) | PIO0_13 | no | 47 | 32 | D1 | | ACMP_I3 | l<br>(analog) | PIO0_16 | no | 18 | 13 | A2 | | ACMP_I4 | l<br>(analog) | PIO0_17 | no | 21 | 14 | A3 | | ACMP_I5 | l<br>(analog) | PIO0_22 | no | 27 | 17 | - | | ACMP_O | 0 | PIO0_2 | no | 15 | 10 | A1 | | | (digital) | PIO0_3 | no | 16 | 11 | B1 | | | | PIO0_12 | no | 46 | 31 | E1 | | | | PIO0_21 | no | 23 | 16 | - | | | | PIO0_23 | no | 45 | 30 | - | | AD0 | l<br>(analog) | PIO0_6 | no | 32 | 21 | C3 | | AD1 | l<br>(analog) | PIO0_7 | no | 33 | 22 | C4 | LPC11AXX All information provided in this document is subject to legal disclaimers. 32-bit ARM Cortex-M0 microcontroller Table 3. Pin multiplexing | Function | Туре | | | LQFP48 | HVQFN33 | WCSP20 | |-----------------------------|---------------|---------|----------------------|--------|---------|--------| | | | Port | Glitch filter | Pin | Pin | Ball | | AD2 | l<br>(analog) | PIO0_8 | no | 34 | 23 | C2 | | AD3 | l<br>(analog) | PIO0_9 | no | 35 | 24 | D4 | | AD4 | l<br>(analog) | PIO0_10 | no | 38 | 25 | D3 | | AD5 | l<br>(analog) | PIO0_11 | no | 39 | 26 | D2 | | AD6 | l<br>(analog) | PIO0_14 | no | 30 | 20 | B4 | | AD7 | l<br>(analog) | PIO0_15 | no | 41 | 27 | E4 | | AOUT | O<br>(analog) | PIO0_4 | no | 28 | 18 | A4 | | ATRG0 | I | PIO0_16 | 10 ns <sup>[2]</sup> | 18 | 13 | A2 | | ATRG1 | I | PIO0_17 | 10 ns[2] | 21 | 14 | A3 | | VDDCMP | I | PIO0_14 | no | 30 | 20 | - | | | (analog) | PIO0_5 | no | - | - | В3 | | l <sup>2</sup> C-bus interf | face | 1 | 1 | | 1 | | | SCL | I/O | PIO0_2 | 50 ns[2] | 15 | 10 | A1 | | | | PIO0_12 | no | 46 | 31 | E1 | | | | PIO0_16 | 10 ns[2] | 18 | 13 | A2 | | | | PIO0_24 | no | 9 | 7 | - | | SDA | I/O | PIO0_3 | 50 ns[2] | 16 | 11 | B1 | | | | PIO0_13 | 10 ns[2] | 47 | 32 | D1 | | | | PIO0_15 | 10 ns[2] | 41 | 27 | E4 | | | | PIO0_25 | no | 17 | 12 | - | | SSP0 control | ler | 1 | 1 | | 1 | | | MISO0 | I/O | PIO0_6 | 10 ns[2] | 32 | 21 | C3 | | | | PIO0_22 | 10 ns[2] | 27 | 17 | - | | | | PIO1_2 | no | 37 | - | - | | MOSI0 | I/O | PIO0_4 | 10 ns[2] | 28 | 18 | A4 | | | | PIO0_19 | no | 14 | 9 | - | | | | PIO1_3 | no | 48 | - | - | | | | PIO1_7 | no | 25 | - | - | | SCK0 | I/O | PIO0_5 | 10 ns[2] | 29 | 19 | В3 | | | | PIO0_20 | no | 22 | 15 | - | | | | PIO1_0 | no | 31 | - | - | | SSEL0 | I/O | PIO0_1 | no | 4 | 3 | B2 | | | | PIO0_18 | no | 10 | 8 | - | | | | PIO1_1 | no | 36 | _ | _ | LPC11AXX All information provided in this document is subject to legal disclaimers. 32-bit ARM Cortex-M0 microcontroller Table 3. Pin multiplexing | Function | Туре | | | LQFP48 | HVQFN33 | WCSP20 | |-------------|-------|---------|----------------------|----------|---------|--------| | | | Port | Glitch filter | Pin | Pin | Ball | | SSP1 contro | oller | | | | | | | MISO1 | I/O | PIO0_14 | 10 ns <sup>2</sup> | 30 | 20 | - | | | | PIO0_26 | no | 1 | 1 | - | | | | PIO1_8 | no | 26 | - | - | | MOSI1 | I/O | PIO0_27 | 10 ns <sup>[2]</sup> | 43 | 28 | - | | | | PIO0_31 | no | 24 | - | - | | | | PIO0_30 | no | 40 | - | - | | | | PIO1_6 | no | 11 | - | - | | SCK1 | I/O | PIO0_8 | 10 ns <sup>[2]</sup> | 34 | 23 | - | | | | PIO1_5 | no | 20 | - | - | | | | PIO0_29 | no | 13 | - | - | | SSEL1 | I/O | PIO0_25 | no | 17 | 12 | - | | | | PIO1_4 | no | 19 | - | - | | | | PIO0_28 | no | 2 | - | - | | USART | | l | l l | <u> </u> | l l | 1 | | RXD | l | PIO0_1 | no | 4 | 3 | B2 | | | | PIO0_12 | no | 46 | 31 | E1 | | | | PIO1_4 | no | 19 | - | - | | | | PIO1_8 | no | 26 | - | - | | TXD | 0 | PIO0_13 | no | 47 | 32 | D1 | | | | PIO0_15 | no | 41 | 27 | E4 | | | | PIO0_26 | no | 1 | 1 | - | | | | PIO1_5 | no | 20 | - | - | | SCLK | I/O | PIO0_11 | 10 ns <sup>[2]</sup> | 39 | 26 | D2 | | | | PIO0_21 | no | 23 | 16 | - | | | | PIO0_23 | no | 45 | 30 | - | | CTS | I | PIO0_9 | 10 ns <sup>[2]</sup> | 35 | 24 | D4 | | | | PIO0_21 | no | 23 | 16 | - | | | | PIO1_7 | no | 25 | - | - | | RTS | 0 | PIO0_10 | no | 38 | 25 | D3 | | | | PIO0_23 | no | 45 | 30 | - | | | | PIO1_6 | no | 11 | - | - | | DCD | I | PIO1_9 | no | 12 | - | - | | | | PIO1_0 | no | 31 | - | - | | DSR | I | PIO0_29 | no | 13 | - | - | | | | PIO1_2 | no | 37 | - | - | | DTR | 0 | PIO0_28 | no | 2 | - | - | | | | PIO1_1 | no | 36 | _ | _ | # 32-bit ARM Cortex-M0 microcontroller Table 3. Pin multiplexing | Function | Туре | | | LQFP48 | HVQFN33 | WCSP20 | |---------------|------------|---------|----------------------|--------|---------|--------| | | | Port | Glitch filter | Pin | Pin | Ball | | RI | I | PIO0_30 | no | 40 | - | - | | | | PIO0_31 | no | 24 | - | - | | | | PIO1_3 | no | 48 | - | - | | 16-bit counte | r/timer CT | 16B0 | | | | | | CT16B0_CAP | 0 I | PIO0_2 | 50 ns <sup>[2]</sup> | 15 | 10 | A1 | | | | PIO0_18 | no | 10 | 8 | - | | | | PIO0_30 | no | 40 | - | - | | CT16B0_CAP | 1 I | PIO0_16 | 10 ns <sup>2</sup> | 18 | 13 | A2 | | | | PIO1_4 | no | 19 | - | - | | CT16B0_CAP | 2 I | PIO0_17 | 10 ns <sup>[2]</sup> | 21 | 14 | A3 | | | | PIO1_5 | no | 20 | - | - | | CT16B0_MAT | 0 O | PIO0_7 | no | 33 | 22 | C4 | | | | PIO0_17 | no | 21 | 14 | A3 | | | | PIO1_6 | no | 11 | - | - | | CT16B0_MAT | 1 0 | PIO0_4 | no | 28 | 18 | A4 | | | | PIO0_9 | no | 35 | 24 | D4 | | | | PIO1_0 | no | 31 | - | - | | CT16B0_MAT | 2 0 | PIO0_5 | no | 29 | 19 | B3 | | | | PIO0_10 | no | 38 | 25 | D3 | | | | PIO1_7 | no | 25 | - | - | | 16-bit counte | r/timer CT | 16B1 | | | | | | CT16B1_CAP | 0 I | PIO0_3 | 50 ns <sup>2</sup> | 16 | 11 | B1 | | | | PIO0_24 | no | 9 | 7 | - | | | | PIO1_3 | no | 48 | - | - | | CT16B1_CAP | 1 I | PIO0_18 | no | 10 | 8 | - | | | | PIO0_26 | no | 1 | 1 | - | | | | PIO0_31 | no | 24 | - | - | | CT16B1_CAP | 2 I | PIO0_27 | 10 ns <sup>[2]</sup> | 43 | 28 | - | | | | PIO1_7 | no | 25 | - | - | | CT16B1_MAT | 0 O | PIO0_19 | no | 14 | 9 | - | | | | PIO0_25 | no | 17 | 12 | - | | | | PIO1_1 | no | 36 | - | - | | CT16B1_MAT | 1 0 | PIO0_14 | no | 30 | 20 | B4 | | | | PIO1_2 | no | 37 | - | - | | | | PIO1_8 | no | 26 | - | - | | CT16B1_MAT | 2 0 | PIO0_20 | no | 22 | 15 | - | | | | PIO1_2 | no | 37 | - | - | | | | PIO1_9 | no | 12 | - | - | Downloaded from **Elcodis.com** electronic components distributor Table 3. Pin multiplexing | Function | Туре | | | LQFP48 | HVQFN33 | WCSP20 | |------------------|-----------|---------|----------------------|--------|---------|--------| | | | Port | Glitch filter | Pin | Pin | Ball | | 32-bit counter/t | imer CT32 | 2B0 | | | | | | CT32B0_CAP0 | I | PIO0_11 | 10 ns <sup>[2]</sup> | 39 | 26 | D2 | | | | PIO0_23 | no | 45 | 30 | - | | | | PIO0_28 | no | 2 | - | - | | CT32B0_CAP1 | I | PIO0_14 | 10 ns <sup>[2]</sup> | 30 | 20 | B4 | | | | PIO0_29 | no | 13 | - | - | | CT32B0_CAP2 | I | PIO0_15 | 10 ns[2] | 41 | 27 | E4 | | | | PIO0_26 | no | 1 | 1 | - | | CT32B0_MAT0 | 0 | PIO0_12 | no | 46 | 31 | E1 | | | | PIO0_30 | no | 40 | - | - | | CT32B0_MAT1 | 0 | PIO0_13 | no | 47 | 32 | D1 | | | | PIO1_4 | no | 19 | - | - | | CT32B0_MAT2 | 0 | PIO0_1 | no | 4 | 3 | B2 | | | | PIO1_5 | no | 20 | - | - | | CT32B0_MAT3 | 0 | PIO0_6 | no | 32 | 21 | C3 | | | | PIO1_6 | no | 11 | - | - | | 32-bit counter/t | imer CT32 | 2B1 | | ı | | | | CT32B1_CAP0 | I | PIO0_7 | 10 ns[2] | 33 | 22 | C4 | | | | PIO0_20 | no | 22 | 15 | - | | | | PIO1_4 | no | 19 | - | - | | CT32B1_CAP1 | I | PIO0_21 | no | 23 | 16 | - | | | | PIO1_5 | no | 20 | - | - | | CT32B1_CAP2 | I | PIO0_22 | 10 ns[2] | 27 | 17 | - | | | | PIO1_6 | no | 11 | - | - | | CT32B1_MAT0 | 0 | PIO0_8 | no | 34 | 23 | C2 | | | | PIO0_31 | no | 24 | - | - | | | | PIO1_8 | no | 26 | - | _ | | CT32B1_MAT1 | 0 | PIO0_9 | no | 35 | 24 | D4 | | | | PIO0_27 | no | 43 | 28 | - | | | | PIO1_7 | no | 25 | - | - | | CT32B1_MAT2 | 0 | PIO0_10 | no | 38 | 25 | D3 | | | | PIO0_22 | no | 27 | 17 | _ | | | | PIO1_9 | no | 12 | - | _ | | CT32B1_MAT3 | 0 | PIO0_11 | no | 39 | 26 | D2 | | | | PIO1_1 | no | 36 | _ | _ | | | | PIO1_0 | no | 31 | _ | - | | Supply and gro | und pins | _ | | | | 1 | | $V_{DD(IO)}$ | Supply | - | - | 8 | 6 | E2 | LPC11AXX All information provided in this document is subject to legal disclaimers. # 32-bit ARM Cortex-M0 microcontroller Table 3. Pin multiplexing | Function | Туре | | | LQFP48 | HVQFN33 | WCSP20 | |----------------------|--------|------|---------------|--------|---------|--------| | | | Port | Glitch filter | Pin | Pin | Ball | | V <sub>DD(3V3)</sub> | Supply | - | - | 44 | 29 | E2 | | V <sub>SS</sub> | Ground | - | - | 42 | 33 | E3 | | V <sub>SS(IO)</sub> | Ground | - | - | 5 | 33 | E3 | <sup>[1]</sup> Always on. <u>Table 4</u> shows all pins in order of their port number. The default function after reset is listed first. All port pins PIO0\_0 to PIO1\_9 have internal pull-up resistors enabled after reset with the exception of the true open-drain pins PIO0\_2 and PIO0\_3. Pull-up/pull-down configuration, repeater, and open-drain modes can be programmed through the IOCON registers for each of the port pins. Table 4. LPC11Axx pin description table | Symbol | Pin/Ball | | Туре | Reset state | Description | | | | | | |-------------------------------------------------|----------|---------|---------|-------------|--------------|------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|-------|--------------------------------------------------------------------------------------------------------------------------------| | | LQFP48 | HVQFN33 | WLCSP20 | | | | | | | | | RESET/PIO0_0 | 3 | 2 | C1 | [2] | I | I; PU | RESET — External reset input with fixed 20 ns glitch filter: A LOW on this pin resets the device, causing I/O ports and peripherals to take on their default states and processor execution to begin at address 0. | | | | | | | | | | I/O | - | PIO0_0 — General purpose digital input/output pin. | | | | | PIO0_1/RXD/CLKOUT/<br>CT32B0_MAT2/SSEL0/ | 4 | . 3 E | | 3 | 3 | B2 | [3] | I/O | I; PU | <b>PIO0_1</b> — General purpose digital input/output pin. A LOW level on this pin during reset starts the ISP command handler. | | CLKIN | | | | | I | - | RXD — Receiver data input for USART. | | | | | | | | | | 0 | - | CLKOUT — Clock output. | | | | | | | | | | 0 | - | CT32B0_MAT2 — Match output 2 for 32-bit timer 0. | | | | | | | | | | I/O | - | SSEL0 — Slave Select for SSP0. | | | | | | | | | | I | - | CLKIN — External clock input. | | | | | PIO0_2/SCL/ACMP_O/<br>TCK/SWCLK/<br>CT16B0_CAP0 | 15 | 10 | A1 | [4][5] | I/O | I; IA | PIO0_2 — General purpose digital input/output pin. High-current sink (20 mA) or standard-current sink (4 mA) programmable; true open-drain for all pin functions. Input glitch filter (50 ns) capable. | | | | | | | | | | I/O | - | <b>SCL</b> — I <sup>2</sup> C-bus clock (true open-drain) input/output. Input glitch filter (50 ns) capable. | | | | | | | | | | 0 | - | ACMP_O — Analog comparator output. | | | | | | | | | | I | - | TCK/SWCLK — Serial Wire Debug Clock (secondary for LQFP and HVQFN packages). Input glitch filter (50 ns) capable. For the WLCSP20 package only, this pin is configured to the SWCLK function by the boot loader after reset. | | | | | | | | | | I | - | CT16B0_CAP0 — Capture input 0 for 16-bit timer 0. Input glitch filter (50 ns) capable. | | | | | LPC11AXX | | | | All in | formation pr | ovided in this d | ocument is subject to legal disclaimers. © NXP B.V. 2012. All rights reserved. | | | | Product data sheet Rev. 4 — 30 October 2012 13 of 84 <sup>[2]</sup> Programmable on/off. By default, the glitch filter is disabled. # 32-bit ARM Cortex-M0 microcontroller Table 4. LPC11Axx pin description table | Symbol | Pin | /Ball | | | Туре | Reset state | Description | |------------------------------------------------------|--------|---------|---------|------------|------|-------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | | LQFP48 | HVQFN33 | WLCSP20 | | | | | | PIO0_3/SDA/ACMP_O/<br>SWDIO/CT16B1_CAP0 | 16 | 11 | B1 | [4][6] | I/O | I; IA | PIO0_3 — General purpose digital input/output pin. High-current sink (20 mA) or standard-current sink (4 mA) programmable; true open-drain for all pin functions. Input glitch filter (50 ns) capable. | | | | | | | I/O | - | <b>SDA</b> — I <sup>2</sup> C-bus data (true open-drain) input/output. Input glitch filter (50 ns) capable. | | | | | | | 0 | - | ACMP_O — Analog comparator output. | | | | | | | I/O | - | <b>SWDIO</b> — Serial Wire Debug I/O (secondary for LQFP and HVQFN packages). Input glitch filter (50 ns) capable. For the WLCSP20 package only, this pin is configured to the SWDIO function by the boot loader after reset. | | | | | | | I | - | CT16B1_CAP0 — Capture input 0 for 16-bit timer 1. Input glitch filter (50 ns) capable. | | PIO0_4/R/AOUT/<br>CT16B0_MAT1/MOSI0 | 28 | 18 | A4 | 4 [7] | I/O | I; PU | <b>PIO0_4</b> — General purpose digital input/output pin. Input glitch filter (10 ns) capable. | | | | | | | - | - | R — Reserved. | | | | | | | 0 | - | AOUT — D/A converter output. | | | | | | | 0 | - | CT16B0_MAT1 — Match output 1 for 16-bit timer 0. | | | | | | | I/O | - | MOSI0 — Master Out Slave In for SSP0. Input glitch filter (10 ns) capable. | | TCK/SWCLK/PIO0_5/<br>R/CT16B0_MAT2/<br>SCK0 | 29 | 19 | 19 - | <u>[9]</u> | I | I; PU | <b>TCK/SWCLK</b> — Test clock TCK for JTAG interface and primary (default) Serial Wire Debug Clock. Input glitch filter (10 ns) capable. | | | | | | | I/O | - | PIO0_5 — General purpose digital input/output pin. Input glitch filter (10 ns) capable. | | | | | | | - | - | R — Reserved. | | | | | | | 0 | - | CT16B0_MAT2 — Match output 2 for 16-bit timer 0. | | | | | | | I/O | - | SCK0 — Serial clock for SSP0. Input glitch filter (10 ns) capable. | | TCK/SWCLK/PIO0_5/<br>VDDCMP/<br>CT16B0_MAT2/<br>SCK0 | - | - | В3 | [7][8] | I | I; PU | <b>TCK/SWCLK</b> — Test clock TCK for JTAG interface and secondary Serial Wire Debug Clock. Use PIO0_2 for the default TCK/SWCLK function. Input glitch filter (10 ns) capable. | | | | | | | I/O | - | PIO0_5 — General purpose digital input/output pin. Input glitch filter (10 ns) capable. | | | | | | | I | - | <b>VDDCMP</b> — Analog comparator alternate reference voltage. | | | | | | | 0 | - | CT16B0_MAT2 — Match output 2 for 16-bit timer 0. | | | | | | | I/O | - | <b>SCK0</b> — Serial clock for SSP0. Input glitch filter (10 ns) capable. | Downloaded from **Elcodis.com** electronic components distributor 32-bit ARM Cortex-M0 microcontroller Table 4. LPC11Axx pin description table | Symbol | Pin | /Ball | | | Type | Reset state | Description | |--------------------------------------|--------|---------|---------|------------|------|-------------|------------------------------------------------------------------------------------------------| | | LQFP48 | HVQFN33 | WLCSP20 | | | | | | TDI/PIO0_6/AD0/<br>CT32B0_MAT3/MISO0 | 32 | 21 | C3 | <u>[9]</u> | I | I; PU | <b>TDI</b> — Test Data In for JTAG interface. Input glitch filter (10 ns) capable. | | | | | | | I/O | - | <b>PIO0_6</b> — General purpose digital input/output pin. Input glitch filter (10 ns) capable. | | | | | | | I | - | <b>AD0</b> — A/D converter input 0. | | | | | | | 0 | - | CT32B0_MAT3 — Match output 3 for 32-bit timer 0. | | | | | | | I/O | - | <b>MISO0</b> — Master In Slave Out for SSP0. Input glitch filter (10 ns) capable. | | TMS/PIO0_7/AD1/<br>CT32B1_CAP0/ | 33 | 22 | C4 | <u>[9]</u> | I | I; PU | <b>TMS</b> — Test Mode Select for JTAG interface. Input glitch filter (10 ns) capable. | | CT16B0_MAT0 | | | | | I/O | - | PIO0_7 — General purpose digital input/output pin. Input glitch filter (10 ns) capable. | | | | | | | I | - | AD1 — A/D converter input 1. | | | | | | | I | - | CT32B1_CAP0 — Capture input 0 for 32-bit timer 1. Input glitch filter (10 ns) capable. | | | | | | | 0 | - | CT16B0_MAT0 — Match output 2 for 16-bit timer 0. | | TDO/PIO0_8/AD2/ | 34 | 23 | 3 C2 | [9] | 0 | I; PU | TDO — Test Data Out for JTAG interface. | | CT32B1_MAT0/SCK1 | | | | | I/O | - | PIO0_8 — General purpose digital input/output pin. Input glitch filter (10 ns) capable. | | | | | | | I | - | AD2 — A/D converter input 2. | | | | | | | 0 | - | CT32B1_MAT0 — Match output 0 for 32-bit timer 1. | | | | | | | I/O | - | <b>SCK1</b> — Serial clock for SSP1. Input glitch filter (10 ns) capable. | | TRST/PIO0_9/AD3/<br>CT32B1_MAT1/ | 35 | 24 | D4 | [9] | I | I; PU | TRST — Test Reset for JTAG interface. Input glitch filter (10 ns) capable. | | CT16B0_MAT1/CTS | | | | | I/O | - | <b>PIO0_9</b> — General purpose digital input/output pin. Input glitch filter (10 ns) capable. | | | | | | | I | - | AD3 — A/D converter, input 3. | | | | | | | 0 | - | CT32B1_MAT1 — Match output 1 for 32-bit timer 1. | | | | | | | 0 | - | CT16B0_MAT1 — Match output 1 for 16-bit timer 0. | | | | | | | I | - | CTS — Clear To Send input for USART. Input glitch filter (10 ns) capable. | Downloaded from **Elcodis.com** electronic components distributor 15 of 84 # 32-bit ARM Cortex-M0 microcontroller Table 4. LPC11Axx pin description table | Symbol | Pin | /Ball | | | Туре | Reset state | Description | |-------------------------------------------------------|--------|---------|---------|------------|------|-------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------| | | LQFP48 | HVQFN33 | WLCSP20 | | | | | | SWDIO/PIO0_10/AD4/<br>CT32B1_MAT2/<br>CT16B0_MAT2/RTS | 38 | 25 | D3 | <u>[9]</u> | I/O | I; PU | <b>SWDIO</b> — Primary (default) Serial Wire Debug I/O for the LQFP48 and HVQFN33 packages. For the WLCSP20 package, use PIOO_3. Input glitch filter (10 ns) capable. | | | | | | | I/O | - | <b>PIO0_10</b> — General purpose digital input/output pin. Input glitch filter (10 ns) capable. | | | | | | | I | - | AD4 — A/D converter, input 4. | | | | | | | 0 | - | CT32B1_MAT2 — Match output 2 for 32-bit timer 1. | | | | | | | 0 | - | CT16B0_MAT2 — Match output 2 for 16-bit timer 0. | | | | | | | 0 | - | RTS — Request To Send output for USART. | | PIO0_11/SCLK/<br>AD5/CT32B1_MAT3/ | 39 | 26 | D2 | <u>[9]</u> | I/O | I; PU | <b>PIO0_11</b> — General purpose digital input/output pin. Input glitch filter (10 ns) capable. | | CT32B0_CAP0 | | | | | I/O | - | <b>SCLK</b> — Serial clock for USART. Input glitch filter (10 ns) capable. | | | | | | | I | - | AD5 — A/D converter, input 5. | | | | | | | 0 | - | CT32B1_MAT3 — Match output 3 for 32-bit timer 1. | | | | | | | I | - | CT32B0_CAP0 — Capture input 0 for 32-bit timer 0. Input glitch filter (10 ns) capable. | | PIO0_12/RXD/ | 46 | 31 | E1 | [3] | I/O | I; PU | PIO0_12 — General purpose digital input/output pin. | | ACMP_O/<br>CT32B0_MAT0/SCL/<br>CLKIN | | | | | I | - | <b>RXD</b> — Receiver data input for USART. This pin is used for ISP communication. | | CLMIN | | | | | 0 | - | ACMP_O — Analog comparator output. | | | | | | | 0 | - | CT32B0_MAT0 — Match output 0 for 32-bit timer 0. | | | | | | | I/O | - | <b>SCL</b> — I <sup>2</sup> C-bus clock input/output. This is not an I <sup>2</sup> C-bus open-drain pin[10]. | | | | | | | I | - | CLKIN — External clock input. | | PIO0_13/TXD/<br>ACMP_I2/ | 47 | 32 | D1 | [9] | I/O | I; PU | <b>PIO0_13</b> — General purpose digital input/output pin. Input glitch filter (10 ns) capable. | | CT32B0_MAT1/SDA | | | | | 0 | - | <b>TXD</b> — Transmitter data output for USART. This pin is used for ISP communication. | | | | | | | I | - | ACMP_I2 — Analog comparator input 2. | | | | | | | 0 | - | CT32B0_MAT1 — Match output 1 for 32-bit timer 0. | | | | | | | I/O | - | <b>SDA</b> — I <sup>2</sup> C-bus data input/output. This is not an I <sup>2</sup> C-bus open-drain pin <sup>[10]</sup> . Input glitch filter (10 ns) capable. | Downloaded from **Elcodis.com** electronic components distributor 16 of 84 32-bit ARM Cortex-M0 microcontroller # Table 4. LPC11Axx pin description table | Symbol | Pin/Ball | | | | | Reset state | Description | |-------------------------------------|----------|---------|---------|------------|-----|-------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------| | | LQFP48 | HVQFN33 | WLCSP20 | | | | | | PIO0_14/MISO1/AD6/<br>CT32B0_CAP1/ | 30 | 20 | - | [7] | I/O | I; PU | <b>PIO0_14</b> — General purpose digital input/output pin. Input glitch filter (10 ns) capable. | | CT16B1_MAT1/<br>VDDCMP | | | | | I/O | - | <b>MISO1</b> — Master In Slave Out for SSP1. Input glitch filter (10 ns) capable. | | | | | | | I | - | AD6 — A/D converter, input 6. | | | | | | | I | - | CT32B0_CAP1 — Capture input 1 for 32-bit timer 0. Input glitch filter (10 ns) capable. | | | | | | | 0 | - | CT16B1_MAT1 — Match output 1 for 16-bit timer 1. | | | | | | | I | - | <b>VDDCMP</b> — Analog comparator alternate reference voltage. | | PIO0_14/MISO1/AD6/<br>CT32B0_CAP1/ | - | - | B4 | [9] | I/O | I; PU | <b>PIO0_14</b> — General purpose digital input/output pin. Input glitch filter (10 ns) capable. | | CT16B1_MAT1 | | | | | I/O | - | <b>MISO1</b> — Master In Slave Out for SSP1. Input glitch filter (10 ns) capable. | | | | | | | | - | AD6 — A/D converter, input 6. | | | | | | | I | - | CT32B0_CAP1 — Capture input 1 for 32-bit timer 0. Input glitch filter (10 ns) capable. | | | | | | | 0 | - | CT16B1_MAT1 — Match output 1 for 16-bit timer 1. | | PIO0_15/TXD/AD7/<br>CT32B0_CAP2/SDA | 41 | 27 | E4 | <u>[9]</u> | I/O | I; PU | <b>PIO0_15</b> — General purpose digital input/output pin. Input glitch filter (10 ns) capable. | | | | | | | 0 | - | <b>TXD</b> — Transmitter data output for USART. | | | | | | | I | - | AD7 — A/D converter, input 7. | | | | | | | I | - | CT32B0_CAP2 — Capture input 2 for 32-bit timer 0. Input glitch filter (10 ns) capable. | | | | | | | I/O | - | <b>SDA</b> — I <sup>2</sup> C-bus data input/output. This is not an I <sup>2</sup> C-bus open-drain pin <sup>[10]</sup> . Input glitch filter (10 ns) capable. | | PIO0_16/<br>ATRG0/ACMP_I3/ | 18 | 13 | A2 | <u>[9]</u> | I/O | I; PU | <b>PIO0_16</b> — General purpose digital input/output pin. Input glitch filter (10 ns) capable. | | CT16B0_CAP1/SCL | | | | | I | - | <b>ATRG0</b> — Conversion trigger 0 for ADC or DAC. Input glitch filter (10 ns) capable. | | | | | | | I | - | ACMP_I3 — Analog comparator input 3. | | | | | | | I | - | CT16B0_CAP1 — Capture input 1 for 16-bit timer 0. Input glitch filter (10 ns) capable. | | | | | | | I/O | - | <b>SCL</b> — I <sup>2</sup> C-bus clock input/output. This is not an I <sup>2</sup> C-bus open-drain pin <sup>[10]</sup> . Input glitch filter (10 ns) capable. | Downloaded from **Elcodis.com** electronic components distributor 17 of 84 # 32-bit ARM Cortex-M0 microcontroller Table 4. LPC11Axx pin description table | Symbol | /Ball | | | Type | Reset<br>state | Description | | |-----------------------------------------------------------|--------|---------|---------|------------|----------------|-------------|----------------------------------------------------------------------------------------------------------------------------------------------| | | LQFP48 | HVQFN33 | WLCSP20 | | | | | | PIO0_17/<br>ATRG1/ACMP_I4/<br>CT16B0_CAP2/<br>CT16B0_MAT0 | 21 | 14 | А3 | [9] | I/O | I; PU | <b>PIO0_17</b> — General purpose digital input/output pin. Input glitch filter (10 ns) capable. | | | | | | | I | - | <b>ATRG1</b> — Conversion trigger 1 for ADC or DAC. Input glitch filter (10 ns) capable. | | | | | | | I | - | ACMP_I4 — Analog comparator input 4. | | | | | | | I | - | CT16B0_CAP2 — Capture input 2 for 16-bit timer 0. Input glitch filter (10 ns) capable. | | | | | | | 0 | - | CT16B0_MAT0 — Match output 0 for 16-bit timer 0. | | PIO0_18/R/SSEL0/ | 10 | 8 | - | [3] | I/O | I; PU | PIO0_18 — General purpose digital input/output pin. | | CT16B0_CAP0/<br>CT16B1_CAP1 | | | | | - | - | <b>R</b> — Reserved. | | 011001_0/11 | | | | | I/O | - | SSEL0 — Slave Select for SSP0. | | | | | | | I | - | CT16B0_CAP0 — Capture input 0 for 16-bit timer 0. | | | | | | | I | - | CT16B1_CAP1 — Capture input 1 for 16-bit timer 1. | | PIOO_19/CLKIN/<br>CLKOUT/<br>MOSI0/CT16B1_MAT0 | 14 | 9 | - | [3] | I/O | I; PU | PIO0_19 — General purpose digital input/output pin. | | | | | | | I | - | CLKIN — External clock input. | | | | | | | 0 | - | CLKOUT — Clock output. | | | | | | | I/O | - | MOSI0 — Master Out Slave In for SSP0. | | | | | | | 0 | - | CT16B1_MAT0 — Match output 0 for 16-bit timer 1. | | PIO0_20/R/SCK0/ | 22 | 15 | - | [3] | I/O | I; PU | PIO0_20 — General purpose digital input/output pin. | | CT32B1_CAP0/<br>CT16B1_MAT2 | | | | | - | - | R — Reserved. | | | | | | | I/O | - | SCK0 — Serial clock for SSP0. | | | | | | | I | - | CT32B1_CAP0 — Capture input 0 for 32-bit timer 1. | | | | | | | 0 | - | CT16B1_MAT2 — Match output 2 for 16-bit timer 1. | | PIO0_21/CTS/<br>ACMP_O/<br>CT32B1_CAP1/SCLK | 23 | 16 | - | <u>[3]</u> | I/O | I; PU | <b>PIOO_21</b> — General purpose digital input/output pin. If configured as output, this pin is a high-current source output driver (20 mA). | | | | | | | I | - | CTS — Clear To Send input for USART. | | | | | | | 0 | - | ACMP_O — Analog comparator output. | | | | | | | I | - | CT32B1_CAP1 — Capture input 1 for 32-bit timer 1. | | | | | | | I/O | - | SCLK — Serial clock for USART. | | PIO0_22/MISO0/<br>ACMP_I5/<br>CT32B1_MAT2/<br>CT32B1_CAP2 | 27 | 17 | - | <u>[9]</u> | I/O | I; PU | <b>PIO0_22</b> — General purpose digital input/output pin. Input glitch filter (10 ns) capable. | | | | | | | I/O | - | <b>MISO0</b> — Master In Slave Out for SSP0. Input glitch filter (10 ns) capable. | | | | | | | I | - | ACMP_I5 — Analog comparator input 5. | | | | | | | 0 | - | CT32B1_MAT2 — Match output 2 for 32-bit timer 1. | | | | | | | I | - | CT32B1_CAP2 — Capture input 2 for 32-bit timer 1. Input glitch filter (10 ns) capable. | LPC11AX All information provided in this document is subject to legal disclaimers. Table 4. LPC11Axx pin description table | Symbol | Pin | /Ball | I | | Type | Reset state | Description | |-----------------------------|--------|---------|---------|------------|------|-------------|--------------------------------------------------------------------------------------------------------------| | | LQFP48 | HVQFN33 | WLCSP20 | | | | | | PIO0_23/RTS/ | 45 | 30 | - | [3] | I/O | I; PU | PIO0_23 — General purpose digital input/output pin. | | ACMP_O/<br>CT32B0_CAP0/SCLK | | | | | 0 | - | RTS — Request To Send output for USART. | | 0132B0_CAI 0/30ER | | | | | 0 | - | ACMP_O — Analog comparator output. | | | | | | | I | - | CT32B0_CAP0 — Capture input 0 for 32-bit timer 0. | | | | | | | I/O | - | SCLK — Serial clock for USART. | | PIO0_24/SCL/CLKIN/ | 9 | 7 | - | [3] | I/O | I; PU | PIO0_24 — General purpose digital input/output pin. | | CT16B1_CAP0 | | | | | I/O | - | <b>SCL</b> — $I^2$ C-bus clock input/output. This is not an $I^2$ C-bus open-drain pin $[10]$ . | | | | | | | I | - | CLKIN — External clock input. | | | | | | | I | - | CT16B1_CAP0 — Capture input 0 for 16-bit timer 1. | | PIO0_25/SDA/SSEL1/ | 17 | 12 | - | [3] | I/O | I; PU | PIO0_25 — General purpose digital input/output pin. | | CT16B1_MAT0 | | | | | I/O | - | <b>SDA</b> — I <sup>2</sup> C-bus data input/output. This is not an I <sup>2</sup> C-bus open-drain pin[10]. | | | | | | | I/O | - | SSEL1 — Slave Select for SSP1. | | | | | | | 0 | - | CT16B1_MAT0 — Match output 0 for 16-bit timer 1. | | PIO0_26/TXD/MISO1/ | 1 | 1 | - | [3] | I/O | I; PU | PIO0_26 — General purpose digital input/output pin. | | CT16B1_CAP1/<br>CT32B0_CAP2 | | | | | 0 | - | <b>TXD</b> — Transmitter data output for USART. | | | | | | | I/O | - | MISO1 — Master In Slave Out for SSP1. | | | | | | | I | - | CT16B1_CAP1 — Capture input 1 for 16-bit timer 1. | | | | | | | I | - | CT32B0_CAP2 — Capture input 2 for 32-bit timer 0. | | PIO0_27/MOSI1/<br>ACMP_I1/ | 43 | 28 | - | <u>[9]</u> | I/O | I; PU | <b>PIO0_27</b> — General purpose digital input/output pin. Input glitch filter (10 ns) capable. | | CT32B1_MAT1/<br>CT16B1_CAP2 | | | | | I/O | - | <b>MOSI1</b> — Master Out Slave In for SSP1. Input glitch filter (10 ns) capable. | | | | | | | I | - | ACMP_I1 — Analog comparator input 1. | | | | | | | 0 | - | CT32B1_MAT1 — Match output 1 for 32-bit timer 1. | | | | | | | I | - | CT16B1_CAP2 — Capture input 2 for 16-bit timer 1. Input glitch filter (10 ns) capable. | | PIO0_28/DTR/SSEL1/ | 2 | - | - | [3] | I/O | I; PU | PIO0_28 — General purpose digital input/output pin. | | CT32B0_CAP0 | | | | | 0 | - | DTR — Data Terminal Ready output for USART. | | | | | | | I/O | - | SSEL1 — Slave Select for SSP1. | | | | | | | I | - | CT32B0_CAP0 — Capture input 0 for 32-bit timer 0. | | PIO0_29/DSR/SCK1/ | 13 | - | - | [3] | I/O | I; PU | PIO0_29 — General purpose digital input/output pin. | | CT32B0_CAP1 | | | | | I | - | DSR — Data Set Ready input for USART. | | | | | | | I/O | - | SCK1 — Serial clock for SSP1. | | | | | | | I | - | CT32B0_CAP1 — Capture input 1 for 32-bit timer 0. | LPC11AX All information provided in this document is subject to legal disclaimers. Table 4. LPC11Axx pin description table | Symbol | Pin | /Ball | l | | Туре | Reset state | Description | |--------------------------------------------------|--------|---------|---------|-----|------|-------------|-----------------------------------------------------| | | LQFP48 | HVQFN33 | WLCSP20 | | | | | | PIO0_30/RI/MOSI1/ | 40 | - | - | [3] | I/O | I; PU | PIO0_30 — General purpose digital input/output pin. | | CT32B0_MAT0/<br>CT16B0_CAP0 | | | | | I | - | RI — Ring Indicator input for USART. | | 011000_0/110 | | | | | I/O | - | MOSI1 — Master Out Slave In for SSP1. | | | | | | | 0 | - | CT32B0_MAT0 — Match output 0 for 32-bit timer 0. | | | | | | | I | - | CT16B0_CAP0 — Capture input 0 for 16-bit timer 0. | | PIO0_31/RI/MOSI1/ | 24 | - | - | [3] | I/O | I; PU | PIO0_31 — General purpose digital input/output pin. | | CT32B1_MAT0/<br>CT16B1_CAP1 | | | | | I | - | RI — Ring Indicator input for USART. | | CTIODI_CALI | | | | | I/O | - | MOSI1 — Master Out Slave In for SSP1. | | | | | | | 0 | - | CT32B1_MAT0 — Match output 0 for 32-bit timer 1. | | | | | | | I | - | CT16B1_CAP1 — Capture input 1 for 16-bit timer 1. | | PIO1_0/DCD/SCK0/ | 31 | - | - | [3] | I/O | I; PU | PIO1_0 — General purpose digital input/output pin. | | CT32B1_MAT3/<br>CT16B0_MAT1 | | | | | I | - | DCD — Data Carrier Detect input for USART. | | CTTOBO_WATT | | | | | I/O | - | SCK0 — Serial clock for SSP0. | | | | | | | 0 | - | CT32B1_MAT3 — Match output 3 for 32-bit timer 1. | | | | | | | 0 | - | CT16B0_MAT1 — Match output 1 for 16-bit timer 0. | | PIO1_1/DTR/SSEL0/<br>CT32B1_MAT3/<br>CT16B1_MAT0 | 36 | - | - | [3] | I/O | I; PU | PIO1_1 — General purpose digital input/output pin. | | | | | | | 0 | - | DTR — Data Terminal Ready output for USART. | | | | | | | I/O | - | SSEL0 — Slave Select for SSP0. | | | | | | | 0 | - | CT32B1_MAT3 — Match output 3 for 32-bit timer 1. | | | | | | | 0 | - | CT16B1_MAT0 — Match output 0 for 16-bit timer 1. | | PIO1_2/DSR/MISO0/ | 37 | - | - | [3] | I/O | I; PU | PIO1_2 — General purpose digital input/output pin. | | CT16B1_MAT2/<br>CT16B1_MAT1 | | | | | I | - | DSR — Data Set Ready input for USART. | | OTTODI_W/XIT | | | | | I/O | - | MISO0 — Master In Slave Out for SSP0. | | | | | | | 0 | - | CT16B1_MAT2 — Match output 2 for 16-bit timer 1. | | | | | | | 0 | - | CT16B1_MAT1 — Match output 1 for 16-bit timer 1. | | PIO1_3/RI/MOSI0/ | 48 | - | - | [3] | I/O | I; PU | PIO1_3 — General purpose digital input/output pin. | | CT16B1_CAP0 | | | | | I | - | RI — Ring Indicator input for USART. | | | | | | | I/O | - | MOSI0 — Master Out Slave In for SSP0. | | | | | | | I | - | CT16B1_CAP0 — Capture input 0 for 16-bit timer 1. | | PIO1_4/RXD/SSEL1/ | 19 | - | - | [3] | I/O | I; PU | PIO1_4 — General purpose digital input/output pin. | | CT32B0_MAT1/<br>CT32B1_CAP0/ | | | | | I | - | RXD — Receiver data input for USART. | | CT32BT_CAP0/<br>CT16B0_CAP1 | | | | | I/O | - | SSEL1 — Slave Select for SSP1. | | | | | | | 0 | - | CT32B0_MAT1 — Match output 1 for 32-bit timer 0. | | | | | | | I | - | CT32B1_CAP0 — Capture input 0 for 32-bit timer 1. | | | | | | | I | - | CT16B0_CAP1 — Capture input 1 for 16-bit timer 0. | LPC11AX All information provided in this document is subject to legal disclaimers. Table 4. LPC11Axx pin description table | Symbol | Pin | /Ball | | | Туре | Reset state | Description | |---------------------------------------------|--------|---------|---------|--------------|------|-------------|-------------------------------------------------------------------------------------------------------------| | | LQFP48 | HVQFN33 | WLCSP20 | | | | | | PIO1_5/TXD/SCK1/ | 20 | - | - | [3] | I/O | I; PU | PIO1_5 — General purpose digital input/output pin. | | CT32B0_MAT2/<br>CT32B1_CAP1/ | | | | | 0 | - | <b>TXD</b> — Transmitter data output for USART. | | CT16B0_CAP2 | | | | | I/O | - | SCK1 — Serial clock for SSP1. | | | | | | | 0 | - | CT32B0_MAT2 — Match output 2 for 32-bit timer 0. | | | | | | | I | - | CT32B1_CAP1 — Capture input 1 for 32-bit timer 1. | | | | | | | I | - | CT16B0_CAP2 — Capture input 2 for 16-bit timer 0. | | PIO1_6/RTS/MOSI1/ | 11 | - | - | [3] | I/O | I; PU | PIO1_6 — General purpose digital input/output pin. | | CT32B0_MAT3/<br>CT32B1_CAP2/ | | | | | 0 | - | RTS — Request To Send output for USART. | | CT16B0_MAT0 | | | | | I/O | - | MOSI1 — Master Out Slave In for SSP1. | | | | | | | 0 | - | CT32B0_MAT3 — Match output 3 for 32-bit timer 0. | | | | | | | I | - | CT32B1_CAP2 — Capture input 2 for 32-bit timer 1. | | | | | | | 0 | - | CT16B0_MAT0 — Match output 0 for 16-bit timer 0. | | PIO1_7/CTS/MOSI0/ | 25 | - | - | [3] | I/O | I; PU | PIO1_7 — General purpose digital input/output pin. | | CT32B1_MAT1/<br>CT16B0_MAT2/<br>CT16B1_CAP2 | | | | | I | - | CTS — Clear To Send input for USART. | | | | | | | I/O | - | MOSI0 — Master Out Slave In for SSP0. | | | | | | | 0 | - | CT32B1_MAT1 — Match output 1 for 32-bit timer 1. | | | | | | | 0 | - | CT16B0_MAT2 — Match output 2 for 16-bit timer 0. | | | | | | | I | - | CT16B1_CAP2 — Capture input 2 for 16-bit timer 1. | | PIO1_8/RXD / MISO1/ | 26 | - | - | [3] | I/O | I; PU | PIO1_8 — General purpose digital input/output pin. | | CT32B1_MAT0/ | | | | | I | - | RXD — Receiver data input for USART. | | CT16B1_MAT1 | | | | | I/O | - | MISO1 — Master In Slave Out for SSP1. | | | | | | | 0 | - | CT32B1_MAT0 — Match output 0 for 32-bit timer 1. | | | | | | | 0 | - | CT16B1_MAT1 — Match output 1 for 16-bit timer 1. | | PIO1_9/DCD/R/ | 12 | - | - | [3] | I/O | I; PU | PIO1_9 — General purpose digital input/output pin. | | CT32B1_MAT2 / | | | | | I | - | DCD — Data Carrier Detect input for USART. | | CT16B1_MAT2 | | | | | - | - | R — Reserved. | | | | | | | 0 | - | CT32B1_MAT2 — Match output 2 for 32-bit timer 1. | | | | | | | 0 | - | CT16B1_MAT2 — Match output 2 for 16-bit timer 1. | | XTALIN | 6 | 4 | - | [11] | - | - | Input to the oscillator circuit and internal clock generator circuits. Input voltage must not exceed 1.8 V. | | XTALOUT | 7 | 5 | - | [11] | - | - | Output from the oscillator amplifier. | | V <sub>DD(IO)</sub> | 8 | 6 | E2 | [12]<br>[13] | - | - | 3.3 V input/output supply voltage. | #### 32-bit ARM Cortex-M0 microcontroller Table 4. LPC11Axx pin description table | Symbol | Pin/B | all | Туре | Reset state | Description | |----------------------|--------|---------------|--------------|-------------|-----------------------------------------------------------------------------------------------------------------------------------------------| | | LQFP48 | WLCSP20 | | | | | $V_{SS(IO)}$ | 5 3 | 3 E3 [ | 14] _ | - | Ground. | | V <sub>DD(3V3)</sub> | 44 2 | | 12] -<br>13] | - | 3.3 V supply voltage to the analog blocks, internal regulator, and internal clock generator circuits. Also used as the ADC reference voltage. | | V <sub>SS</sub> | 42 3 | 3 E3 <u>[</u> | <u>14]</u> _ | - | Ground. | - [1] Pin state at reset for default function: I = Input; O = Output; PU = internal pull-up resistor (weak PMOS device) enabled; IA = inactive, no pull-up/down enabled. - [2] See Figure 32 for the reset configuration. - [3] 5 V tolerant pin providing standard digital I/O functions with configurable modes and configurable hysteresis (Figure 31). - [4] I<sup>2</sup>C-bus pins compliant with the I<sup>2</sup>C-bus specification for I<sup>2</sup>C standard mode, I<sup>2</sup>C Fast-mode, and I<sup>2</sup>C Fast-mode Plus. - [5] For the SWD function, a pull-up resistor is recommended for the SWCLK pin (WLCSP20 parts only). - [6] For the SWD function, a pull-up resistor is recommended for the SWDIO pin (WLCSP20 parts only). - [7] Not a 5 V tolerant pin due to special analog functionality. Pin provides standard digital I/O functions with configurable modes, configurable hysteresis, and analog I/O. When configured as an analog I/O, the digital section of the pin is disabled (Figure 31). - [8] If this pin is configured for its VDDCMP function, it cannot be used for SWCLK when the part is on the board. The bypass filter of the power supply filters out the SWCLK clock input signal. - [9] 5 V tolerant pin providing standard digital I/O functions with configurable modes, configurable hysteresis, and analog I/O. When configured as an analog I/O, digital section of the pin is disabled, and the pin is not 5 V tolerant (Figure 31). - [10] I<sup>2</sup>C-bus pins are standard digital I/O pins and have limited performance and electrical characteristics compared to the full I<sup>2</sup>C-bus specification. Pins can be configured with an on-chip pull-up resistor (pMOS device) and with open-drain mode. In this mode, typical bit rates of up to 100 kbit/s with 20 pF load are supported if the internal pull-ups are enabled. Higher bit rates can be achieved with an external resistor. - [11] When the system oscillator is not used, connect XTALIN and XTALOUT as follows: XTALIN can be left floating or can be grounded (grounding is preferred to reduce susceptibility to noise). XTALOUT should be left floating. See Section 12.3 if an external clock is connected to the XTALIN pin. - [12] If separate supplies are used for V<sub>DD(3V3)</sub> and V<sub>DD(iO)</sub>, ensure that the power supply pins are filtered for noise with respect to their corresponding grounds V<sub>SS</sub> and V<sub>SS(IO)</sub> (LQFP48 package). Using separate filtered supplies reduces the noise to the analog blocks (see also Section 12.1). - [13] If separate supplies are used for V<sub>DD(3V3)</sub> and V<sub>DD(IO)</sub>, ensure that the voltage difference between both supplies is smaller than or equal to 0.5 V - [14] Thermal pad (HVQFN33 pin package). Connect to ground. #### 32-bit ARM Cortex-M0 microcontroller # 7. Functional description # 7.1 ARM Cortex-M0 processor The ARM Cortex-M0 is a general purpose, 32-bit microprocessor, which offers high performance and very low power consumption. # 7.2 On-chip flash program memory The LPC11Axx contain up to 32 kB of on-chip flash program memory. # 7.3 On-chip EEPROM data memory The LPC11Axx contain up to 4 kB of on-chip EEPROM data memory. **Remark:** The top 64 bytes of the 4 kB EEPROM memory are reserved and cannot be written to. The entire EEPROM is writable for smaller EEPROM sizes. # 7.4 On-chip SRAM The LPC11Axx contain a total of 8 kB, 4 kB, or 2 kB on-chip static RAM data memory. # 7.5 On-chip ROM The on-chip ROM contains the boot loader and the following Application Programming Interfaces (API): - In-System Programming (ISP) and In-Application Programming (IAP) support for flash programming - Power profiles for configuring power consumption and PLL settings - 32-bit integer division routines - I<sup>2</sup>C-bus driver routines #### 7.6 Memory map The LPC11Axx incorporates several distinct memory regions, shown in the following figures. Figure 5 shows the overall map of the entire address space from the user program viewpoint following reset. The interrupt vector area supports address remapping. The AHB peripheral area is 2 MB in size, and is divided to allow for up to 128 peripherals. The APB peripheral area is 512 kB in size and is divided to allow for up to 32 peripherals. Each peripheral of either type is allocated 16 kB of space. This allows simplifying the address decoding for each peripheral. Downloaded from Elcodis.com electronic components distributor 32-bit ARM Cortex-M0 microcontroller # 7.7 Nested Vectored Interrupt Controller (NVIC) The Nested Vectored Interrupt Controller (NVIC) is an integral part of the Cortex-M0. The tight coupling to the CPU allows for low interrupt latency and efficient processing of late arriving interrupts. # 7.7.1 Features - · Controls system exceptions and peripheral interrupts. - In the LPC11Axx, the NVIC supports 32 vectored interrupts including up to 8 inputs to the start logic from the individual GPIO pins. LPC11AXX All information provided in this document is subject to legal disclaimers. • Four programmable interrupt priority levels with hardware priority level masking. 32-bit ARM Cortex-M0 microcontroller Software interrupt generation. ### 7.7.2 Interrupt sources Each peripheral device has one interrupt line connected to the NVIC but may have several interrupt flags. Individual interrupt flags may also represent more than one interrupt source. Up to eight GPIO pins, regardless of the selected function, can be programmed to generate an interrupt on a level, or rising edge or falling edge, or both. The interrupt generating GPIOs can be selected from the GPIO pins with a configurable input glitch filter. # 7.8 IOCON block The IOCON block allows selected pins of the microcontroller to have more than one function. Configuration registers control the multiplexers to allow connection between the pin and the on-chip peripherals. Peripherals should be connected to the appropriate pins prior to being activated and prior to any related interrupt(s) being enabled. Activity of any enabled peripheral function that is not mapped to a related pin should be considered undefined. Up to 16 pins can be configured with a digital input glitch filter for removing voltage glitches with widths of 10 ns or less (see <u>Table 3</u> and <u>Table 4</u>), two pins (PIO0\_2 and PIO0\_3) can be configured with a 50 ns digital input glitch filter. # 7.9 Fast general purpose parallel I/O Device pins that are not connected to a specific peripheral function are controlled by the GPIO registers. Pins may be dynamically configured as inputs or outputs. Multiple outputs can be set or cleared in one write operation. LPC11Axx use accelerated GPIO functions: - GPIO registers are a dedicated AHB peripheral so that the fastest possible I/O timing can be achieved. - An entire port value can be written in one instruction. Additionally, any GPIO pin (total of up to 42 pins) providing a digital function can be programmed to generate an interrupt on a level, a rising or falling edge, or both. # 7.9.1 Features - Bit level port registers allow a single instruction to set and clear any number of bits in one write operation. - · Direction control of individual bits. - All I/O default to inputs with internal pull-up resistors enabled after reset except for the I<sup>2</sup>C-bus true open-drain pins PIO0\_2 and PIO0\_3. - Pull-up/pull-down configuration, repeater, and open-drain modes can be programmed through the IOCON block for each GPIO pin (see <u>Figure 31</u> and <u>Figure 32</u> for functional diagrams). LPC11AXX All information provided in this document is subject to legal disclaimers. • Control of the digital output slew rate allowing to switch more outputs simultaneously without degrading the power/ground distribution of the device. 32-bit ARM Cortex-M0 microcontroller #### **7.10 USART** The LPC11Axx contains one USART. Support for RS-485/9-bit mode allows both software address detection and automatic address detection using 9-bit mode. The USART includes a fractional baud rate generator. Standard baud rates such as 115200 Bd can be achieved with any crystal frequency above 2 MHz. #### 7.10.1 Features - Maximum USART data bit rate of 3.125 MBit/s. - 16-byte Receive and Transmit FIFOs. - Register locations conform to 16C550 industry standard. - Receiver FIFO trigger points at 1 B, 4 B, 8 B, and 14 B. - Built-in fractional baud rate generator covering wide range of baud rates without a need for external crystals of particular values. - FIFO control mechanism that enables software flow control implementation. - Support for RS-485/9-bit mode. - Supports a full modem control handshake interface. - Support for synchronous mode. # 7.11 SSP serial I/O controller The LPC11Axx contain two SSP controllers. The SSP controller is capable of operation on a SPI, 4-wire SSI, or Microwire bus. It can interact with multiple masters and slaves on the bus. Only a single master and a single slave can communicate on the bus during a given data transfer. The SSP supports full duplex transfers, with frames of 4 bits to 16 bits of data flowing from the master to the slave and from the slave to the master. In practice, often only one of these data flows carries meaningful data. #### 7.11.1 Features - Maximum SSP speed of 25 Mbit/s (master) or 4.17 Mbit/s (slave) (in SPI mode) - Compatible with Motorola SPI, 4-wire Texas Instruments SSI, and National Semiconductor Microwire buses - Synchronous serial communication - Master or slave operation - · 8-frame FIFOs for both transmit and receive - 4-bit to 16-bit frame #### 7.12 I<sup>2</sup>C-bus serial I/O controller The LPC11Axx contains one I<sup>2</sup>C-bus controller. © NXP B.V. 2012. All rights reserved. **Product data sheet** #### 32-bit ARM Cortex-M0 microcontroller The I<sup>2</sup>C-bus is bidirectional for inter-IC control using only two wires: a serial clock line (SCL) and a serial data line (SDA). Each device is recognized by a unique address and can operate as either a receiver-only device (e.g., an LCD driver) or a transmitter with the capability to both receive and send information (such as memory). Transmitters and/or receivers can operate in either master or slave mode, depending on whether the chip has to initiate a data transfer or is only addressed. The I<sup>2</sup>C is a multi-master bus and can be controlled by more than one bus master connected to it. **Remark:** On the WLCSP package, the bootloader configures the open-drain pins (PIO0\_2 and PIO0\_3) for the Serial Wire Debug (SWD) function. # 7.12.1 Features - The I<sup>2</sup>C-interface is a standard I<sup>2</sup>C-bus compliant interface with open-drain pins (PIO0\_2 and PIO0\_3). The I<sup>2</sup>C-bus interface also supports Fast-mode Plus with bit rates up to 1 Mbit/s. For the I<sup>2</sup>C-bus specification, see *UM10204*. - The true open-drain pins PIO0\_2 and PIO0\_3 can be configured with a 50 ns digital input glitch filter. - If the true open-drain pins are used for other purposes, a limited-performance I<sup>2</sup>C-bus interface can be configured from a choice of six GPIO pins configured in open-drain mode and with a pull-up resistor. In this mode, typical bit rates of up to 100 kbit/s with 20 pF load are supported if the internal pull-ups are enabled. Higher bit rates can be achieved with an external resistor. - Fail-safe operation: When the power to an I<sup>2</sup>C-bus device is switched off, the SDA and SCL pins connected to the I<sup>2</sup>C-bus are floating and do not disturb the bus. - Easy to configure as master, slave, or master/slave. - ROM-based I<sup>2</sup>C-bus driver routines to easily create applications. - Programmable clocks allow versatile rate control. - Bidirectional data transfer between masters and slaves. - Multi-master bus (no central master). - Arbitration between simultaneously transmitting masters without corruption of serial data on the bus. - Serial clock synchronization allows devices with different bit rates to communicate via one serial bus. - Serial clock synchronization can be used as a handshake mechanism to suspend and resume serial transfer. - The I<sup>2</sup>C-bus can be used for test and diagnostic purposes. - The I<sup>2</sup>C-bus controller supports multiple address recognition and a bus monitor mode. # 7.13 Configurable analog/mixed-signal subsystems Multiple analog/mixed-signal subsystems can be configured by software from interconnected digital and analog peripherals. See Figure 6. LPC11AXX 32-bit ARM Cortex-M0 microcontroller # 7.14 10-bit ADC The LPC11Axx contains one ADC. It is a single 10-bit successive approximation ADC with eight channels. 32-bit ARM Cortex-M0 microcontroller # 7.14.1 Features - 10-bit successive approximation ADC. - Input multiplexing among 8 pins. - Power-down mode. - Measurement range 0 V to V<sub>DD(3V3)</sub>. - 10-bit conversion time ≥ 2.44 μs (up to 400 kSamples/s). - · Burst conversion mode for single or multiple inputs. - Optional conversion on transition of input pins ATRG0 or ATRG1, timer match signal, or comparator output. (Input signals must be held for a minimum of three system clock periods). Also see Section 12.2. - Individual result registers for each ADC channel to reduce interrupt overhead. # 7.15 Internal voltage reference The internal voltage reference is an accurate 0.9 V and is the output of a low voltage band gap circuit. A typical value at $T_{amb}$ = 25 °C is 0.903 V and varies typically only $\pm 3$ mV over the 0 °C to 85 °C temperature range (see <u>Table 21</u> and <u>Figure 27</u>). The internal voltage reference can be used in the following applications: LPC11AXX All information provided in this document is subject to legal disclaimers. 32-bit ARM Cortex-M0 microcontroller - When the supply voltage V<sub>DD(3V3)</sub> is known accurately, the internal voltage reference can be used to reduce the offset error E<sub>O</sub> of the ADC code output. The ADC error correction then increases the accuracy of temperature sensor voltage output measurements. - When the ADC is accurately calibrated, the internal voltage reference can be used to measure the power supply voltage. This requires calibration by recording the ADC code of the internal voltage reference at different power supply levels yielding a different ADC code value for each supply voltage level. In a particular application, the internal voltage reference can be measured and the actual power supply voltage can be determined from the stored calibration values. The calibration values can be stored in the EEPROM for easy access. After power-up and after switching the input channels of the ADC or the comparator, the internal voltage reference must be allowed to settle to its stable value before it can be used as an ADC reference voltage input. Settling times are given in <u>Table 21</u>. For an accurate measurement of the internal voltage reference by the ADC, the ADC must be configured in single-channel burst mode. The last value of a nine-conversion (or more) burst provides an accurate result. # 7.16 Temperature sensor The temperature sensor transducer uses an intrinsic pn-junction diode reference and outputs a CTAT voltage (Complement To Absolute Temperature). The output voltage varies inversely with device temperature with an absolute accuracy of better than $\pm 3$ °C over the full temperature range (–40 °C to +85 °C). The temperature sensor is only approximately linear with a slight curvature. The output voltage is measured over different ranges of temperatures and fit with linear-least-square lines. See <u>Table 23</u> and <u>Figure 28</u>. For a voltage to temperature conversion, the temperature for a given voltage is calculated using the parameters of the linear-least-square line (see <u>Table 23</u>). After power-up and after switching the input channels of the ADC or the comparator, the temperature sensor output must be allowed to settle to its stable value before it can be used as an accurate ADC input. Settling times are given in <u>Table 22</u>. For an accurate measurement of the temperature sensor by the ADC, the ADC must be configured in single-channel burst mode. The last value of a nine-conversion (or more) burst provides an accurate result. #### 7.17 10-bit DAC The DAC allows generation of a variable, rail-to-rail analog output. 32-bit ARM Cortex-M0 microcontroller #### 7.17.1 Features - 10-bit DAC. - · Resistor string architecture. - · Buffered output. - Power-down mode. - Conversion speed controlled via a programmable bias current. - Optional output update modes: - write operations to the DAC register. - a transition of pins ATRG0 or ATRG1. Input signals must be held for a minimum of three system clock periods. - a timer match signal. - a comparator output signal held for a minimum of two system clock periods. - Holds output value during Sleep mode if the DAC is not powered down. # 7.18 Analog comparator The analog comparator with selectable hysteresis can compare voltage levels on external pins and internal voltages. See Table 24. After power-up and after switching the input channels of the comparator, the output of the voltage ladder must be allowed to settle to its stable value before it can be used as a comparator reference input. Settling times are given in <u>Table 25</u>. LPC11AXX Downloaded from Elcodis.com electronic components distributor # 7.18.1 Features - Selectable 0 mV, 10 mV ( $\pm$ 5 mV), and 20 mV ( $\pm$ 10 mV), 40 mV ( $\pm$ 20 mV) input hysteresis. - Five selectable external voltages; fully configurable on either positive or negative input channel. - Internal voltage reference from band gap and temperature sensor selectable on either positive or negative input channel. - 32-stage voltage ladder with the internal reference voltage selectable on either the positive or the negative input channel. See Table 24 to Table 26. - Voltage ladder source voltage is selectable from an external pin or the main 3.3 V supply voltage rail. - Voltage ladder can be separately powered down for applications only requiring the comparator function. - Interrupt output is connected to NVIC. - Comparator level output is connected to output pin ACMP\_O. - Comparator output is internally connected to the ADC and DAC and can be used to trigger a conversion. - The comparator output is also connected internally to capture channel 3 on each of the 32-bit and 16-bit counter/timers. LPC11AXX # 7.19 General purpose external event counter/timers The LPC11Axx includes two 32-bit counter/timers and two 16-bit counter/timers. The counter/timer is designed to count cycles of the system derived clock. It can optionally generate interrupts or perform other actions at specified timer values, based on four match registers. Each counter/timer also includes four capture inputs to trap the timer value when an input signal transitions, optionally generating an interrupt. 32-bit ARM Cortex-M0 microcontroller #### 7.19.1 Features - A 32-bit/16-bit timer/counter with a programmable 32-bit/16-bit prescaler. - Counter or timer operation. - Four capture channels per timer, that can take a snapshot of the timer value when an input signal transitions. A capture event may also generate an interrupt. Up to three capture channels are pinned out. One channel is internally connected to the comparator output ACMP O. - · Four match registers per timer that allow: - Continuous operation with optional interrupt generation on match. - Stop timer on match with optional interrupt generation. - Reset timer on match with optional interrupt generation. - Up to four external outputs corresponding to match registers, with the following capabilities: - Set LOW on match. - Set HIGH on match. - Toggle on match. - Do nothing on match. # 7.20 System tick timer The ARM Cortex-M0 includes a system tick timer (SYSTICK) that is intended to generate a dedicated SYSTICK exception at a fixed time interval (typically 10 ms). # 7.21 Windowed WatchDog Timer (WWDT) The purpose of the watchdog is to reset the controller if software fails to periodically service it within a programmable time window. # 7.21.1 Features - Internally resets chip if not periodically reloaded during the programmable time-out period. - Optional windowed operation requires reload to occur between a minimum and maximum time period, both programmable. - Optional warning interrupt can be generated at a programmable time prior to watchdog time-out. - Enabled by software but requires a hardware reset or a watchdog reset/interrupt to be disabled. - Incorrect feed sequence causes reset or interrupt if enabled. LPC11AX All information provided in this document is subject to legal disclaimers. 32-bit ARM Cortex-M0 microcontroller - Flag to indicate watchdog reset. - Programmable 24-bit timer with internal prescaler. - Selectable time period from $(T_{cy(WDCLK)} \times 256 \times 4)$ to $(T_{cy(WDCLK)} \times 2^{24} \times 4)$ in multiples of $T_{cy(WDCLK)} \times 4$ . - The Watchdog Clock (WDCLK) source can be selected from the internal RC oscillator (IRC), or the dedicated watchdog oscillator (WDOsc). This gives a wide range of potential timing choices of watchdog operation under different power conditions. # 7.22 Clocking and power control # 7.22.1 Crystal and internal oscillators The LPC11Axx include four independent oscillators. - 1. The crystal oscillator (SysOsc) operating at frequencies between 1 MHz and 25 MHz. - The internal RC Oscillator (IRC) with a fixed frequency of 12 MHz, trimmed to 1% accuracy. - 3. The internal low-power, Low-Frequency Oscillator (LFOsc) with a programmable nominal frequency between 9.4 kHz and 2.3 MHz with 40% accuracy. - 4. The dedicated Watchdog Oscillator (WDOsc) with a programmable nominal frequency between 9.4 kHz and 2.3 MHz with 40% accuracy. Each oscillator, except the WDOsc, can be used for more than one purpose as required in a particular application. Following reset, the LPC11Axx will operate from the IRC until switched by software. This allows systems to operate without any external crystal and the bootloader code to operate at a known frequency. See Figure 10 for an overview of the LPC11Axx clock generation. Downloaded from Elcodis.com electronic components distributor #### 32-bit ARM Cortex-M0 microcontroller # 7.22.1.1 Internal RC Oscillator (IRC) The IRC may be used as the clock source for the WWDT, and/or as the clock that drives the PLL and subsequently the CPU. The nominal IRC frequency is 12 MHz. The IRC is trimmed to 1 % accuracy over the entire voltage and temperature range. The IRC can be used as a clock source for the CPU with or without using the PLL. The IRC frequency can be boosted to a higher frequency, up to the maximum CPU operating frequency, by the system PLL. Upon power-up or any chip reset, the LPC11Axx use the IRC as the clock source. Software may later switch to one of the other available clock sources. # 7.22.1.2 Crystal Oscillator (SysOsc) The crystal oscillator can be used as the clock source for the CPU, with or without using the PLL. The SysOsc operates at frequencies of 1 MHz to 25 MHz. This frequency can be boosted to a higher frequency, up to the maximum CPU operating frequency, by the system PLL. LPC11AXX All information provided in this document is subject to legal disclaimers. # 7.22.1.3 Internal Low-Frequency Oscillator (LFOsc) and Watchdog Oscillator (WDOsc) The LFOsc and the WDOsc are identical internal oscillators. The nominal frequency is programmable between 9.4 kHz and 2.3 MHz. The frequency spread over silicon process variations is $\pm$ 40%. 32-bit ARM Cortex-M0 microcontroller The WDOsc is a dedicated oscillator for the windowed WWDT. The LFOsc can be used as a clock source that directly drives the CPU or the CLKOUT pin. # 7.22.2 Clock input A 3.3 V external clock source (25 MHz typical) can be supplied on the selected CLKIN pin or a 1.8 V external clock source can be supplied on the XTALIN pin (see Section 12.3). # 7.22.3 System PLL The PLL accepts an input clock frequency in the range of 10 MHz to 25 MHz. The input frequency is multiplied up to a high frequency with a Current Controlled Oscillator (CCO). The multiplier can be an integer value from 1 to 32. The CCO operates in the range of 156 MHz to 320 MHz, so there is an additional divider in the loop to keep the CCO within its frequency range while the PLL is providing the desired output frequency. The output divider may be set to divide by 2, 4, 8, or 16 to produce the output clock. Since the minimum output divider value is 2, it is insured that the PLL output has a 50 % duty cycle. The PLL is turned off and bypassed following a chip reset and may be enabled by software. The program must configure and activate the PLL, wait for the PLL to lock, and then connect to the PLL as a clock source. The PLL settling time is 100 $\mu$ s. #### 7.22.4 Clock output The LPC11Axx features a clock output function that routes the IRC, the SysOsc, the LFOsc, or the main clock to an output pin. #### 7.22.5 Wake-up process The LPC11Axx begin operation at power-up by using the IRC as the clock source. This allows chip operation to resume quickly. If the SysOsc, the external clock source, or the PLL is needed by the application, software will need to enable these features and wait for them to stabilize before they are used as a clock source. # 7.22.6 Power control The LPC11Axx supports the ARM Cortex-M0 Sleep mode. The CPU clock rate may also be controlled as needed by changing clock sources, reconfiguring PLL values, and/or altering the CPU clock divider value. This allows a trade-off of power versus processing speed based on application requirements. In addition, a register is provided for shutting down the clocks to individual on-chip peripherals, allowing fine tuning of power consumption by eliminating all dynamic power use in any peripherals that are not required for the application. Selected peripherals have their own clock divider which provides even better power control. ## 7.22.6.1 Sleep mode When Sleep mode is entered, the clock to the core is stopped. Resumption from the Sleep mode does not need any special sequence but re-enabling the clock to the ARM core. LPC11AX All information provided in this document is subject to legal disclaimers. In Sleep mode, execution of instructions is suspended until either a reset or interrupt occurs. Peripheral functions continue operation during Sleep mode and may generate interrupts to cause the processor to resume execution. Sleep mode eliminates dynamic power used by the processor itself, memory systems and related controllers, and internal buses. 32-bit ARM Cortex-M0 microcontroller #### 7.22.6.2 Power profiles The power consumption in Active and Sleep modes can be optimized for the application through simple calls to the power profile. The power configuration routine configures the LPC11Axx for one of the following power modes: - Default mode corresponding to power configuration after reset. - CPU performance mode corresponding to optimized processing capability. - Efficiency mode corresponding to optimized balance of current consumption and CPU performance. - Low-current mode corresponding to lowest power consumption. In addition, the power profile includes routines to select the optimal PLL settings for a given system clock and PLL input clock. ## 7.23 System control ## 7.23.1 UnderVoltage LockOut (UVLO) protection The BOD and POR circuits remain enabled at all times to provide UVLO protection from an unexpected power supply droop below a typical threshold level of 2.4 V (see also the *LPC11Axx user manual*). UVLO protection means that the LPC11Axx is held in reset whenever the supply voltage falls below 2.4 V. See also Section 10.1 "Power supply fluctuations", Section 12.7 "UVLO protection and reset timer circuit", and Section 12.8 "Guidelines for selecting a power supply filter for UVLO protection". #### 7.23.2 Reset Reset has several sources on the LPC11Axx: the RESET pin, the Watchdog reset, power-on reset (POR), the ARM SYSRESETREQ software request, and the Brown-Out Detection (BOD) circuit. After the BOD and the POR resets are released, the internal reset timer counts for 100 µs until the internal reset is removed. Assertion of chip reset by any source (after the operating voltage attains a usable level) starts the IRC and initializes the flash memory controller. When the internal Reset is removed, the processor begins executing at address 0, which is initially the Reset vector mapped from the boot block. At that point, all of the processor and peripheral registers have been initialized to predetermined values. Writing to a special function register allows the software to reset the following peripherals: the I<sup>2</sup>C-bus interface, the USART, both SSP controllers, the four counter/timers, the comparator, the ADC, and the DAC. The RESET pin is a Schmitt trigger input pin and uses a special pad. See Figure 32. PC11AXX All information provided in this document is subject to legal disclaimers. #### 7.23.3 Brown-out detection The LPC11Axx include two programmable levels for monitoring the voltage on the $V_{DD(3V3)}$ pin. If this voltage falls below the selected level, the BOD asserts an interrupt signal to the NVIC. This signal can be enabled for interrupt in the Interrupt Enable Register in the NVIC in order to cause a CPU interrupt; alternatively, software can monitor the signal by reading a dedicated status register. In addition, the BOD circuit supports one hardware controlled voltage level for triggering a chip reset. 32-bit ARM Cortex-M0 microcontroller ## 7.23.4 Code security (Code Read Protection - CRP) This feature of the LPC11Axx allows user to enable different levels of security in the system so that access to the on-chip flash and use of the Serial Wire Debugger (SWD) and In-System-Programming (ISP) can be restricted. When needed, CRP is invoked by programming a specific pattern into a dedicated flash location. IAP commands are not affected by the CRP. In addition, ISP entry via the PIO0\_1 pin can be disabled without enabling CRP. For details see the *LPC11Axx user manual*. There are three levels of Code Read Protection: - CRP1 disables access to the chip via the SWD and allows partial flash update (excluding flash sector 0) using a limited set of the ISP commands. This mode is useful when CRP is required and flash field updates are needed but all sectors can not be erased. - 2. CRP2 disables access to the chip via the SWD and only allows full flash erase and update using a reduced set of the ISP commands. - 3. Running an application with level CRP3 selected fully disables any access to the chip via the SWD pins and the ISP. This mode effectively disables ISP override using PIO0\_1 pin, too. It is up to the user's application to provide (if needed) flash update mechanism using IAP calls or call reinvoke ISP command to enable flash update via the USART. #### **CAUTION** If level three Code Read Protection (CRP3) is selected, no future factory testing can be performed on the device. In addition to the three CRP levels, sampling of pin PIO0\_1 for valid user code can be disabled. For details see the *LPC11Axx user manual*. ## 7.23.5 APB interface The APB peripherals are located on one APB bus. #### **7.23.6** AHBLite The AHBLite connects the CPU bus of the ARM Cortex-M0 to the flash memory, the main static RAM, and the Boot ROM. PC11AXX All information provided in this document is subject to legal disclaimers. ## 7.23.7 External interrupt inputs All GPIO pins can be level or edge sensitive interrupt inputs. ## 7.24 Emulation and debugging Debug functions are integrated into the ARM Cortex-M0. JTAG and Serial Wire Debug (SWD) with four breakpoints and two watchpoints are supported. 32-bit ARM Cortex-M0 microcontroller The RESET pin selects between the JTAG boundary scan (RESET = LOW) and the ARM SWD debug (RESET = HIGH). The ARM SWD debug port is disabled while the LPC11Axx is in reset. To perform boundary scan testing, follow these steps: - 1. Erase any user code residing in flash. - 2. Power up the part with the RESET pin pulled HIGH externally. - 3. Wait for at least 250 $\mu$ s. - 4. Pull the RESET pin LOW externally. - 5. Perform boundary scan operations. - 6. Once the boundary scan operations are completed, assert the TRST pin to enable the SWD debug mode and release the RESET pin (pull HIGH). Remark: The JTAG interface cannot be used for debug purposes. On the WLCSP package, the TCK signal is shared with the VDDCMP input on pin PIO0\_5. To perform a boundary scan on a blank device, make sure that the PIO0\_5 pin is not filtered on the board. The bypass filter usually added to the comparator voltage reference input (VDDCMP) filters out the SWCLK/TCK input signal. For SWD debug, an alternative TCK/SWCLK clock pin is available on pin PIO0\_2. This is the default function after booting for the WLCSP package. #### 32-bit ARM Cortex-M0 microcontroller # 8. Limiting values Table 5. Limiting values In accordance with the Absolute Maximum Rating System (IEC 60134).[1] | Symbol | Parameter | Conditions | Min | Max | Unit | |------------------------|---------------------------------------|------------------------------------------------------------------------------------------------------|------------------------|------|------| | $V_{DD(3V3)}$ | supply voltage (3.3 V) | | <u>[2]</u> –0.5 | 4.6 | V | | $V_{DD(IO)}$ | input/output supply voltage | | <u>[2]</u> –0.5 | 4.6 | V | | VI | input voltage | 5 V tolerant I/O<br>pins; only valid<br>when the V <sub>DD(IO)</sub><br>supply voltage is<br>present | [3][4] -0.5 | +5.5 | V | | | | on pins PIO0_2<br>and PIO0_3 | <u>[5]</u> –0.5 | +5.5 | V | | | | 3 V tolerant I/O<br>pins without<br>over-voltage<br>protection | <u>6</u> –0.5 | +3.6 | V | | V <sub>IA</sub> | analog input voltage | | [7][8] -0.5 V<br>[9] | 4.6 | V | | V <sub>i(xtal)</sub> | crystal input voltage | | <sup>[2]</sup> -0.5 | +2.5 | V | | $I_{DD}$ | supply current | per supply pin | - | 100 | mA | | $I_{SS}$ | ground current | per ground pin | - | 100 | mA | | I <sub>latch</sub> | I/O latch-up current | $-(0.5V_{DD(IO)}) < V_I < (1.5V_{DD(IO)});$<br>$T_j < 125 ^{\circ}\text{C}$ | - | 100 | mA | | T <sub>stg</sub> | storage temperature | | [ <u>10]</u> –65 | +150 | °C | | T <sub>j(max)</sub> | maximum junction temperature | | - | 150 | °C | | P <sub>tot(pack)</sub> | total power dissipation (per package) | based on package<br>heat transfer, not<br>device power<br>consumption | - | 1.5 | W | | V <sub>esd</sub> | electrostatic discharge voltage | human body<br>model; all pins | [ <del>11</del> ] -6.5 | +6.5 | kV | | V <sub>trig</sub> | trigger voltage | for LVTSCR based ESD pin protection; | [ <u>12</u> ] 8.2 | - | V | | | | 1 ns to 10 ns rise time | | | | | | | > 10 ns rise time | > 8.5 | - | V | <sup>[1]</sup> The following applies to the limiting values: LPC11AXX All information provided in this document is subject to legal disclaimers. a) This product includes circuitry specifically designed for the protection of its internal devices from the damaging effects of excessive static charge. Nonetheless, it is suggested that conventional precautions be taken to avoid applying greater than the rated maximum. b) Parameters are valid over operating temperature range unless otherwise specified. All voltages are with respect to V<sub>SS</sub> unless otherwise noted. <sup>[2]</sup> Maximum/minimum voltage above the maximum operating voltage (see <u>Table 6</u>) and below ground that can be applied for a short time (< 10 ms) to a device without leading to irrecoverable failure. Failure includes the loss of reliability and shorter lifetime of the device. <sup>[3]</sup> Applies to all 5 V tolerant I/O pins except true open-drain pins PIO0\_2 and PIO0\_3 and except the 3 V tolerant pins PIO0\_4 and PIO0\_14 (LQFP and HVQFN packages) or PIO0\_5 (WLCSP package). #### 32-bit ARM Cortex-M0 microcontroller - [4] Including the voltage on outputs in 3-state mode. - [5] V<sub>DD(IO)</sub> present or not present. Compliant with the I<sup>2</sup>C-bus standard. 5.5 V can be applied to this pin when V<sub>DD(IO)</sub> is powered down. - [6] Applies to 3 V tolerant pins PIOO\_4 and PIOO\_14 (LQFP and HVQFN packages) or PIOO\_5 (WLCSP package). - [7] An ADC input voltage above 3.6 V can be applied for a short time without leading to immediate, unrecoverable failure. Accumulated exposure to elevated voltages at 4.6 V must be less than 10<sup>6</sup> s total over the lifetime of the device. Applying an elevated voltage to the ADC inputs for a long time affects the reliability of the device and reduces its lifetime. - [8] If the comparator is configured with the common mode input $V_{IC} = V_{DD}$ , the other comparator input can be up to 0.2 V above or below $V_{DD}$ without affecting the hysteresis range of the comparator function. - [9] It is recommended to connect an overvoltage protection diode between the analog input pin and the voltage supply pin. - [10] Dependent on package type. - [11] Human body model: equivalent to discharging a 100 pF capacitor through a 1.5 kΩ series resistor. - [12] Not characterized. # 9. Static characteristics Table 6. Static characteristics $T_{amb} = -40$ °C to +85 °C, unless otherwise specified. | Symbol | Parameter | Conditions | | Min | Typ <mark>[1]</mark> | Max | Unit | |-----------------|-----------------------------|----------------------------------------------------------------------------------------------------------------------------|---------------|-----------------|----------------------|------------------------|------| | $V_{DD(3V3)}$ | supply voltage (3.3 V) | | | 2.6 | 3.3 | 3.6 | V | | $V_{DD(IO)}$ | input/output supply voltage | | | 2.6 | 3.3 | 3.6 | V | | I <sub>DD</sub> | supply current | Active mode; code | | | | | | | | | while(1){} | | | | | | | | | executed from flash;<br>$V_{DD(3V3)} = V_{DD(IO)} = 3.3 \text{ V}$ ;<br>low-current mode (see<br><u>Section 7.22.6.2</u> ) | | | | | | | | | system clock = 12 MHz;<br>all peripherals disabled | [2][4][5] | - | 3 | - | mA | | | | system clock = 48 MHz;<br>all peripherals disabled | [2][6][5] | - | 8 | - | mA | | | | Sleep mode;<br>system clock = 12 MHz; | | | | | | | | | $V_{DD(3V3)} = V_{DD(IO)} = 3.3 \text{ V};$<br>low-current mode (see Section 7.22.6.2) | | | | | | | | | all peripherals disabled;<br>12 MHz | [2][4][5] | - | 2 | - | mA | | | | all peripherals disabled;<br>48 MHz | [2][4][5] | - | 5 | - | mA | | Standard po | rt pins, RESET | | | | | | | | I <sub>IL</sub> | LOW-level input curren | t $V_I = 0 V$ ; on-chip pull-up resistor disabled | | - | 0.5 | 1000 | nA | | Іін | HIGH-level input current | $V_I = V_{DD(IO)}$ ; on-chip<br>pull-down resistor<br>disabled | | - | 0.5 | 1000 | nA | | l <sub>OZ</sub> | OFF-state output current | $V_O = 0$ V; $V_O = V_{DD(IO)}$ ;<br>on-chip pull-up/down<br>resistors disabled | | - | 0.5 | 1000 | nA | | Vı | input voltage | pin configured to provide<br>a digital function<br>5 V tolerant pins | [7][8] | 0 | - | 5.0 | V | | | | 3 V tolerant pins:<br>PIO0_4 and PIO0_14<br>(LQFP and HVQFN<br>packages) or PIO0_5<br>(HVQFN package) | <u>[7][8]</u> | | | V <sub>DD(IO)</sub> | | | V <sub>O</sub> | output voltage | output active | | 0 | - | $V_{DD(IO)}$ | V | | V <sub>IH</sub> | HIGH-level input voltage | | | $0.7V_{DD(IO)}$ | - | - | V | | V <sub>IL</sub> | LOW-level input voltage | Э | | - | - | 0.3V <sub>DD(IO)</sub> | V | | $V_{hys}$ | hysteresis voltage | $3.0~V \leq V_{DD(IO)}~\leq 3.6~V$ | | 0.4 | - | - | V | | | | | | | | | | Product data sheet Rev. 4 — 30 October 2012 42 of 84 ## 32-bit ARM Cortex-M0 microcontroller Table 6. Static characteristics ...continued $T_{amb} = -40$ °C to +85 °C, unless otherwise specified. | Symbol | Parameter | Conditions | | Min | Typ[1] | Max | Unit | |------------------|-----------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------|--------|---------------------------|--------|-------------------------|------| | $V_{OH}$ | HIGH-level output voltage | $\begin{array}{l} 2.6 \text{ V} \leq V_{DD(IO)} \leq 3.6 \text{ V}; \\ I_{OH} = -4 \text{ mA} \end{array} \label{eq:continuous}$ | | 0.85V <sub>DD(IO)</sub> | - | - | V | | $V_{OL}$ | LOW-level output voltage | $\begin{array}{l} 2.6 \ V \leq V_{DD(IO)} \ \leq 3.6 \ V; \\ I_{OL} = 4 \ mA \end{array}$ | | - | - | 0.15V <sub>DD(IO)</sub> | V | | I <sub>OH</sub> | HIGH-level output current | $V_{OH} = V_{DD(IO)} - 0.4 \text{ V};$<br>2.6 V \le V_{DD(IO)} \le 3.6 V | | -4 | - | - | mA | | I <sub>OL</sub> | LOW-level output current | $V_{OL} = 0.4 \text{ V}$<br>2.6 V \le V_{DD(IO)} \le 3.6 V | | 4 | - | - | mA | | I <sub>OHS</sub> | HIGH-level short-circuit output current | V <sub>OH</sub> = 0 V | [9] | - | - | <b>-45</b> | mA | | I <sub>OLS</sub> | LOW-level short-circuit output current | $V_{OL} = V_{DD(IO)}$ | [9] | - | - | 50 | mA | | I <sub>pd</sub> | pull-down current | V <sub>I</sub> = 5 V | [10] | 10 | 50 | 150 | μΑ | | I <sub>pu</sub> | pull-up current | $V_I = 0 \text{ V};$<br>2.6 V \le V_{DD(IO)} \le 3.6 V | | -15 | -50 | -85 | μΑ | | | | $V_{DD(IO)} < V_I < 5 V$ | | 0 | 0 | 0 | μΑ | | High-drive of | output pin (PIO0_21) | | | | | | | | I <sub>IL</sub> | LOW-level input current | V <sub>I</sub> = 0 V; on-chip pull-up resistor disabled | | - | 0.5 | 10 | nA | | I <sub>IH</sub> | HIGH-level input current | $V_I = V_{DD(IO)}$ ; on-chip<br>pull-down resistor<br>disabled | | - | 0.5 | 10 | nA | | l <sub>OZ</sub> | OFF-state output current | V <sub>O</sub> = 0 V; V <sub>O</sub> = V <sub>DD(IO)</sub> ;<br>on-chip pull-up/down<br>resistors disabled | | - | 0.5 | 10 | nA | | VI | input voltage | pin configured to provide a digital function | [7][8] | 0 | - | 5.0 | V | | Vo | output voltage | output active | | 0 | - | $V_{DD(IO)}$ | V | | $V_{IH}$ | HIGH-level input voltage | | | $0.7V_{DD(IO)}$ | - | - | V | | $V_{IL}$ | LOW-level input voltage | | | - | - | $0.3V_{DD(IO)}$ | V | | V <sub>hys</sub> | hysteresis voltage | | | 0.4 | - | - | V | | V <sub>OH</sub> | HIGH-level output voltage | $\begin{array}{l} 2.6 \text{ V} \leq \text{V}_{\text{DD(IO)}} \leq 3.6 \text{ V}; \\ \text{I}_{\text{OH}} = -20 \text{ mA} \end{array}$ | | V <sub>DD(IO)</sub> – 0.4 | - | - | V | | | | $2.6 \text{ V} \le \text{V}_{\text{DD(IO)}} < 2.5 \text{ V};$<br>$\text{I}_{\text{OH}} = -12 \text{ mA}$ | | V <sub>DD(IO)</sub> – 0.4 | - | - | V | | V <sub>OL</sub> | LOW-level output voltage | $2.6~V \leq V_{DD(IO)} \leq 3.6~V;$ $I_{OL} = 4~mA$ | | - | - | 0.4 | V | | I <sub>OH</sub> | HIGH-level output current | $V_{OH} = V_{DD(IO)} - 0.4 \text{ V};$<br>2.6 V \le V_{DD(IO)} \le 3.6 V | | 20 | - | - | mA | | I <sub>OL</sub> | LOW-level output current | $V_{OL} = 0.4 \text{ V}$<br>2.6 V \le V_{DD(IO)} \le 3.6 V | | 4 | - | - | mA | LPC11AXX All information provided in this document is subject to legal disclaimers. © NXP B.V. 2012. All rights reserved. #### 32-bit ARM Cortex-M0 microcontroller Table 6. Static characteristics ... continued $T_{amb} = -40$ °C to +85 °C, unless otherwise specified. | umb | <u> </u> | <u>'</u> | | | | | | |---------------------------|-----------------------------------------|-----------------------------------------------------------------------------------------------|------|-----------------|-------------------------|-----------------|------| | Symbol | Parameter | Conditions | | Min | Typ <mark>[1]</mark> | Max | Unit | | I <sub>OHS</sub> | HIGH-level short-circuit output current | $V_{OH} = 0 V$ | [9] | - | - | -160 | mA | | I <sub>OLS</sub> | LOW-level short-circuit output current | $V_{OL} = V_{DD(IO)}$ | [9] | - | - | 50 | mΑ | | I <sub>pd</sub> | pull-down current | V <sub>I</sub> = 5 V | | 10 | 50 | 150 | μΑ | | I <sub>pu</sub> | pull-up current | $V_I = 0 V$ | | -15 | -50 | -85 | μΑ | | | | $2.6~V \leq V_{DD(IO)}~\leq 3.6~V$ | | | | | | | | | $V_{DD(IO)} < V_I < 5 V$ | | 0 | 0 | 0 | μΑ | | I <sup>2</sup> C-bus pins | s (PIO0_2 and PIO0_3) | | | | | | | | $V_{IH}$ | HIGH-level input voltage | | | $0.7V_{DD(IO)}$ | - | - | V | | V <sub>IL</sub> | LOW-level input voltage | ) | | - | - | $0.3V_{DD(IO)}$ | V | | V <sub>hys</sub> | hysteresis voltage | | | - | 0.05V <sub>DD(IO)</sub> | - | V | | l <sub>OL</sub> | LOW-level output current | V <sub>OL</sub> = 0.4 V; I <sup>2</sup> C-bus pins<br>configured as standard<br>mode pins | | 4 | - | - | mA | | | | $2.6~V \leq V_{DD(IO)}~\leq 3.6~V$ | | | | | | | l <sub>OL</sub> | LOW-level output current | V <sub>OL</sub> = 0.4 V; I <sup>2</sup> C-bus pins<br>configured as high-current<br>sink pins | | 20 | - | - | mA | | | | $2.6~V \leq V_{DD(IO)}~\leq 3.6~V$ | | | | | | | I <sub>LI</sub> | input leakage current | $V_I = V_{DD(IO)}$ | [11] | - | 2 | 4 | μΑ | | | | V <sub>I</sub> = 5 V | | - | 10 | 22 | μΑ | | Oscillator pi | ins | | | | | | | | V <sub>i(xtal)</sub> | crystal input voltage | | | -0.5 | 1.8 | 1.95 | V | | $V_{o(xtal)}$ | crystal output voltage | | | -0.5 | 1.8 | 1.95 | V | <sup>[1]</sup> Typical ratings are not guaranteed. The values listed are at room temperature (25 °C), nominal supply voltages. - [6] IRC disabled; SysOsc enabled; system PLL enabled. - [7] Including voltage on outputs in 3-state mode. - [8] All supply voltages must be present. - [9] Allowed as long as the current limit does not exceed the maximum current allowed by the device. - [10] Does not apply to 3 V tolerant pins PIO0\_4 and PIO0\_14 (LQFP and HVQFN packages) or PIO0\_5 (HVQFN package). - [11] To $V_{SS}$ . <sup>[2]</sup> $T_{amb} = 25 \, ^{\circ}C$ . <sup>[3]</sup> IDD measurements were performed with all pins configured as GPIO outputs driven LOW and pull-up resistors disabled. <sup>[4]</sup> IRC enabled; SysOsc disabled; system PLL disabled. <sup>[5]</sup> All digital peripherals disabled in the SYSCLKCTRL register except ROM, RAM, and flash. Peripheral clocks to USART and SSP0/1 disabled in system configuration block. Analog peripherals disabled in the PDRUNCFG register except flash memory. ## 32-bit ARM Cortex-M0 microcontroller # 9.1 Power consumption Power measurements in Active and Sleep modes were performed under the following conditions (see *LPC11Axx user manual*): - Configure all pins as GPIO with pull-up resistor disabled in the IOCON block. - Configure GPIO pins as outputs using the GPIOnDIR registers. - Write 0 to all GPIO DIR registers to drive the outputs LOW. Conditions: $V_{DD(3V3)} = 3.3 \text{ V}$ ; active mode entered executing code while(1){} from flash; all peripherals disabled in the SYSAHBCLKCTRL register; all peripheral clocks disabled; all analog peripherals disabled in the PDRUNCFG register; low-current mode (see Section 7.22.6.2). - (1) SysOsc and system PLL disabled; IRC enabled. - (2) SysOsc and system PLL enabled; IRC disabled. Fig 11. Active mode: Typical supply current I<sub>DD</sub> versus temperature for different system clock frequencies (all peripherals disabled) #### 32-bit ARM Cortex-M0 microcontroller Conditions: $T_{amb} = 25$ °C; active mode entered executing code while (1)() from flash; all peripherals disabled in the SYSAHBCLKCTRL register; all peripheral clocks disabled; all analog peripherals disabled in the PDRUNCFG register; low-current mode (see Section 7.22.6.2). - (1) SysOsc and system PLL disabled; IRC enabled. - (2) SysOsc and system PLL enabled; IRC disabled. Fig 12. Active mode: Typical supply current I<sub>DD</sub> versus core voltage V<sub>DD(3V3)</sub> for different system clock frequencies (all peripherals disabled) Conditions: $V_{DD(3V3)} = 3.3 \text{ V}$ ; sleep mode entered from flash; all peripherals disabled in the SYSAHBCLKCTRL register and PDRUNCFG register; all peripheral clocks disabled; BOD disabled; low-current mode (see Section 7.22.6.2). - (1) SysOsc and system PLL disabled; IRC enabled. - (2) SysOsc and system PLL enabled; IRC disabled. Fig 13. Sleep mode: Typical supply current I<sub>DD</sub>versus temperature for different system clock frequencies (all peripherals disabled) LPC11AXX All information provided in this document is subject to legal disclaimers. ## 9.2 Peripheral power consumption The supply current per peripheral is measured as the difference in supply current between the peripheral block enabled and the peripheral block disabled in the SYSAHBCLKCFG and PDRUNCFG (for analog blocks) registers. All other blocks are disabled in both registers and no code is executed. Measured on a typical sample at $T_{amb} = 25\,^{\circ}\text{C}$ . 32-bit ARM Cortex-M0 microcontroller Table 7. Power consumption for individual analog and digital blocks | Peripheral | Typical supply current in mA | | |-----------------------------------------------|------------------------------|----------------| | | 12 MHz[1] | Average μA/MHz | | Analog peripherals | | | | BOD | 0.05 | - | | BOD, comparator | 0.14 | - | | BOD, comparator, ADC, DAC, temperature sensor | 0.40 | - | | DAC | 0.26 | - | | ADC | 0.01 | - | | Temperature sensor, ADC | 0.01 | - | | Digital peripherals | | | | USART | 0.15 | 12 | | I2C | 0.02 | 2 | | 16-bit counter/timer 0/1 | 0.02 | 2 | | 32-bit counter/timer 0/1 | 0.02 | 2 | | WWDT | 0.02 | 2 | <sup>[1]</sup> IRC on; PLL off. ## 9.3 Electrical pin characteristics I PC11AXX All information provided in this document is subject to legal disclaimers #### 32-bit ARM Cortex-M0 microcontroller Fig 15. High-current sink pins: Typical LOW-level output current $I_{OL}$ versus LOW-level output voltage $V_{OL}$ LPC11AXX #### 32-bit ARM Cortex-M0 microcontroller Fig 17. Typical HIGH-level output voltage V<sub>OH</sub> versus HIGH-level output source current ## 32-bit ARM Cortex-M0 microcontroller # 10. Dynamic characteristics ## 10.1 Power supply fluctuations If the input voltage $(V_{DD(3V3)})$ to the internal regulator fluctuates, the LPC11Axx is held in reset during a brown-out condition as long as the UVLO circuit is operating. The settling times of the BOD and POR circuits, which constitute the UVLO, determine the minimum time the supply level must remain in the shallow or deep brown-out condition to ensure that the internal reset is asserted properly. 32-bit ARM Cortex-M0 microcontroller See also Section 7.23.1, Section 12.7, and Section 12.8. Table 8. UVLO circuits settling characteristics | | | _ | | | | | |--------|---------------|-----------------------------------------------------------------------------------------------------------------------------|-----|-----|-----|------| | Symbol | Parameter | Conditions | Min | Тур | Max | Unit | | $t_s$ | settling time | power droop: from active level to shallow brown-out level $(0.9 \text{ V} \le \text{V}_{DD(3\text{V}3)} \le 2.4 \text{ V})$ | 5 | - | - | μs | | | | from active level to deep brown-out level (0 < $V_{DD(3V3)}$ < 0.9 V) | 12 | - | - | μS | ## 10.2 Flash/EEPROM memory Table 9. Flash characteristics $T_{amb} = -40~{\rm ^{\circ}C}$ to +85 ${\rm ^{\circ}C}$ . Based on JEDEC NVM qualification. Failure rate < 10 ppm for parts as specified below. | Symbol | Parameter | Conditions | Min | Тур | Max | Unit | |------------|-----------|------------|--------------|--------|-----|--------| | $N_{endu}$ | endurance | | [2][1] 10000 | 100000 | - | cycles | LPC11AXX All information provided in this document is subject to legal disclaimers. #### 32-bit ARM Cortex-M0 microcontroller Table 9. Flash characteristics $T_{amb} = -40 \, ^{\circ}\mathrm{C}$ to +85 $^{\circ}\mathrm{C}$ . Based on JEDEC NVM qualification. Failure rate < 10 ppm for parts as specified below. | Symbol | Parameter | Conditions | | Min | Тур | Max | Unit | |-------------------|------------------|----------------------------------------------|--------|------|-----|------|-------| | t <sub>ret</sub> | retention time | powered | [2] | 10 | 20 | - | years | | | | unpowered | [2] | 20 | 40 | - | years | | t <sub>er</sub> | erase time | sector or multiple<br>consecutive<br>sectors | [2] | 95 | 100 | 105 | ms | | t <sub>prog</sub> | programming time | | [2][3] | 0.95 | 1 | 1.05 | ms | <sup>[1]</sup> Number of program/erase cycles. #### Table 10. EEPROM characteristics $T_{amb} = -55$ °C to +125 °C; $V_{DD(3V3)} = 2.7$ V to 3.6 V. Based on JEDEC NVM qualification. Failure rate < 10 ppm for parts as specified below. | Symbol | Parameter | Conditions | Min | Тур | Max | Unit | |-------------------|------------------|------------|----------------|---------|-----|--------| | $N_{\text{endu}}$ | endurance | | 100000 | 1000000 | - | cycles | | t <sub>ret</sub> | retention time | powered | <u>[1]</u> 100 | 200 | - | years | | | | unpowered | <u>11</u> 150 | 300 | - | years | | t <sub>prog</sub> | programming time | 64 bytes | [2] _ | 1.1 | - | ms | <sup>[1]</sup> Min and max values are valid for $T_{amb} = -40$ °C to +85 °C only. ## 10.3 External clock for oscillator in slave mode **Remark:** The input voltage on the XTALIN pin must be $\leq$ 1.95 V (see <u>Table 6</u>). For connecting the oscillator to the XTALIN/XTALOUT pins also see <u>Section 12.3</u>. Table 11. Dynamic characteristic: external clock (XTALIN or CLKIN pin) $T_{amb} = -40 \, ^{\circ}\text{C} \text{ to } +85 \, ^{\circ}\text{C}; V_{DD(3V3)} \text{ over specified ranges.}$ | Symbol | Parameter | Conditions | Min | Typ[2] | Max | Unit | |----------------------|----------------------|------------|--------------------------------|--------|------|------| | f <sub>osc</sub> | oscillator frequency | | 1 | - | 25 | MHz | | T <sub>cy(clk)</sub> | clock cycle time | | 40 | - | 1000 | ns | | $t_{CHCX}$ | clock HIGH time | | $T_{\text{cy(clk)}}\times0.4$ | - | - | ns | | $t_{CLCX}$ | clock LOW time | | $T_{\text{cy(clk)}}\times 0.4$ | - | - | ns | | t <sub>CLCH</sub> | clock rise time | | - | - | 5 | ns | | t <sub>CHCL</sub> | clock fall time | | - | - | 5 | ns | <sup>[1]</sup> Parameters are valid over operating temperature range unless otherwise specified. LPC11AXX All information provided in this document is subject to legal disclaimers. <sup>[2]</sup> Min and max values are valid for $T_{amb} = -40$ °C to +85 °C only. <sup>[3]</sup> Programming times are given for writing 256 bytes to the flash. T<sub>amb</sub> < +85 °C. Data must be written to the flash in blocks of 256 bytes. Flash programming is accomplished via IAP calls (see *LPC11Axx user manual*). Execution time of IAP calls depends on the system clock and is typically between 1.5 and 2 ms per 256 bytes. <sup>[2]</sup> $T_{amb} < +85 \, ^{\circ}C$ . <sup>[2]</sup> Typical ratings are not guaranteed. The values listed are at room temperature (25 $^{\circ}$ C), nominal supply voltages. ## 10.4 Internal oscillators #### Table 12. Dynamic characteristic: IRC $T_{amb} = -40$ °C to +85 °C; 2.7 V $\leq$ V<sub>DD(3V3)</sub> $\leq$ 3.6 V.[1] | Symbol | Parameter | Conditions | Min | Typ[2] | Max | Unit | |---------------|----------------------------------|------------|-------|--------|-------|------| | $f_{osc(RC)}$ | internal RC oscillator frequency | - | 11.88 | 12 | 12.12 | MHz | - [1] Parameters are valid over operating temperature range unless otherwise specified. - [2] Typical ratings are not guaranteed. The values listed are at room temperature (25 °C), nominal supply voltages. Fig 22. Internal IRC frequency vs. temperature Table 13. Dynamic characteristics: WDOsc and LFOsc | Symbol | Parameter | Conditions | | Min | Typ[1] | Max | Unit | |------------------|-------------------------------|----------------------------------------------------------|--------|-----|--------|-----|------| | f <sub>osc</sub> | internal oscillator frequency | DIVSEL = 0x1F, FREQSEL = 0x1 in the WDTOSCCTRL register; | [2][3] | - | 9.4 | - | kHz | | | | DIVSEL = 0x00, FREQSEL = 0xF in the WDTOSCCTRL register | [2][3] | - | 2300 | - | kHz | Typical ratings are not guaranteed. The values listed are at room temperature (25 °C), nominal supply voltages. LPC11AXX All information provided in this document is subject to legal disclaimers. [2] The typical frequency spread over processing and temperature ( $T_{amb}$ = -40 °C to +85 °C) is $\pm$ 40%. 32-bit ARM Cortex-M0 microcontroller [3] See the LPC11Axx user manual. ## 10.5 I/O pins Table 14. Dynamic characteristic: digital I/O pins[1] $T_{amb} = -40 \, ^{\circ}\text{C}$ to +85 $^{\circ}\text{C}$ ; 3.0 V $\leq$ V<sub>DD(IO)</sub> $\leq$ 3.6 V; load capacitor = 30 pF. | | | () | | | | | |--------------------------|-----------|--------------------------------|------------|-----|-----|------| | Symbol | Parameter | Conditions | Min | Тур | Max | Unit | | t <sub>r</sub> rise time | | pin<br>configured as<br>output | | | | | | | | SSO = 1 | [2][3] 2.5 | - | 5.0 | ns | | | | SSO = 6 | [2][3] 2.5 | - | 4.5 | ns | | | | SSO = 16 | [2][4] 3.0 | - | 5.0 | ns | | t <sub>f</sub> | fall time | pin<br>configured as<br>output | [2][3] | | | | | | | SSO = 1 | 2.0 | - | 4.5 | ns | | | | SSO = 6 | [2][3] 2.0 | - | 4.5 | ns | | | | SSO = 16 | [2][4] 2.5 | - | 5.0 | ns | | | | | | | | | <sup>[1]</sup> Applies to standard port pins and RESET pin. Simulated results. ## 10.6 I<sup>2</sup>C-bus **Remark:** All I<sup>2</sup>C modes (Standard-mode, Fast-mode, Fast-mode Plus) can be configured for the true open-drain pins PIO0\_2 and PIO0\_3. If the limited-performance I<sup>2</sup>C-bus pins are used (I<sup>2</sup>C-bus functions on standard I/O pins), only Standard-mode with internal pull-up enabled or Fast-mode with external pull-up resistor are supported. Table 15. Dynamic characteristic: I<sup>2</sup>C-bus pins[1] $T_{amb} = -40 \, ^{\circ}\text{C} \text{ to } +85 \, ^{\circ}\text{C.}$ | Symbol | Parameter | | Conditions | Min | Max | Unit | |------------------|---------------|--------------|-------------------------------------------------|---------------------------|-----|------| | f <sub>SCL</sub> | SCL clock | | Standard-mode | 0 | 100 | kHz | | | frequency | | Fast-mode | 0 | 400 | kHz | | | | | Fast-mode Plus | 0 | 1 | MHz | | t <sub>f</sub> | fall time | [4][5][6][7] | of both SDA and<br>SCL signals<br>Standard-mode | - | 300 | ns | | | | | Fast-mode | 20 + 0.1 × C <sub>b</sub> | 300 | ns | | | | | Fast-mode Plus | - | 120 | ns | | $t_{LOW}$ | LOW period of | | Standard-mode | 4.7 | - | μS | | | the SCL clock | | Fast-mode | 1.3 | - | μS | | | | | Fast-mode Plus | 0.5 | - | μS | LPC11AXX All information provided in this document is subject to legal disclaimers. <sup>[2]</sup> SSO indicates maximum number of simultaneously switching digital output pins. The pins are optimized for half of the maximum SSO. <sup>[4]</sup> Set SLEW bit in the IOCON register to 0. #### 32-bit ARM Cortex-M0 microcontroller Table 15. Dynamic characteristic: I<sup>2</sup>C-bus pins[1] $T_{amb} = -40 \, ^{\circ}\text{C} \text{ to } +85 \, ^{\circ}\text{C.}$ | Symbol | Parameter | | Conditions | Min | Max | Unit | |---------------------|----------------|---------------------|----------------|------|-----|------| | t <sub>HIGH</sub> | HIGH period of | | Standard-mode | 4.0 | - | μS | | | the SCL clock | | Fast-mode | 0.6 | - | μS | | | | | Fast-mode Plus | 0.26 | - | μS | | t <sub>HD;DAT</sub> | data hold time | hold time [3][4][8] | Standard-mode | 0 | - | μS | | | | | Fast-mode | 0 | - | μS | | | | | Fast-mode Plus | 0 | - | μS | | t <sub>SU;DAT</sub> | data set-up | [9][10] | Standard-mode | 250 | - | ns | | | time | | Fast-mode | 100 | - | ns | | | | | Fast-mode Plus | 50 | - | ns | - [1] See the I<sup>2</sup>C-bus specification *UM10204* for details. - [2] Parameters are valid over operating temperature range unless otherwise specified. - [3] thd;DAT is the data hold time that is measured from the falling edge of SCL; applies to data in transmission and the acknowledge. - [4] A device must internally provide a hold time of at least 300 ns for the SDA signal (with respect to the V<sub>IH</sub>(min) of the SCL signal) to bridge the undefined region of the falling edge of SCL. - [5] $C_b = \text{total capacitance of one bus line in pF.}$ - [6] The maximum t<sub>f</sub> for the SDA and SCL bus lines is specified at 300 ns. The maximum fall time for the SDA output stage t<sub>f</sub> is specified at 250 ns. This allows series protection resistors to be connected in between the SDA and the SCL pins and the SDA/SCL bus lines without exceeding the maximum specified t<sub>f</sub>. - [7] In Fast-mode Plus, fall time is specified the same for both output stage and bus timing. If series resistors are used, designers should allow for this when considering bus timing. - [8] The maximum t<sub>HD;DAT</sub> could be 3.45 μs and 0.9 μs for Standard-mode and Fast-mode but must be less than the maximum of t<sub>VD;DAT</sub> or t<sub>VD;ACK</sub> by a transition time (see *UM10204*). This maximum must only be met if the device does not stretch the LOW period (t<sub>LOW</sub>) of the SCL signal. If the clock stretches the SCL, the data must be valid by the set-up time before it releases the clock. - [9] tsu; data is the data set-up time that is measured with respect to the rising edge of SCL; applies to data in transmission and the acknowledge. - [10] A Fast-mode $I^2C$ -bus device can be used in a Standard-mode $I^2C$ -bus system but the requirement $t_{SU;DAT} = 250$ ns must then be met. This will automatically be the case if the device does not stretch the LOW period of the SCL signal. If such a device does stretch the LOW period of the SCL signal, it must output the next data bit to the SDA line $t_{r(max)} + t_{SU;DAT} = 1000 + 250 = 1250$ ns (according to the Standard-mode $I^2C$ -bus specification) before the SCL line is released. Also the acknowledge timing must meet this set-up time. Product data sheet ## 10.7 SSP interfaces Table 16. Dynamic characteristics of SSP pins in SPI mode $2.6 \text{ V} \le V_{DD(3V3)} = V_{DD(10)} \le 3.6 \text{ V}.$ | $ \begin{array}{c ccccccccccccccccccccccccccccccccccc$ | Unit | |--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------| | $ \text{when only transmitting} \begin{tabular}{ c c c c c c c c c c c c c c c c c c c$ | | | $t_{DS} \text{data set-up time} \text{in SPI mode} \begin{array}{ c c c c }\hline & 11 2 & 15 & & - & & - \\ \hline & & & & & & & \\ \hline & & & & & & \\ \hline & & & &$ | ns | | $t_{DH}$ data hold time in SPI mode [1][2] 0 $t_{V(Q)}$ data output valid time in SPI mode [1][2] 10 $t_{h(Q)}$ data output hold time in SPI mode [1][2] 0 SPI slave (in SPI mode) $t_{h(Q)}$ PCLK cycle time 20 $t_{h(Q)}$ data set-up time in SPI mode [3][4] 0 $t_{h(Q)}$ data hold time in SPI mode [3][4] $t_{h(Q)}$ 3 × $t_{h(Q)}$ CPL $t_{h(Q)}$ data hold time in SPI mode [3][4] $t_{h(Q)}$ 3 × $t_{h(Q)}$ $t$ | ns | | $t_{v(Q)} \text{data output valid time } \text{in SPI mode} \qquad \boxed{11 2} - \qquad - \qquad 10$ $t_{h(Q)} \text{data output hold time } \text{in SPI mode} \qquad \boxed{11 2} 0 \qquad - \qquad - \qquad -$ $\textbf{SPI slave (in SPI mode)}$ $T_{cy(PCLK)} PCLK \ cycle \ time \qquad \qquad 20 \qquad - \qquad - \qquad -$ $t_{DS} \text{data set-up time} \qquad \text{in SPI mode} \qquad \boxed{3 4} 0 \qquad - \qquad - \qquad -$ $t_{DH} \text{data hold time} \qquad \text{in SPI mode} \qquad \boxed{3 4} 3 \times T_{cy(PCLK)} + 4 \qquad - \qquad - \qquad -$ | ns | | $t_{v(Q)} \text{data output valid time } \text{in SPI mode} \qquad \boxed{11 2} - \qquad - \qquad 10$ $t_{h(Q)} \text{data output hold time } \text{in SPI mode} \qquad \boxed{11 2} 0 \qquad - \qquad - \qquad -$ $\textbf{SPI slave (in SPI mode)}$ $T_{cy(PCLK)} PCLK \ cycle \ time \qquad \qquad 20 \qquad - \qquad - \qquad -$ $t_{DS} \text{data set-up time} \qquad \text{in SPI mode} \qquad \boxed{3 4} 0 \qquad - \qquad - \qquad -$ $t_{DH} \text{data hold time} \qquad \text{in SPI mode} \qquad \boxed{3 4} 3 \times T_{cy(PCLK)} + 4 \qquad - \qquad - \qquad -$ | | | $t_{v(Q)} \text{data output valid time } \text{ in SPI mode} \qquad \begin{array}{c} [1][2] \\ t_{h(Q)} \\ \end{array} \text{data output hold time } \text{ in SPI mode} \qquad \begin{array}{c} [1][2] \\ \end{array} \begin{array}{c} - $ | | | $t_{h(Q)} \text{data output hold time } \text{in SPI mode} \qquad \begin{array}{ c c c c c }\hline t_{h(Q)} & \text{data output hold time } \text{in SPI mode} & \begin{array}{ c c c c c }\hline t_{DS} & \text{data set-up time} & \text{in SPI mode} & \begin{array}{ c c c c c }\hline 1][2] & 0 & - & - & - & - & - & - & - & - & -$ | ns | | $ \begin{array}{llllllllllllllllllllllllllllllllllll$ | ns | | $\begin{array}{cccccccccccccccccccccccccccccccccccc$ | ns | | $t_{DS}$ data set-up time in SPI mode [3][4] 0 t_{DH} data hold time in SPI mode [3][4] $3 \times T_{cy(PCLK)} + 4$ | | | $t_{DH}$ data hold time in SPI mode $\frac{[3][4]}{5} 3 \times T_{cy(PCLK)} + 4$ - | ns | | College Colleg | ns | | t <sub>v(O)</sub> data output valid time in SPI mode [3][4] - 3 × T <sub>ov(PO)</sub> × + | ns | | | 1 ns | | $t_{h(Q)}$ data output hold time in SPI mode [3][4] $2 \times T_{cy(PCLK)}$ + | ns | <sup>[1]</sup> $T_{\text{cy(clk)}} = (\text{SSPCLKDIV} \times (1 + \text{SCR}) \times \text{CPSDVSR}) / f_{\text{main}}$ . The clock cycle time derived from the SPI bit rate $T_{\text{cy(clk)}}$ is a function of the main clock frequency $f_{\text{main}}$ , the SPI peripheral clock divider (SSPCLKDIV), the SPI SCR parameter (specified in the SSP0CR0 register), and the SPI CPSDVSR parameter (specified in the SPI clock prescale register). LPC11AXX All information provided in this document is subject to legal disclaimers. <sup>[2]</sup> $T_{amb} = -40 \, ^{\circ}\text{C}$ to 85 $^{\circ}\text{C}$ . <sup>[3]</sup> $T_{cy(clk)} = 12 \times T_{cy(PCLK)}$ . <sup>[4]</sup> $T_{amb} = 25$ °C; for normal voltage supply range: $V_{DD(io) = vdd(3v3)} = 3.3$ V. #### 32-bit ARM Cortex-M0 microcontroller #### 32-bit ARM Cortex-M0 microcontroller # 11. Characteristics of analog peripherals Table 17. BOD static characteristics[1] $T_{amb} = 25 \, ^{\circ}\text{C}.$ | anno | | | | | | | |----------|-------------------|-------------------|-----|------|-----|------| | Symbol | Parameter | Conditions | Min | Тур | Max | Unit | | $V_{th}$ | threshold voltage | | | | | | | | | interrupt level 2 | | | | | | | | assertion | - | 2.52 | - | V | | | | de-assertion | - | 2.66 | - | V | | | | interrupt level 3 | | | | | | | | assertion | - | 2.80 | - | V | | | | de-assertion | - | 2.90 | - | V | <sup>[1]</sup> Interrupt levels are selected by writing the level value to the BOD control register BODCTRL, see LPC11Axx user manual. PC11AXX #### 32-bit ARM Cortex-M0 microcontroller Table 18. ADC static characteristics $T_{amb} = -40$ °C to +85 °C unless otherwise specified; ADC frequency 4.5 MHz, $V_{DD(3V3)} = 2.7$ V to 3.6 V; $V_{SS} = 0$ V. | Symbol | Parameter | Conditions | | Min | Тур | Max | Unit | |-----------------|------------------------------|------------|------------|-----|-----|---------------|-----------| | $V_{IA}$ | analog input voltage | | | 0 | - | $V_{DD(3V3)}$ | V | | C <sub>ia</sub> | analog input capacitance | | | - | - | 4 | pF | | E <sub>D</sub> | differential linearity error | | [1][2] | - | - | ± 1 | LSB | | $E_{L(adj)}$ | integral non-linearity | | [3] | - | - | ± 1.5 | LSB | | Eo | offset error | | [4] | - | - | ± 20 | mV | | $V_{err(FS)}$ | full-scale error voltage | | <u>[5]</u> | - | - | ± 20 | mV | | E <sub>T</sub> | absolute error | | [6] | - | - | ± 4 | LSB | | R <sub>i</sub> | input resistance | | [7][8] | - | - | 2.5 | $M\Omega$ | - [1] The ADC is monotonic, there are no missing codes. - [2] The differential linearity error (E<sub>D</sub>) is the difference between the actual step width and the ideal step width. See Figure 26. - [3] The integral non-linearity (E<sub>L(adj)</sub>) is the peak difference between the center of the steps of the actual and the ideal transfer curve after appropriate adjustment of gain and offset errors. See Figure 26. - [4] The offset error (E<sub>O</sub>) is the absolute difference between the straight line which fits the actual curve and the straight line which fits the ideal curve. See Figure 26. - [5] The full-scale error voltage or gain error (E<sub>G</sub>) is the difference between the straight line fitting the actual transfer curve after removing offset error, and the straight line which fits the ideal transfer curve. See Figure 26. - [6] The absolute error (E<sub>T</sub>) is the maximum difference between the center of the steps of the actual transfer curve of the non-calibrated ADC and the ideal transfer curve. See Figure 26. - [7] $T_{amb}$ = 25 °C; maximum sampling frequency $f_s$ = 400 kSamples/s and analog input capacitance $C_{ia}$ = 1pF. - [8] Input resistance $R_i$ depends on the sampling frequency $f_s \colon R_i$ = 1 / ( $f_s \times C_{ia} ).$ **Product data sheet** #### 32-bit ARM Cortex-M0 microcontroller Table 19. DAC static and dynamic characteristics $V_{DD(3V3)} = 2.7 \text{ V to } 3.6 \text{ V; } T_{amb} = -40 \text{ °C to } +85 \text{ °C unless otherwise specified}$ | Symbol | Parameter | Conditions | | Min | Тур | Max | Unit | |---------------------|---------------------------------|----------------------------------------------------------------------------------------------------------------------|-----|-------|------|---------------------------------|------| | E <sub>D</sub> | differential<br>linearity error | | | - | - | ±1 | LSB | | E <sub>L(adj)</sub> | integral<br>non-linearity | | | - | - | ±1.5 | LSB | | Eo | offset error | | | - | - | 20 | mV | | E <sub>G</sub> | gain error | | | - | - | 20 | mV | | C <sub>L</sub> | load capacitance | | | - | - | 200 | pF | | R <sub>L</sub> | load resistance | | | 1 | - | - | kΩ | | R <sub>O</sub> | output resistance | | [1] | - | < 40 | | Ω | | f <sub>c(DAC)</sub> | DAC conversion frequency | | | - | 0.4 | 1 | MHz | | t <sub>s</sub> | settling time | | | - | - | 1 | μS | | Vo | output voltage | Output voltage range with less than 1 LSB deviation; with minimum R <sub>L</sub> connected to ground or power supply | | 0.3 | - | V <sub>DD(3V3)</sub><br>- 0.3 | V | | | | with minimum R <sub>L</sub> connected to ground or power supply | | 0.175 | - | V <sub>DD(3V3)</sub><br>- 0.175 | V | <sup>[1]</sup> Measured on typical samples. Table 20. DAC sampling frequency range and power consumption | Bias bit | Maximum current | DAC sampling frequency range | |----------|-----------------|------------------------------| | 0 | 700 μΑ | 0 MHz to 1 MHz | | 1 | 350 μΑ | 0 MHz to 400 kHz | LPC11AXX #### 32-bit ARM Cortex-M0 microcontroller Table 21. Internal voltage reference static and dynamic characteristics | Symbol | Parameter | Conditions | Min | Тур | Max | Unit | |--------------------|----------------------------|------------------------------|------------------|-------|-------|------| | Vo | output voltage | $T_{amb}$ = -40 °C to +85 °C | <u>[1]</u> 0.855 | 0.900 | 0.945 | V | | | $T_{amb}$ = 70 °C to 85 °C | [2] _ | 0.906 | - | V | | | | | T <sub>amb</sub> = 50 °C | [2] - | 0.905 | - | V | | | | T <sub>amb</sub> = 25 °C | <u>[3]</u> 0.893 | 0.903 | 0.913 | V | | | | T <sub>amb</sub> = 0 °C | [2] _ | 0.902 | - | V | | | | $T_{amb} = -20 ^{\circ}C$ | [2] _ | 0.899 | - | V | | | | $T_{amb} = -40 ^{\circ}C$ | [2] _ | 0.896 | - | V | | t <sub>s(pu)</sub> | power-up<br>settling time | to 99% of $V_{\text{O}}$ | [3] - | 155 | 195 | μS | | t <sub>s(sw)</sub> | switching<br>settling time | to 99% of $V_{\text{O}}$ | [3] _<br>[4] | 50 | 75 | μS | <sup>[1]</sup> Characterized through simulation. [4] Settling time applies to switching between comparator and ADC channels. <sup>[2]</sup> Characterized on a typical silicon sample. <sup>[3]</sup> Typical values are derived from nominal simulation (V<sub>DD(3V3)</sub> = 3.3 V; T<sub>amb</sub> = 27 °C; nominal process models). Maximum values are derived from worst case simulation (V<sub>DD(3V3)</sub> = 2.6 V; T<sub>amb</sub> = 85 °C; slow process models). Table 22. Temperature sensor static and dynamic characteristics $V_{DD(3V3)} = 2.6 \text{ V to } 3.6 \text{ V}$ | Symbol | Parameter | Conditions | Min | Тур | Max | Unit | |--------------------|-----------------------------------|---------------------------------------------------------------------|--------|-----|------|------| | DT <sub>sen</sub> | sensor<br>temperature<br>accuracy | $T_{amb} = -40 ^{\circ}\text{C} \text{ to } +85 ^{\circ}\text{C}$ | [1] - | - | ±3 | °C | | EL | linearity error | $T_{amb} = -40 ^{\circ}\text{C} \text{ to } +85 ^{\circ}\text{C}$ | - | - | ±1.1 | °C | | t <sub>s(pu)</sub> | power-up<br>settling time | to 99% of temperature sensor output value | [2] _ | 81 | 85 | μS | | t <sub>s(sw)</sub> | switching<br>settling time | to 99% of temperature sensor output value | [2][3] | 1.5 | 2 | μS | <sup>[1]</sup> Absolute temperature accuracy. Table 23. Temperature sensor Linear-Least-Square (LLS) fit parameters $V_{DD(3V3)} = 2.6 \text{ V to } 3.6 \text{ V}$ | Fit parameter | Range | Min | Тур | Max | Unit | |---------------|---------------------------------------------------------------------|-----|-------|-----|-------| | LLS slope | $T_{amb} = 0 ^{\circ}C$ to 85 $^{\circ}C$ | - | -2.36 | - | mV/°C | | | $T_{amb} = -40 ^{\circ}\text{C} \text{ to } +85 ^{\circ}\text{C}$ | - | -2.36 | - | mV/°C | | LLS intercept | $T_{amb} = 0 ^{\circ}C$ to 85 $^{\circ}C$ | - | 577 | - | mV | | | $T_{amb} = -40 ^{\circ}\text{C} \text{ to } +85 ^{\circ}\text{C}$ | - | 576 | - | mV | LPC11AXX <sup>[2]</sup> Typical values are derived from nominal simulation ( $V_{DD(3V3)} = 3.3 \text{ V}$ ; $T_{amb} = 27 \,^{\circ}\text{C}$ ; nominal process models). Maximum values are derived from worst case simulation ( $V_{DD(3V3)} = 2.6 \,^{\circ}\text{V}$ ; $T_{amb} = 85 \,^{\circ}\text{C}$ ; slow process models). <sup>[3]</sup> Settling time applies to switching between comparator and ADC channels. #### 32-bit ARM Cortex-M0 microcontroller Table 24. Comparator characteristics $V_{DD(3V3)}$ = 3.0 V and $T_{amb}$ = 25 °C unless noted otherwise. | Symbol | Parameter | Conditions | | Min | Тур | Max | Unit | |----------------------|---------------------------|-------------------------------------------------------------------------------|------------|-----|------------|----------------------|-----------| | Static ch | aracteristics | | | | | | | | I <sub>DD</sub> | supply current | | | - | 55 | - | μΑ | | V <sub>IC</sub> | common-mode input voltage | | | 0 | - | V <sub>DD(3V3)</sub> | V | | $DV_O$ | output voltage variation | | | 0 | - | V <sub>DD(3V3)</sub> | V | | V <sub>offset</sub> | offset voltage | V <sub>IC</sub> = 0.1 V | | - | -4 to +4.2 | - | mV | | | | V <sub>IC</sub> = 1.5 V | | - | ±2 | - | mV | | | | V <sub>IC</sub> = 2.8 V | | - | ±2.5 | | mV | | Dynamic | characteristics | | | | | | | | t <sub>startup</sub> | start-up time | nominal process | | - | 4 | - | μS | | t <sub>PD</sub> | propagation delay | HIGH to LOW; $V_{DD(3V3)} = 3.0 \text{ V}$ ; | | - | | | | | | | $V_{IC} = 0.1 \text{ V}$ ; 50 mV overdrive input | <u>[1]</u> | | 129 | 140 | ns | | | | V <sub>IC</sub> = 0.1 V; rail-to-rail input | [1] | - | 210 | 250 | ns | | | | V <sub>IC</sub> = 1.5 V; 50 mV overdrive input | <u>[1]</u> | - | 112 | 130 | ns | | | | V <sub>IC</sub> = 1.5 V; rail-to-rail input | <u>[1]</u> | - | 127 | 160 | ns | | | | V <sub>IC</sub> = 2.9 V; 50 mV overdrive input | <u>[1]</u> | - | 151 | 170 | ns | | | | V <sub>IC</sub> = 2.9 V; rail-to-rail input | <u>[1]</u> | - | 57 | 70 | ns | | t <sub>PD</sub> | propagation delay | LOW to HIGH; $V_{DD(3V3)} = 3.0 \text{ V}$ ; | | - | | | | | | | $V_{IC} = 0.1 \text{ V}$ ; 50 mV overdrive input | <u>[1]</u> | | 232 | 240 | ns | | | | V <sub>IC</sub> = 0.1 V; rail-to-rail input | [1] | - | 58 | 60 | ns | | | | V <sub>IC</sub> = 1.5 V; 50 mV overdrive input | <u>[1]</u> | - | 210 | 230 | ns | | | | V <sub>IC</sub> = 1.5 V; rail-to-rail input | <u>[1]</u> | - | 178 | 200 | ns | | | | V <sub>IC</sub> = 2.9 V; 50 mV overdrive input | <u>[1]</u> | - | 166 | 190 | ns | | | | V <sub>IC</sub> = 2.9 V; rail-to-rail input | [1] | - | 333 | 550 | ns | | $V_{\text{hys}}$ | hysteresis voltage | positive hysteresis; $V_{DD(3V3)} = 3.0 \text{ V}$ ; $V_{IC} = 1.5 \text{ V}$ | [2] | - | 5, 10, 20 | - | mV | | $V_{\text{hys}}$ | hysteresis voltage | negative hysteresis; $V_{DD(3V3)} = 3.0 \text{ V}$ ; $V_{IC} = 1.5 \text{ V}$ | [2] | - | 5, 10, 20 | - | mV | | R <sub>lad</sub> | ladder resistance | - | | - | 1.034 | - | $M\Omega$ | <sup>[1]</sup> $C_L = 10 \text{ pF}$ ; results from measurements on silicon samples over process corners and over the full temperature range $T_{amb} = -40 \, ^{\circ}\text{C}$ to +85 $^{\circ}\text{C}$ . <sup>[2]</sup> Input hysteresis is relative to the reference input channel and is software programmable. # 32-bit ARM Cortex-M0 microcontroller Table 25. Comparator voltage ladder dynamic characteristics | Symbol | Parameter | Conditions | Min | Тур | Max | Unit | |--------------------|---------------------------|---------------------------------------------|--------------|-----|-----|------| | t <sub>s(pu)</sub> | power-up settling<br>time | to 99% of voltage<br>ladder output<br>value | [1] - | - | 30 | μs | | t <sub>s(sw)</sub> | switching settling time | to 99% of voltage<br>ladder output<br>value | [1] -<br>[2] | - | 15 | μS | <sup>[1]</sup> Maximum values are derived from worst case simulation ( $V_{DD(3V3)} = 2.6 \text{ V}$ ; $T_{amb} = 85 \,^{\circ}\text{C}$ ; slow process models). Table 26. Comparator voltage ladder reference static characteristics $V_{DD/21/21} = 3.3 \text{ V: } T_{amb} = -40 \text{ °C to } + 85 \text{ °C.}$ | Symbol | Parameter | Conditions | Min | Тур | Max[1] | Unit | |-------------------|----------------------|--------------------------------------|-----|------|--------|------| | E <sub>V(O)</sub> | output voltage error | Internal V <sub>DD(3V3)</sub> supply | | | | | | | | decimal code = 00 | 1 - | 0 | 0 | % | | | | decimal code = 08 | - | 0 | ±0.4 | % | | | | decimal code = 16 | - | -0.2 | ±0.2 | % | | | | decimal code = 24 | - | -0.2 | ±0.2 | % | | | | decimal code = 30 | - | -0.1 | ±0.1 | % | | | | decimal code = 31 | - | -0.1 | ±0.1 | % | | E <sub>V(O)</sub> | output voltage error | External VDDCMP supply | | | | | | | | decimal code = 00 | - | 0 | 0 | % | | | | decimal code = 08 | - | -0.1 | ±0.5 | % | | | | decimal code = 16 | - | -0.2 | ±0.4 | % | | | | decimal code = 24 | - | -0.2 | ±0.3 | % | | | | decimal code = 30 | - | -0.2 | ±0.2 | % | | | | decimal code = 31 | - | -0.1 | ±0.1 | % | <sup>[1]</sup> Measured over a polyresistor matrix lot with a 2 kHz input signal and overdrive < 100 $\mu$ V. <sup>[2]</sup> Settling time applies to switching between comparator and ADC channels. <sup>[2]</sup> All peripherals except comparator, temperature sensor, and IRC turned off. # 12. Application information ## 12.1 ADC usage notes The following guidelines show how to increase the performance of the ADC in a noisy environment beyond the ADC specifications listed in Table 18: 32-bit ARM Cortex-M0 microcontroller - The ADC input trace must be short and as close as possible to the LPC11Axx chip. - The ADC input traces must be shielded from fast switching digital signals and noisy power supply lines. - Because the ADC and the digital core share the same power supply, the power supply line must be adequately filtered. - To improve the ADC performance in a very noisy environment, put the device in Sleep mode during the ADC conversion. ## 12.2 Use of ADC input trigger signals For applications that use trigger signals to start conversions and require a precise sample frequency, ensure that the period of the trigger signal is an integral multiple of the period of the ADC clock. ## 12.3 XTAL input The input voltage to the on-chip oscillators is limited to 1.8 V. If the oscillator is driven by a clock in slave mode, it is recommended that the input be coupled through a capacitor with $C_i = 100$ pF. To limit the input voltage to the specified range, choose an additional capacitor to ground $C_g$ which attenuates the input voltage by a factor $C_i/(C_i + C_g)$ . In slave mode, a minimum of 200 mV(RMS) is needed. In slave mode the input clock signal should be coupled by means of a capacitor of 100 pF (<u>Figure 29</u>), with an amplitude between 200 mV (RMS) and 1000 mV (RMS). This corresponds to a square wave signal with a signal swing of between 280 mV and 1.4 V. The XTALOUT pin in this configuration can be left unconnected. External components and models used in oscillation mode are shown in <u>Figure 30</u> and in <u>Table 27</u> and <u>Table 28</u>. Since the feedback resistance is integrated on chip, only a crystal and the capacitances $C_{X1}$ and $C_{X2}$ need to be connected externally in case of fundamental mode oscillation (the fundamental frequency is represented by L, $C_L$ and LPC11AXX All information provided in this document is subject to legal disclaimers. 32-bit ARM Cortex-M0 microcontroller $R_S$ ). Capacitance $C_P$ in <u>Figure 30</u> represents the parallel package capacitance and should not be larger than 7 pF. Parameters $F_{OSC}$ , $C_L$ , $R_S$ and $C_P$ are supplied by the crystal manufacturer (see <u>Table 27</u>). Fig 30. Oscillator modes and models: oscillation mode of operation and external crystal model used for $C_{X1}/C_{X2}$ evaluation Table 27. Recommended values for $C_{\rm X1}/C_{\rm X2}$ in oscillation mode (crystal and external components parameters) low frequency mode | Fundamental oscillation frequency Fosc | Crystal load capacitance C <sub>L</sub> | Maximum crystal series resistance R <sub>S</sub> | External load capacitors C <sub>X1</sub> , C <sub>X2</sub> | |----------------------------------------|-----------------------------------------|--------------------------------------------------|------------------------------------------------------------| | 1 MHz - 5 MHz | 10 pF | < 300 Ω | 18 pF, 18 pF | | | 20 pF | < 300 Ω | 39 pF, 39 pF | | | 30 pF | < 300 Ω | 57 pF, 57 pF | | 5 MHz - 10 MHz | 10 pF | < 300 Ω | 18 pF, 18 pF | | | 20 pF | < 200 Ω | 39 pF, 39 pF | | | 30 pF | < 100 Ω | 57 pF, 57 pF | | 10 MHz - 15 MHz | 10 pF | < 160 Ω | 18 pF, 18 pF | | | 20 pF | < 60 Ω | 39 pF, 39 pF | | 15 MHz - 20 MHz | 10 pF | < 80 Ω | 18 pF, 18 pF | Table 28. Recommended values for $C_{X1}/C_{X2}$ in oscillation mode (crystal and external components parameters) high frequency mode | Fundamental oscillation frequency F <sub>OSC</sub> | Crystal load capacitance C <sub>L</sub> | Maximum crystal series resistance R <sub>S</sub> | External load capacitors C <sub>X1</sub> , C <sub>X2</sub> | |----------------------------------------------------|-----------------------------------------|--------------------------------------------------|------------------------------------------------------------| | 15 MHz - 20 MHz | 10 pF | < 180 Ω | 18 pF, 18 pF | | | 20 pF | < 100 Ω | 39 pF, 39 pF | | 20 MHz - 25 MHz | 10 pF | < 160 Ω | 18 pF, 18 pF | | | 20 pF | < 80 Ω | 39 pF, 39 pF | ## 12.4 XTAL Printed Circuit Board (PCB) layout guidelines The crystal should be connected on the PCB as close as possible to the oscillator input and output pins of the chip. Take care that the load capacitors $C_{x1}$ , $C_{x2}$ , and $C_{x3}$ in case of third overtone crystal usage have a common ground plane. The external components must also be connected to the ground plain. Loops must be made as small as possible in order to keep the noise coupled in via the PCB as small as possible. Also parasitics should stay as small as possible. Values of $C_{x1}$ and $C_{x2}$ should be chosen smaller accordingly to the increase in parasitics of the PCB layout. 32-bit ARM Cortex-M0 microcontroller ## 12.5 Standard I/O pad configuration Figure 31 shows the possible pin modes for standard I/O pins with analog input function: - Digital output driver with configurable open-drain output - Digital input: Weak pull-up resistor (PMOS device) enabled/disabled - Digital input: Weak pull-down resistor (NMOS device) enabled/disabled - · Digital input: Repeater mode enabled/disabled - Digital input: Input glitch filter selectable on 17 pins. - Analog input Product data sheet All information provided in this document is subject to legal disclaimers. # 12.6 Reset pad configuration ## 12.7 UVLO protection and reset timer circuit ## 12.8 Guidelines for selecting a power supply filter for UVLO protection For the UVLO circuits to hold the part in reset during shallow and deep brown-out conditions, you must filter the power supply line to allow for the BOD and POR circuits to settle when short voltage drops occur (see Section 10.1 "Power supply fluctuations"). Select the capacitance of the decoupling/bypass capacitor according to the following guidelines: $C >> I_{DD} \times t_s \! / \! \Delta V_{DD(3V3)}$ with - $\Delta V_{DD(3V3)} \approx 100$ mV for the voltage drop below the BOD or POR trip points. - I<sub>DD</sub> ≈ 3 mA with the IRC running and PLL/SysOsc off (see Figure 12). LPC11AXX All information provided in this document is subject to legal disclaimers #### 32-bit ARM Cortex-M0 microcontroller - $t_s = 5 \mu s$ for shallow brown-out (see <u>Table 8</u>). - $t_s = 12 \mu s$ for deep brown-out (see <u>Table 8</u>). With these parameters, the decoupling/bypass capacitor to add to the supply line is: - $C >> 0.15 \mu F$ for shallow brown-out - C >> 0.36 $\mu$ F for deep brown-out Downloaded from Elcodis.com electronic components distributor # 13. Package outline ## LQFP48: plastic low profile quad flat package; 48 leads; body 7 x 7 x 1.4 mm SOT313-2 Fig 34. Package outline LQFP48 PC11AXX All information provided in this document is subject to legal disclaimers. © NXP B.V. 2012. All rights reserved. ## HVQFN33: plastic thermal enhanced very thin quad flat package; no leads; 33 terminals; body 7 x 7 x 0.85 mm В terminal 1 index area detail X e<sub>1</sub> // y<sub>1</sub> C 16 е 33 terminal 1 index area scale Dimensions E<sup>(1)</sup> A<sup>(1)</sup> D<sup>(1)</sup> Unit $A_1$ b $\mathsf{D}_{\mathsf{h}}$ $\mathsf{E}_\mathsf{h}$ L $e_1$ у У1 1.00 0.05 0.35 7.1 4.85 7.1 4.85 0.75 nom 0.85 0.02 0.28 7.0 4.70 7.0 4.70 0.65 4.55 4.55 0.60 0.1 0.05 0.08 0.1 6.9 4.55 Fig 35. Package outline HVQFN33 (7x7) 1. Plastic or metal protrusions of 0.075 mm maximum per side are not included. IEC LPC11AXX All information provided in this document is subject to legal disclaimers. © NXP B.V. 2012. All rights reserved. JEITA References **JEDEC** Note Outline version hvqfn33\_po Issue date 09-03-17 09-03-23 European projection $\bigoplus \emptyset$ Fig 36. Package outline HVQFN33 (5x5) LPC11AXX All information provided in this document is subject to legal disclaimers. © NXP B.V. 2012. All rights reserved. **Product data sheet** Rev. 4 — 30 October 2012 Fig 37. Package outline (WLCSP20) LPC11AXX All information provided in this document is subject to legal disclaimers. © NXP B.V. 2012. All rights reserved. Product data sheet Rev. 4 — 30 October 2012 # 14. Soldering LPC11AXX All information provided in this document is subject to legal disclaimers. © NXP B.V. 2012. All rights reserved. **Product data sheet** Rev. 4 — 30 October 2012 #### 32-bit ARM Cortex-M0 microcontroller © NXP B.V. 2012. All rights reserved. #### 32-bit ARM Cortex-M0 microcontroller 77 of 84 LPC11AXX All information provided in this document is subject to legal disclaimers. © NXP B.V. 2012. All rights reserved. Rev. 4 — 30 October 2012 **Product data sheet** ## 32-bit ARM Cortex-M0 microcontroller # 15. Abbreviations Table 29. Abbreviations | Acronym | Description | |---------|---------------------------------------------------------| | ADC | Analog-to-Digital Converter | | AHB | Advanced High-performance Bus | | AMBA | Advanced Microcontroller Bus Architecture | | APB | Advanced Peripheral Bus | | BOD | Brown-Out Detection | | GPIO | General Purpose Input/Output | | I2C | Inter Integrated Circuit | | JEDEC | Joint Electron Devices Engineering Council | | LVTSCR | Low-Voltage Triggered Silicon-Controlled Rectifier | | NVM | Non-Volatile Memory | | PLL | Phase-Locked Loop | | SPI | Serial Peripheral Interface | | SSI | Serial Synchronous Interface | | TTL | Transistor-Transistor Logic | | USART | Universal Synchronous/Asynchronous Receiver/Transmitter | | UVLO | Under-Voltage LockOut | | | | ## 32-bit ARM Cortex-M0 microcontroller # 16. Revision history Table 30. Revision history | Document ID | Release date | Data sheet status | Change notice | Supersedes | | |----------------|------------------------------------------------------------------------------------------------------|---------------------------------------------------------|-------------------------------------|--------------------------------------------------------------|--| | LPC11AXX v.4 | 20121030 | Product data sheet | - | LPC11AXX v.3 | | | | <ul> <li>Parameter t</li> </ul> | <sub>PD</sub> corrected in Table 25 | | | | | | <ul> <li>Editorial upo</li> </ul> | dates. | | | | | | <ul><li>Maximum a<br/>values".</li></ul> | nd minimum values for \ | $V_{ m DD}$ and $V_{ m DD(IO)}$ upd | ated in Table 5 "Limiting | | | | | ues for parameter V <sub>I</sub> add<br>niting values". | led for open-drain p | ins PIO0_2 and PIO0_3 in | | | | • Table 26 "C | omparator voltage ladde | r reference static ch | naracteristics" updated. | | | | | $t_{s(pu)}$ and $t_{s(sw)}$ added to aracteristics". | Table 21 "Internal v | voltage reference static and | | | | <ul> <li>Parameters</li> </ul> | $V_{IA}$ and $V_{trig}$ and $V_{i(xtal)}$ | added to Table 5. | | | | LPC11AXX v.3 | 20120907 | Product data sheet | - | LPC11AXX v.2.1 | | | | <ul> <li>Section 10.</li> </ul> | 1 abbreviated for clarity. | | | | | | | ription including descript<br>user manual. | ion of cold start-up | behavior moved to the | | | | | | | n ground" removed. This<br>in the <i>LPC11Axx user manua</i> | | | | <ul> <li>Details regarding boundary scan added to Section 7.24 "Emulation and debugging".</li> </ul> | | | | | | | | Functional diagram of the ne reset timer circuit. | e UVLO protection a | nd reset timer circuit" updated | | | | <ul> <li>Section 12.8 added.</li> </ul> | 3 "Guidelines for selectir | ng a power supply fi | Iter for UVLO protection" | | | | <ul> <li>Section 7.23</li> </ul> | 3.2 updated to include in | ternal reset timer. | | | | | <ul> <li>Parameter t</li> </ul> | <sub>PD</sub> corrected in Table 24 | | | | | | <ul> <li>Parameter I</li> </ul> | $\Xi_{V(O)}$ corrected in Table : | 26. | | | | LPC11AXX v.2.1 | 20120704 | Product data sheet | - | LPC11AXX v.2 | | | | <ul> <li>Data sheet</li> </ul> | status changed to Produ | ıct. | | | | | <ul> <li>Changed Ta</li> </ul> | able note [2] in Table 24. | | | | | | <ul> <li>Changed Ta</li> </ul> | able note [1] in Table 8. | | | | | | <ul> <li>Added Table</li> </ul> | e note [1] in Table 9. | | | | | | <ul> <li>Moved DT<sub>se</sub></li> </ul> | en and E <sub>L</sub> values from ty | o to max in Table 22 | | | | | <ul> <li>Corrected V</li> </ul> | e <sub>sd</sub> in Table 5. | | | | | | A | e note [5] and Table note | 101 / T 1 | | | Downloaded from Elcodis.com electronic components distributor 32-bit ARM Cortex-M0 microcontroller | Table 30. | Revision | history | continued | |-----------|----------|---------|-----------| | Document ID | Release date | Data sheet status | Change notice | Supersedes | | | |--------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------|---------------|--------------|--|--| | LPC11AXX v.2 | 20120625 | Preliminary data sheet | - | LPC11AXX v.1 | | | | | <ul> <li>Data sheet s</li> </ul> | tatus changed to Prelimir | nary. | | | | | | <ul> <li>Parameter f<sub>clk</sub> removed from Table 11.</li> </ul> | | | | | | | | <ul> <li>t<sub>er</sub> removed in Table 11.</li> </ul> | | | | | | | | <ul> <li>Writable EEPROM size specified in Section 7.3.</li> </ul> | | | | | | | | <ul> <li>Section 10.3 "UVLO reset behavior" added.</li> </ul> | | | | | | | | <ul> <li>Power consumption data updated for active mode and sleep mode (see Figure Figure 13).</li> <li>Power consumption data for active and sleep modes with all peripherals enable removed in Table 6 and Section 9.1.</li> </ul> | | | | | | | | | | | | | | | | <ul> <li>Parameters t<sub>s(pu)</sub> and t<sub>s(sw)</sub> removed from Section 7.15.</li> </ul> | | | | | | | | <ul> <li>Parameter t<sub>PD</sub> updated in Table 25.</li> </ul> | | | | | | | | <ul> <li>SSP dynamic characteristics added in Table 17.</li> </ul> | | | | | | | | <ul> <li>WDOsc and LFOsc max and min frequency values updated throughout the data sheet.</li> </ul> | | | | | | | | <ul> <li>Section 12.7 "UVLO protection circuit" added.</li> </ul> | | | | | | | | <ul> <li>Typical values for parameters E<sub>D</sub>, E<sub>L(adj)</sub>, E<sub>O</sub>, E<sub>G</sub>, and C<sub>L</sub> in Table 20 "DAC static and<br/>dynamic characteristics" changed to maximum values.</li> </ul> | | | | | | | | <ul> <li>Parameter V<sub>O</sub> corrected for condition T<sub>amb</sub> = -40 °C to +85 °C in Table 22.</li> </ul> | | | | | | | LPC11AXX v.1 | 20120322 | Objective data sheet | - | - | | | ## 17. Legal information #### 17.1 Data sheet status | Document status[1][2] | Product status[3] | Definition | |--------------------------------|-------------------|---------------------------------------------------------------------------------------| | Objective [short] data sheet | Development | This document contains data from the objective specification for product development. | | Preliminary [short] data sheet | Qualification | This document contains data from the preliminary specification. | | Product [short] data sheet | Production | This document contains the product specification. | - [1] Please consult the most recently issued document before initiating or completing a design. - [2] The term 'short data sheet' is explained in section "Definitions" - [3] The product status of device(s) described in this document may have changed since this document was published and may differ in case of multiple devices. The latest product status information is available on the Internet at URL <a href="http://www.nxp.com">http://www.nxp.com</a>. ### 17.2 Definitions **Draft** — The document is a draft version only. The content is still under internal review and subject to formal approval, which may result in modifications or additions. NXP Semiconductors does not give any representations or warranties as to the accuracy or completeness of information included herein and shall have no liability for the consequences of use of such information. Short data sheet — A short data sheet is an extract from a full data sheet with the same product type number(s) and title. A short data sheet is intended for quick reference only and should not be relied upon to contain detailed and full information. For detailed and full information see the relevant full data sheet, which is available on request via the local NXP Semiconductors sales office. In case of any inconsistency or conflict with the short data sheet, the full data sheet shall prevail. Product specification — The information and data provided in a Product data sheet shall define the specification of the product as agreed between NXP Semiconductors and its customer, unless NXP Semiconductors and customer have explicitly agreed otherwise in writing. In no event however, shall an agreement be valid in which the NXP Semiconductors product is deemed to offer functions and qualities beyond those described in the Product data sheet. #### 17.3 Disclaimers Limited warranty and liability — Information in this document is believed to be accurate and reliable. However, NXP Semiconductors does not give any representations or warranties, expressed or implied, as to the accuracy or completeness of such information and shall have no liability for the consequences of use of such information. NXP Semiconductors takes no responsibility for the content in this document if provided by an information source outside of NXP Semiconductors. In no event shall NXP Semiconductors be liable for any indirect, incidental, punitive, special or consequential damages (including - without limitation - lost profits, lost savings, business interruption, costs related to the removal or replacement of any products or rework charges) whether or not such damages are based on tort (including negligence), warranty, breach of contract or any other legal theory. Notwithstanding any damages that customer might incur for any reason whatsoever, NXP Semiconductors' aggregate and cumulative liability towards customer for the products described herein shall be limited in accordance with the *Terms and conditions of commercial sale* of NXP Semiconductors. Right to make changes — NXP Semiconductors reserves the right to make changes to information published in this document, including without limitation specifications and product descriptions, at any time and without notice. This document supersedes and replaces all information supplied prior to the publication hereof. Suitability for use — NXP Semiconductors products are not designed, authorized or warranted to be suitable for use in life support, life-critical or safety-critical systems or equipment, nor in applications where failure or malfunction of an NXP Semiconductors product can reasonably be expected to result in personal injury, death or severe property or environmental damage. NXP Semiconductors and its suppliers accept no liability for inclusion and/or use of NXP Semiconductors products in such equipment or applications and therefore such inclusion and/or use is at the customer's own risk 32-bit ARM Cortex-M0 microcontroller **Applications** — Applications that are described herein for any of these products are for illustrative purposes only. NXP Semiconductors makes no representation or warranty that such applications will be suitable for the specified use without further testing or modification. Customers are responsible for the design and operation of their applications and products using NXP Semiconductors products, and NXP Semiconductors accepts no liability for any assistance with applications or customer product design. It is customer's sole responsibility to determine whether the NXP Semiconductors product is suitable and fit for the customer's applications and products planned, as well as for the planned application and use of customer's third party customer(s). Customers should provide appropriate design and operating safeguards to minimize the risks associated with their applications and products. NXP Semiconductors does not accept any liability related to any default, damage, costs or problem which is based on any weakness or default in the customer's applications or products, or the application or use by customer's third party customer(s). Customer is responsible for doing all necessary testing for the customer's applications and products using NXP Semiconductors products in order to avoid a default of the applications and the products or of the application or use by customer's third party customer(s). NXP does not accept any liability in this respect. Limiting values — Stress above one or more limiting values (as defined in the Absolute Maximum Ratings System of IEC 60134) will cause permanent damage to the device. Limiting values are stress ratings only and (proper) operation of the device at these or any other conditions above those given in the Recommended operating conditions section (if present) or the Characteristics sections of this document is not warranted. Constant or repeated exposure to limiting values will permanently and irreversibly affect the quality and reliability of the device. Terms and conditions of commercial sale — NXP Semiconductors products are sold subject to the general terms and conditions of commercial sale, as published at <a href="http://www.nxp.com/profile/terms">http://www.nxp.com/profile/terms</a>, unless otherwise agreed in a valid written individual agreement. In case an individual agreement is concluded only the terms and conditions of the respective agreement shall apply. NXP Semiconductors hereby expressly objects to applying the customer's general terms and conditions with regard to the purchase of NXP Semiconductors products by customer. No offer to sell or license — Nothing in this document may be interpreted or construed as an offer to sell products that is open for acceptance or the grant, conveyance or implication of any license under any copyrights, patents or other industrial or intellectual property rights. LPC11AXX All information provided in this document is subject to legal disclaimers. © NXP B.V. 2012. All rights reserved. #### 32-bit ARM Cortex-M0 microcontroller **Export control** — This document as well as the item(s) described herein may be subject to export control regulations. Export might require a prior authorization from competent authorities. Non-automotive qualified products — Unless this data sheet expressly states that this specific NXP Semiconductors product is automotive qualified, the product is not suitable for automotive use. It is neither qualified nor tested in accordance with automotive testing or application requirements. NXP Semiconductors accepts no liability for inclusion and/or use of non-automotive qualified products in automotive equipment or applications. In the event that customer uses the product for design-in and use in automotive applications to automotive specifications and standards, customer (a) shall use the product without NXP Semiconductors' warranty of the product for such automotive applications, use and specifications, and (b) whenever customer uses the product for automotive applications beyond NXP Semiconductors' specifications such use shall be solely at customer's own risk, and (c) customer fully indemnifies NXP Semiconductors for any liability, damages or failed product claims resulting from customer design and use of the product for automotive applications beyond NXP Semiconductors' standard warranty and NXP Semiconductors' product specifications. ## 17.4 Trademarks Notice: All referenced brands, product names, service names and trademarks are the property of their respective owners. I<sup>2</sup>C-bus — logo is a trademark of NXP B.V. ## 18. Contact information For more information, please visit: http://www.nxp.com For sales office addresses, please send an email to: <a href="mailto:salesaddresses@nxp.com">salesaddresses@nxp.com</a> 32-bit ARM Cortex-M0 microcontroller ## 19. Contents | 1 | General description | . 1 | 7.22.1.2 | - ) | 35 | |----------------|-----------------------------------------------|------------|----------|------------------------------------------------|----| | 2 | Features and benefits | . 1 | 7.22.1.3 | | | | 3 | Applications | . 3 | | and Watchdog Oscillator (WDOsc) | 36 | | 4 | Ordering information | | 7.22.2 | Clock input | | | 4.1 | Ordering options | | 7.22.3 | System PLL | | | | <b>5</b> . | | 7.22.4 | Clock output | | | 5 | Block diagram | | 7.22.5 | Wake-up process | | | 6 | Pinning information | . 6 | 7.22.6 | Power control | | | 6.1 | Pinning | | 7.22.6.1 | • | | | 6.2 | Pin description | . 7 | 7.22.6.2 | • | | | 7 | Functional description | 23 | 7.23 | System control | | | 7.1 | ARM Cortex-M0 processor | 23 | 7.23.1 | UnderVoltage LockOut (UVLO) protection | | | 7.2 | On-chip flash program memory | 23 | 7.23.2 | Reset | | | 7.3 | On-chip EEPROM data memory | 23 | 7.23.3 | Brown-out detection | | | 7.4 | On-chip SRAM | 23 | 7.23.4 | Code security (Code Read Protection - CRP) | | | 7.5 | On-chip ROM | | 7.23.5 | APB interface | | | 7.6 | Memory map | 23 | 7.23.6 | AHBLite | | | 7.7 | Nested Vectored Interrupt Controller (NVIC) . | 24 | 7.23.7 | External interrupt inputs | | | 7.7.1 | Features | 24 | 7.24 | Emulation and debugging | | | 7.7.2 | Interrupt sources | 25 | 8 | Limiting values | | | 7.8 | IOCON block | | 9 | Static characteristics | 42 | | 7.9 | Fast general purpose parallel I/O | 25 | 9.1 | Power consumption | 45 | | 7.9.1 | Features | 25 | 9.2 | Peripheral power consumption | 47 | | 7.10 | USART | 26 | 9.3 | Electrical pin characteristics | 47 | | 7.10.1 | Features | | 10 | Dynamic characteristics | 51 | | 7.11 | SSP serial I/O controller | | 10.1 | Power supply fluctuations | | | 7.11.1 | Features | | 10.2 | Flash/EEPROM memory | | | 7.12 | I <sup>2</sup> C-bus serial I/O controller | | 10.3 | External clock for oscillator in slave mode | | | 7.12.1 | Features | 27 | 10.4 | Internal oscillators | | | 7.13 | Configurable analog/mixed-signal | | 10.5 | I/O pins | 54 | | | subsystems | | 10.6 | I <sup>2</sup> C-bus | 54 | | 7.14 | 10-bit ADC | | 10.7 | SSP interfaces | 56 | | 7.14.1 | Features | | 11 | Characteristics of analog peripherals | 58 | | 7.15 | Internal voltage reference | | 12 | Application information | | | 7.16 | Temperature sensor | | 12.1 | ADC usage notes | | | 7.17 | 10-bit DAC | | 12.1 | Use of ADC input trigger signals | | | 7.17.1 | Features | | 12.2 | XTAL input | | | 7.18 | Analog comparator | | 12.4 | XTAL Printed Circuit Board (PCB) layout | 00 | | 7.18.1 | Features | 32 | 12.4 | guidelines | 68 | | 7.19 | General purpose external event | 22 | 12.5 | Standard I/O pad configuration | | | 7 40 4 | counter/timers | | 12.6 | Reset pad configuration | | | 7.19.1 | Features | | 12.7 | UVLO protection and reset timer circuit | | | 7.20 | System tick timer | | 12.7 | Guidelines for selecting a power supply filter | US | | 7.21 | Windowed WatchDog Timer (WWDT) | | 12.0 | for UVLO protection | 60 | | 7.21.1 | Features | | 12 | · | | | 7.22<br>7.22.1 | Clocking and power control | | 13 | Package outline | | | | Crystal and internal oscillators | | 14 | Soldering | 75 | | 7.22.1.1 | Internal RC Oscillator (IRC) | <b>3</b> 5 | | | | continued >> PC11AXX All information provided in this document is subject to legal disclaimers. © NXP B.V. 2012. All rights reserved. #### 32-bit ARM Cortex-M0 microcontroller | 15 | Abbreviations | 78 | |------|---------------------|----| | 16 | Revision history | 79 | | 17 | Legal information | 81 | | 17.1 | Data sheet status | 81 | | 17.2 | Definitions | 81 | | 17.3 | Disclaimers | 81 | | 17.4 | Trademarks | 82 | | 18 | Contact information | 82 | | 19 | Contents | 83 | Please be aware that important notices concerning this document and the product(s) described herein, have been included in section 'Legal information'. © NXP B.V. 2012. All rights reserved. For more information, please visit: http://www.nxp.com For sales office addresses, please send an email to: salesaddresses@nxp.com Date of release: 30 October 2012 Document identifier: LPC11AXX