## 400ksps/300ksps, Single-Supply, Low-Power, 8-Channel, Serial 12-Bit ADCs with Internal Reference


#### Abstract

General Description The MAX1280/MAX1281 12-bit ADCs combine an 8-channel analog-input multiplexer, high-bandwidth track/hold, and serial interface with high conversion speed and low power consumption. The MAX1280 operates from a single +4.5 V to +5.5 V supply; the MAX1281 operates from a single +2.7 V to +3.6 V supply. Both devices' analog inputs are software configurable for unipolar/bipolar and single-ended/pseudo-differential operation.

The 4-wire serial interface connects directly to SPITM/QSPITM/MICROWIRETM devices without external logic. A serial strobe output allows direct connection to TMS320-family digital signal processors. The MAX1280/ MAX1281 use an external serial-interface clock to perform successive-approximation analog-to-digital conversions. Both parts feature an internal +2.5 V reference and a reference-buffer amplifier with a $\pm 1.5 \%$ voltageadjustment range. An external reference with a 1V to VDD1 range may also be used The MAX1280/MAX1281 provide a hard-wired SHDN pin and four software-selectable power modes (normal operation, reduced power, fast power-down, and full power-down). These devices can be programmed to automatically shut down at the end of a conversion or to operate with reduced power. When using the powerdown modes, accessing the serial interface automatically powers up the devices, and the quick turn-on time allows them to be powered down between all conversions. This technique can cut supply current to under $100 \mu \mathrm{~A}$ at reduced sampling rates. The MAX1280/MAX1281 are available in 20-pin TSSOP packages. These devices are higher-speed versions of the MAX146/MAX147 (for more information, see the respective data sheet).


Applications
Portable Data Logging
Data Acquisition
Medical Instruments
Battery-Powered Instruments
Pen Digitizers
Process Control

SPI and QSPI are trademarks of Motorola, Inc.
MICROWIRE is a trademark of National Semiconductor Corp.

| Features |
| :--- |
| 8-Channel Single-Ended or 4-Channel |
| Pseudo-Differential Inputs |
| Internal Multiplexer and Track/Hold |
| Single-Supply Operation |
| +4.5V to +5.5V (MAX1280) |
| +2.7V to +3.6V (MAX1281) |
| Internal +2.5V Reference |
| 400ksps Sampling Rate (MAX1280) |
| Low Power 2.5mA (400ksps) |
| 1.3mA (Reduced-Power Mode) |
| 0.9mA (Fast Power-Down Mode) |
| 2䒑A (Full Power-Down) |
| SPI/QSPI/MICROWIRE/TMS320-Compatible |
| 4-Wire Serial Interface |

- Software-Configurable Unipolar or Bipolar Inputs
- 20-Pin TSSOP Package

Ordering Information

| PART | TEMP <br> RANGE | PIN- <br> PACKAGE | INL <br> (LSB) |
| :--- | :---: | :---: | :---: |
| MAX1280BCUP + | $0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$ | 20 TSSOP | $\pm 1$ |
| MAX1280BEUP + | $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ | 20 TSSOP | $\pm 1$ |
| MAX1281BCUP + | $0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$ | 20 TSSOP | $\pm 1$ |
| MAX1281BEUP + | $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ | 20 TSSOP | $\pm 1$ |

+Denotes a lead(Pb)-free/RoHS-compliant package.
Pin Configuration


For pricing, delivery, and ordering information, please contact Maxim Direct at 1-888-629-4642, or visit Maxim's website at www.maxim-ic.com.

## 400ksps/300ksps, Single-Supply, Low-Power, 8-Channel, Serial 12-Bit ADCs with Internal Reference

## ABSOLUTE MAXIMUM RATINGS

$V_{D D_{-}}$to $G N D$.
-0.3 V to +6 V -0.3 V to +0.3 V
$V_{D D 1}$ to $V_{D D 2}$ $\qquad$ -0.3 V to $\left(\mathrm{V}_{\mathrm{DD} 1}+0.3 \mathrm{~V}\right)$
REF, REFADJ to GND
$\qquad$
Digital Inputs to GND $\qquad$ 0.3 V to $\left(\mathrm{V}_{\mathrm{DD} 1}+0.3 \mathrm{~V}\right)$

Digital Outputs to GND $\qquad$ ............. - 0.3 V to +6 V

Digital Output Sink Current -0.3 V to $\left(\mathrm{V}_{\mathrm{DD} 2}+0.3 \mathrm{~V}\right)$

Continuous Power Dissipation ( $\mathrm{T}_{\mathrm{A}}=+70^{\circ} \mathrm{C}$ )
Stresses beyond those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated in the operational sections of the specifications is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability.

## ELECTRICAL CHARACTERISTICS—MAX1280

$\left(V_{D D 1}=V_{D D 2}=+4.5 \mathrm{~V}\right.$ to $+5.5 \mathrm{~V}, \mathrm{COM}=\mathrm{GND}, \mathrm{fSCLK}=6.4 \mathrm{MHz}, 50 \%$ duty cycle, 16 clocks/conversion cycle (400ksps), external +2.5 V at REF, REFADJ $=\mathrm{V}_{\mathrm{DD} 1}, \mathrm{~T}_{\mathrm{A}}=\mathrm{T}_{\mathrm{MIN}}$ to $\mathrm{T}_{\mathrm{MAX}}$, unless otherwise noted. Typical values are at $\mathrm{T}_{\mathrm{A}}=+25^{\circ} \mathrm{C}$.)

| PARAMETER | SYMBOL | CONDITIONS | MIN | TYP | MAX | UNITS |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| DC ACCURACY (Note 1) |  |  |  |  |  |  |
| Resolution |  |  | 12 |  |  | Bits |
| Relative Accuracy (Note 2) | INL |  |  |  | $\pm 1.0$ | LSB |
| Differential Nonlinearity | DNL | No missing codes over temperature |  |  | $\pm 1.0$ | LSB |
| Offset Error |  |  |  |  | $\pm 6.0$ | LSB |
| Gain Error (Note 3) |  |  |  |  | $\pm 7.0$ | LSB |
| Gain-Error Temperature Coefficient |  |  |  | $\pm 0.8$ |  | ppm $/{ }^{\circ} \mathrm{C}$ |
| Channel-to-Channel Offset-Error Matching |  |  |  | $\pm 0.1$ |  | LSB |
| DYNAMIC SPECIFICATIONS (100kHz sine-wave input, 2.5Vp-p, 400ksps, 6.4 MHz clock, bipolar input mode) |  |  |  |  |  |  |
| Signal-to-Noise plus Distortion Ratio | SINAD |  |  | 70 |  | dB |
| Total Harmonic Distortion | THD | Up to the 5th harmonic |  | -81 |  | dB |
| Spurious-Free Dynamic Range | SFDR |  |  | 80 |  | dB |
| Intermodulation Distortion | IMD | $\mathrm{f}_{\mathrm{I} 1} 1=99 \mathrm{kHz}, \mathrm{f}$ in2 $=102 \mathrm{kHz}$ |  | 76 |  | dB |
| Channel-to-Channel Crosstalk (Note 4) |  | $\mathrm{fin}^{\prime}=200 \mathrm{kHz}, \mathrm{V}$ IN $=2.5 \mathrm{Vp}-\mathrm{p}$ |  | -78 |  | dB |
| Full-Power Bandwidth |  | -3dB point |  | 6 |  | MHz |
| Full-Linear Bandwidth |  | SINAD > 68dB |  | 350 |  | kHz |
| CONVERSION RATE |  |  |  |  |  |  |
| Conversion Time (Note 5) | tconv |  | 2.5 |  |  | $\mu \mathrm{s}$ |
| Track/Hold Acquisition Time | $\mathrm{t}_{\mathrm{ACQ}}$ |  |  |  | 468 | ns |
| Aperture Delay |  |  |  | 10 |  | ns |
| Aperture Jitter |  |  |  | <50 |  | ps |
| Serial Clock Frequency | fsclk |  | 0.5 |  | 6.4 | MHz |
| Duty Cycle |  |  | 40 |  | 60 | \% |

## 400ksps/300ksps, Single-Supply, Low-Power, 8-Channel, Serial 12-Bit ADCs with Internal Reference

## ELECTRICAL CHARACTERISTICS—MAX1280 (continued)

$\left(V_{D D 1}=V_{D D 2}=+4.5 \mathrm{~V}\right.$ to $+5.5 \mathrm{~V}, \mathrm{COM}=\mathrm{GND}$, fSCLK $=6.4 \mathrm{MHz}, 50 \%$ duty cycle, 16 clocks/conversion cycle (400ksps), external +2.5 V at REF, REFADJ $=\mathrm{V}_{\mathrm{DD} 1}, \mathrm{~T}_{\mathrm{A}}=\mathrm{T}_{\text {MIN }}$ to $\mathrm{T}_{\text {MAX }}$, unless otherwise noted. Typical values are at $\mathrm{T}_{\mathrm{A}}=+25^{\circ} \mathrm{C}$.)

| PARAMETER | SYMBOL | CONDITIONS | MIN | TYP | MAX | UNITS |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| ANALOG INPUTS (CH7-CH0, COM) |  |  |  |  |  |  |
| Input Voltage Range, SingleEnded and Differential (Note 6) | $\mathrm{V}_{\mathrm{CH}}$ | Unipolar, $\mathrm{V}_{\text {COM }}=0$ |  |  | VREF | V |
|  |  | Bipolar, $\mathrm{V}_{\mathrm{COM}}$ or $\mathrm{V}_{\mathrm{CH}}=\mathrm{V}_{\mathrm{REF}} / 2$, referenced to COM or $\mathrm{CH}_{-}$ |  |  | $\pm \mathrm{V}_{\text {ReF }} / 2$ |  |
| Multiplexer Leakage Current |  | On/off leakage current, $\mathrm{V}_{\mathrm{CH}}=0$ or $\mathrm{V}_{\text {DD1 }}$ |  | $\pm 0.001$ | $\pm 1$ | $\mu \mathrm{A}$ |
| Input Capacitance |  |  |  | 18 |  | pF |
| INTERNAL REFERENCE |  |  |  |  |  |  |
| REF Output Voltage | VREF | $\mathrm{T}_{\mathrm{A}}=+25^{\circ} \mathrm{C}$ | 2.480 | 2.500 | 2.520 | V |
| REF Short-Circuit Current |  |  |  | 30 |  | mA |
| REF Output Temperature Coefficient | TC Vref |  |  | $\pm 15$ |  | ppm/ ${ }^{\circ} \mathrm{C}$ |
| Load Regulation (Note 7) |  | 0 to 1mA output load |  | 0.1 | 2.0 | $\mathrm{mV} / \mathrm{mA}$ |
| Capacitive Bypass at REF |  |  | 4.7 |  | 10 | $\mu \mathrm{F}$ |
| Capacitive Bypass at REFADJ |  |  | 0.01 |  | 10 | $\mu \mathrm{F}$ |
| REFADJ Output Voltage |  |  |  | 1.22 |  | V |
| REFADJ Input Range |  | For small adjustments, from 1.22V |  | $\pm 50$ |  | mV |
| REFADJ Buffer Disable Threshold |  | To power down the internal reference | 1.33 |  | VDD1 | V |
| Buffer Voltage Gain |  |  |  | 2.05 |  | V/V |
| EXTERNAL REFERENCE (Reference buffer disabled, reference applied to REF) |  |  |  |  |  |  |
| REF Input Voltage Range |  | (Note 8) | 1.0 |  | VDD1 + 50 mV | V |
| REF Input Current |  | $\mathrm{V}_{\text {REF }}=2.500 \mathrm{~V}$, fSCLK $=6.4 \mathrm{MHz}$ |  | 200 | 350 | $\mu \mathrm{A}$ |
|  |  | $\mathrm{V}_{\text {REF }}=2.500 \mathrm{~V}$, fSCLK $=0$ |  |  | 320 |  |
|  |  | In power-down, fSCLK $=0$ |  |  | 5 |  |
| DIGITAL INPUTS (DIN, SCLK, $\bar{C}$, $\overline{\text { SHDN }}$ ) |  |  |  |  |  |  |
| Input High Voltage | VINH |  | 3.0 |  |  | V |
| Input Low Voltage | VINL |  |  |  | 0.8 | V |
| Input Hysteresis | $\mathrm{V}_{\text {HYST }}$ |  |  | 0.2 |  | V |
| Input Leakage | IIN | $\mathrm{V}_{\text {IN }}=0$ or $\mathrm{V}_{\text {DD2 }}$ |  |  | $\pm 1$ | $\mu \mathrm{A}$ |
| Input Capacitance | CIN |  |  | 15 |  | pF |
| DIGITAL OUTPUTS (DOUT, SSTRB) |  |  |  |  |  |  |
| Output Voltage Low | VOL | ISINK $=5 \mathrm{~mA}$ |  |  | 0.4 | V |
| Output Voltage High | V OH | ISOURCE $=1 \mathrm{~mA}$ | 4 |  |  | V |
| Three-State Leakage Current | IL | $\overline{\mathrm{CS}}=5 \mathrm{~V}$ |  |  | $\pm 10$ | $\mu \mathrm{A}$ |
| Three-State Output Capacitance | Cout | $\overline{\mathrm{CS}}=5 \mathrm{~V}$ |  | 15 |  | pF |

## 400ksps/300ksps, Single-Supply, Low-Power, 8-Channel, Serial 12-Bit ADCs with Internal Reference

## ELECTRICAL CHARACTERISTICS—MAX1280 (continued)

$\left(V_{D D 1}=V_{D D 2}=+4.5 \mathrm{~V}\right.$ to $+5.5 \mathrm{~V}, \mathrm{COM}=\mathrm{GND}$, fSCLK $=6.4 \mathrm{MHz}, 50 \%$ duty cycle, 16 clocks/conversion cycle (400ksps), external +2.5 V at REF, REFADJ $=\mathrm{V}_{\mathrm{DD} 1}, \mathrm{~T}_{\mathrm{A}}=\mathrm{T}_{\text {MIN }}$ to $\mathrm{T}_{\text {MAX }}$, unless otherwise noted. Typical values are at $\mathrm{T}_{\mathrm{A}}=+25^{\circ} \mathrm{C}$.)

| PARAMETER | SYMBOL |  | CONDITIONS | MIN | TYP | MAX | UNITS |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| POWER SUPPLY |  |  |  |  |  |  |  |
| Positive Supply Voltage (Note 9) | VDD1, <br> VDD2 |  |  | 4.5 |  | 5.5 | V |
| Supply Current | IVDD1 + IVDD2 | $\begin{aligned} & V_{D D 1}= \\ & V_{D D 2}=5.5 \mathrm{~V} \end{aligned}$ | Operating mode (Note 10) |  | 2.5 | 4.0 | mA |
|  |  |  | Reduced-power mode (Note 11) |  | 1.3 | 2.0 |  |
|  |  |  | Fast power-down (Note 11) |  | 0.9 | 1.5 |  |
|  |  |  | Full power-down (Note 11) |  | 2 | 10 | $\mu \mathrm{A}$ |
| Power-Supply Rejection | PSR | $\mathrm{V}_{\mathrm{DD} 1}=\mathrm{V}_{\mathrm{DD} 2}$ | $=5 \mathrm{~V} \pm 10 \%$, midscale input |  | $\pm 0.5$ | $\pm 2.0$ | mV |

## ELECTRICAL CHARACTERISTICS-MAX1281

( $\mathrm{V}_{\mathrm{DD} 1}=\mathrm{V}_{\mathrm{DD} 2}=+2.7 \mathrm{~V}$ to $+3.6 \mathrm{~V}, \mathrm{COM}=\mathrm{GND}$, fSCLK $=4.8 \mathrm{MHz}, 50 \%$ duty cycle, 16 clocks/conversion cycle (300ksps), external +2.5 V at REF, REFADJ $=\mathrm{V}_{\text {DD1 }}, \mathrm{T}_{A}=\mathrm{T}_{\text {MIN }}$ to $\mathrm{T}_{\text {MAX }}$, unless otherwise noted. Typical values are at $\mathrm{T}_{A}=+25^{\circ} \mathrm{C}$.)

| PARAMETER | SYMBOL | CONDITIONS | MIN TYP | MAX | UNITS |
| :---: | :---: | :---: | :---: | :---: | :---: |
| DC ACCURACY (Note 1) |  |  |  |  |  |
| Resolution |  |  | 12 |  | Bits |
| Relative Accuracy (Note 2) | INL |  |  | $\pm 1.0$ | LSB |
| Differential Nonlinearity | DNL | No missing codes over temperature |  | $\pm 1.0$ | LSB |
| Offset Error |  |  |  | $\pm 6.0$ | LSB |
| Gain Error (Note 3) |  |  |  | $\pm 7.0$ | LSB |
| Gain-Error Temperature Coefficient |  |  | $\pm 1.6$ |  | ppm $/{ }^{\circ} \mathrm{C}$ |
| Channel-to-Channel OffsetError Matching |  |  | $\pm 0.2$ |  | LSB |
| DYNAMIC SPECIFICATIONS ( 75 kHz sine-wave input, $2.5 \mathrm{Vp}-\mathrm{p}, 300 \mathrm{ksps}, 4.8 \mathrm{MHz}$ clock, bipolar input mode) |  |  |  |  |  |
| Signal-to-Noise plus Distortion Ratio | SINAD |  | 70 |  | dB |
| Total Harmonic Distortion | THD | Up to the 5th harmonic | -81 |  | dB |
| Spurious-Free Dynamic Range | SFDR |  | 80 |  | dB |
| Intermodulation Distortion | IMD | $\mathrm{fiN}^{1}=73 \mathrm{kHz}, \mathrm{f} / \mathrm{N} 2=77 \mathrm{kHz}$ | 76 |  | dB |
| Channel-to-Channel Crosstalk (Note 4) |  | $\mathrm{fin}^{\prime}=150 \mathrm{kHz}, \mathrm{V}$ IN $=2.5 \mathrm{Vp}-\mathrm{p}$ | -78 |  | dB |
| Full-Power Bandwidth |  | -3dB point | 3 |  | MHz |
| Full-Linear Bandwidth |  | SINAD > 68dB | 250 |  | kHz |

## 400ksps/300ksps, Single-Supply, Low-Power, 8-Channel, Serial 12-Bit ADCs with Internal Reference

## ELECTRICAL CHARACTERISTICS—MAX1281 (continued)

$\left(V_{D D 1}=V_{D D 2}=+2.7 \mathrm{~V}\right.$ to $+3.6 \mathrm{~V}, \mathrm{COM}=\mathrm{GND}$, fSCLK $=4.8 \mathrm{MHz}, 50 \%$ duty cycle, 16 clocks/conversion cycle (300ksps), external +2.5 V at REF, REFADJ $=\mathrm{V}_{\mathrm{DD} 1}, \mathrm{~T}_{\mathrm{A}}=\mathrm{T}_{\text {MIN }}$ to $\mathrm{T}_{\mathrm{MAX}}$, unless otherwise noted. Typical values are at $\mathrm{T}_{\mathrm{A}}=+25^{\circ} \mathrm{C}$.)

| PARAMETER | SYMBOL | CONDITIONS | MIN | TYP | MAX | UNITS |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| CONVERSION RATE |  |  |  |  |  |  |
| Conversion Time (Note 5) | tCONV | Normal operating mode | 3.3 |  |  | $\mu \mathrm{s}$ |
| Track/Hold Acquisition Time | tACQ | Normal operating mode |  |  | 625 | ns |
| Aperture Delay |  |  |  | 10 |  | ns |
| Aperture Jitter |  |  |  | < 50 |  | ps |
| Serial Clock Frequency | fsclk | Normal operating mode | 0.5 |  | 4.8 | MHz |
| Duty Cycle |  |  | 40 |  | 60 | \% |
| ANALOG INPUTS (CH7-CHO, COM) |  |  |  |  |  |  |
| Input Voltage Range, SingleEnded and Differential (Note 6) | $\mathrm{V}_{\mathrm{CH}}$ | Unipolar, $\mathrm{V}_{\text {COM }}=0$ |  |  | VREF | V |
|  |  | Bipolar, $\mathrm{V}_{\text {COM }}$ or $\mathrm{V}_{\mathrm{CH}}=\mathrm{V}_{\mathrm{REF}} / 2$, referenced to COM or CH_ |  |  | $\pm \mathrm{V}_{\text {REF }} / 2$ |  |
| Multiplexer Leakage Current |  | On/off leakage current, $\mathrm{V}_{\text {CH_ }}=0$ or $\mathrm{V}_{\text {DD1 }}$ |  | $\pm 0.001$ | $\pm 1$ | $\mu \mathrm{A}$ |
| Input Capacitance |  |  |  | 18 |  | pF |
| INTERNAL REFERENCE |  |  |  |  |  |  |
| REF Output Voltage | $\mathrm{V}_{\text {REF }}$ | $\mathrm{T}_{\mathrm{A}}=+25^{\circ} \mathrm{C}$ | 2.480 | 2.500 | 2.520 | V |
| REF Short-Circuit Current |  |  |  | 15 |  | mA |
| REF Output Temperature Coefficient | TC Vref |  |  | $\pm 15$ |  | ppm $/{ }^{\circ} \mathrm{C}$ |
| Load Regulation (Note 7) |  | 0 to 0.75 mA output load |  | 0.1 | 2.0 | $\mathrm{mV} / \mathrm{mA}$ |
| Capacitive Bypass at REF |  |  | 4.7 |  | 10 | $\mu \mathrm{F}$ |
| Capacitive Bypass at REFADJ |  |  | 0.01 |  | 10 | $\mu \mathrm{F}$ |
| REFADJ Output Voltage |  |  |  | 1.22 |  | V |
| REFADJ Input Range |  | For small adjustments, from 1.22V |  | $\pm 50$ |  | mV |
| REFADJ Buffer Disable Threshold |  | To power down the internal reference | 1.33 |  | $V_{\text {DD1 }}-1$ | V |
| Buffer Voltage Gain |  |  |  | 2.05 |  | V/V |
| EXTERNAL REFERENCE (Reference buffer disabled, reference applied to REF) |  |  |  |  |  |  |
| REF Input Voltage Range |  | (Note 8) | 1.0 |  | $\begin{aligned} & \text { VDD1 + } \\ & 50 \mathrm{mV} \end{aligned}$ | V |
| REF Input Current |  | $\mathrm{V}_{\text {REF }}=2.500 \mathrm{~V}$, fSCLK $=4.8 \mathrm{MHz}$ |  | 200 | 350 | $\mu \mathrm{A}$ |
|  |  | $\mathrm{V}_{\text {REF }}=2.500 \mathrm{~V}$, fSCLK $=0$ |  |  | 320 |  |
|  |  | In power-down, fSCLK $=0$ |  |  | 5 |  |
| DIGITAL INPUTS (DIN, SCLK, $\overline{\mathrm{CS}}, \overline{\text { SHDN }}$ ) |  |  |  |  |  |  |
| Input High Voltage | VINH |  | 2.0 |  |  | V |
| Input Low Voltage | VINL |  |  |  | 0.8 | V |
| Input Hysteresis | $\mathrm{V}_{\text {HYST }}$ |  |  | 0.2 |  | V |
| Input Leakage | IIN | $\mathrm{V}_{\text {IN }}=0$ or $\mathrm{V}_{\text {DD2 }}$ |  |  | $\pm 1$ | $\mu \mathrm{A}$ |
| Input Capacitance | CIN |  |  | 15 |  | pF |

## 400ksps/300ksps, Single-Supply, Low-Power, 8-Channel, Serial 12-Bit ADCs with Internal Reference

## ELECTRICAL CHARACTERISTICS—MAX1281 (continued)

$\left(V_{D D 1}=V_{D D 2}=+2.7 \mathrm{~V}\right.$ to $+3.6 \mathrm{~V}, \mathrm{COM}=\mathrm{GND}$, fSCLK $=4.8 \mathrm{MHz}, 50 \%$ duty cycle, 16 clocks/conversion cycle (300ksps), external +2.5 V at REF, REFADJ $=\mathrm{V}_{\mathrm{DD} 1}, \mathrm{~T}_{\mathrm{A}}=\mathrm{T}_{\text {MIN }}$ to $\mathrm{T}_{\text {MAX }}$, unless otherwise noted. Typical values are at $\mathrm{T}_{\mathrm{A}}=+25^{\circ} \mathrm{C}$.)

| PARAMETER | SYMBOL |  | CONDITIONS | MIN TYP | MAX | UNITS |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| DIGITAL OUTPUTS (DOUT, SSTRB) |  |  |  |  |  |  |
| Output Voltage Low | VOL | ISINK $=5 \mathrm{~mA}$ |  |  | 0.4 | V |
| Output Voltage High | V OH | ISOURCE $=0.5 \mathrm{~mA}$ |  | VDD2-0.5V |  | V |
| Three-State Leakage Current | IL | $\overline{\mathrm{CS}}=3 \mathrm{~V}$ |  |  | $\pm 10$ | $\mu \mathrm{A}$ |
| Three-State Output Capacitance | Cout | $\overline{\mathrm{CS}}=3 \mathrm{~V}$ |  | 15 |  | pF |
| POWER SUPPLY |  |  |  |  |  |  |
| Positive Supply Voltage (Note 9) | VDD1, <br> VDD2 |  |  | 2.7 | 3.6 | V |
| Supply Current (Note 10) | IVDD1 + IVDD2 | $\begin{aligned} & V_{D D 1}= \\ & V_{D D 2}=3.6 \mathrm{~V} \end{aligned}$ | Operating mode | 2.5 | 3.5 | mA |
|  |  |  | Reduced-power mode (Note 11) | 1.3 | 2.0 |  |
|  |  |  | Fast power-down (Note 11) | 0.9 | 1.5 |  |
|  |  |  | Full power-down (Note 11) | 2 | 10 | $\mu \mathrm{A}$ |
| Power-Supply Rejection | PSR | $\mathrm{V}_{\mathrm{DD} 1}=\mathrm{V}_{\mathrm{DD} 2}=2.7 \mathrm{~V}$ to 3.6V, midscale input |  | $\pm 0.5$ | $\pm 2.0$ | mV |

## TIMING CHARACTERISTICS—MAX1280

(Figures 1, 2, 6, 7; $\mathrm{V}_{\mathrm{DD} 1}=\mathrm{V}_{\mathrm{DD} 2}=+4.5 \mathrm{~V}$ to $+5.5 \mathrm{~V} ; \mathrm{T}_{\mathrm{A}}=\mathrm{T}_{\mathrm{MIN}}$ to $\mathrm{T}_{\mathrm{MAX}}$; unless otherwise noted.)

| PARAMETER | SYMBOL | CONDITIONS | MIN | TYP | MAX | UNITS |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| SCLK Period | tcP |  | 156 |  |  | ns |
| SCLK Pulse Width High | tch |  | 62 |  |  | ns |
| SCLK Pulse Width Low | tCL |  | 62 |  |  | ns |
| DIN to SCLK Setup | tDS |  | 35 |  |  | ns |
| DIN to SCLK Hold | tDH |  | 0 |  |  | ns |
| $\overline{\overline{C S}}$ Fall to SCLK Rise Setup | tCSS |  | 35 |  |  | ns |
| SCLK Rise to $\overline{\mathrm{CS}}$ Rise Hold | tCSH |  | 0 |  |  | ns |
| SCLK Rise to $\overline{C S}$ Fall Ignore | tcso |  | 35 |  |  | ns |
| $\overline{\mathrm{CS}}$ Rise to SCLK Rise Ignore | tCS1 |  | 35 |  |  | ns |
| SCLK Rise to DOUT Hold | tDOH | CLOAD $=20 \mathrm{pF}$ | 10 | 20 |  | ns |
| SCLK Rise to SSTRB Hold | tsth | CLOAD $=20 \mathrm{pF}$ | 10 | 20 |  | ns |
| SCLK Rise to DOUT Valid | tDov | CLOAD $=20 \mathrm{pF}$ |  |  | 80 | ns |
| SCLK Rise to SSTRB Valid | tSTV | CLOAD $=20 \mathrm{pF}$ |  |  | 80 | ns |
| $\overline{\text { CS R Re to DOUT Disable }}$ | tDOD | CLOAD $=20 \mathrm{pF}$ | 10 |  | 65 | ns |
| $\overline{\overline{C S}}$ Rise to SSTRB Disable | tstD | CLOAD $=20 \mathrm{pF}$ | 10 |  | 65 | ns |
| $\overline{\text { CS }}$ Fall to DOUT Enable | tooe | CLOAD $=20 \mathrm{pF}$ |  |  | 65 | ns |
| $\overline{\overline{C S}}$ Fall to SSTRB Enable | tste | CLOAD $=20 \mathrm{pF}$ |  |  | 65 | ns |
| $\overline{\overline{C S}}$ Pulse Width High | tcsw |  | 100 |  |  | ns |

## 400ksps/300ksps, Single-Supply, Low-Power, 8-Channel, Serial 12-Bit ADCs with Internal Reference

## TIMING CHARACTERISTICS—MAX1281

(Figures 1, 2, 6, 7; $\mathrm{V}_{\mathrm{DD} 1}=\mathrm{V}_{\mathrm{DD} 2}=+2.7 \mathrm{~V}$ to $+3.6 \mathrm{~V} ; \mathrm{T}_{\mathrm{A}}=\mathrm{T}_{\mathrm{MIN}}$ to $\mathrm{T}_{\mathrm{MAX}}$; unless otherwise noted.)

| PARAMETER | SYMBOL | CONDITIONS | MIN | TYP | MAX | UNITS |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| SCLK Period | $\mathrm{t}_{\mathrm{CP}}$ |  | 208 |  |  | ns |
| SCLK Pulse Width High | tch |  | 83 |  |  | ns |
| SCLK Pulse Width Low | tCL |  | 83 |  |  | ns |
| DIN to SCLK Setup | tDS |  | 45 |  |  | ns |
| DIN to SCLK Hold | tD |  | 0 |  |  | ns |
| $\overline{\overline{C S}}$ Fall to SCLK Rise Setup | tcss |  | 45 |  |  | ns |
| SCLK Rise to $\overline{\mathrm{CS}}$ Rise Hold | tcSH |  | 0 |  |  | ns |
| SCLK Rise to $\overline{\mathrm{CS}}$ Fall ignore | tcso |  | 45 |  |  | ns |
| $\overline{\overline{C S}}$ Rise to SCLK Rise Ignore | tcs1 |  | 45 |  |  | ns |
| SCLK Rise to DOUT Hold | tDOH | CLOAD $=20 \mathrm{pF}$ | 13 | 20 |  | ns |
| SCLK Rise to SSTRB Hold | tsth | CLOAD $=20 \mathrm{pF}$ | 1 | 20 |  | ns |
| SCLK Rise to DOUT Valid | toov | CLOAD $=20 \mathrm{pF}$ |  |  | 100 | ns |
| SCLK Rise to SSTRB Valid | tstv | CLOAD $=20 \mathrm{pF}$ |  |  | 100 | ns |
| $\overline{\mathrm{CS}}$ Rise to DOUT Disable | tDOD | CLOAD $=20 \mathrm{pF}$ | 13 |  | 85 | ns |
| $\overline{\overline{C S}}$ Rise to SSTRB Disable | tSTD | CLOAD $=20 \mathrm{pF}$ | 13 |  | 85 | ns |
| $\overline{\text { CS }}$ Fall to DOUT Enable | tDOE | CLOAD $=20 \mathrm{pF}$ |  |  | 85 | ns |
| $\overline{\overline{C S}}$ Fall to SSTRB Enable | tste | CLOAD $=20 \mathrm{pF}$ |  |  | 85 | ns |
| $\overline{\overline{C S}}$ Pulse Width High | tcsw |  | 100 |  |  | ns |

Note 1: MAX1280 tested at $\mathrm{V}_{\mathrm{DD} 1}=\mathrm{V}_{\mathrm{DD} 2}=+5 \mathrm{~V}$, MAX1281 tested at $\mathrm{V}_{\mathrm{DD} 1}=\mathrm{V}_{\mathrm{DD} 2}=+3 \mathrm{~V} ; \mathrm{COM}=\mathrm{GND}$; unipolar single-ended input mode.
Note 2: Relative accuracy is the deviation of the analog value at any code from its theoretical value after the gain error and offset error have been nulled.
Note 3: Offset nulled.
Note 4: Ground "on" channel; sine wave applied to all "off" channels.
Note 5: Conversion time is defined as the number of clock cycles multiplied by the clock period; clock has 50\% duty cycle.
Note 6: The absolute voltage range for the analog inputs ( $\mathrm{CH} 7-\mathrm{CH} 0$, and COM ) is from GND to $\mathrm{V}_{\mathrm{DD}}$.
Note 7: External load should not change during conversion for specified accuracy. Guaranteed specification of $2 \mathrm{mV} / \mathrm{mA}$ is a result of production test limitations.
Note 8: ADC performance is limited by the converter's noise floor, typically $300 \mu \mathrm{Vp}-\mathrm{p}$.
Note 9: Electrical characteristics are guaranteed from $V_{D D 1(M I N)}=V_{D D 2(M I N)}$ to $V_{D D 1(M A X)}=V_{D D 2(M A X)}$. For operations beyond this range, see the Typical Operating Characteristics. For guaranteed specifications beyond the limits, contact the factory.
Note 10: $\mathrm{AIN}^{\prime}=$ midscale. Unipolar mode. MAX1280 tested with 20 pF on DOUT, 20 pF on SSTRB, and fSCLK $=6.4 \mathrm{MHz}, 0$ to 5 V . MAX1281 tested with same loads, fscLk $=4.8 \mathrm{MHz}, 0$ to 3 V . DOUT $=$ FFF hex.
Note 11:

| PD1 | PD0 | MODE |
| :---: | :---: | :--- |
| 0 | 0 | Full power-down. |
| 0 | 1 | Fast power-down. |
| 1 | 0 | Reduced power mode. |
| 1 | 1 | Normal operation (operating mode). |

## 400ksps/300ksps, Single-Supply, Low-Power, 8-Channel, Serial 12-Bit ADCs with Internal Reference

Typical Operating Characteristics
 at REF, $0.01 \mu \mathrm{~F}$ capacitor at REFADJ, $\mathrm{T}_{\mathrm{A}}=+25^{\circ} \mathrm{C}$, unless otherwise noted.)


SUPPLY CURRENT vs. TEMPERATURE


SHUTDOWN SUPPLY CURRENT vs. SUPPLY VOLTAGE


DIFFERENTIAL NONLINEARITY
vs. DIGITAL OUTPUT CODE


SUPPLY CURRENT vs. SUPPLY VOLTAGE (STATIC)


SHUTDOWN SUPPLY CURRENT
vs. TEMPERATURE


SUPPLY CURRENT vs. SUPPLY VOLTAGE (CONVERTING)


SUPPLY CURRENT vs. TEMPERATURE (STATIC)


REFERENCE VOLTAGE
vs. SUPPLY VOLTAGE


## 400ksps/300ksps, Single-Supply, Low-Power, 8-Channel, Serial 12-Bit ADCs with Internal Reference

## Typical Operating Characteristics (continued)

 at REF, $0.01 \mu \mathrm{~F}$ capacitor at REFADJ, $\mathrm{T}_{\mathrm{A}}=+25^{\circ} \mathrm{C}$, unless otherwise noted.)




## 400ksps/300ksps, Single-Supply, Low-Power, 8-Channel, Serial 12-Bit ADCs with Internal Reference

Pin Description

| PIN | NAME | FUNCTION |
| :---: | :---: | :---: |
| 1-8 | $\mathrm{CHO}-\mathrm{CH} 7$ | Sampling Analog Inputs |
| 9 | COM | Ground Reference for Analog Inputs. COM sets zero-code voltage in single-ended mode. Must be stable to $\pm 0.5 \mathrm{LSB}$. |
| 10 | $\overline{\text { SHDN }}$ | Active-Low Shutdown Input. Pulling $\overline{\text { SHDN }}$ low shuts down the device, reducing supply current to $2 \mu \mathrm{~A}$ (typ). |
| 11 | REF | Reference-Buffer Output/ADC Reference Input. Reference voltage for analog-to-digital conversion. In internal reference mode, the reference buffer provides a +2.500 V nominal output, externally adjustable at REFADJ. In external reference mode, disable the internal buffer by pulling REFADJ to VDD1. |
| 12 | REFADJ | Input to the Reference-Buffer Amplifier. To disable the reference-buffer amplifier, tie REFADJ to V ${ }_{\text {DD1 }}$. |
| 13 | GND | Analog and Digital Ground |
| 14 | DOUT | Serial Data Output. Data is clocked out at SCLK's rising edge. High impedance when $\overline{\mathrm{CS}}$ is high. |
| 15 | SSTRB | Serial Strobe Output. SSTRB pulses high for one clock period before the MSB decision. High impedance when $\overline{\mathrm{CS}}$ is high. |
| 16 | DIN | Serial Data Input. Data is clocked in at SCLK's rising edge. |
| 17 | $\overline{\mathrm{CS}}$ | Active-Low Chip Select. Data will not be clocked into DIN unless $\overline{\mathrm{CS}}$ is low. When $\overline{\mathrm{CS}}$ is high, DOUT and SSTRB are high impedance. |
| 18 | SCLK | Serial Clock Input. Clocks data in and out of the serial interface and sets the conversion speed. (Duty cycle must be $40 \%$ to $60 \%$.) |
| 19 | VDD2 | Positive Supply Voltage |
| 20 | VDD1 | Positive Supply Voltage |



Figure 1. Load Circuits for Enable Time


Figure 2. Load Circuits for Disable Time

# 400ksps/300ksps, Single-Supply, Low-Power, 8-Channel, Serial 12-Bit ADCs with Internal Reference 

## Detailed Description

The MAX1280/MAX1281 analog-to-digital converters (ADCs) use a successive-approximation conversion technique and input track/hold (T/H) circuitry to convert an analog signal to a 12-bit digital output. A flexible serial interface provides easy interface to microprocessors ( $\mu \mathrm{Ps}$ ). Figure 3 shows a functional diagram of the MAX1280/MAX1281.

Pseudo-Differential Input
The equivalent input circuit of Figure 4 shows the MAX1280/MAX1281's input architecture, which is composed of a T/H, input multiplexer, input comparator, switched-capacitor DAC, and reference.
In single-ended mode, the positive input ( $\mathrm{IN}+$ ) is connected to the selected input channel and the negative input (IN-) is set to COM. In differential mode, IN+ and IN - are selected from the following pairs: $\mathrm{CHO} / \mathrm{CH} 1$, $\mathrm{CH} 2 / \mathrm{CH} 3, \mathrm{CH} 4 / \mathrm{CH} 5$, and $\mathrm{CH} 6 / \mathrm{CH} 7$. Configure the channels according to Tables 2 and 3.
The MAX1280/MAX1281 input configuration is pseudodifferential in that only the signal at $\mathrm{IN}+$ is sampled. The return side ( IN -) is connected to the sampling capacitor while converting and must remain stable within $\pm 0.5 \mathrm{LSB}$ ( $\pm 0.1 \mathrm{LSB}$ for best results) with respect to GND during a conversion.

If a varying signal is applied to the selected IN -, its amplitude and frequency must be limited to maintain accuracy. The following equations determine the relationship between the maximum signal amplitude and its frequency


Figure 3. Functional Diagram
in order to maintain $\pm 0.5 \mathrm{LSB}$ accuracy. Assuming a sinusoidal signal at IN -, the input voltage is determined by:

$$
v_{I N-}=\left(V_{I N-}\right) \sin (2 \pi \mathrm{ft})
$$

The maximum voltage variation is determined by:

$$
\max \frac{d v_{I N-}}{d_{t}}=\left(V_{I N-}\right) 2 \pi f \leq \frac{1 L S B}{t_{\mathrm{CONV}}}=\frac{V_{\mathrm{REF}}}{2^{1 t_{\mathrm{t}}} \mathrm{CONV}}
$$

A $650 \mathrm{mVp}-\mathrm{p} 60 \mathrm{~Hz}$ signal at IN - will generate $\pm 0.5 \mathrm{LSB}$ of error when using a +2.5 V reference voltage and a $2.5 \mu \mathrm{~s}$ conversion time (15/fsCLK). When a DC reference voltage is used at IN -, connect a $0.1 \mu \mathrm{~F}$ capacitor to GND to minimize noise at the input.
During the acquisition interval, the channel selected as the positive input ( $\mathrm{IN}+$ ) charges capacitor ChOLD. The acquisition interval spans three SCLK cycles and ends on the falling SCLK edge after the last bit of the input control word has been entered. At the end of the acquisition interval, the $\mathrm{T} / \mathrm{H}$ switch opens, retaining charge on ChOLD as a sample of the signal at $\mathrm{IN}+$. The conversion interval begins with the input multiplexer switching Chold from IN+ to IN-. This unbalances node ZERO at the comparator's input. The capacitive DAC adjusts during the remainder of the conversion cycle to restore node ZERO to VDD1/2 within the limits of 12-bit resolution. This action is equivalent to transferring a $12 \mathrm{pF} \times\left(\mathrm{V}_{\mathrm{IN}}+-\mathrm{V}_{\mathrm{IN}}-\right)$ charge from CHOLD to the binaryweighted capacitive DAC, which in turn forms a digital representation of the analog input signal.


Figure 4. Equivalent Input Circuit

# 400ksps/300ksps, Single-Supply, Low-Power, 8-Channel, Serial 12-Bit ADCs with Internal Reference 

## Track/Hold

The T/H enters its tracking mode on the falling clock edge after the fifth bit of the 8-bit control word has been shifted in. It enters its hold mode on the falling clock edge after the eighth bit of the control word has been shifted in. If the converter is set up for single-ended inputs, IN - is connected to COM and the converter converts the " + " input. If the converter is set up for differential inputs, the difference of [(IN+) - (IN-)] is converted. At the end of the conversion, the positive input connects back to $\mathrm{IN}+$ and CHOLD charges to the input signal.
The time required for the $\mathrm{T} / \mathrm{H}$ to acquire an input signal is a function of how quickly its input capacitance is charged. If the input signal's source impedance is high, the acquisition time lengthens, and more time must be allowed between conversions. The acquisition time, $t_{A C Q}$, is the maximum time the device takes to acquire the signal and is also the minimum time needed for the signal to be acquired. It is calculated by the following equation:

$$
t_{A C Q}=9 \times(R S+R I N) \times 12 p F
$$

where $R_{I N}=800 \Omega, R_{S}=$ the source impedance of the input signal; tACQ is never less than 468ns (MAX1280) or 625ns (MAX1281). Note that source impedances below $2 k \Omega$ do not significantly affect the ADC's AC performance.

## Input Bandwidth

The ADC's input tracking circuitry has a 6 MHz (MAX1280) or 3MHz (MAX1281) small-signal bandwidth, so it is possible to digitize high-speed transient events and measure periodic signals with bandwidths exceeding the ADC's sampling rate by using undersampling techniques. To avoid high-frequency signals being aliased into the frequency band of interest, antialias filtering is recommended.

## Analog Input Protection

Internal protection diodes, which clamp the analog input to VDD1 and GND, allow the channel input pins to swing from GND - 0.3V to VDD1 + 0.3V without damage. However, for accurate conversions near full scale, the inputs must not exceed VDD1 by more than 50 mV or be lower than GND by 50 mV .
If the analog input exceeds 50 mV beyond the supplies, do not allow the input current to exceed 2 mA .

Quick Look
To quickly evaluate the MAX1280/MAX1281's analog performance, use the circuit of Figure 5. The MAX1280/ MAX1281 require a control byte to be written to DIN before each conversion. Connecting DIN to VDD2 feeds in control bytes of \$FF (HEX), which trigger singleended unipolar conversions on CH 7 without powering down between conversions. The SSTRB output pulses


Figure 5. Quick-Look Circuit

## 400ksps/300ksps, Single-Supply, Low-Power, 8-Channel, Serial 12-Bit ADCs with Internal Reference



Figure 6. Single-Conversion Timing
high for one clock period before the MSB of the 12-bit conversion result is shifted out of DOUT. Varying the analog input to CH 7 will alter the sequence of bits from DOUT. A total of 16 clock cycles is required per conversion. All transitions of the SSTRB and DOUT outputs typically occur 20ns after the rising edge of SCLK.

## Starting a Conversion

Start a conversion by clocking a control byte into DIN. With $\overline{\mathrm{CS}}$ low, each rising edge on SCLK clocks a bit from DIN into the MAX1280/MAX1281's internal shift register. After $\overline{\mathrm{CS}}$ falls, the first arriving logic "1" bit defines the control byte's MSB. Until this first "start" bit arrives, any number of logic " 0 " bits can be clocked into DIN with no effect. Table 1 shows the control-byte format.
The MAX1280/MAX1281 are compatible with SPI/QSPI and MICROWIRE devices. For SPI, select the correct clock polarity and sampling edge in the SPI control registers: set CPOL $=0$ and CPHA $=0$. MICROWIRE, SPI, and QSPI all transmit a byte and receive a byte at the same time. Using the Typical Operating Circuit, the simplest software interface requires only three 8 -bit transfers to perform a conversion (one 8-bit transfer to configure the ADC, and two more 8 -bit transfers to clock out the 12-bit conversion result). See Figure 17 for MAX1280/MAX1281 QSPI connections.

Simple Software Interface
Make sure the CPU's serial interface runs in master mode, so the CPU generates the serial clock. Choose a
clock frequency from 500 kHz to 6.4 MHz (MAX1280) or 4.8 MHz (MAX1281).

1) Set up the control byte and call it TB1. TB1 should be of the format 1 XXXXXXX binary, where the Xs denote the particular channel, selected conversion mode, and power mode.
2) Use a general-purpose I/O line on the CPU to pull $\overline{\mathrm{CS}}$ low.
3) Transmit TB1 and, simultaneously, receive a byte and call it RB1. Ignore RB1.
4) Transmit a byte of all zeros ( $\$ 00 \mathrm{hex}$ ) and, simultaneously, receive byte RB2.
5) Transmit a byte of all zeros ( $\$ 00 \mathrm{hex}$ ) and, simultaneously, receive byte RB3.
6) Pull $\overline{C S}$ high.

Figure 6 shows the timing for this sequence. Bytes RB2 and RB3 contain the result of the conversion, padded with three leading zeros and one trailing zero. The total conversion time is a function of the serial-clock frequency and the amount of idle time between 8-bit transfers. To avoid excessive T/H droop, make sure the total conversion time does not exceed $120 \mu \mathrm{~s}$.

## Digital Output

In unipolar input mode, the output is straight binary (Figure 14). For bipolar input mode, the output is two's complement (Figure 15). Data is clocked out on the rising edge of SCLK in MSB-first format.

## 400ksps/300ksps, Single-Supply, Low-Power, 8-Channel, Serial 12-Bit ADCs with Internal Reference

Table 1. Control-Byte Format

| $\begin{aligned} & \hline \text { BIT } 7 \\ & \text { (MSB) } \end{aligned}$ | BIT 6 | BIT 5 |  | BIT 4 | BIT 3 | BIT 2 | BIT 1 | $\begin{aligned} & \hline \text { BIT } 0 \\ & \text { (LSB) } \end{aligned}$ |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| START | SEL2 | SEL1 |  | SELO | UNI/BIP | SGL/DIF | PD1 | PDO |
| BIT | NAME | DESCRIPTION |  |  |  |  |  |  |
| 7 (MSB) | START | The first logic "1" bit after $\overline{C S}$ goes low defines the beginning of the control byte. |  |  |  |  |  |  |
| 6 5 4 | $\begin{aligned} & \text { SEL2 } \\ & \text { SEL1 } \\ & \text { SELO } \end{aligned}$ | These three bits select which of the eight channels are used for the conversion (Tables 2 and 3) |  |  |  |  |  |  |
| 3 | UNI/BIP | 1 = unipolar, $0=$ bipolar. Selects unipolar or bipolar conversion mode. In unipolar mode, an analog input signal from 0 to $V_{\text {REF }}$ can be converted; in bipolar mode, the differential signal can range from $-V_{R E F} / 2$ to $+V_{R E F} / 2$. |  |  |  |  |  |  |
| 2 | SGL/DIF | $1=$ single ended, $0=$ differential. Selects single-ended or differential conversions. In singleended mode, input signal voltages are referred to COM. In differential mode, the voltage difference between two channels is measured (Tables 2 and 3). |  |  |  |  |  |  |
| 1 | PD1 | Select operating mode. |  |  |  |  |  |  |
| 0 (LSB) | PD0 | PD1 | PDO | Mode |  |  |  |  |
|  |  | 0 | 0 | Full power-down |  |  |  |  |
|  |  | 0 | 1 | Fast power-down |  |  |  |  |
|  |  | 1 | 0 | Reduced Power |  |  |  |  |
|  |  |  |  | Normal Operation |  |  |  |  |

Table 2. Channel Selection in Single-Ended Mode (SGL/DIF = 1)

| SEL2 | SEL1 | SEL0 | CH0 | CH1 | CH2 | CH3 | CH4 | CH5 | CH6 | CH7 |
| :--- | :--- | :--- | :--- | :--- | :--- | :--- | :--- | :--- | :--- | :--- |
| 0 | 0 | 0 | + |  |  |  |  |  |  | COM |
| 0 | 0 | 1 |  |  | + |  |  |  |  |  |
| 0 | 1 | 0 |  |  |  |  | + |  |  | - |
| 0 | 1 | 1 |  |  |  |  |  |  | - |  |
| 1 | 0 | 0 |  | + |  |  |  |  | - |  |
| 1 | 0 | 1 |  |  |  | + |  |  | - |  |
| 1 | 1 | 0 |  |  |  |  | + | - |  |  |
| 1 | 1 | 1 |  |  |  |  |  |  | - |  |

Table 3. Channel Selection in Psuedo-Differential Mode (SGL/DIF $=0$ )

| SEL2 | SEL1 | SEL0 | CH0 | CH1 | CH2 | CH3 | CH4 | CH5 | CH6 | CH7 |
| :--- | :--- | :--- | :--- | :--- | :--- | :--- | :--- | :--- | :--- | :--- |
| 0 | 0 | 0 | + | - |  |  |  |  |  |  |
| 0 | 0 | 1 |  |  | + | - |  |  |  |  |
| 0 | 1 | 0 |  |  |  |  |  |  |  |  |
| 0 | 1 | 1 |  |  |  |  |  |  |  |  |
| 1 | 0 | 0 | - | + |  |  |  |  |  |  |
| 1 | 0 | 1 |  |  | - | + |  |  |  |  |
| 1 | 1 | 0 |  |  |  |  | - | + |  |  |
| 1 | 1 | 1 |  |  |  |  |  |  | - |  |

## 400ksps/300ksps, Single-Supply, Low-Power, 8-Channel, Serial 12-Bit ADCs with Internal Reference



Figure 7. Detailed Serial-Interface Timing

## Serial Clock

The external serial clock not only shifts data in and out, but also drives the analog-to-digital conversion steps. SSTRB pulses high for one clock period after the last bit of the control byte. Successive-approximation bit decisions are made and appear at DOUT on each of the next 12 SCLK falling edges (Figure 6). SSTRB and DOUT go into a high-impedance state when $\overline{\mathrm{CS}}$ goes high; after the next $\overline{\mathrm{CS}}$ rising edge, SSTRB outputs a logic low. Figure 7 shows the detailed serial-interface timing.
The conversion must complete in $120 \mu$ s or less, or droop on the sample-and-hold capacitors may degrade conversion results.

## Data Framing

The falling edge of $\overline{\mathrm{CS}}$ does not start a conversion. The first logic high clocked into DIN is interpreted as a start bit and defines the first bit of the control byte. A conversion starts on SCLK's falling edge after the eighth bit of the control byte (the PDO bit) is clocked into DIN. The start bit is defined as follows:

The first high bit clocked into DIN with $\overline{\mathrm{CS}}$ low any time the converter is idle, e.g., after $\mathrm{V}_{\mathrm{DD}}$ and $\mathrm{V}_{\mathrm{DD}}$ are applied.

## OR

The first high bit clocked into DIN after bit 6 of a conversion in progress is clocked onto the DOUT pin.
Once a start bit has been recognized, the current conversion may only be terminated by pulling SHDN Iow.

The fastest the MAX1280/MAX1281 can run with $\overline{\mathrm{CS}}$ held low between conversions is 16 clocks per conversion. Figure 8 shows the serial-interface timing necessary to perform a conversion every 16 SCLK cycles. If $\overline{\mathrm{CS}}$ is tied low and SCLK is continuous, guarantee a start bit by first clocking in 16 zeros.

## Applications Information

## Power-On Reset

When power is first applied, and if $\overline{\text { SHDN }}$ is not pulled low, internal power-on reset circuitry activates the MAX1280/MAX1281 in normal operating mode, ready to convert with SSTRB = Iow. The MAX1280/MAX1281 require $10 \mu$ s to reset after the power supplies stabilize; no conversions should be initiated during this time. If $\overline{\mathrm{CS}}$ is low, the first logic 1 on DIN is interpreted as a start bit. Until a conversion takes place, DOUT shifts out zeros. Additionally, wait for the reference to stabilize when using the internal reference.

Power Modes
You can save power by placing the converter in one of the two low-current operating modes or in full powerdown between conversions. Select the power mode through bit 1 and bit 0 of the DIN control byte (Tables 1 and 4), or force the converter into hardware shutdown by driving SHDN to GND.
The software power-down modes take effect after the conversion is completed; $\overline{\text { SHDN }}$ overrides any software power mode and immediately stops any conversion in

## 400ksps/300ksps, Single-Supply, Low-Power, 8-Channel, Serial 12-Bit ADCs with Internal Reference



Figure 8. Continuous 16-Clock/Conversion Timing

## Table 4. Software-Controlled Power Modes

| PD1/PDO | MODE |  | TOTAL SUPPLY CURRENT |  | CIRCUIT SECTIONS* |  |
| :---: | :--- | :---: | :---: | :---: | :---: | :---: |
|  |  | CONVERTING | AFTER <br> CONVERSION | INPUT COMPARATOR | REFERENCE |  |
| 00 | Full Power-Down <br> (FULLPD) | 2.5 mA | $2 \mu \mathrm{~A}$ | Off | Off |  |
| 01 | Fast Power-Down <br> (FASTPD) | 2.5 mA | 0.9 mA | Reduced Power | On |  |
| 10 | Reduced-Power <br> Mode (REDPD) | 2.5 mA | 1.3 mA | Reduced Power | On |  |
| 11 | Operating Mode | 2.5 mA | 2.0 mA | Full Power | On |  |

*Circuit operation between conversions; during conversion, all circuits are fully powered up.
progress. In software power-down mode, the serial interface remains active, waiting for a new control byte to start conversion and switch to full-power mode. Once the conversion is completed, the device goes into the programmed power mode until a new control byte is written.
The power-up delay is dependent on the power-down state. Software low-power modes will be able to start conversion immediately when running at decreased clock rates (see Power-Down Sequencing). During power-on reset, when exiting software full power-down mode or exiting hardware shutdown, the device goes immediately into full-power mode and is ready to convert after $2 \mu$ s when using an external reference. When using the internal reference, wait for the typical power-
up delay from a full power-down (software or hardware), as shown in Figure 9.

## Software Power-Down

Software power-down is activated using bits PD1 and PDO of the control byte. When software shutdown is asserted, the ADC completes the conversion in progress and powers down into the specified low-quiescent-current state $(2 \mu \mathrm{~A}, 0.9 \mathrm{~mA}$, or 1.3 mA$)$.
The first logic 1 on DIN is interpreted as a start bit and puts the MAX1280/MAX1281 into their full-power mode. Following the start bit, the data input word or control byte also determines the next power-down state. For example, if the DIN word contains PD1 = 0 and $\mathrm{PDO}=$ 1, a 0.9 mA power-down starts after the conversion.

## 400ksps/300ksps, Single-Supply, Low-Power, 8-Channel, Serial 12-Bit ADCs with Internal Reference

Table 4 details the four power modes with the corresponding supply current and operating sections. For data rates achievable in software power-down modes, see Power-Down Sequencing section.

## Hardware Power-Down

Pulling $\overline{\text { SHDN }}$ low places the converter in hardware power-down. Unlike software power-down mode, the conversion is terminated immediately. When returning to normal operation from SHDN with an external reference, the MAX1280/MAX1281 can be considered fully powered-up within $2 \mu$ s of actively pulling SHDN high. When using the internal reference, the conversion should be initiated only after the reference has settled; its recovery time depends on the external bypass capacitors and shutdown duration.

Power-Down Sequencing
The MAX1280/MAX1281's automatic power-down modes can save considerable power when operating at


Figure 9. Reference Power-Up Delay vs. Time in Shutdown


Figure 10a. Average Supply Current vs. Sample Rate (Using FULLPD and Internal Reference)
less than maximum sample rates. Figures 10 and 11 show the average supply current as a function of the sampling rate.

Using Full Power-Down Mode
Full power-down mode (FULLPD) achieves the lowest power consumption at up to 1000 conversions per channel per second. Figure 10a shows the MAX1281's power consumption for 1- or 8-channel conversions using full power-down mode (PD1 = PD0 = 0), with the internal reference and the maximum clock speed. A $0.01 \mu \mathrm{~F}$ bypass capacitor plus the internal $17 \mathrm{k} \Omega$ reference resistor at REFADJ forms an RC filter with a $200 \mu \mathrm{~s}$ time constant. To achieve full 12-bit accuracy, 10 time constants or 2 ms are required after power-up if the bypass capacitor is fully discharged between conversions. Waiting this 2 ms in FASTPD mode or reducedpower mode (REDP) instead of full power-down mode can further reduce power consumption. This is achieved by using the sequence shown in Figure 12a.
Figure 10b shows the MAX1281's power consumption for 1- or 8-channel conversions using FULLPD mode (PD1 = PD0 = 0), an external reference, and the maximum clock speed. One dummy conversion to power-up the device is needed, but no wait-time is necessary to start the second conversion, thereby achieving lower power consumption at up to the full sampling rate.

## Using Fast Power-Down and <br> Reduced-Power Modes

FASTPD and REDP modes achieve the lowest power consumption at speeds close to the maximum sample rate. Figure 11 shows the MAX1281's power consumption in FASTPD mode (PD1 = 0, PD0 = 1), REDP mode (PD1 = 1, PD0 = 0), and (for comparison) normal operating mode (PD1 $=1, \mathrm{PDO}=1$ ). The figure shows


Figure 10b. Average Supply Current vs. Sampling Rate (Using FULLPD and External Reference)

## 400ksps/300ksps, Single-Supply, Low-Power, 8-Channel, Serial 12-Bit ADCs with Internal Reference

power consumption using the specified power-down mode, with the internal reference and the maximum clock speed. The clock speed in FASTPD or REDP should be limited to 4.8 MHz for the MAX1280/ MAX1281. FULLPD mode may provide increased power


Figure 11. Average Supply Current vs. Sampling Rate (Using REPD, FASTPD, and Normal Operation and Internal Reference)
savings in applications where the MAX1280/ MAX1281 are inactive for long periods of time, but where intermittent bursts of high-speed conversions are required.

Internal and External References
The MAX1280/MAX1281 can be used with an internal or external reference. An external reference can be connected directly at REF or at the REFADJ pin.
An internal buffer is designed to provide 2.5 V at REF for both the MAX1280/MAX1281. The internally trimmed 1.22 V reference is buffered with a gain of $+2.05 \mathrm{~V} / \mathrm{V}$.

## Internal Reference

The MAX1280/MAX1281's full-scale range with the internal reference is 2.5 V for unipolar inputs and $\pm 1.25 \mathrm{~V}$ for bipolar inputs. The internal reference voltage is adjustable to $\pm 100 \mathrm{mV}$ with the circuit of Figure 13.

## External Reference

An external reference can be placed at either the input (REFADJ) or the output (REF) of the internal referencebuffer amplifier. The REFADJ input impedance is typically $17 \mathrm{k} \Omega$. At REF, the DC input resistance is a minimum of


Figure 12a. Full Power-Down Timing


Figure 12b. Reduced-Power/Fast Power-Down Timing

## 400ksps/300ksps, Single-Supply, Low-Power, 8-Channel, Serial 12-Bit ADCs with Internal Reference



Figure 13. MAX1281 Reference-Adjust Circuit


Figure 14. Unipolar Transfer Function, Full Scale (FS) $=V_{\text {REF }}$
$+V_{\text {COM }}$, Zero Scale (ZS) $=V_{C O M}$
$18 \mathrm{k} \Omega$. During conversion, an external reference at REF must deliver up to $350 \mu \mathrm{~A}$ DC load current and have $10 \Omega$ or less output impedance. If the reference has a higher output impedance or is noisy, bypass it close to the REF pin with a $4.7 \mu \mathrm{~F}$ capacitor.
Using the REFADJ input makes buffering the external reference unnecessary. To use the direct REF input, disable the internal buffer by connecting REFADJ to VDD1.

## Transfer Function

Table 5 shows the full-scale voltage ranges for unipolar and bipolar modes. Figure 14 depicts the nominal, unipolar input/output (I/O) transfer function, and Figure 15 shows the bipolar I/O transfer function. Code transi-


Figure 15. Bipolar Transfer Function, Full Scale (FS) = $V_{\text {REF }} / 2+V_{C O M}$, Zero Scale (ZS) $=V_{C O M}$
tions occur halfway between successive-integer LSB values. Output coding is binary, with $1 \mathrm{LSB}=610 \mu \mathrm{~V}$ for unipolar and bipolar operation.

Layout, Grounding, and Bypassing
For best performance, use printed circuit boards; wirewrap boards are not recommended. Board layout should ensure that digital and analog signal lines are separated from each other. Do not run analog and digital (especially clock) lines parallel to one another, or digital lines underneath the ADC package.
Figure 16 shows the recommended system ground connections. Establish a single-point analog ground (star ground point) at GND. Connect all analog grounds to the star ground. Connect the digital system ground to star ground at this point only. For lowest-noise operation, the ground return to the star ground's power supply should be low impedance and as short as possible.
High-frequency noise in the VDD1 power supply may affect the high-speed comparator in the ADC. Bypass the supply to the star ground with $0.1 \mu \mathrm{~F}$ and $10 \mu \mathrm{~F}$ capacitors, located close to pin 20 of the MAX1280/ MAX1281. Minimize capacitor lead lengths for best supply-noise rejection. If the power supply is very noisy, a $10 \Omega$ resistor can be connected as a lowpass filter (Figure 16).

## 400ksps/300ksps, Single-Supply, Low-Power, 8-Channel, Serial 12-Bit ADCs with Internal Reference

## Table 5. Full Scale and Zero Scale

| UNIPOLAR MODE |  | BIPOLAR MODE |  |  |
| :---: | :---: | :---: | :---: | :---: |
| Full Scale | Zero Scale | Positive <br> Full Scale | Zero <br> Scale | Negative <br> Full Scale |
| $V_{\text {REF }}+V_{\text {COM }}$ | COM | $V_{\text {REF }} / 2$ <br> $+V_{C O M}$ | $V_{C O M}$ | $-V_{\text {REF }} / 2$ <br> $+V_{C O M}$ |



Figure 16. Power-Supply Grounding Connection
High-Speed Digital Interfacing with QSPI The MAX1280/MAX1281 can interface with QSPI using the circuit in Figure 17 (fsclk $=4.0 \mathrm{MHz}, \mathrm{CPOL}=0$, CPHA $=0$ ). This QSPI circuit can be programmed to do a conversion on each of the eight channels. The result is stored in memory without taxing the CPU, since QSPI incorporates its own microsequencer.

## TMS320LC3x Interface

Figure 18 shows an application circuit that interfaces the MAX1280/MAX1281 to the TMS320 in external clock mode. The timing diagram for this interface circuit is shown in Figure 19.
Use the following steps to initiate a conversion in the MAX1280/MAX1281 and to read the results:

1) The TMS320 should be configured with CLKX (transmit clock) as an active-high output clock and with CLKR (TMS320 receive clock) as an active-high input clock. CLKX and CLKR on the TMS320 are
connected with the MAX1280/MAX1281's SCLK input.
2) The MAX1280/MAX1281's $\overline{C S}$ pin is driven low by the TMS320's XF_ I/O port to enable data to be clocked into the MĀX1280/MAX1281's DIN pin.
3) An 8-bit word ( $1 \times X X X X 11$ ) should be written to the MAX1280/MAX1281 to initiate a conversion and place the device into normal operating mode. See Table 1 to select the proper XXXXX bit values for your specific application.
4) The MAX1280/MAX1281's SSTRB output is monitored through the TMS320's FSR input. A falling edge on the SSTRB output indicates that the conversion is in progress and data is ready to be received from the MAX1280/MAX1281.
5) The TMS320 reads in one data bit on each of the next 16 rising edges of SCLK. These data bits represent the 12-bit conversion result followed by four trailing bits, which should be ignored.
6) Pull $\overline{\mathrm{CS}}$ high to disable the MAX1280/MAX1281 until the next conversion is initiated.

## Definitions

## Integral Nonlinearity

 Integral nonlinearity ( INL ) is the deviation of the values on an actual transfer function from a straight line. This straight line can be either a best-straight-line fit or a line drawn between the endpoints of the transfer function, once offset and gain errors have been nullified. The static linearity parameters for the MAX1280/MAX1281 are measured using the endpoint method.
## Differential Nonlinearity

Differential nonlinearity (DNL) is the difference between an actual step width and the ideal value of 1LSB. A DNL error specification of less than 1LSB guarantees no missing codes and a monotonic transfer function.

## Aperture Jitter

Aperture jitter ( $\mathrm{t}_{\mathrm{A} J}$ ) is the sample-to-sample variation in the time between the samples.

## 400ksps/300ksps, Single-Supply, Low-Power, 8-Channel, Serial 12-Bit ADCs with Internal Reference



Figure 17. QSPI Connections


Figure 18. MAX1280/MAX1281-to-TMS320 Serial Interface

## Aperture Delay

Aperture delay ( $\mathrm{t} A \mathrm{~A}$ ) is the time defined between the falling edge of the sampling clock and the instant when an actual sample is taken.

## Signal-to-Noise Ratio

For a waveform perfectly reconstructed from digital samples, Signal-to-noise ratio (SNR) is the ratio of fullscale analog input (RMS value) to the RMS quantization error (residual error). The ideal theoretical minimum analog-to-digital noise is caused by quantization error only and results directly from the ADC's resolution ( N bits):

$$
S N R=(6.02 \times N+1.76) d B
$$

In reality, there are other noise sources besides quantization noise, including thermal noise, reference noise, clock jitter, etc. Therefore, SNR is calculated by taking the ratio of the RMS signal to the RMS noise, which includes all spectral components minus the fundamental, the first five harmonics, and the DC offset.

## Signal-to-Noise Plus Distortion

Signal-to-noise ratio plus distortion (SINAD) is the ratio of the fundamental input frequency's RMS amplitude to RMS equivalent of all other ADC output signals.

$$
\text { SINAD }(\mathrm{dB})=20 \times \log (\text { SignalRMS } / \text { Noiserms })
$$

## 400ksps/300ksps, Single-Supply, Low-Power, 8-Channel, Serial 12-Bit ADCs with Internal Reference



Figure 19. MAX1280/MAX1281-to-TMS320 Serial Interface

Effective Number of Bits
Effective number of bits (ENOB) indicates the global accuracy of an ADC at a specific input frequency and sampling rate. An ideal ADC's error consists of quantization noise only. With an input range equal to the fullscale range of the ADC, calculate the effective number of bits as follows:

$$
\text { ENOB = (SINAD - 1.76) / } 6.02
$$

Total Harmonic Distortion (THD) Total harmonic distortion (THD) is the ratio of the RMS sum of the first five harmonics of the input signal to the fundamental itself. This is expressed as:

$$
\mathrm{THD}=20 \times \log \frac{\left(\sqrt{V_{2}^{2}+V_{3}^{2}+V_{4}^{2}+V_{4}^{2}+V_{5}^{2}}\right)}{V_{1}}
$$

where $\mathrm{V}_{1}$ is the fundamental amplitude, and $\mathrm{V}_{2}$ through V5 are the amplitudes of the 2nd- through 5th-order harmonics, respectively.

Spurious-Free Dynamic Range
Spurious-free dynamic range (SFDR) is the ratio of RMS amplitude of the fundamental (maximum signal component) to the RMS value of the next-largest distortion component.

Typical Operating Circuit


# 400ksps/300ksps, Single-Supply, Low-Power, 8-Channel, Serial 12-Bit ADCs with Internal Reference 

## Chip Information

PROCESS: BiCMOS

Package Information
For the latest package outline information and land patterns, go to www.maxim-ic.com/packages. Note that a "+", "\#", or "-" in the package code indicates RoHS status only. Package drawings may show a different suffix character, but the drawing pertains to the package regardless of RoHS status.

| PACKAGE TYPE | PACKAGE CODE | DOCUMENT NO. |
| :---: | :---: | :---: |
| 20 TSSOP | U20+2 | $\underline{\mathbf{2 1 - 0 0 6 6}}$ |

## 400ksps/300ksps, Single-Supply, Low-Power, 8-Channel, Serial 12-Bit ADCs with Internal Reference

| REVISION <br> NUMBER | REVISION <br> DATE | DESCRIPTION | PAGES <br> CHANGED |
| :---: | :---: | :--- | :---: |
| 0 | $5 / 00$ | Initial release | - |
| 1 | $4 / 10$ | Changed specifications due to single pass flow qualifications and added lead- <br> free information | $1-5$ |
| 2 | $10 / 10$ | Changed multiplexer leakage current condition, added note to supply current <br> condition, changed Note 11, changed Figures 4 and $12 b$ | $5,6,7,11,18$ |

