# JIDT.

## **REAL-TIME CLOCK WITH I**2**C SERIAL INTERFACE** IDT1337G

## **General Description**

The IDT1337G device is a low power serial real-time clock (RTC) device with two programmable time-of-day alarms and a programmable square-wave output. Address and data are transferred serially through an  $I^2C$  bus. The device provides seconds, minutes, hours, day, date, month, and year information. The date at the end of the month is automatically adjusted for months with fewer than 31 days, including corrections for leap year. The clock operates in either the 24-hour or 12-hour format with AM/PM indicator.

#### **Applications**

- **•** Telecommunication (Routers, Switches, Servers)
- **•** Handhelds (GPS, POS terminals, MP3 players)
- **•** Set-Top Box, Digital Recording,
- **•** Office (Fax/Printers, Copiers)
- **•** Medical (Glucometer, Medicine Dispensers)
- **•** Other (Thermostats, Vending Machines, Modems, Utility Meters, Digital Photo Frame devices)

#### **Features**

- **•** Real-Time Clock (RTC) counts seconds, minutes, hours, day, date, month, and year with leap-year compensation valid up to 2100
- **•** Packaged in 8-pin MSOP, 8-pin SOIC, 16-pin QFN (without integrated crystal), or 16-pin SOIC (surface-mount package with an integrated crystal)
- **•** I 2C Serial interface (Normal and Fast modes)
- **•** Two time-of-day alarms
- **•** Oscillator Stop Flag
- **•** Programmable square-wave output defaults to 32 kHz on power-up
- **•** Operating voltage of 1.8 to 5.5 V
- Industrial temperature range (-40 to +85°C)
- **•** Extended temperature range (-40 to +105°C) for 8-pin SOIC package

## **Block Diagram**



## **Pin Assignment (8-pin MSOP/SOIC)**



## **Pin Assignment (16-pin SOIC)**



## **Pin Assignment (16-pin QFN)**







## **Detailed Description**

Communications to and from the IDT1337G occur serially over an  $I^2C$  bus. The IDT1337G operates as a slave device on the serial bus. Access is obtained by implementing a START condition and providing a device identification code, followed by data. Subsequent registers can be accessed sequentially until a STOP condition is executed. The device is fully accessible through the  $I^2C$  interface whenever VCC is between 5.5 V and 1.8 V.  $I^2C$  operation is not guaranteed when VCC is below 1.8 V. The IDT1337G maintains the time and date when VCC is as low as 1.3 V.

The following sections discuss in detail the Oscillator block, Clock/Calendar Register Block and Serial I<sup>2</sup>C block.

#### **Oscillator Block**

Selection of the right crystal, correct load capacitance and careful PCB layout are important for a stable crystal oscillator. Due to the optimization for the lowest possible current in the design for these oscillators, losses caused by parasitic currents can have a significant impact on the overall oscillator performance. Extra care needs to be taken to maintain a certain quality and cleanliness of the PCB.

#### **Crystal Selection**

The key parameters when selecting a 32 kHz crystal to work with IDT1337G RTC are:

- **•** Recommended Load Capacitance
- **•** Crystal Effective Series Resistance (ESR)
- **•** Frequency Tolerance

#### **Effective Load Capacitance**

Please see diagram below for effective load capacitance calculation. The effective load capacitance (CL) should match the recommended load capacitance of the crystal in order for the crystal to oscillate at its specified parallel resonant frequency with 0ppm frequency error.



 $CL = CS + ((CX1^{\circ} C X2) / (CX1 + C X2))$  $CX1 = (Cin1 + Cex1 + Ct1)$  $CX2 = (Cin2 + Cex2 + Ct2)$ 

In the above figure, X1 and X2 are the crystal pins of our device. Cin1 and Cin2 are the internal capacitors which include the X1 and X2 pin capacitance. Cex1 and Cex2 are the external capacitors that are needed to tune the crystal frequency. Ct1 and Ct2 are the PCB trace capacitances between the crystal and the device pins. CS is the shunt capacitance of the crystal (as specified in the crystal manufacturer's datasheet or measured using a network analyzer).

**Note**: IDT1337CSRI integrates a standard 32.768 kHz crystal in the package and contributes an additional frequency error of 10ppm at nominal  $V_{CC}$  (+3.3 V) and  $T_A = +25$ °C.

#### **ESR (Effective Series Resistance)**

Choose the crystal with lower ESR. A low ESR helps the crystal to start up and stabilize to the correct output frequency faster compared to high ESR crystals.

#### **Frequency Tolerance**

The frequency tolerance for 32 KHz crystals should be specified at nominal temperature (+25°C) on the crystal manufacturer datasheet. The crystals used with IDT1337G typically have a frequency tolerance of +/-20ppm at +25°C.

Specifications for a typical 32 kHz crystal used with our device are shown in the table below.



#### **PCB Design Consideration**

- **•** Signal traces between IDT device pins and the crystal must be kept as short as possible. This minimizes parasitic capacitance and sensitivity to crosstalk and EMI. Note that the trace capacitances play a role in the effective crystal load capacitance calculation.
- **•** Data lines and frequently switching signal lines should be routed as far away from the crystal connections as possible. Crosstalk from these signals may disturb the oscillator signal.
- **•** Reduce the parasitic capacitance between X1 and X2 signals by routing them as far apart as possible.
- **•** The oscillation loop current flows between the crystal and the load capacitors. This signal path (crystal to CL1 to CL2 to crystal) should be kept as short as possible and ideally be symmetric. The ground connections for both capacitors should be as close together as possible. Never route the ground connection between the capacitors all around the crystal, because this long ground trace is sensitive to crosstalk and EMI.
- **•** To reduce the radiation / coupling from oscillator circuit, an isolated ground island on the GND layer could be made. This ground island can be connected at one point

to the GND layer. This helps to keep noise generated by the oscillator circuit locally on this separated island. The ground connections for the load capacitors and the oscillator should be connected to this island.

#### **PCB Layout**



#### **PCB Assembly, Soldering and Cleaning**

Board-assembly production process and assembly quality can affect the performance of the 32 KHz oscillator. Depending on the flux material used, the soldering process can leave critical residues on the PCB surface. High humidity and fast temperature cycles that cause humidity condensation on the printed circuit board can create process residuals. These process residuals cause the insulation of the sensitive oscillator signal lines towards each other and neighboring signals on the PCB to decrease. High humidity can lead to moisture condensation on the surface of the PCB and, together with process residuals, reduce the surface resistivity of the board. Flux residuals on the board can cause leakage current paths, especially in humid environments. Thorough PCB cleaning is therefore highly recommended in order to achieve maximum performance by removing flux residuals from the board after assembly. In general, reduction of losses in the oscillator circuit leads to better safety margin and reliability.

#### **Address Map**

Table 2 (Timekeeper Registers) shows the address map for the IDT1337G registers. During a multibyte access, when the address pointer reaches the end of the register space (0Fh), it wraps around to location 00h. On an  $I<sup>2</sup>C$  START, STOP, or address pointer incrementing to location 00h, the current time is transferred to a second set of registers. The time information is read from these secondary registers, while the clock may continue to run. This eliminates the need to re-read the registers in case of an update of the main registers during a read.

#### **Table 1. Timekeeper Registers**



Note: Unless otherwise specified, the state of the registers are not defined when power is first applied or when VCC falls below the V<sub>CCT</sub> min

#### **Clock and Calendar**

The time and calendar information is obtained by reading the appropriate register bytes. The RTC registers are illustrated in Table 1. The time and calendar are set or initialized by writing the appropriate register bytes. The contents of the time and calendar registers are in the binary-coded decimal (BCD) format.

The day-of-week register increments at midnight. Values that correspond to the day of week are user-defined but must be sequential (i.e., if 1 equals Sunday, then 2 equals Monday, and so on). Illogical time and date entries result in undefined operation.

When reading or writing the time and date registers, secondary (user) buffers are used to prevent errors when the internal registers update. When reading the time and date registers, the user buffers are synchronized to the internal registers on any start or stop and when the register pointer rolls over to zero.

The countdown chain is reset whenever the seconds register is written. Write transfers occur on the acknowledge pulse from the device. To avoid rollover issues, once the countdown chain is reset, the remaining time and date registers must be written within 1 second. The 1Hz square-wave output, if enable, transitions high 500ms after the seconds data transfer, provided the oscillator is already running.

The IDT1337G can be run in either 12-hour or 24-hour mode. Bit 6 of the hours register is defined as the 12- or 24-hour mode-select bit. When high, the 12-hour mode is selected. In the 12-hour mode, bit 5 is the AM/PM bit with logic high being PM. In the 24-hour mode, bit 5 is the second 10-hour bit (20–23 hours). All hours values, including the alarms, must be reinitialized whenever the 12/24-hour mode bit is changed. The century bit (bit 7 of the month register) is toggled when the years register overflows from 99–00.

#### **Alarms**

The IDT1337G contains two time of day/date alarms. Alarm 1 can be set by writing to registers 07h to 0Ah. Alarm 2 can be set by writing to registers 0Bh to 0Dh. The alarms can be programmed (by the INTCN bits of the Control Register) to operate in two different modes—each alarm can drive its own separate interrupt output or both alarms can drive a common interrupt output. Bit 7 of each of the time-of-day/date alarm registers are mask bits (Table 1). When all of the mask bits for each alarm are logic 0, an alarm only occurs when the values in the timekeeping registers 00h–06h match the values stored in the time-of-day/date alarm registers. The alarms can also be programmed to repeat every second, minute, hour, day, or date. Table 2 (Alarm Mask Bits table) shows the possible settings. Configurations not listed in the table result in illogical operation

The DY/DT bits (bit 6 of the alarm day/date registers) control whether the alarm value stored in bits 0 to 5 of that register reflects the day of the week or the date of the month. If DY/DT is written to a logic 0, the alarm is the result of a match with date of the month. If DY/DT is written to a logic 1, the alarm is the result of a match with day of the week.

When the RTC register values match alarm register settings, the corresponding Alarm Flag ('A1F' or 'A2F') bit is set to logic 1. If the corresponding Alarm Interrupt Enable ('A1IE' or 'A2IE') is also set to logic 1, the alarm condition activates one of the interrupt output (INTA or SQW/INTB) signals. The match is tested on the once-per-second update of the time and date registers.

#### **Table 2. Alarm Mask Bits**



#### **Special-Purpose Registers**

The IDT1337G has two additional registers (control and status) that control the RTC, alarms, and square-wave output.

#### **Control Register (0Eh)**



**Bit 7: Enable Oscillator (EOSC).** This active-low bit when set to logic 0 starts the oscillator. When this bit is set to a logic 1, the oscillator is stopped. This bit is enabled (logic 0) when power is first applied.

**Bits 4 and 3: Rate Select (RS2 and RS1).** These bits control the frequency of the square-wave output when the square wave has been enabled. Table 3 shows the square-wave frequencies that can be selected with the RS bits. These bits are both set to logic 1 (32 kHz) when power is first applied.

#### **Table 3. SQW/INT Output**



**Bit 2: Interrupt Control (INTCN).** This bit controls the relationship between the two alarms and the interrupt output pins. When the INTCN bit is set to logic 1, a match between the timekeeping registers and the alarm 1 registers activate the INTA pin (provided that the alarm is enabled) and a match between the timekeeping registers and the alarm 2 registers activates the SQW/INTB pin (provided that the alarm is enabled). When the INTCN bit is set to logic 0, a square wave is output on the SQW/INTB pin. This bit is set to logic 0 when power is first applied.

**Bit 1: Alarm 2 Interrupt Enable (A2IE).** When set to a logic 1, this bit permits the Alarm 2 Flag (A2F) bit in the status register to assert  $\overline{\text{INTA}}$  (when INTCN = 0) or to assert SQW/INTB (when INTCN = 1). When the A2IE bit is set to logic 0, the A2F bit does not initiate an interrupt signal. The A2IE bit is disabled (logic 0) when power is first applied.

**Bit 0: Alarm 1 Interrupt Enable (A1IE).** When set to logic 1, this bit permits the Alarm 1 Flag (A1F) bit in the status register to assert INTA. When the A1IE bit is set to logic 0, the A1F bit does not initiate the INTA signal. The A1IE bit is disabled (logic 0) when power is first applied.

#### **Status Register (0Fh)**



**Bit 7: Oscillator Stop Flag (OSF).** A logic 1 in this bit indicates that the oscillator either is stopped or was stopped for some period of time and may be used to judge the validity of the clock and calendar data. This bit is set to logic 1 anytime the oscillator stops. The following are examples of conditions that can cause the OSF bit to be set:

1) The first time power is applied.

2) The voltage present on VCC is insufficient to support oscillation.

3) The EOSC bit is turned off.

4) External influences on the crystal (e.g., noise, leakage, etc.).

This bit remains at logic 1 until written to logic 0. This bit can only be written to a logic 0.

**Bit 1: Alarm 2 Flag (A2F).** A logic 1 in the alarm 2 flag bit indicates that the time matched the alarm 2 registers. This flag can be used to generate an interrupt on either INTA or SQW/INTB depending on the status of the INTCN bit in the control register. If the INTCN bit is set to logic 0 and A2F is at logic 1 (and A2IE bit is also logic 1), the INTA pin goes low. If the INTCN bit is set to logic 1 and A2F is logic 1 (and A2IE bit is also logic 1), the SQW/INTB pin goes low. A2F is cleared when written to logic 0. This bit can only be written to logic 0. Attempting to write to logic 1 leaves the value unchanged.

**Bit 0: Alarm 1 Flag (A1F).** A logic 1 in the Alarm 1 Flag bit indicates that the time matched the alarm 1 registers. If the A1IE bit is also a logic 1, the INTA pin goes low. A1F is cleared when written to logic 0. This bit can only be written to logic 0. Attempting to write to logic 1 leaves the value unchanged.

#### **I 2C Serial Data Bus**

The IDT1337G supports the  $I<sup>2</sup>C$  bus protocol. A device that sends data onto the bus is defined as a transmitter and a device receiving data as a receiver. The device that controls the message is called a master. The devices that are controlled by the master are referred to as slaves. A master device that generates the serial clock (SCL), controls the bus access, and generates the START and STOP conditions must control the bus. The IDT1337G operates as a slave on the  $I<sup>2</sup>C$  bus. Within the bus specifications, a standard mode (100 kHz maximum clock rate) and a fast mode (400 kHz maximum clock rate) are defined. The IDT1337G works in both modes. Connections to the bus are made via the open-drain I/O lines SDA and SCL.

The following bus protocol has been defined (see the "Data Transfer on I<sup>2</sup>C Serial Bus" figure):

- **•** Data transfer may be initiated only when the bus is not busy.
- **•** During data transfer, the data line must remain stable whenever the clock line is HIGH. Changes in the data line while the clock line is HIGH are interpreted as control signals.

Accordingly, the following bus conditions have been defined:

**Bus not busy:** Both data and clock lines remain HIGH.

**Start data transfer:** A change in the state of the data line, from HIGH to LOW, while the clock is HIGH, defines a START condition.

**Stop data transfer:** A change in the state of the data line, from LOW to HIGH, while the clock line is HIGH, defines the STOP condition.

**Data valid:** The state of the data line represents valid data when, after a START condition, the data line is stable for the duration of the HIGH period of the clock signal. The data on the line must be changed during the LOW period of the clock signal. There is one clock pulse per bit of data.

Each data transfer is initiated with a START condition and terminated with a STOP condition. The number of data bytes transferred between START and STOP conditions are not limited, and are determined by the master device. The information is transferred byte-wise and each receiver acknowledges with a ninth bit.

**Acknowledge:** Each receiving device, when addressed, is obliged to generate an acknowledge after the reception of each byte. The master device must generate an extra clock pulse that is associated with this acknowledge bit.

A device that acknowledges must pull down the SDA line during the acknowledge clock pulse in such a way that the SDA line is stable LOW during the HIGH period of the acknowledge related clock pulse. Of course, setup and hold times must be taken into account. A master must signal an end of data to the slave by not generating an acknowledge bit on the last byte that has been clocked out of the slave. In this case, the slave must leave the data line HIGH to enable the master to generate the STOP condition.

## **Data Transfer on I2C Serial Bus**



Depending upon the state of the  $R/\overline{W}$  bit, two types of data transfer are possible:

1) **Data transfer from a master transmitter to a slave receiver.** The first byte transmitted by the master is the slave address. Next follows a number of data bytes. The slave returns an acknowledge bit after each received byte. Data is transferred with the most significant bit (MSB) first.

2) **Data transfer from a slave transmitter to a master** 

**receiver.** The first byte (the slave address) is transmitted by the master. The slave then returns an acknowledge bit, followed by the slave transmitting a number of data bytes. The master returns an acknowledge bit after all received bytes other than the last byte. At the end of the last received byte, a "not acknowledge" is returned. The master device generates all of the serial clock pulses and the START and STOP conditions. A transfer is ended with a STOP condition or with a repeated START condition. Since a repeated START condition is also the beginning of the next serial transfer, the bus is not released. Data is transferred with the most significant bit (MSB) first.

The IDT1337G can operate in the following two modes:

1) **Slave Receiver Mode (Write Mode):** Serial data and clock are received through SDA and SCL. After each byte is received an acknowledge bit is transmitted. START and STOP conditions are recognized as the beginning and end of a serial transfer. Address recognition is performed by hardware after reception of the slave address and direction

bit (see the "Data Write–Slave Receiver Mode" figure). The slave address byte is the first byte received after the START condition is generated by the master. The slave address byte contains the 7-bit IDT1337G address, which is 1101000, followed by the direction bit  $(R/\overline{W})$ , which is 0 for a write. After receiving and decoding the slave address byte the device outputs an acknowledge on the SDA line. After the IDT1337G acknowledges the slave address + write bit, the master transmits a register address to the IDT1337G. This sets the register pointer on the IDT1337G. The master may then transmit zero or more bytes of data, with the IDT1337G acknowledging each byte received. The address pointer increments after each data byte is transferred. The master generates a STOP condition to terminate the data write.

2) **Slave Transmitter Mode (Read Mode):** The first byte is received and handled as in the slave receiver mode. However, in this mode, the direction bit indicates that the transfer direction is reversed. Serial data is transmitted on SDA by the IDT1337G while the serial clock is input on SCL. START and STOP conditions are recognized as the beginning and end of a serial transfer (see the "Data Read–Slave Transmitter Mode" figure). The slave address byte is the first byte received after the START condition is generated by the master. The slave address byte contains the 7-bit IDT1337G address, which is 1101000, followed by the direction bit  $(R/\overline{W})$ , which is 1 for a read. After receiving and decoding the slave address byte the slave outputs an acknowledge on the SDA line. The IDT1337G then begins to transmit data starting with the register address pointed to

by the register pointer. If the register pointer is not written to before the initiation of a read mode the first address that is

read is the last one stored in the register pointer. The IDT1337G must receive a "not acknowledge" to end a read.

#### **Data Write – Slave Receiver Mode**



#### **Data Read (from current Pointer location) – Slave Transmitter Mode**



#### **Data Read (Write Pointer, then Read) – Slave Receive and Transmit**



## **Handling, PCB Layout, and Assembly**

The IDT1337G package contains a quartz tuning-fork crystal. Pick-and-place equipment may be used, but precautions should be taken to ensure that excessive shocks are avioded. Ultrasonic cleaning equipment should be avioded to prevent damage to the crystal.

Avoid running signal traces under the package, unless a ground plane is placed between the package and the signal line. All NC (no connect) pins must be connected to ground.

Moisture-sensitive packages are shipped from the factory dry-packed. Handling instructions listed on the package label must be followed to prevent damage during reflow. Refer to the IPC/JEDEC J-STD-020 standard for moisture-sensitive device (MSD) classifications.

#### **Absolute Maximum Ratings**

Stresses above the ratings listed below can cause permanent damage to the IDT1337G. These ratings, which are standard values for IDT commercially rated parts, are stress ratings only. Functional operation of the device at these or any other conditions above those indicated in the operational sections of the specifications is not implied. Exposure to absolute maximum rating conditions for extended periods can affect product reliability. Electrical parameters are guaranteed only over the recommended operating temperature range.



## **Recommended DC Operating Conditions**



## **DC Electrical Characteristics**

Unless stated otherwise, **VCC = 1.8 V to 5.5 V**, Ambient Temp. -40 to +85° C and -40 to +105°C (extended), Note 1



#### **DC Electrical Characteristics**

Unless stated otherwise, **VCC = 1.3 V to 1.8 V**, Ambient Temp. -40 to +85° C (industrial), Note 1



Unless stated otherwise, **VCC = 1.3 V to 1.8 V**, Ambient Temp. -40 to +105° C (extended), Note 1



## **AC Electrical Characteristics**

Unless stated otherwise, **VCC = 1.8 V to 5.5 V**, Ambient Temp. -40 to +85° C and -40 to +105°C (extended), Note 1





**Note 1**: Limits at -40°C are guaranteed by design and are not production tested.

**Note 2**: SCL only.

**Note 3**: SDA, INTA, and SQW/INTB.

**Note 4:**  $I_{\text{CCA}}$ SCL clocking at maximum frequency = 400 kHz, VIL = 0.0V, VIH = VCC.

**Note 5:** Specified with the  $I^2C$  bus inactive, VIL = 0.0V, VIH = VCC.

**Note 6**: SQW enabled.

**Note 7:** Specified with the SQW function disabled by setting INTCN = 1.

**Note 8**: Using recommended crystal on X1 and X2.

**Note 9**: The device is fully accessible when  $1.8 \leq$  VCC  $\leq$  5.5 V. Time and date are maintained when  $1.3$  V  $\leq$  VCC  $\leq$ 1.8 V.

**Note 10**: After this period, the first clock pulse is generated.

Note 11: A device must internally provide a hold time of at least 300 ns for the SDA signal (referred to the V<sub>IHMIN</sub> of the SCL signal) to bridge the undefined region of the falling edge of SCL.

**Note 12:** The maximum t<sub>HD:DAT</sub> need only be met if the device does not stretch the LOW period (t<sub>LOW</sub>) of the SCL signal.

**Note 13**: A fast-mode device can be used in a standard-mode system, but the requirement t<sub>SU:DAT</sub>  $\geq$  to 250 ns must then be met. This is automatically the case if the device does not stretch the LOW period of the SCL signal. If such a device does stretch the LOW period of the SCL signal, it must output the next data bit to the SDA line  $t_{R(MAX)}$  +  $t<sub>SU:DAT</sub> = 1000 + 250 = 1250$  ns before the SCL line is released.

**Note 14:**  $C_B$ —total capacitance of one bus line in pF.

**Note 15**: Guaranteed by design. Not production tested.

#### **Timing Diagram**



#### **Typical Operating Characteristics**



## **Thermal Characteristics for 8SOIC**



## **Thermal Characteristics for 8MSOP**



## **Thermal Characteristics for 16SOIC**



## **Thermal Characteristics for 16-pin QFN**



## **Marking Diagram (8 MSOP)**



## **Marking Diagram (16 SOIC)**



#### **Marking Diagram (8 SOIC)**



## **Marking Diagram (16 QFN)**



Notes:

- 1.  $# =$  product stepping.
- 2.  $$ = mark code.$
- 3.  $**$  = sequential lot code.
- 4. YYWW is the last two digits of the year and week that the part was assembled.
- 5. " $XXX"$  = traceability (lot code).
- 6. "G" denotes RoHS compliant package.
- 7. "I" denotes industrial grade.
- 8. Bottom marking: country of origin if not USA.

## **Package Outline and Package Dimensions (8-pin SOIC, 150 Mil. Body)**

Package dimensions are kept current with JEDEC Publication No. 95



![](_page_20_Picture_147.jpeg)

![](_page_20_Figure_5.jpeg)

![](_page_20_Figure_6.jpeg)

## **Package Outline and Package Dimensions (8-pin MSOP, 3.00 mm Body)**

Package dimensions are kept current with JEDEC Publication No. 95

![](_page_21_Figure_3.jpeg)

![](_page_21_Picture_158.jpeg)

\*For reference only. Controlling dimensions in mm.

![](_page_21_Figure_6.jpeg)

## **Package Outline and Package Dimensions (16-pin SOIC, 300 mil Body)**

Package dimensions are kept current with JEDEC Publication No. 95

![](_page_22_Figure_3.jpeg)

![](_page_22_Picture_160.jpeg)

\*For reference only. Controlling dimensions in mm.

![](_page_22_Figure_6.jpeg)

#### **Package Outline and Package Dimensions (16-pin QFN 3x3mm)**

Package dimensions are kept current with JEDEC Publication No. 95

![](_page_23_Figure_3.jpeg)

#### **Ordering Information**

![](_page_24_Picture_122.jpeg)

#### **The 1337GC packages are RoHS compliant. Packages without the integrated crystal are Pb-free; packages that include the integrated crystal (as designated with a "C" before the two-letter package code) may include lead that is exempt under RoHS requirements. The lead finish is JESD91 category e3.**

#### **"A" is the device revision designator and will not correlate to the datasheet revision.**

While the information presented herein has been checked for both accuracy and reliability, Integrated Device Technology (IDT) assumes no responsibility for either its use or for the infringement of any patents or other rights of third parties, which would result from its use. No other circuits, patents, or licenses are implied. This product is intended for use in normal commercial applications. Any other applications such as those requiring extended temperature range, high reliability, or other extraordinary environmental requirements are not recommended without additional processing by IDT. IDT reserves the right to change any circuitry or specifications without notice. IDT does not authorize or warrant any IDT product for use in life support devices or critical medical instruments.

#### **Revision History**

![](_page_25_Picture_81.jpeg)

## **Innovate with IDT and accelerate your future networks. Contact:**

## www.IDT.com

#### **For Sales**

800-345-7015 408-284-8200 Fax: 408-284-2775

## **For Tech Support**

www.idt.com/go/clockhelp

#### **Corporate Headquarters**

Integrated Device Technology, Inc. www.idt.com

![](_page_26_Picture_9.jpeg)

© 2012 Integrated Device Technology, Inc. All rights reserved. Product specifications subject to change without notice. IDT and the IDT logo are trademarks of Integrated Device<br>Technology, Inc. Accelerated Thinking is a s Printed in USA