

### FEATURES

- 1:6 LVCMOS output fanout buffer for DC to 150MHz
- 8mA Output Drive Strength
- Low power consumption for portable applications
- Low input-output delay
- Output-Output skew less than 250ps
- Low Additive Phase Jitter of 60fs RMS
- 2.5V to 3.3V, ±10% operation
- Operating temperature range from -40°C to 85°C
- Available in 16-Pin SOP GREEN/RoHS package

#### DESCRIPTION

The PL133-67 is an advanced fanout buffer design for high performance, low-power, small form factor applications. The PL133-67 accepts a reference clock input from DC to 150MHz and provides 6 outputs of the same frequency.

The PL133-67 is offered in a TSSOP-16L package and it offers the best phase noise, additive jitter performance, and lowest power consumption of any comparable IC.

The PL133-67 outputs can be disabled to a high impedance (tri-state) by pulling low the OE pin. When the OE pin is high, the outputs are enabled and follow the REF input signal. When the OE pin is left open, a pull-up resistor on the chip will default the OE pin to logic 1 so the outputs are enabled.

#### **BLOCK DIAGRAM AND PACKAGE PINOUT**







#### **PIN DESCRIPTIONS**

| Name | TSSOP-16L    | Туре | Description                                            |
|------|--------------|------|--------------------------------------------------------|
| REF  | 1            | I    | Input reference frequency.                             |
| CLK0 | 3            | 0    | Buffered clock output                                  |
| CLK1 | 6            | 0    | Buffered clock output                                  |
| CLK2 | 7            | 0    | Buffered clock output                                  |
| CLK3 | 10           | 0    | Buffered clock output                                  |
| CLK4 | 11           | 0    | Buffered clock output                                  |
| CLK5 | 14           | 0    | Buffered clock output                                  |
| VDD  | 4, 13        | Р    | VDD connection                                         |
| GND  | 5, 9, 12     | Р    | GND connection                                         |
| OE   | 8            | I    | Output Enable Control Input with 130K $\Omega$ Pull-Up |
| DNC  | 2, 8, 15, 16 | -    | Do Not Connect                                         |

### LAYOUT RECOMMENDATIONS

The following guidelines are to assist you with a performance optimized PCB design:

## Signal Integrity and Termination Considerations

- Keep traces short!
- Trace = Inductor. With a capacitive load this equals ringing!
- Long trace = Transmission Line. Without proper termination this will cause reflections (looks like ringing).
- Design long traces (> 1 inch) as "striplines" or "microstrips" with defined impedance.
- Match trace at one side to avoid reflections bouncing back and forth.

# Decoupling and Power Supply Considerations

- Place decoupling capacitors as close as possible to the VDD pin(s) to limit noise from the power supply
- Addition of a ferrite bead in series with VDD can help prevent noise from other board sources
- Value of decoupling capacitor is frequency dependant. Typical values to use are  $0.1\mu$ F for designs using frequencies < 50MHz and  $0.01\mu$ F for designs using frequencies > 50MHz.

#### **Typical CMOS termination**

## Place Series Resistor as close as possible to CMOS output





#### ABSOLUTE MAXIMUM CONDITIONS

Supply Voltage to Ground Potential .....-0.5V to 4.6V DC Input Voltage ...... $V_{SS}$  – 0.5V to 4.6V Storage Temperature ......-05°C to 150°C

#### **OPERATING CONDITIONS**

| Parameter       | Description                                                                                                | Min. | Max. | Unit |
|-----------------|------------------------------------------------------------------------------------------------------------|------|------|------|
| V <sub>DD</sub> | Supply Voltage                                                                                             | 2.25 | 3.63 | V    |
| Т               | Commercial Operating Temperature (ambient temperature)                                                     | 0    | 70   | °C   |
| ΙĄ              | Industrial Operating Temperature (ambient temperature)                                                     | -40  | 85   | °C   |
|                 | Load Capacitance, below 100 MHz                                                                            | —    | 30   | pF   |
| CL              | Load Capacitance between 100 MHz and 134 MHz                                                               | _    | 10   | pF   |
|                 | Load Capacitance, above 134 MHz                                                                            | —    | 5    | рF   |
| CIN             | Input Capacitance                                                                                          | —    | 7    | pF   |
| REF, CLK[1:6]   | Operating Frequency, Input=Output                                                                          | DC   | 150  | MHz  |
| t <sub>PU</sub> | Power-up time for all V <sub>DD</sub> s to reach minimum specified voltage (power ramps must be monotonic) |      | 50   | ms   |

#### **ELECTRICAL CHARACTERISTICS** (Commercial and Industrial Temperature Devices)

| Parameter       | Description               | Test Conditions                   | Min. | Max. | Unit |
|-----------------|---------------------------|-----------------------------------|------|------|------|
| V <sub>IL</sub> | Input LOW Voltage [1]     |                                   | -    | 0.8  | V    |
| V <sub>IH</sub> | Input HIGH Voltage [1]    |                                   | 2.0  | -    | V    |
| IL              | Input LOW Current         | V <sub>IN</sub> = 0V              | -    | 50   | μA   |
| I <sub>IH</sub> | Input HIGH Current        | V <sub>IN</sub> = V <sub>DD</sub> | -    | 100  | μA   |
| V <sub>OL</sub> | Output LOW Voltage [2]    | I <sub>OL</sub> = 8 mA            | -    | 0.4  | V    |
| V <sub>OH</sub> | Output HIGH Voltage [2]   | I <sub>OH</sub> = -8 mA           | 2.4  | -    | V    |
| I <sub>DD</sub> | Supply Current            | 66.67MHz with unloaded outputs    | -    | 32   | mA   |
| R <sub>PU</sub> | OE Pin Pull-Up Resistance |                                   | 100  | -    | KΩ   |



#### SWITCHING CHARACTERISTICS (Commercial and Industrial Temperature Devices)<sup>[3]</sup>

| Parameter      | Description                                                | Test Conditions                |    | Тур. | Max. | Unit |
|----------------|------------------------------------------------------------|--------------------------------|----|------|------|------|
|                | Duty Cycle [2] = t2 ÷ t1                                   | Measured at 1.4V, Input is 50% | 40 | 50   | 60   | %    |
| t <sub>3</sub> | Rise Time <sup>[2]</sup>                                   | Measured between 0.8V and 2.0V | -  | -    | 1.5  | ns   |
| t4             | Fall Time <sup>[2]</sup>                                   | Measured between 0.8V and 2.0V | -  | -    | 1.5  | ns   |
| t5             | Output to Output Skew [2]                                  | All outputs equally loaded     | -  | -    | 250  | ps   |
| t <sub>6</sub> | Propagation Delay, REF Rising Edge to CLKX Rising Edge [2] | Measured at $V_{DD}/2$         | 1  | 5    | 9.2  | ns   |

Notes:

1. REF input has a threshold voltage of  $V_{DD}/2$ 

2. Parameter is guaranteed by design and characterization. Not 100% tested in production.

3. All parameters are specified with loaded outputs.

#### **NOISE CHARACTERISTICS** (Commercial and Industrial Temperature Devices)

| Parameter | Description           | Test Conditions                                                 | Min. | Тур. | Max. | Unit |
|-----------|-----------------------|-----------------------------------------------------------------|------|------|------|------|
|           | Additive Phase Jitter | V <sub>DD</sub> =3.3V, Frequency=100MHz<br>Offset=12KHz ~ 20MHz |      | 60   |      | fs   |



#### PL133-67 Additive Phase Jitter: VDD=3.3V, CLK=100MHz, Integration Range 12KHz to 20MHz: 0.059ps typical.

When a buffer is used to pass a signal then the buffer will add a little bit of its own noise. The phase noise on the output of the buffer will be a little bit more than the phase noise in the input signal. To quantify the noise addition in the buffer we compare the Phase Jitter numbers from the input and the output. The difference is called "Additive Phase Jitter". The formula for the Additive Phase Jitter is as follows:

Additive Phase Jitter =  $\sqrt{(\text{Output Phase Jitter)}^2 - (\text{Input Phase Jitter)}^2}$ 

2880 Zanker Road, San Jose, CA 95134 Tel (408) 571-1668 Fax (408) 571-1688 www.phaselink.com Rev 03/18/11 Page 4



#### SWITCHING WAVEFORMS

**Duty Cycle Timing** 



All Outputs Rise/Fall Time



**Output-Output Skew** 



Input-Output Propagation Delay



## **TEST CIRCUIT**



2880 Zanker Road, San Jose, CA 95134 Tel (408) 571-1668 Fax (408) 571-1688 www.phaselink.com Rev 03/18/11 Page 5



#### PACKAGE DRAWING (GREEN PACKAGE COMPLIANT)



#### ORDERING INFORMATION

| For part ordering, please contact our Sales Department:<br>2880 Zanker Road, San Jose, CA 95134, USA<br>Tel: (408) 571-1668 Fax: (408) 571-1688 |                                                                                                                                                                   |                                                                                                                |  |  |  |  |
|-------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------|--|--|--|--|
| The order number f<br>Part number, Pac<br><u>PL133-</u>                                                                                         | PART NUMBER<br>The order number for this device is a combination of the following:<br>Part number, Package type and Operating temperature range<br>PI 133-67 XX-X |                                                                                                                |  |  |  |  |
| Part Number —<br>Package Type ——<br>O=TSSOP                                                                                                     |                                                                                                                                                                   | None=Tubes<br>R=Tape & Reel<br>Temperature Range<br>C=Commercial (0°C to 70°C)<br>I=Industrial (-40°C to 85°C) |  |  |  |  |
| Part/Order Number                                                                                                                               | Marking                                                                                                                                                           | Package Option                                                                                                 |  |  |  |  |
|                                                                                                                                                 | Green (Lead-Free) Package                                                                                                                                         |                                                                                                                |  |  |  |  |
| PL133-67OC                                                                                                                                      | P133-67                                                                                                                                                           | 16-Pin TSSOP Tube                                                                                              |  |  |  |  |
| PL133-67OC-R                                                                                                                                    | LLLLL                                                                                                                                                             | 16-Pin TSSOP (Tape and Reel)                                                                                   |  |  |  |  |
| PL133-670I                                                                                                                                      | P133-67                                                                                                                                                           | 16-Pin TSSOP Tube                                                                                              |  |  |  |  |
| PL133-670I-R                                                                                                                                    |                                                                                                                                                                   | 16-Pin TSSOP (Tape and Reel)                                                                                   |  |  |  |  |
| *Note: LLLLL designates lot numb                                                                                                                | er                                                                                                                                                                |                                                                                                                |  |  |  |  |

PhaseLink Corporation, reserves the right to make changes in its products or specifications, or both at any time without notice. The information furnished by Phaselink is believed to be accurate and reliable. However, PhaseLink makes no guarantee or warranty concerning the accuracy of said information and shall not be responsible for any loss or damage of whatever nature resulting from the use of, or reliance upon this product.

LIFE SUPPORT POLICY: PhaseLink's products are not authorized for use as critical components in life support devices or systems without the express written approval of the President of PhaseLink Corporation.

Solder reflow profile available at <u>www.phaselink.com/QA/solderingGreen.pdf</u>

2880 Zanker Road, San Jose, CA 95134 Tel (408) 571-1668 Fax (408) 571-1688 www.phaselink.com Rev 03/18/11 Page 6