

# Synchronous DRAM

MT48LC64M4A2 – 16 Meg x 4 x 4 banks MT48LC32M8A2 – 8 Meg x 8 x 4 banks MT48LC16M16A2 – 4 Meg x 16 x 4 banks

For the latest data sheet, refer to Micron's Web site: www.micron.com

## **Features**

- PC100-, and PC133-compliant
- Fully synchronous; all signals registered on positive edge of system clock
- Internal pipelined operation; column address can be changed every clock cycle
- Internal banks for hiding row access/precharge
- Programmable burst lengths: 1, 2, 4, 8, or full page
- Auto precharge, includes concurrent auto precharge, and auto refresh modes
- Self refresh mode
- 64ms, 8,192-cycle refresh
- LVTTL-compatible inputs and outputs
- Single +3.3V ±0.3V power supply

## Table 1: Address Table

| Parameter            | 16 Meg x 4              | 8 Meg x 8              | 4 Meg x 16              |
|----------------------|-------------------------|------------------------|-------------------------|
| Configuration        | 16 Meg x 4 x<br>4 banks | 8 Meg x 8 x<br>4 banks | 4 Meg x 16<br>x 4 banks |
| Refresh count        | 8K                      | 8K                     | 8K                      |
| Row addressing       | 8K (A0–A12)             | 8K (A0–<br>A12)        | 8K (A0–<br>A12)         |
| Bank<br>addressing   | 4 (BA0, BA1)            | 4 (BA0,<br>BA1)        | 4 (BA0,<br>BA1)         |
| Column<br>addressing | 2K (A0–A9,<br>A11)      | 1K (A0–A9)             | 512 (A0–A8)             |

## Table 2: Key Timing Parameters CL = CAS (READ) latency

| L | = | CAS | (READ) | latericy |
|---|---|-----|--------|----------|
|   |   |     |        |          |

| Speed          | Clock<br>Frequen | Acces  | s Time | Setup | Hold<br>Time |  |
|----------------|------------------|--------|--------|-------|--------------|--|
| Speed<br>Grade | cy               | CL = 2 | CL = 3 | Time  |              |  |
| -6A            | 167 MHz          | -      | 5.4ns  | 1.5ns | 0.8ns        |  |
| -7E            | 143 MHz          | -      | 5.4ns  | 1.5ns | 0.8ns        |  |
| -75            | 133 MHz          | -      | 5.4ns  | 1.5ns | 0.8ns        |  |
| -7E            | 133 MHz          | 5.4ns  | -      | 1.5ns | 0.8ns        |  |
| -75            | 100 MHz          | 6ns    | _      | 1.5ns | 0.8ns        |  |

## Part Number Example: MT48LC16M16A2TG-75:D

PDF: 09005aef8091e6d1/Source: 09005aef8091e6a8 256MSDRAM\_1.fm - Rev. K 2/07 EN

1

Products and specifications discussed herein are subject to change by Micron without notice.

| Options                                                | Marking    |
|--------------------------------------------------------|------------|
| Configurations                                         | -          |
| – 64 Meg x 4 (16 Meg x 4 x 4 banks)                    | 64M4       |
| - 32 Meg x 8 (8 Meg x 8 x 4 banks)                     | 32M8       |
| - 16 Meg x 16 (4 Meg x 16 x 4 banks)                   | 16M16      |
| • Write recovery ( <sup>t</sup> WR)                    |            |
| - <sup>t</sup> WR = "2 CLK" <sup>1</sup>               | A2         |
| <ul> <li>Plastic package – OCPL<sup>2</sup></li> </ul> |            |
| – 54-pin TSOP II OCPL <sup>2</sup> (400 mil)           | TG         |
| (standard)                                             |            |
| - 54-pin TSOP II OCPL <sup>2</sup> (400 mil)           | Р          |
| (lead-free)                                            |            |
| - 60-ball FBGA (x4, x8)                                | FB         |
| - 54-ball VFBGA (x16)                                  | FG         |
| - 60-ball FBGA (x4, x8) (lead-free)                    | BB         |
| - 54-ball VFBGA (x16) (lead-free)                      | BG         |
| • Timing (cycle time)                                  |            |
| - 6.0ns @ CL = 3 (x8, x16 only)                        | -6A        |
| - 7.5ns @ CL = 3 (PC133)                               | -75        |
| - 7.5ns @ CL = 2 (PC133)                               | -7E        |
| Self refresh                                           |            |
| – Standard                                             | None       |
| – Low power                                            | L          |
| Operating temperature range                            |            |
| - Commercial (0°C to +70°C)                            | None       |
| - Industrial (-40°C to +85°C)                          | IT         |
| Design revision                                        | :D         |
| Notes: 1. Refer to Micron technical note               | · TN-48-05 |
| 2 Off conter parting line                              |            |

2. Off-center parting line.



## **Table of Contents**

| Features                                |
|-----------------------------------------|
| Options1                                |
| General Description                     |
| Pin/Ball Assignments and Descriptions10 |
| Functional Description                  |
| Initialization                          |
| Register Definition                     |
| Mode Register                           |
| Burst Length (BL)                       |
| Burst Type                              |
| CAS Latency (CL)                        |
| Operating Mode                          |
| Write Burst Mode                        |
| Burst Type                              |
| CAS Latency                             |
| Commands                                |
| The COMMAND INHIBIT                     |
| NO OPERATION (NOP)                      |
| LOAD MODE REGISTER                      |
| ACTIVE                                  |
| READ                                    |
| WRITE                                   |
| PRECHARGE                               |
| Auto Precharge                          |
| BURST TERMINATE                         |
| AUTO REFRESH                            |
| SELF REFRESH                            |
| Operations                              |
| Bank/Row Activation                     |
| READs                                   |
| WRITEs                                  |
| PRECHARGE                               |
| Power-Down                              |
| Clock Suspend                           |
| Burst Read/Single Write Mode            |
| Concurrent Auto Precharge               |
| READ with Auto Precharge                |
| WRITE with Auto Precharge               |
| Electrical Specifications               |
| Temperature and Thermal Impedance       |
| Notes                                   |
| Timing Diagrams                         |
| Package Dimensions                      |
| r uchuge Dimensionis                    |



## **List of Figures**

| Figure 1:  | 64 Meg x 4 SDRAM Functional Block Diagram7                                           |
|------------|--------------------------------------------------------------------------------------|
| Figure 2:  | 32 Meg x 8 SDRAM Functional Block Diagram                                            |
|            |                                                                                      |
| Figure 3:  | 16 Meg x 16 SDRAM Functional Block Diagram                                           |
| Figure 4:  | 54-Pin TSOP Assignment (Top View)                                                    |
| Figure 5:  | 60-Ball FBGA Assignment (Top View)                                                   |
| Figure 6:  | 54-Ball FBGA Assignment (Top View)12                                                 |
| Figure 7:  | Mode Register Definition                                                             |
| Figure 8:  | CAS Latency                                                                          |
| Figure 9:  | Terminating a WRITE Burst                                                            |
| Figure 10: | Activating a Specific Row in a Specific Bank                                         |
| Figure 11: | Example: Meeting <sup>t</sup> RCD (MIN) When $2 < {}^{t}RCD$ (MIN)/ ${}^{t}CK \le 3$ |
| Figure 12: | READ Command                                                                         |
| Figure 13: | CAS Latency                                                                          |
| Figure 14: | Consecutive READ Bursts                                                              |
| Figure 15: | Random READ Accesses                                                                 |
| Figure 16: | READ-to-WRITE                                                                        |
|            | READ-to-WRITE with Extra Clock Cycle                                                 |
| Figure 17: |                                                                                      |
| Figure 18: | READ-to-PRECHARGE                                                                    |
| Figure 19: | Terminating a READ Burst                                                             |
| Figure 20: | WRITE Command                                                                        |
| Figure 21: | WRITE Burst                                                                          |
| Figure 22: | WRITE-To-WRITE                                                                       |
| Figure 23: | Random WRITE Cycles                                                                  |
| Figure 24: | WRITE-To-READ                                                                        |
| Figure 25: | WRITE-To-PRECHARGE                                                                   |
| Figure 26: | PRECHARGE Command                                                                    |
| Figure 27: | Power-Down                                                                           |
| Figure 28: | Clock Suspend During WRITE Burst                                                     |
| Figure 29: | Clock Suspend During READ Burst                                                      |
| Figure 30: | READ With Auto Precharge Interrupted by a READ40                                     |
| Figure 31: | READ With Auto Precharge Interrupted by a WRITE                                      |
| Figure 32: | WRITE With Auto Precharge Interrupted by a READ                                      |
| Figure 33: | WRITE With Auto Precharge Interrupted by a WRITE                                     |
| Figure 34: | Example Temperature Test Point Location, 54-Pin TSOP: Top View                       |
| Figure 35: | Example Temperature Test Point Location, 54-Ball VFBGA: Top View                     |
| Figure 36: | Example Temperature Test Point Location, 60-Ball FBGA: Top View                      |
| Figure 37: | Initialize and Load Mode Register                                                    |
| Figure 37: | Power-Down Mode                                                                      |
|            |                                                                                      |
| Figure 39: | Clock Suspend Mode                                                                   |
| Figure 40: | Auto Refresh Mode                                                                    |
| Figure 41: | Self Refresh Mode                                                                    |
| Figure 42: | Read – Without Auto Precharge                                                        |
| Figure 43: | Read – With Auto Precharge                                                           |
| Figure 44: | Single Read – Without Auto Precharge                                                 |
| Figure 45: | Single Read – With Auto Precharge                                                    |
| Figure 46: | Alternating Bank Read Accesses                                                       |
| Figure 47: | Read – Full-Page Burst                                                               |
| Figure 48: | Read – DQM Operation                                                                 |
| Figure 49: | Write – Without Auto Precharge                                                       |
| Figure 50: | Write – With Auto Precharge                                                          |
| Figure 51: | Single Write – Without Auto Precharge                                                |
| Figure 52: | Single Write – With Auto Precharge                                                   |
| Figure 53: | Alternating Bank Write Accesses                                                      |
| Figure 54: | Write – Full-Page Burst                                                              |
| Figure 55: | Write - DQM Operation                                                                |
| Figure 56: | 54-Pin Plastic TSOP (400 mil)                                                        |
| -          |                                                                                      |



| Figure 57: | 60-Ball FBGA "FB" Package, 8mm x 16mm (x4, x8) | 75 |
|------------|------------------------------------------------|----|
| Figure 58: | 54-Ball VFBGA "FG" Package, 8mm x 14mm (x16)   | 76 |



## **List of Tables**

| Table 1:  | Address Table                                                      | .1 |
|-----------|--------------------------------------------------------------------|----|
| Table 2:  | Key Timing Parameters                                              | .1 |
| Table 3:  | 256Mb SDRAM Part Numbers                                           |    |
| Table 4:  | 54-Pin TSOP Descriptions.                                          | 13 |
| Table 5:  | 54-Ball FBGA Descriptions                                          | 14 |
| Table 6:  | 60-Ball FBGA Descriptions                                          | 15 |
| Table 7:  | Burst Definition.                                                  | 20 |
| Table 8:  | CAS Latency                                                        | 21 |
| Table 9:  | Truth Table 1 - Commands and DQM Operation                         | 22 |
| Table 10: | Truth Table 2 – CKE                                                | 42 |
| Table 11: | Truth Table 3 – Current State Bank n, Command to Bank n            | 43 |
| Table 12: | Truth Table 4 – Current State Bank n, Command to Bank m            | 45 |
| Table 13: | Absolute Maximum Ratings                                           | 47 |
| Table 14: | Temperature Limits                                                 |    |
| Table 15: | Thermal Impedance Simulated Values                                 |    |
| Table 16: | DC Electrical Characteristics and Operating Conditions.            | 50 |
| Table 17: | IDD Specifications and Conditions                                  | 50 |
| Table 18: | Capacitance                                                        | 51 |
| Table 19: | Electrical Characteristics and Recommended AC Operating Conditions | 51 |
| Table 20: | AC Functional Characteristics                                      |    |
|           |                                                                    |    |



#### Table 3: 256Mb SDRAM Part Numbers

| Part Numbers                | Architecture | Package        |
|-----------------------------|--------------|----------------|
| MT48LC64M4A2TG              | 64 Meg x 4   | 54-pin TSOP II |
| MT48LC64M4A2P               | 64 Meg x 4   | 54-pin TSOP II |
| MT48LC64M4A2FB <sup>1</sup> | 64 Meg x 4   | 60-ball FBGA   |
| MT48LC64M4A2BB <sup>1</sup> | 64 Meg x 4   | 60-ball FBGA   |
| MT48LC32M8A2TG              | 32 Meg x 8   | 54-pin TSOP II |
| MT48LC32M8A2P               | 32 Meg x 8   | 54-pin TSOP II |
| MT48LC32M8A2FB <sup>1</sup> | 32 Meg x 8   | 60-ball FBGA   |
| MT48LC32M8A2BB <sup>1</sup> | 32 Meg x 8   | 60-ball FBGA   |
| MT48LC16M16A2TG             | 16 Meg x 16  | 54-pin TSOP II |
| MT48LC16M16A2P              | 16 Meg x 16  | 54-pin TSOP II |
| MT48LC16M16A2FG             | 16 Meg x 16  | 54-ball FBGA   |
| MT48LC16M16A2BG             | 16 Meg x 16  | 54-ball FBGA   |

Notes: 1. Actual FBGA part marking shown on pages 75 and 76.

## **General Description**

The 256Mb SDRAM is a high-speed CMOS, dynamic random-access memory containing 268,435,456 bits. It is internally configured as a quad-bank DRAM with a synchronous interface (all signals are registered on the positive edge of the clock signal, CLK). Each of the x4's 67,108,864-bit banks is organized as 8,192 rows by 2,048 columns by 4 bits. Each of the x8's 67,108,864-bit banks is organized as 8,192 rows by 1,024 columns by 8 bits. Each of the x16's 67,108,864-bit banks is organized as 8,192 rows by 512 columns by 16 bits.

Read and write accesses to the SDRAM are burst oriented; accesses start at a selected location and continue for a programmed number of locations in a programmed sequence. Accesses begin with the registration of an ACTIVE command, which is then followed by a READ or WRITE command. The address bits registered coincident with the ACTIVE command are used to select the bank and row to be accessed (BA0, BA1 select the bank; A0–A12 select the row). The address bits registered coincident with the READ or WRITE command are used to select the starting column location for the burst access.

The SDRAM provides for programmable read or write burst lengths (BL) of 1, 2, 4, or 8 locations, or the full page, with a burst terminate option. An auto precharge function may be enabled to provide a self-timed row precharge that is initiated at the end of the burst sequence.

The 256Mb SDRAM uses an internal pipelined architecture to achieve high-speed operation. This architecture is compatible with the 2n rule of prefetch architectures, but it also allows the column address to be changed on every clock cycle to achieve a highspeed, fully random access. Precharging one bank while accessing one of the other three banks will hide the PRECHARGE cycles and provide seamless, high-speed, randomaccess operation.

The 256Mb SDRAM is designed to operate in 3.3V memory systems. An auto refresh mode is provided, along with a power-saving, power-down mode. All inputs and outputs are LVTTL-compatible.



SDRAMs offer substantial advances in DRAM operating performance, including the ability to synchronously burst data at a high data rate with automatic column-address generation, the ability to interleave between internal banks to hide precharge time and the capability to randomly change column addresses on each clock cycle during a burst access.



## Figure 1: 64 Meg x 4 SDRAM Functional Block Diagram















## **Pin/Ball Assignments and Descriptions**

## Figure 4: 54-Pin TSOP Assignment (Top View)

| <u>_x4_x</u>             | <u>8 x16</u>                        |                         |  |                            | <u>x16</u>                          | <u>x8</u>             | <u>x4</u>                 |
|--------------------------|-------------------------------------|-------------------------|--|----------------------------|-------------------------------------|-----------------------|---------------------------|
| NC DQ<br>NC NC<br>DQ0 DQ | VDD<br>DQ0<br>VDDQ<br>CDQ1<br>1 DQ2 | 1 •<br>2<br>3<br>4<br>5 |  | 54<br>53<br>52<br>51<br>50 | Vss<br>DQ15<br>VssQ<br>DQ14<br>DQ13 | DQ7<br>-<br>NC<br>DQ6 | –<br>NC<br>–<br>NC<br>DQ3 |
| NC NO<br>NC DO           |                                     | 6<br>7<br>8<br>9        |  | 49<br>48<br>47<br>46       | VDDQ<br>DQ12<br>DQ11<br>VssQ        | -<br>NC<br>DQ5<br>-   | -<br>NC<br>NC<br>-        |
| NC NO<br>DQ1 DQ3         | DQ5<br>DQ6                          | 10<br>11<br>12          |  | 45<br>44<br>43             | DQ10<br>DQ9<br>VDDQ                 | NC<br>DQ4<br>-        | NC<br>DQ2<br>-            |
| NC NO<br><br>NC NO       |                                     | 13<br>14<br>15          |  | 42<br>41<br>40             | DQ8<br>Vss<br>NC                    | NC<br>-<br>-          | NC<br>-<br>-              |
|                          | WE#<br>CAS#<br>RAS#                 | 16<br>17<br>18          |  | 39<br>38<br>37             | DQMH<br>CLK<br>CKE                  | DQM<br>-<br>-         | DQM<br>-<br>-             |
|                          | CS#<br>BA0<br>BA1<br>A10            | 19<br>20<br>21<br>22    |  | 36<br>35<br>34<br>33       | A12<br>A11<br>A9<br>A8              | -                     | -                         |
|                          | A10<br>A0<br>A1<br>A2               | 22<br>23<br>24<br>25    |  | 32<br>31<br>30             | A6<br>A7<br>A6<br>A5                | -                     | -                         |
|                          | A3<br>Vdd                           | 26<br>27                |  | 29<br>28                   | A4<br>Vss                           | -                     | -                         |

Notes: 1. The # symbol indicates signal is active LOW. A dash (-) indicates x8 and x4 pin function is same as x16 pin function.



## 256Mb: x4, x8, x16 SDRAM Pin/Ball Assignments and Descriptions

## Figure 5: 60-Ball FBGA Assignment (Top View)



Note: FBGA pin symbol, type, and descriptions are identical to the listing in Table 4 on page 13.



## Figure 6: 54-Ball FBGA Assignment (Top View)



Notes: 1. The balls at A4, A5, and A6 are absent from the physical package. They are included to illustrate that rows 4, 5, and 6 exist but contain no solder balls.



## Table 4: 54-Pin TSOP Descriptions

| Pin Numbers                                                     | Symbol             | Туре     | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
|-----------------------------------------------------------------|--------------------|----------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 38                                                              | CLK                | Input    | Clock: CLK is driven by the system clock. All SDRAM input signals are sampled on the positive edge of CLK. CLK also increments the internal burst counter and controls the output registers.                                                                                                                                                                                                                                                                                                                                                                                                            |
| 37                                                              | CKE                | Input    | Clock enable: CKE activates (HIGH) and deactivates (LOW) the CLK signal.<br>Deactivating the clock provides PRECHARGE power-down and SELF<br>REFRESH operation (all banks idle), ACTIVE power-down (row active in<br>any bank) or CLOCK SUSPEND operation (burst/access in progress). CKE is<br>synchronous except after the device enters power-down and self refresh<br>modes, where CKE becomes asynchronous until after exiting the same<br>mode. The input buffers, including CLK, are disabled during power-down<br>and self refresh modes, providing low standby power. CKE may be tied<br>HIGH. |
| 19                                                              | CS#                | Input    | Chip select: CS# enables (registered LOW) and disables (registered HIGH)<br>the command decoder. All commands are masked when CS# is registered<br>HIGH, but READ/WRITE bursts already in progress will continue and DQM<br>operation will retain its DQ mask capability while CS# is HIGH. CS#<br>provides for external bank selection on systems with multiple banks. CS#<br>is considered part of the command code.                                                                                                                                                                                  |
| 16, 17, 18                                                      | WE#, CAS#,<br>RAS# | Input    | Command inputs: WE#, CAS#, and RAS# (along with CS#) define the command being entered.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
| 39                                                              | x4, x8: DQM        | Input    | Input/Output mask: DQM is an input mask signal for write accesses and                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
| 15, 39                                                          | x16: DQML,<br>DQMU |          | an output enable signal for read accesses. Input data is masked when<br>DQM is sampled HIGH during a WRITE cycle. The output buffers are<br>placed in a High-Z state (two-clock latency) when DQM is sampled HIGH<br>during a READ cycle. On the x4 and x8, DQML (Pin 15) is a NC and DQMH<br>is DQM. On the x16, DQML corresponds to DQ0–DQ7 and DQMH<br>corresponds to DQ8–DQ15. DQML and DQMH are considered same state<br>when referenced as DQM.                                                                                                                                                   |
| 20, 21                                                          | BA0, BA1           | Input    | Bank address inputs: BA0 and BA1 define to which bank the ACTIVE,<br>READ, WRITE, or PRECHARGE command is being applied.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
| 23–26, 29–34, 22,<br>35, 36                                     | A0-A12             | Input    | Address inputs: A0–A12 are sampled during the ACTIVE command (row-<br>address A0–A12) and READ or WRITE command (column-address A0–A9,<br>A11 [x4]; A0–A9 [x8]; A0–A8 [x16]; with A10 defining auto precharge) to<br>select one location out of the memory array in the respective bank. A10<br>is sampled during a PRECHARGE command to determine if all banks are<br>to be precharged (A10 [HIGH]) or bank selected by (A10 [LOW]). The<br>address inputs also provide the op-code during a LOAD MODE REGISTER<br>command.                                                                            |
| 2, 4, 5, 7, 8, 10, 11,<br>13, 42, 44, 45, 47,<br>48, 50, 51, 53 | DQ0-DQ15           | x16: I/O | Data input/output: Data bus for x16 (pins 4, 7, 10, 13, 42, 45, 48, and 51 are NCs for x8; and pins 2, 4, 7, 8, 10, 13, 42, 45, 47, 48, 51, and 53 are NCs for x4).                                                                                                                                                                                                                                                                                                                                                                                                                                     |
| 2, 5, 8, 11, 44, 47,<br>50, 53                                  | DQ0-DQ7            | x8: I/O  | Data input/output: Data bus for x8 (pins 2, 8, 47, 53 are NCs for x4).                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
| 5, 11, 44, 50                                                   | DQ0-DQ3            | x4: I/O  | Data input/output: Data bus for x4.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |
| 40                                                              | NC                 | -        | No connect: This pin should be left unconnected.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
| 3, 9, 43, 49                                                    | VddQ               | Supply   | DQ power: DQ power to the die for improved noise immunity.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |
| 6, 12, 46, 52                                                   | VssQ               | Supply   | DQ ground: DQ ground to the die for improved noise immunity.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |
| 1, 14, 27                                                       | Vdd                | Supply   | Power supply: +3.3V ±0.3V.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |
| 28, 41, 54                                                      | Vss                | Supply   | Ground.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |

PDF: 09005aef8091e6d1/Source: 09005aef8091e6a8 256MSDRAM\_2.fm - Rev. K 2/07 EN



## Table 5:54-Ball FBGA Descriptions

| Ball Numbers                                                            | Symbol             | Туре   | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
|-------------------------------------------------------------------------|--------------------|--------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| F2                                                                      | CLK                | Input  | Clock: CLK is driven by the system clock. All SDRAM input signals are sampled on the positive edge of CLK. CLK also increments the internal burst counter and controls the output registers.                                                                                                                                                                                                                                                                                                                                                                                                            |
| F3                                                                      | CKE                | Input  | Clock enable: CKE activates (HIGH) and deactivates (LOW) the CLK signal.<br>Deactivating the clock provides PRECHARGE power-down and SELF<br>REFRESH operation (all banks idle), ACTIVE power-down (row active in<br>any bank) or CLOCK SUSPEND operation (burst/access in progress). CKE is<br>synchronous except after the device enters power-down and self refresh<br>modes, where CKE becomes asynchronous until after exiting the same<br>mode. The input buffers, including CLK, are disabled during power-down<br>and self refresh modes, providing low standby power. CKE may be tied<br>HIGH. |
| G9                                                                      | CS#                | Input  | Chip select: CS# enables (registered LOW) and disables (registered HIGH) the command decoder. All commands are masked when CS# is registered HIGH, but READ/WRITE bursts already in progress will continue and DQM operation will retain its DQ mask capability while CS# is HIGH. CS# provides for external bank selection on systems with multiple banks. CS# is considered part of the command code.                                                                                                                                                                                                 |
| F7, F8, F9                                                              | CAS#, RAS#,<br>WE# | Input  | Command inputs: CAS#, RAS#, and WE# (along with CS#) define the command being entered.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
| E8, F1                                                                  | LDQM,<br>UDQM      | Input  | Input/Output mask: DQM is sampled HIGH and is an input mask signal for<br>write accesses and an output enable signal for read accesses. Input data is<br>masked during a WRITE cycle. The output buffers are placed in a High-Z<br>state (two-clock latency) when during a READ cycle. LDQM corresponds<br>to DQ0–DQ7, UDQM corresponds to DQ8–DQ15. LDQM and UDQM are<br>considered same state when referenced as DQM.                                                                                                                                                                                 |
| G7, G8                                                                  | BA0, BA1           | Input  | Bank address input(s): BA0 and BA1 define to which bank the ACTIVE,<br>READ, WRITE, or PRECHARGE command is being applied. These balls also<br>provide the op-code during a LOAD MODE REGISTER command.                                                                                                                                                                                                                                                                                                                                                                                                 |
| H7, H8, J8, J7, J3,<br>J2, H3, H2, H1, G3,<br>H9, G2, G1                | A0-A12             | Input  | Address inputs: A0–A12 are sampled during the ACTIVE command (row-<br>address A0–A12) and READ or WRITE command (column-address A0–A9,<br>A11 [x4]; A0–A9 [x8]; A0–A8 [x16]; with A10 defining auto precharge) to<br>select one location out of the memory array in the respective bank. A10<br>is sampled during a PRECHARGE command to determine if all banks are<br>to be precharged (A10 HIGH) or bank selected by BA0, BA1 (LOW). The<br>address inputs also provide the op-code during a LOAD MODE REGISTER<br>command.                                                                           |
| A8, B9, B8, C9, C8,<br>D9, D8, E9, E1, D2,<br>D1, C2, C1, B2, B1,<br>A2 | DQ0-DQ15           | I/O    | Data input/output: Data bus.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |
| E2                                                                      | NC                 | _      | No connect: These balls should be left unconnected.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |
| A7, B3, C7, D3                                                          | VddQ               | Supply | DQ power: DQ power to the die for improved noise immunity.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |
| A3, B7, C3, D7                                                          | VssQ               | Supply | DQ ground: DQ ground to the die for improved noise immunity.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |
| A9, E7, J9                                                              | Vdd                | Supply | Power supply: Voltage dependent on option.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |
| A1, E3, J1                                                              | Vss                | Supply | Ground.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |



## Table 6:60-Ball FBGA Descriptions

| Ball Numbers                                                                               | Symbol             | Туре     | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
|--------------------------------------------------------------------------------------------|--------------------|----------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| K2                                                                                         | CLK                | Input    | Clock: CLK is driven by the system clock. All SDRAM input signals are sampled on the positive edge of CLK. CLK also increments the internal burst counter and controls the output registers.                                                                                                                                                                                                                                                                                                                                                                                                            |
| L2                                                                                         | CKE                | Input    | Clock enable: CKE activates (HIGH) and deactivates (LOW) the CLK signal.<br>Deactivating the clock provides PRECHARGE power-down and SELF<br>REFRESH operation (all banks idle), ACTIVE power-down (row active in<br>any bank) or CLOCK SUSPEND operation (burst/access in progress). CKE is<br>synchronous except after the device enters power-down and self refresh<br>modes, where CKE becomes asynchronous until after exiting the same<br>mode. The input buffers, including CLK, are disabled during power-down<br>and self refresh modes, providing low standby power. CKE may be tied<br>HIGH. |
| L8                                                                                         | CS#                | Input    | Chip select: CS# enables (registered LOW) and disables (registered HIGH) the command decoder. All commands are masked when CS# is registered HIGH, but READ/WRITE bursts already in progress will continue and DQM operation will retain its DQ mask capability while CS# is HIGH. CS# provides for external bank selection on systems with multiple banks. CS# is considered part of the command code.                                                                                                                                                                                                 |
| J8, K7, J7                                                                                 | CAS#, RAS#,<br>WE# | Input    | Command inputs: CAS#, RAS#, and WE# (along with CS#) define the command being entered.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
| J2                                                                                         | DQM                | Input    | Input/Output mask: DQM is sampled HIGH and is an input mask signal for write accesses and an output enable signal for read accesses. Input data is masked during a WRITE cycle. The output buffers are placed in a High-Z state (two-clock latency) when during a READ cycle.                                                                                                                                                                                                                                                                                                                           |
| M8, M7                                                                                     | BA0, BA1           | Input    | Bank address input(s): BA0 and BA1 define to which bank the ACTIVE,<br>READ, WRITE, or PRECHARGE command is being applied. These balls also<br>provide the op-code during a LOAD MODE REGISTER command                                                                                                                                                                                                                                                                                                                                                                                                  |
| N7, P8, P7, R8, R1,<br>P2, P1, N2, N1, M2,<br>N8, M1, L1                                   | A0-A12             | Input    | Address inputs: A0–A11 are sampled during the ACTIVE command (row-<br>address A0–A12) and READ or WRITE command (column-address A0–A9,<br>A11 [x4]; A0–A9 [x8]; A0–A8 [x16]; with A10 defining auto precharge) to<br>select one location out of the memory array in the respective bank. A10<br>is sampled during a PRECHARGE command to determine if all banks are<br>to be precharged (A10 HIGH) or bank selected by BA0, BA1 (LOW). The<br>address inputs also provide the op-code during a LOAD MODE REGISTER<br>command.                                                                           |
| C7, F7, F2, C2                                                                             | DQ0-DQ3            | (x4) I/O | Data input/output: Data bus.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |
| A8, C7, D8, F7, F2,<br>D1, C2, A1                                                          | DQ0-DQ7            | (x8) I/O | Data input/output: Data bus.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |
| A1, A8, B1, B8, D1,<br>D2, D7, D8, E1, E8,<br>G1, G2, G7, G8,<br>H1, H8, J1, K1, K8,<br>L7 | NC                 | x4       | No connect: These balls should be left unconnected.<br>G1 is a no connect for this part but may be used as A12 in future designs.                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |
| B1, B8, D2, D7, E1,<br>E8, G1, G2, G7, G8,<br>H1, H8, J1, K1, K8,<br>L7                    | NC                 | x8       | No connect: These balls should be left unconnected.<br>G1 is a no connect for this part but may be used as A12 in future designs.                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |
| B7, C1, E7, F1                                                                             | VddQ               | Supply   | DQ power: Isolated power to DQs for improved noise immunity.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |
| B2, C8, E2, F8                                                                             | VssQ               | Supply   | DQ ground: Isolated ground to DQs for improved noise immunity.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
| A7, R7                                                                                     | Vdd                | Supply   | Power supply: Voltage dependent on option.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |
| A2, H2, R2                                                                                 | Vss                | Supply   | Ground.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |

PDF: 09005aef8091e6d1/Source: 09005aef8091e6a8 256MSDRAM\_2.fm - Rev. K 2/07 EN



## **Functional Description**

In general, the 256Mb SDRAMs (16 Meg x 4 x 4 banks, 8 Meg x 8 x 4 banks, and 4 Meg x 16 x 4 banks) are quad-bank DRAMs that operate at 3.3V and include a synchronous interface (all signals are registered on the positive edge of the clock signal, CLK). Each of the x4's 67,108,864-bit banks is organized as 8,192 rows by 2,048 columns by 4 bits. Each of the x8's 67,108,864-bit banks is organized as 8,192 rows by 1,024 columns by 8 bits. Each of the x16's 67,108,864-bit banks is organized as 8,192 rows by 512 columns by 16 bits.

Read and write accesses to the SDRAM are burst oriented; accesses start at a selected location and continue for a programmed number of locations in a programmed sequence. Accesses begin with the registration of an ACTIVE command, which is then followed by a READ or WRITE command. The address bits registered coincident with the ACTIVE command are used to select the bank and row to be accessed (BA0 and BA1 select the bank, A0–A12 select the row). The address bits (x4: A0–A9, A11; x8: A0–A9; x16: A0–A8) registered coincident with the READ or WRITE command are used to select the starting column location for the burst access.

Prior to normal operation, the SDRAM must be initialized. The following sections provide detailed information covering device initialization, register definition, command descriptions, and device operation.

## Initialization

SDRAMs must be powered up and initialized in a predefined manner. Operational procedures other than those specified may result in undefined operation. Once power is applied to VDD and VDDQ (simultaneously) and the clock is stable (stable clock is defined as a signal cycling within timing constraints specified for the clock pin), the SDRAM requires a 100µs delay prior to issuing any command other than a COMMAND INHIBIT or NOP. Starting at some point during this 100µs period and continuing at least through the end of this period, COMMAND INHIBIT or NOP commands must be applied.

Once the 100µs delay has been satisfied with at least one COMMAND INHIBIT or NOP command having been applied, a PRECHARGE command should be applied. All banks must then be precharged, thereby placing the device in the all banks idle state.

Once in the idle state, at least two AUTO REFRESH cycles must be performed. After the AUTO REFRESH cycles are complete, the SDRAM is ready for mode register programming. Because the mode register will power up in an unknown state, it must be loaded prior to applying any operational command. If desired, the two AUTO REFRESH commands can be issued after the LMR command.

The recommended power-up sequence for SDRAMs:

- 1. Simultaneously apply power to VDD and VDDQ.
- 2. Assert and hold CKE at a LVTTL logic LOW since all inputs and outputs are LVTTLcompatible.
- 3. Provide stable CLOCK signal. Stable clock is defined as a signal cycling within timing constraints specified for the clock pin.
- 4. Wait at least 100  $\mu s$  prior to issuing any command other than a COMMAND INHIBIT or NOP.
- 5. Starting at some point during this 100µs period, bring CKE HIGH. Continuing at least through the end of this period, 1 or more COMMAND INHIBIT or NOP commands must be applied.
- 6. Perform a PRECHARGE ALL command.



- 7. Wait at least <sup>t</sup>RP time, during this time NOPs or DESELECT commands must be given. All banks will complete their precharge, thereby placing the device in the all banks idle state.
- 8. Issue an AUTO REFRESH command.
- 9. Wait at least <sup>t</sup>RFC time, during which only NOPs or COMMAND INHIBIT commands are allowed.
- 10. Issue an AUTO REFRESH command.
- 11. Wait at least <sup>t</sup>RFC time, during which only NOPs or COMMAND INHIBIT commands are allowed.
- 12. The SDRAM is now ready for mode register programming. Because the mode register will power up in an unknown state, it should be loaded with desired bit values prior to applying any operational command. Using the LMR command, program the mode register. The mode register is programmed via the MODE REGISTER SET command with BA1 = 0, BA0 = 0 and retains the stored information until it is programmed again or the device loses power. Not programming the mode register upon initialization will result in default settings which may not be desired. Outputs are guaranteed High-Z after the LMR command is issued. Outputs should be High-Z already before the LMR command is issued.
- 13. Wait at least <sup>t</sup>MRD time, during which only NOP or DESELECT commands are allowed.

At this point the DRAM is ready for any valid command.

**Note:** If desired, more than two AUTO REFRESH commands can be issued in the sequence. After steps 9 and 10 are complete, repeat them until the desired number of AUTO REFRESH + <sup>t</sup>RFC loops is achieved.

## **Register Definition**

## Mode Register

|                   | The mode register is used to define the specific mode of operation of the SDRAM. This definition includes the selection of BL, a burst type, CL, an operating mode, and a write burst mode, as shown in Figure 7 on page 19. The mode register is programmed via the LOAD MODE REGISTER command and will retain the stored information until it is programmed again or the device loses power.                                                                                                                       |
|-------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|                   | Mode register bits M0–M2 specify BL, M3 specifies the type of burst (sequential or inter-<br>leaved), M4–M6 specify CL, M7, and M8 specify the operating mode, M9 specifies the<br>write burst mode, and M10 and M11 are reserved for future use. Address A12 (M12) is<br>undefined but should be driven LOW during loading of the mode register.                                                                                                                                                                    |
|                   | The mode register must be loaded when all banks are idle, and the controller must wait the specified time before initiating the subsequent operation. Violating either of these requirements will result in unspecified operation.                                                                                                                                                                                                                                                                                   |
| Burst Length (BL) |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
|                   | Read and write accesses to the SDRAM are burst oriented, with BL being programmable, as shown in Figure 7 on page 19. BL determines the maximum number of column locations that can be accessed for a given READ or WRITE command. Burst lengths of 1, 2, 4 or 8 locations are available for both the sequential and the interleaved burst types, and a full-page burst is available for the sequential mode. The full-page burst is used in conjunction with the BURST TERMINATE command to generate arbitrary BLs. |



|                  | Reserved states cannot be used, as unknown operation or incompatibility with future versions may result.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
|------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|                  | When a READ or WRITE command is issued, a block of columns equal to BL is effectively selected. All accesses for that burst take place within this block, meaning that the burst will wrap within the block if a boundary is reached. The block is uniquely selected by A1–A9, A11 (x4), A1–A9 (x8) or A1–A8 (x16) when BL = 2; by A2–A9, A11 (x4), A2–A9 (x8) or A2–A8 (x16) when BL = 4; and by A3–A9, A11 (x4), A3–A9 (x8) or A3–A8 (x16) when BL = 8. The remaining (least significant) address bit(s) is (are) used to select the starting location within the block. Full-page bursts wrap within the page if the boundary is reached.                                                                                |
| Burst Type       |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
|                  | Accesses within a given burst may be programmed to be either sequential or interleaved; this is referred to as the burst type and is selected via bit M3.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
|                  | The ordering of accesses within a burst is determined by BL, the burst type, and the starting column address, as shown in Table 7 on page 20.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
| CAS Latency (CL) |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
|                  | CL is the delay, in clock cycles, between the registration of a READ command and the availability of the first piece of output data. The latency can be set to two or three clocks.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
|                  | If a READ command is registered at clock edge $n$ , and the latency is $m$ clocks, the data will be available by clock edge $n + m$ . The DQs will start driving as a result of the clock edge one cycle earlier $(n + m - 1)$ , and provided that the relevant access times are met, the data will be valid by clock edge $n + m$ . For example, assuming that the clock cycle time is such that all relevant access times are met, if a READ command is registered at T0 and the latency is programmed to two clocks, the DQs will start driving after T1 and the data will be valid by T2, as shown in Figure 8 on page 21. Table 8 on page 21 indicates the operating frequencies at which each CL setting can be used. |
|                  | Reserved states should not be used as unknown operation or incompatibility with future versions may result.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |



## Figure 7: Mode Register Definition



#### **Operating Mode**

The normal operating mode is selected by setting M7 and M8 to zero; the other combinations of values for M7 and M8 are reserved for future use and/or test modes. The programmed BL applies to both READ and WRITE bursts.

Test modes and reserved states should not be used because unknown operation or incompatibility with future versions may result.

#### Write Burst Mode

When M9 = 0, BL programmed via M0–M2 applies to both READ and WRITE bursts; when M9 = 1, the programmed BL applies to READ bursts, but write accesses are singlelocation (nonburst) accesses.

Downloaded from Elcodis.com electronic components distributor



## **Burst Type**

Accesses within a given burst may be programmed to be either sequential or interleaved; this is referred to as the burst type and is selected via bit M3.

The ordering of accesses within a burst is determined by BL, the burst type, and the starting column address, as shown in Table 7.

## Table 7:Burst Definition

| Burst         |                |                |           | Order of Accesses Within a Burst |                    |  |  |  |
|---------------|----------------|----------------|-----------|----------------------------------|--------------------|--|--|--|
| Length        | Starting       | j Columi       | n Address | Type = Sequential                | Type = Interleaved |  |  |  |
| 2             |                |                | A0        |                                  |                    |  |  |  |
|               |                |                | 0         | 0-1                              | 0-1                |  |  |  |
|               |                |                | 1         | 1-0                              | 1-0                |  |  |  |
| 4             |                | A1             | A0        |                                  |                    |  |  |  |
|               |                | 0              | 0         | 0-1-2-3                          | 0-1-2-3            |  |  |  |
|               |                | 0              | 1         | 1-2-3-0                          | 1-0-3-2            |  |  |  |
|               |                | 1              | 0         | 2-3-0-1                          | 2-3-0-1            |  |  |  |
|               |                | 1              | 1         | 3-0-1-2                          | 3-2-1-0            |  |  |  |
| 8             | A2             | A1             | A0        |                                  |                    |  |  |  |
|               | 0              | 0              | 0         | 0-1-2-3-4-5-6-7                  | 0-1-2-3-4-5-6-7    |  |  |  |
|               | 0              | 0              | 1         | 1-2-3-4-5-6-7-0                  | 1-0-3-2-5-4-7-6    |  |  |  |
|               | 0              | 1              | 0         | 2-3-4-5-6-7-0-1                  | 2-3-0-1-6-7-4-5    |  |  |  |
|               | 0              | 1              | 1         | 3-4-5-6-7-0-1-2                  | 3-2-1-0-7-6-5-4    |  |  |  |
|               | 1              | 0              | 0         | 4-5-6-7-0-1-2-3                  | 4-5-6-7-0-1-2-3    |  |  |  |
|               | 1              | 0              | 1         | 5-6-7-0-1-2-3-4                  | 5-4-7-6-1-0-3-2    |  |  |  |
|               | 1              | 1              | 0         | 6-7-0-1-2-3-4-5                  | 6-7-4-5-2-3-0-1    |  |  |  |
|               | 1              | 1              | 1         | 7-0-1-2-3-4-5-6                  | 7-6-5-4-3-2-1-0    |  |  |  |
| Full Page (y) | n              | n = A0–A11/9/8 |           | Cn, Cn + 1, Cn + 2               | Not supported      |  |  |  |
|               | (location 0–y) |                |           | Cn + 3, Cn + 4                   |                    |  |  |  |
|               |                |                |           | Cn - 1, Cn                       |                    |  |  |  |

Notes: 1. For full-page accesses: y = 2,048 (x4); y = 1,024 (x8); y = 512 (x16).

- 2. For BL = 2, A1–A9, A11 (x4); A1–A9 (x8); or A1–A8 (x16) select the block-of-two burst; A0 selects the starting column within the block.
- 3. For BL = 4, A2–A9, A11 (x4); A2–A9 (x8); or A2–A8 (x16) select the block-of-four burst; A0– A1 select the starting column within the block.
- 4. For BL = 8, A3–A9, A11 (x4); A3–A9 (x8); or A3–A8 (x16) select the block-of-eight burst; A0–A2 select the starting column within the block.
- 5. For a full-page burst, the full row is selected and A0–A9, A11 (x4); A0–A9 (x8); or A0–A8 (x16) select the starting column.
- 6. Whenever a boundary of the block is reached within a given sequence above, the following access wraps within the block.
- 7. For BL = 1, A0–A9, A11 (x4); A0–A9 (x8); or A0–A8 (x16) select the unique column to be accessed, and mode register bit M3 is ignored.

## **CAS Latency**

CL is the delay, in clock cycles, between the registration of a READ command and the availability of the first piece of output data. The latency can be set to two or three clocks.

PDF: 09005aef8091e6d1/Source: 09005aef8091e6a8 256MSDRAM\_2.fm - Rev. K 2/07 EN



If a READ command is registered at clock edge n, and the latency is m clocks, the data will be available by clock edge n + m. The DQs will start driving as a result of the clock edge one cycle earlier (n + m - 1), and provided that the relevant access times are met, the data will be valid by clock edge n + m. For example, assuming that the clock cycle time is such that all relevant access times are met, if a READ command is registered at T0 and the latency is programmed to two clocks, the DQs will start driving after T1 and the data will be valid by T2, as shown in Figure 8. Table 8 indicates the operating frequencies at which each CL setting can be used.

Reserved states cannot be used as unknown operation or incompatibility with future versions may result.

#### Figure 8: CAS Latency





#### Table 8: CAS Latency

|                  | Allowable Operating Frequency (MHz) |        |  |  |  |
|------------------|-------------------------------------|--------|--|--|--|
| Speed            | CL = 2                              | CL = 3 |  |  |  |
| -6A <sup>1</sup> | ≤133                                | ≤167   |  |  |  |
| -7E <sup>2</sup> | ≤133                                | ≤143   |  |  |  |
| -75              | ≤100                                | ≤133   |  |  |  |

Notes: 1. -6A speed grade supports latency of 3-3-3 cycles (CAS latency - <sup>t</sup>RCD - <sup>t</sup>RP) at 167 MHz (MAX).

2. -7E speed grade supports latency of 2-2-2 cycles at 133 MHz (MAX).



## Commands

Truth Table 1 provides a quick reference of available commands. This is followed by a written description of each command. Three additional Truth Tables appear following "Operations" on page 25; these tables provide current state/next state information.

 Table 9:
 Truth Table 1 – Commands and DQM Operation

 Note: 1

| Name (Function)                                           | CS# | RAS# | CAS# | WE# | DQM  | ADDR     | DQs    | Notes |
|-----------------------------------------------------------|-----|------|------|-----|------|----------|--------|-------|
| COMMAND INHIBIT (NOP)                                     | Н   | Х    | Х    | Х   | Х    | Х        | Х      |       |
| NO OPERATION (NOP)                                        | L   | Н    | Н    | Н   | Х    | Х        | Х      |       |
| ACTIVE (Select bank and activate row)                     | L   | L    | Н    | Н   | Х    | Bank/Row | Х      | 3     |
| READ (Select bank and column, and start READ burst)       | L   | Н    | L    | Н   | L/H8 | Bank/Col | Х      | 4     |
| WRITE (Select bank and column, and start WRITE burst)     | L   | Н    | L    | L   | L/H8 | Bank/Col | Valid  | 4     |
| BURST TERMINATE                                           | L   | Н    | Н    | L   | Х    | Х        | Active |       |
| PRECHARGE (Deactivate row in bank or banks)               | L   | L    | Н    | L   | Х    | Code     | Х      | 5     |
| AUTO REFRESH or SELF REFRESH<br>(Enter self refresh mode) | L   | L    | L    | Н   | Х    | Х        | Х      | 6, 7  |
| LOAD MODE REGISTER                                        | L   | L    | L    | L   | Х    | Op-Code  | Х      | 2     |
| Write enable/output enable                                | -   | -    | -    | -   | L    | -        | Active | 8     |
| Write inhibit/output High-Z                               | -   | -    | -    | -   | Н    | -        | High-Z | 8     |

Notes: 1. CKE is HIGH for all commands shown except SELF REFRESH.

- 2. A0-A11 define the op-code written to the mode register, and A12 should be driven LOW.
- 3. A0-A12 provide row address, and BA0, BA1 determine which bank is made active.
- 4. A0–A9, A11 (x4); A0–A9 (x8); or A0–A8 (x16) provide column address; A10 HIGH enables the auto precharge feature (nonpersistent), while A10 LOW disables the auto precharge feature; BA0, BA1 determine which bank is being read from or written to.
- 5. A10 LOW: BA0, BA1 determine the bank being precharged. A10 HIGH: All banks precharged and BA0, BA1 are "Don't Care."
- 6. This command is AUTO REFRESH if CKE is HIGH, SELF REFRESH if CKE is LOW.
- 7. Internal refresh counter controls row addressing; all inputs and I/Os are "Don't Care" except for CKE.
- 8. Activates or deactivates the DQs during WRITEs (zero-clock delay) and READs (two-clock delay).

## The COMMAND INHIBIT

The COMMAND INHIBIT function prevents new commands from being executed by the SDRAM, regardless of whether the CLK signal is enabled. The SDRAM is effectively deselected. Operations already in progress are not affected.

## **NO OPERATION (NOP)**

The NO OPERATION (NOP) command is used to perform a NOP to an SDRAM which is selected (CS# is LOW). This prevents unwanted commands from being registered during idle or wait states. Operations already in progress are not affected.



## LOAD MODE REGISTER

The mode register is loaded via inputs A0–A11 (A12 should be driven LOW.) See "Register Definition" on page 17 section. The LOAD MODE REGISTER command can only be issued when all banks are idle, and a subsequent executable command cannot be issued until <sup>t</sup>MRD is met.

## ACTIVE

The ACTIVE command is used to open (or activate) a row in a particular bank for a subsequent access. The value on the BA0, BA1 inputs selects the bank, and the address provided on inputs A0–A12 selects the row. This row remains active (or open) for accesses until a PRECHARGE command is issued to that bank. A PRECHARGE command must be issued before opening a different row in the same bank.

## READ

The READ command is used to initiate a burst read access to an active row. The value on the BA0, BA1 inputs selects the bank, and the address provided on inputs A0–A9, A11 (x4), A0–A9 (x8), or A0–A8 (x16) selects the starting column location. The value on input A10 determines whether or not auto precharge is used. If auto precharge is selected, the row being accessed will be precharged at the end of the READ burst; if auto precharge is not selected, the row will remain open for subsequent accesses. Read data appears on the DQs subject to the logic level on the DQM inputs two clocks earlier. If a given DQM signal was registered HIGH, the corresponding DQs will be High-Z two clocks later; if the DQM signal was registered LOW, the DQs will provide valid data.

## WRITE

The WRITE command is used to initiate a burst write access to an active row. The value on the BA0, BA1 inputs selects the bank, and the address provided on inputs A0–A9; A11 (x4); A0–A9 (x8); or A0–A8 (x16) selects the starting column location. The value on input A10 determines whether or not auto precharge is used. If auto precharge is selected, the row being accessed will be precharged at the end of the WRITE burst; if auto precharge is not selected, the row will remain open for subsequent accesses. Input data appearing on the DQs is written to the memory array subject to the DQM input logic level appearing coincident with the data. If a given DQM signal is registered LOW, the corresponding data will be written to memory; if the DQM signal is registered HIGH, the corresponding data inputs will be ignored, and a WRITE will not be executed to that byte/column location.

## PRECHARGE

The PRECHARGE command is used to deactivate the open row in a particular bank or the open row in all banks. The bank(s) will be available for a subsequent row access a specified time (<sup>t</sup>RP) after the PRECHARGE command is issued. Input A10 determines whether one or all banks are to be precharged, and in the case where only one bank is to be precharged, inputs BA0, BA1 select the bank. Otherwise BA0, BA1 are treated as "Don't Care." Once a bank has been precharged, it is in the idle state and must be activated prior to any READ or WRITE commands being issued to that bank.



## **Auto Precharge**

Auto precharge is a feature which performs the same individual-bank precharge function described above, without requiring an explicit command. This is accomplished by using A10 to enable auto precharge in conjunction with a specific READ or WRITE command. A precharge of the bank/row that is addressed with the READ or WRITE command is automatically performed upon completion of the READ or WRITE burst, except in the full-page burst mode, where auto precharge does not apply. Auto precharge is nonpersistent in that it is either enabled or disabled for each individual READ or WRITE command.

Auto precharge ensures that the precharge is initiated at the earliest valid stage within a burst. The user must not issue another command to the same bank until the precharge time (<sup>t</sup>RP) is completed. This is determined as if an explicit PRECHARGE command was issued at the earliest possible time, as described for each burst type in "Operations" on page 25.

## **BURST TERMINATE**

The BURST TERMINATE command is used to truncate either fixed-length or full-page bursts. The most recently registered READ or WRITE command prior to the BURST TERMINATE command will be truncated, as shown in "Operations" on page 25. The BURST TERMINATE command does not precharge the row; the row will remain open until a PRECHARGE command is issued.

#### Figure 9: Terminating a WRITE Burst



Note: DQM is L

## AUTO REFRESH

AUTO REFRESH is used during normal operation of the SDRAM and is analogous to CAS#-BEFORE-RAS# (CBR) refresh in conventional DRAMs. This command is nonpersistent, so it must be issued each time a refresh is required. All active banks must be precharged prior to issuing an AUTO REFRESH command. The AUTO REFRESH command should not be issued until the minimum <sup>t</sup>RP has been met after the PRECHARGE command, as shown in "Operations" on page 25.

The addressing is generated by the internal refresh controller. This makes the address bits a "Don't Care" during an AUTO REFRESH command. The 256Mb SDRAM requires 8,192 AUTO REFRESH cycles every 64ms (<sup>t</sup>REF), regardless of width option. Providing a



distributed AUTO REFRESH command every 7.81µs will meet the refresh requirement and ensure that each row is refreshed. Alternatively, 8,192 AUTO REFRESH commands can be issued in a burst at the minimum cycle rate (<sup>t</sup>RFC), once every 64ms.

## SELF REFRESH

The SELF REFRESH command can be used to retain data in the SDRAM, even if the rest of the system is powered down. When in the self refresh mode, the SDRAM retains data without external clocking.

The SELF REFRESH command is initiated like an AUTO REFRESH command except CKE is disabled (LOW). Once the SELF REFRESH command is registered, all the inputs to the SDRAM become a "Don't Care" with the exception of CKE, which must remain LOW.

Once self refresh mode is engaged, the SDRAM provides its own internal clocking, causing it to perform its own AUTO REFRESH cycles. The SDRAM must remain in self refresh mode for a minimum period equal to <sup>t</sup>RAS and may remain in self refresh mode for an indefinite period beyond that.

The procedure for exiting self refresh requires a sequence of commands. First, CLK must be stable (stable clock is defined as a signal cycling within timing constraints specified for the clock pin) prior to CKE going back HIGH. Once CKE is HIGH, the SDRAM must have NOP commands issued (a minimum of two clocks) for <sup>t</sup>XSR because time is required for the completion of any internal refresh in progress.

Upon exiting the self refresh mode, AUTO REFRESH commands must be issued every  $7.81\mu s$  or less as both SELF REFRESH and AUTO REFRESH utilize the row refresh counter.

## Operations

## **Bank/Row Activation**

Before any READ or WRITE commands can be issued to a bank within the SDRAM, a row in that bank must be "opened." This is accomplished via the ACTIVE command, which selects both the bank and the row to be activated (see Figure 10 on page 26).

After opening a row (issuing an ACTIVE command), a READ or WRITE command may be issued to that row, subject to the <sup>t</sup>RCD specification. <sup>t</sup>RCD (MIN) should be divided by the clock period and rounded up to the next whole number to determine the earliest clock edge after the ACTIVE command on which a READ or WRITE command can be entered. For example, a <sup>t</sup>RCD specification of 20ns with a 125 MHz clock (8ns period) results in 2.5 clocks, rounded to 3. This is reflected in Figure 11 on page 26, which covers any case where  $2 < {}^{t}RCD$  (MIN)/<sup>t</sup>CK  $\leq 3$ . (The same procedure is used to convert other specification limits from time units to clock cycles.)

A subsequent ACTIVE command to a different row in the same bank can only be issued after the previous active row has been "closed" (precharged). The minimum time interval between successive ACTIVE commands to the same bank is defined by <sup>t</sup>RC.

A subsequent ACTIVE command to another bank can be issued while the first bank is being accessed, which results in a reduction of total row-access overhead. The minimum time interval between successive ACTIVE commands to different banks is defined by <sup>t</sup>RRD.







Figure 11: Example: Meeting <sup>t</sup>RCD (MIN) When 2 < <sup>t</sup>RCD (MIN)/<sup>t</sup>CK  $\leq$  3



## **READs**

READ bursts are initiated with a READ command, as shown in Figure 12 on page 27.

The starting column and bank addresses are provided with the READ command, and auto precharge is either enabled or disabled for that burst access. If auto precharge is enabled, the row being accessed is precharged at the completion of the burst. For the generic READ commands used in the following illustrations, auto precharge is disabled.

During READ bursts, the valid data-out element from the starting column address will be available following CL after the READ command. Each subsequent data-out element will be valid by the next positive clock edge. Figure 13 on page 28 shows general timing for each possible CL setting.

Upon completion of a burst, assuming no other commands have been initiated, the DQs will go High-Z. A full-page burst will continue until terminated. (At the end of the page, it will wrap to the start address and continue.)

Data from any READ burst may be truncated with a subsequent READ command, and data from a fixed-length READ burst may be immediately followed by data from a READ command. In either case, a continuous flow of data can be maintained. The first data element from the new burst follows either the last element of a completed burst or the



last desired data element of a longer burst that is being truncated. The new READ command should be issued *x* cycles before the clock edge at which the last desired data element is valid, where x = CL - 1.

This is shown in Figure 14 on page 29 for CL = 2 and CL = 3; data element n + 3 is either the last of a burst of four or the last desired of a longer burst. The 256Mb SDRAM uses a pipelined architecture and therefore does not require the 2n rule associated with a prefetch architecture. A READ command can be initiated on any clock cycle following a previous READ command. Full-speed random read accesses can be performed to the same bank, as shown in Figure 15 on page 30, or each subsequent READ may be performed to a different bank.

#### Figure 12: READ Command





## Figure 13: CAS Latency





## Figure 14: Consecutive READ Bursts



Note: Each READ command may be to any bank. DQM is LOW.



#### Figure 15: Random READ Accesses



Note: Each READ command may be to any bank. DQM is LOW.

Data from any READ burst may be truncated with a subsequent WRITE command, and data from a fixed-length READ burst may be immediately followed by data from a WRITE command (subject to bus turnaround limitations). The WRITE burst may be initiated on the clock edge immediately following the last (or last desired) data element from the READ burst, provided that I/O contention can be avoided. In a given system design, there may be a possibility that the device driving the input data will go Low-Z before the SDRAM DQs go High-Z. In this case, at least a single-cycle delay should occur between the last read data and the WRITE command.

The DQM input is used to avoid I/O contention, as shown in Figure 16 and Figure 17 on page 31. The DQM signal must be asserted (HIGH) at least two clocks prior to the WRITE command (DQM latency is two clocks for output buffers) to suppress data-out from the READ. Once the WRITE command is registered, the DQs will go High-Z (or remain High-Z), regardless of the state of the DQM signal; provided the DQM was active on the clock just prior to the WRITE command that truncated the READ command. If not, the second WRITE will be an invalid WRITE. For example, if DQM was LOW during T4 in Figure 11 on page 26, then the WRITEs at T5 and T7 would be valid, while the WRITE at T6 would be invalid.



The DQM signal must be de-asserted prior to the WRITE command (DQM latency is zero clocks for input buffers) to ensure that the written data is not masked. Figure 10 on page 26 shows the case where the clock frequency allows for bus contention to be avoided without adding a NOP cycle, and Figure 17 shows the case where the additional NOP is needed.

## Figure 16: READ-to-WRITE



Note: CL = 3 is used for illustration. The READ command may be to any bank, and the WRITE command may be to any bank. If a burst of one is used, then DQM is not required.

## Figure 17: READ-to-WRITE with Extra Clock Cycle



Note: CL = 3 is used for illustration. The READ command may be to any bank, and the WRITE command may be to any bank.

A fixed-length READ burst may be followed by, or truncated with, a PRECHARGE command to the same bank (provided that auto precharge was not activated), and a full-page burst may be truncated with a PRECHARGE command to the same bank. The PRECHARGE command should be issued *x* cycles before the clock edge at which the last desired data element is valid, where x = CL - 1. This is shown in Figure 18 on page 32 for each possible CL; data element n + 3 is either the last of a burst of four or the last desired



of a longer burst. Following the PRECHARGE command, a subsequent command to the same bank cannot be issued until <sup>t</sup>RP is met. Note that part of the row precharge time is hidden during the access of the last data element(s).

In the case of a fixed-length burst being executed to completion, a PRECHARGE command issued at the optimum time (as described above) provides the same operation that would result from the same fixed-length burst with auto precharge. The disadvantage of the PRECHARGE command is that it requires command and address buses to be available at the appropriate time to issue the command; the advantage of the PRECHARGE command is that it can be used to truncate fixed-length or full-page bursts.

Full-page READ bursts can be truncated with the BURST TERMINATE command, and fixed-length READ bursts may be truncated with a BURST TERMINATE command, provided that auto precharge was not activated. The BURST TERMINATE command should be issued *x* cycles before the clock edge at which the last desired data element is valid, where x = CL - 1. This is shown in Figure 19 on page 33 for each possible CL; data element n + 3 is the last desired data element of a longer burst.

## Figure 18: READ-to-PRECHARGE



Note: DQM is LOW.



## Figure 19: Terminating a READ Burst





## **WRITEs**

WRITE bursts are initiated with a WRITE command, as shown in Figure 20 on page 34.

The starting column and bank addresses are provided with the WRITE command, and auto precharge is either enabled or disabled for that access. If auto precharge is enabled, the row being accessed is precharged at the completion of the burst. For the generic WRITE commands used in the following illustrations, auto precharge is disabled.

During WRITE bursts, the first valid data-in element will be registered coincident with the WRITE command. Subsequent data elements will be registered on each successive positive clock edge. Upon completion of a fixed-length burst, assuming no other commands have been initiated, the DQs will remain High-Z and any additional input data will be ignored (see Figure 21 on page 34). A full-page burst will continue until terminated. (At the end of the page, it will wrap to the start address and continue.)



#### Figure 20: WRITE Command



Figure 21: WRITE Burst



Note: BL = 2. DQM is LOW.

Data for any WRITE burst may be truncated with a subsequent WRITE command, and data for a fixed-length WRITE burst may be immediately followed by data for a WRITE command. The new WRITE command can be issued on any clock following the previous WRITE command, and the data provided coincident with the new command applies to the new command. An example is shown in Figure 22 on page 35. Data n + 1 is either the last of a burst of two or the last desired of a longer burst. The 256Mb SDRAM uses a pipe-lined architecture and therefore does not require the 2n rule associated with a prefetch architecture. A WRITE command can be initiated on any clock cycle following a previous WRITE command. Full-speed random write accesses within a page can be performed to the same bank, as shown in Figure 23 on page 35, or each subsequent WRITE may be performed to a different bank.



Data for any WRITE burst may be truncated with a subsequent READ command, and data for a fixed-length WRITE burst may be immediately followed by a READ command. Once the READ command is registered, the data inputs will be ignored, and WRITEs will not be executed. An example is shown in Figure 24. Data n + 1 is either the last of a burst of two or the last desired of a longer burst.

#### Figure 22: WRITE-To-WRITE



Note: DQM is LOW. Each WRITE command may be to any bank.

#### Figure 23: Random WRITE Cycles



#### Figure 24: WRITE-To-READ



Data for a fixed-length WRITE burst may be followed by, or truncated with, a PRECHARGE command to the same bank (provided that auto precharge was not activated), and a full-page WRITE burst may be truncated with a PRECHARGE command to the same bank. The PRECHARGE command should be issued <sup>t</sup>WR after the clock edge at

PDF: 09005aef8091e6d1/Source: 09005aef8091e6a8 256MSDRAM\_2.fm - Rev. K 2/07 EN



which the last desired input data element is registered. The auto precharge mode requires a <sup>t</sup>WR of at least one clock plus time, regardless of frequency. In addition, when truncating a WRITE burst, the DQM signal must be used to mask input data for the clock edge prior to, and the clock edge coincident with, the PRECHARGE command. An example is shown in Figure 25. Data n + 1 is either the last of a burst of two or the last desired of a longer burst. Following the PRECHARGE command, a subsequent command to the same bank cannot be issued until <sup>t</sup>RP is met. The PRECHARGE is issued coincident with the second clock (see Figure 25.)

In the case of a fixed-length burst being executed to completion, a PRECHARGE command issued at the optimum time (as described above) provides the same operation that would result from the same fixed-length burst with auto precharge. The disadvantage of the PRECHARGE command is that it requires that the command and address buses be available at the appropriate time to issue the command; the advantage of the PRECHARGE command is that it can be used to truncate fixed-length or full-page bursts.

Fixed-length or full-page WRITE bursts can be truncated with the BURST TERMINATE command. When truncating a WRITE burst, the input data applied coincident with the BURST TERMINATE command will be ignored. The last data written (provided that DQM is LOW at that time) will be the input data applied one clock previous to the BURST TERMINATE command. This is shown in Figure 9 on page 24, where data *n* is the last desired data element of a longer burst.



## Figure 25: WRITE-To-PRECHARGE

Note:



# PRECHARGE

The PRECHARGE command (see Figure 26 on page 37) is used to deactivate the open row in a particular bank or the open row in all banks. The bank(s) will be available for a subsequent row access some specified time (<sup>t</sup>RP) after the PRECHARGE command is issued. Input A10 determines whether one or all banks are to be precharged, and in the case where only one bank is to be precharged, inputs BA0, BA1 select the bank. When all banks are to be precharged, inputs BA0, BA1 are treated as "Don't Care." Once a bank has been precharged, it is in the idle state and must be activated prior to any READ or WRITE commands being issued to that bank.

## **Power-Down**

Power-down occurs if CKE is registered LOW coincident with a NOP or COMMAND INHIBIT when no accesses are in progress. If power-down occurs when all banks are idle, this mode is referred to as precharge power-down; if power-down occurs when there is a row active in any bank, this mode is referred to as active power-down. Entering power-down deactivates the input and output buffers, excluding CKE, for maximum power savings while in standby. The device may not remain in the power-down state longer than the refresh period (64ms) since no REFRESH operations are performed in this mode.

The power-down state is exited by registering a NOP or COMMAND INHIBIT and CKE HIGH at the desired clock edge (meeting <sup>t</sup>CKS). See Figure 27 on page 38.

### Figure 26: PRECHARGE Command





### Figure 27: Power-Down



# **Clock Suspend**

The clock suspend mode occurs when a column access/burst is in progress and CKE is registered LOW. In the clock suspend mode, the internal clock is deactivated, "freezing" the synchronous logic.

For each positive clock edge on which CKE is sampled LOW, the next internal positive clock edge is suspended. Any command or data present on the input pins at the time of a suspended internal clock edge is ignored; any data present on the DQ pins remains driven; and burst counters are not incremented, as long as the clock is suspended. (See examples in Figure 28 and Figure 29 on page 39.)

Clock suspend mode is exited by registering CKE HIGH; the internal clock and related operation will resume on the subsequent positive clock edge.

### Figure 28: Clock Suspend During WRITE Burst





### Figure 29: Clock Suspend During READ Burst



Note: For this example, CL = 2, BL = 4 or greater, and DQM is LOW.

# **Burst Read/Single Write Mode**

The burst read/single write mode is entered by programming the WRITE burst mode bit (M9) in the mode register to a logic 1. In this mode, all WRITE commands result in the access of a single column location (burst of one), regardless of the programmed BL. READ commands access columns according to the programmed BL and sequence, just as in the normal mode of operation (M9 = 0).

# **Concurrent Auto Precharge**

An access command (READ or WRITE) to another bank while an access command with auto precharge enabled is executing is not allowed by SDRAMs, unless the SDRAM supports concurrent auto precharge. Micron SDRAMs support concurrent auto precharge. Four cases where concurrent auto precharge occurs are defined below.

### **READ with Auto Precharge**

- 1. Interrupted by a READ (with or without auto precharge): A READ to bank *m* will interrupt a READ on bank *n*, CL later. The precharge to bank *n* will begin when the READ to bank *m* is registered (Figure 30 on page 40).
- 2. Interrupted by a WRITE (with or without auto precharge): A WRITE to bank *m* will interrupt a READ on bank *n* when registered. DQM should be used two clocks prior to the WRITE command to prevent bus contention. The precharge to bank *n* will begin when the WRITE to bank *m* is registered (Figure 31 on page 40).

### WRITE with Auto Precharge

3. Interrupted by a READ (with or without auto precharge): A READ to bank m will interrupt a WRITE on bank n when registered, with the data-out appearing CL later. The precharge to bank n will begin after <sup>t</sup>WR is met, where <sup>t</sup>WR begins when the READ to bank m is registered. The last valid WRITE to bank n will be data-in registered one clock prior to the READ to bank m (Figure 32 on page 41).



4. Interrupted by a WRITE (with or without auto precharge): A WRITE to bank m will interrupt a WRITE on bank n when registered. The precharge to bank n will begin after <sup>t</sup>WR is met, where <sup>t</sup>WR begins when the WRITE to bank m is registered. The last valid data WRITE to bank n will be data registered one clock prior to a WRITE to bank m (Figure 33 on page 41).





Notes: 1. DQM is LOW.





Notes: 1. DQM is HIGH at T2 to prevent DOUT-a+1 from contending with DIN-d at T4.













Notes: 1. DQM is LOW.



## Table 10:Truth Table 2 - CKE

Notes: 1–4

| CKE <sub>n-1</sub> | CKE <sub>n</sub> | Current State      | Command <sub>n</sub>    | Action <sub>n</sub>    | Notes |
|--------------------|------------------|--------------------|-------------------------|------------------------|-------|
| L                  | L                | Power-down         | X                       | Maintain power-down    |       |
|                    |                  | Self refresh       | X                       | Maintain self refresh  |       |
|                    |                  | Clock suspend      | X                       | Maintain clock suspend |       |
| L                  | Н                | Power-down         | COMMAND INHIBIT or NOP  | Exit power-down        | 5     |
|                    |                  | Self refresh       | COMMAND INHIBIT or NOP  | Exit self refresh      | 6     |
|                    |                  | Clock suspend      | X                       | Exit clock suspend     | 7     |
| Н                  | L                | All banks idle     | COMMAND INHIBIT or NOP  | Power-Down entry       |       |
|                    |                  | All banks idle     | AUTO REFRESH            | Self refresh entry     |       |
|                    |                  | Reading or writing | VALID                   | Clock suspend entry    |       |
| Н                  | Н                |                    | See Table 11 on page 43 |                        |       |

Notes: 1.  $CKE_n$  is the logic state of CKE at clock edge n;  $CKE_{n-1}$  was the state of CKE at the previous clock edge.

2. Current state is the state of the SDRAM immediately prior to clock edge n.

- 3. Command<sub>n</sub> is the command registered at clock edge *n*, and Action<sub>n</sub> is a result of Command<sub>n</sub>.
- 4. All states and sequences not shown are illegal or reserved.
- 5. Exiting power-down at clock edge n will put the device in the all banks idle state in time for clock edge n + 1 (provided that <sup>t</sup>CKS is met).
- 6. Exiting self refresh at clock edge n will put the device in the all banks idle state once <sup>t</sup>XSR is met. COMMAND INHIBIT or NOP commands should be issued on any clock edges occurring during the <sup>t</sup>XSR period. A minimum of two NOP commands must be provided during <sup>t</sup>XSR period.
- 7. After exiting clock suspend at clock edge n, the device will resume operation and recognize the next command at clock edge n + 1.



Notes: 1–6; notes appear below and on page 44

| Current<br>State       | CS# | RAS# | CAS# | WE# | Command (Action)                                  | Notes |
|------------------------|-----|------|------|-----|---------------------------------------------------|-------|
| Any                    | Н   | Х    | Х    | Х   | COMMAND INHIBIT (NOP/Continue previous operation) |       |
|                        | L   | Н    | Н    | Н   | NO OPERATION (NOP/Continue previous operation)    |       |
| Idle                   | L   | L    | Н    | Н   | ACTIVE (Select and activate row)                  |       |
|                        | L   | L    | L    | Н   | AUTO REFRESH                                      | 7     |
|                        | L   | L    | L    | L   | LOAD MODE REGISTER                                | 7     |
|                        | L   | L    | Н    | L   | PRECHARGE                                         | 11    |
| Row active             | L   | Н    | L    | Н   | READ (Select column and start READ burst)         | 10    |
|                        | L   | Н    | L    | L   | WRITE (Select column and start WRITE burst)       | 10    |
|                        | L   | L    | Н    | L   | PRECHARGE (Deactivate row in bank or banks)       | 8     |
| Read                   | L   | Н    | L    | Н   | READ (Select column and start new READ burst)     | 10    |
| (auto                  | L   | Н    | L    | L   | WRITE (Select column and start WRITE burst)       | 10    |
| precharge<br>disabled) | L   | L    | Н    | L   | PRECHARGE (Truncate READ burst, start PRECHARGE)  | 8     |
| uisableu)              | L   | Н    | Н    | L   | BURST TERMINATE                                   | 9     |
| Write                  | L   | Н    | L    | Н   | READ (Select column and start READ burst)         | 10    |
| (auto                  | L   | Н    | L    | L   | WRITE (Select column and start new WRITE burst)   | 10    |
| precharge<br>disabled) | L   | L    | Н    | L   | PRECHARGE (Truncate WRITE burst, start PRECHARGE) | 8     |
| uisableu)              | L   | Н    | Н    | L   | BURST TERMINATE                                   | 9     |

Notes: 1. This table applies when CKE<sub>n-1</sub> was HIGH and CKE<sub>n</sub> is HIGH (see Table 10) and after <sup>t</sup>XSR has been met (if the previous state was self refresh).

- 2. This table is bank-specific, except where noted, that is, the current state is for a specific bank and the commands shown are those allowed to be issued to that bank when in that state. Exceptions are covered in the notes below.
- 3. Current state definitions:

Idle: The bank has been precharged, and <sup>t</sup>RP has been met.

- Row active: A row in the bank has been activated, and <sup>t</sup>RCD has been met. No data bursts/accesses and no register accesses are in progress.
  - Read: A READ burst has been initiated, with auto precharge disabled, and has not yet terminated or been terminated.
  - Write: A WRITE burst has been initiated, with auto precharge disabled, and has not yet terminated or been terminated.
- 4. The following states must not be interrupted by a command issued to the same bank. COM-MAND INHIBIT or NOP commands, or allowable commands to the other bank should be issued on any clock edge occurring during these states. Allowable commands to the other bank are determined by its current state and Table 11, and according to Table 12 on page 45.

| Precharging:                      | Starts with registration of a PRECHARGE command and ends when <sup>t</sup> RP is met. Once <sup>t</sup> RP is met, the bank will be in the idle state.                     |
|-----------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Row activating:                   | Starts with registration of an ACTIVE command and ends when <sup>t</sup> RCD is met. Once <sup>t</sup> RCD is met, the bank will be in the row active state.               |
| Read w/auto<br>precharge enabled: | Starts with registration of a READ command with auto precharge enabled and ends when ${}^t\!RP$ has been met. Once ${}^t\!RP$ is met, the bank will be in the idle state.  |
|                                   | Starts with registration of a WRITE command with auto precharge enabled and ends when ${}^t\!RP$ has been met. Once ${}^t\!RP$ is met, the bank will be in the idle state. |



- 5. The following states must not be interrupted by any executable command; COMMAND INHIBIT or NOP commands must be applied on each positive clock edge during these states.
  - Refreshing: Starts with registration of an AUTO REFRESH command and ends when <sup>t</sup>RC is met. Once <sup>t</sup>RC is met, the SDRAM will be in the all banks idle state.
  - Accessing mode Starts with registration of a LOAD MODE REGISTER command and ends register: when <sup>t</sup>MRD has been met. Once <sup>t</sup>MRD is met, the SDRAM will be in the all banks idle state.
  - Precharging all: Starts with registration of a PRECHARGE ALL command and ends when <sup>t</sup>RP is met. Once <sup>t</sup>RP is met, all banks will be in the idle state.
- 6. All states and sequences not shown are illegal or reserved.
- 7. Not bank-specific; requires that all banks are idle.
- 8. May or may not be bank-specific; if all banks are to be precharged, all must be in a valid state for precharging.
- 9. Not bank-specific; BURST TERMINATE affects the most recent READ or WRITE burst, regardless of bank.
- 10. READs or WRITEs listed in the Command (Action) column include READs or WRITEs with auto precharge enabled and READs or WRITEs with auto precharge disabled.
- 11. Does not affect the state of the bank and acts as a NOP to that bank.



# Table 12: Truth Table 4 - Current State Bank n, Command to Bank m

Notes: 1–6; notes appear below and on page 46

| Current<br>State          | CS# | RAS# | CAS# | WE# | Command (Action)                                  | Notes    |
|---------------------------|-----|------|------|-----|---------------------------------------------------|----------|
| Any                       | Н   | Х    | Х    | Х   | COMMAND INHIBIT (NOP/Continue previous operation) |          |
|                           | L   | Н    | Н    | Н   | NO OPERATION (NOP/Continue previous operation)    |          |
| Idle                      | Х   | Х    | Х    | Х   | Any command otherwise allowed to bank m           |          |
| Row                       | L   | L    | Н    | Н   | ACTIVE (Select and activate row)                  |          |
| activating,               | L   | Н    | L    | Н   | READ (Select column and start READ burst)         | 7        |
| active, or<br>precharging | L   | Н    | L    | L   | WRITE (Select column and start WRITE burst)       | 7        |
| precharging               | L   | L    | Н    | L   | PRECHARGE                                         |          |
| Read                      | L   | L    | Н    | Н   | ACTIVE (Select and activate row)                  |          |
| (auto                     | L   | Н    | L    | Н   | READ (Select column and start new READ burst)     | 7, 10    |
| precharge<br>disabled)    | L   | Н    | L    | L   | WRITE (Select column and start WRITE burst)       | 7, 11    |
| uisabieu)                 | L   | L    | Н    | L   | PRECHARGE                                         | 9        |
| Write                     | L   | L    | Н    | Н   | ACTIVE (Select and activate row)                  |          |
| (auto                     | L   | Н    | L    | Н   | READ (Select column and start READ burst)         | 7, 12    |
| precharge<br>disabled)    | L   | Н    | L    | L   | WRITE (Select column and start new WRITE burst)   | 7, 13    |
| uisabieu)                 | L   | L    | Н    | L   | PRECHARGE                                         | 9        |
| Read                      | L   | L    | Н    | Н   | ACTIVE (Select and activate row)                  |          |
| (with auto                | L   | Н    | L    | Н   | READ (Select column and start new READ burst)     | 7, 8, 14 |
| precharge)                | L   | Н    | L    | L   | WRITE (Select column and start WRITE burst)       | 7, 8, 15 |
|                           | L   | L    | Н    | L   | PRECHARGE                                         | 9        |
| Write                     | L   | L    | Н    | Н   | ACTIVE (Select and activate row)                  |          |
| (with auto                | L   | Н    | L    | Н   | READ (Select column and start READ burst)         | 7, 8, 16 |
| precharge)                | L   | Н    | L    | L   | WRITE (Select column and start new WRITE burst)   | 7, 8, 17 |
|                           | L   | L    | Н    | L   | PRECHARGE                                         | 9        |

Notes: 1. This table applies when CKE<sub>n-1</sub> was HIGH and CKEn is HIGH (see Table 10 on page 42) and after <sup>t</sup>XSR has been met (if the previous state was self refresh).

- 2. This table describes alternate bank operation, except where noted; that is, the current state is for bank *n* and the commands shown are those allowed to be issued to bank *m* (assuming that bank *m* is in such a state that the given command is allowable). Exceptions are covered in the notes below.
- 3. Current state definitions:

Idle: The bank has been precharged, and <sup>t</sup>RP has been met.

- Row active: A row in the bank has been activated, and <sup>t</sup>RCD has been met. No data bursts/accesses and no register accesses are in progress.
  - Read: A READ burst has been initiated, with auto precharge disabled, and has not yet terminated or been terminated.
  - Write: A WRITE burst has been initiated, with auto precharge disabled, and has not yet terminated or been terminated.
- Read w/auto Starts with registration of a READ command with auto precharge precharge enabled: enabled, and ends when <sup>t</sup>RP has been met. Once <sup>t</sup>RP is met, the bank will be in the idle state.
- Write w/auto Starts with registration of a WRITE command with auto precharge precharge enabled: enabled, and ends when <sup>t</sup>RP has been met. Once <sup>t</sup>RP is met, the bank will be in the idle state.
- 4. AUTO REFRESH, SELF REFRESH, and LOAD MODE REGISTER commands may only be issued when all banks are idle.



- 5. A BURST TERMINATE command cannot be issued to another bank; it applies to the bank represented by the current state only.
- 6. All states and sequences not shown are illegal or reserved.
- 7. READs or WRITEs to bank *m* listed in the Command (Action) column include READs or WRITEs with auto precharge enabled and READs or WRITEs with auto precharge disabled.
- 8. CONCURRENT AUTO PRECHARGE: Bank *n* will initiate the AUTO PRECHARGE command when its burst has been interrupted by bank *m*'s burst.
- 9. Burst in bank *n* continues as initiated.
- 10. For a READ without auto precharge interrupted by a READ (with or without auto precharge), the READ to bank *m* will interrupt the READ on bank *n*, CL later (see Figure 14 on page 29).
- 11. For a READ without auto precharge interrupted by a WRITE (with or without auto precharge), the WRITE to bank *m* will interrupt the READ on bank *n* when registered (see Figures 16 and 17 on page 31). DQM should be used one clock prior to the WRITE command to prevent bus contention.
- 12. For a WRITE without auto precharge interrupted by a READ (with or without auto precharge), the READ to bank *m* will interrupt the WRITE on bank *n* when registered (see Figure 24 on page 35), with the data-out appearing CL later. The last valid WRITE to bank *n* will be data-in registered one clock prior to the READ to bank *m*.
- 13. For a WRITE without auto precharge interrupted by a WRITE (with or without auto precharge), the WRITE to bank *m* will interrupt the WRITE on bank *n* when registered (see Figure 22 on page 35). The last valid WRITE to bank *n* will be data-in registered one clock prior to the READ to bank *m*.
- 14. For a READ with auto precharge interrupted by a READ (with or without auto precharge), the READ to bank *m* will interrupt the READ on bank *n*, CL later. The precharge to bank *n* will begin when the READ to bank *m* is registered (see Figure 30 on page 40).
- 15. For a READ with auto precharge interrupted by a WRITE (with or without auto precharge), the WRITE to bank *m* will interrupt the READ on bank *n* when registered. DQM should be used two clocks prior to the WRITE command to prevent bus contention. The precharge to bank *n* will begin when the WRITE to bank *m* is registered (see Figure 31 on page 40).
- 16. For a WRITE with auto precharge interrupted by a READ (with or without auto precharge), the READ to bank *m* will interrupt the WRITE on bank *n* when registered, with the data-out appearing CL later. The precharge to bank *n* will begin after <sup>t</sup>WR is met, where <sup>t</sup>WR begins when the READ to bank *m* is registered. The last valid WRITE to bank *n* will be data-in registered one clock prior to the READ to bank *m* (see Figure 32 on page 41).
- 17. For a WRITE with auto precharge interrupted by a WRITE (with or without auto precharge), the WRITE to bank *m* will interrupt the WRITE on bank *n* when registered. The precharge to bank *n* will begin after <sup>t</sup>WR is met, where <sup>t</sup>WR begins when the WRITE to bank *m* is registered. The last valid WRITE to bank *n* will be data registered one clock prior to the WRITE to bank *m* (see Figure 33 on page 41).



# **Electrical Specifications**

Stresses greater than those listed in Table 13 may cause permanent damage to the device. This is a stress rating only, and functional operation of the device at these or any other conditions above those indicated in the operational sections of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect reliability.

Table 13: Absolute Maximum Ratings

| Parameter                                          | Min | Max  | Units |
|----------------------------------------------------|-----|------|-------|
| Voltage on VDD, VDDQ supply relative to Vss        | -1  | +4.6 | V     |
| Voltage on inputs, NC, or I/O pins relative to Vss | -1  | +4.6 | V     |
| Operating temperature                              |     |      |       |
| T <sub>A</sub> (commercial)                        | 0   | +70  | °C    |
| T <sub>A</sub> (industrial "IT")                   | -40 | +85  | °C    |
| Storage temperature (plastic)                      | -55 | +150 | °C    |
| Power dissipation                                  | -   | 1    | W     |

# **Temperature and Thermal Impedance**

It is imperative that the SDRAM device's temperature specifications, shown in Table 14 on page 48, be maintained in order to ensure the junction temperature is in the proper operating range to meet data sheet specifications. An important step in maintaining the proper junction temperature is using the device's thermal impedances correctly. The thermal impedances are listed in Table 15 on page 48 for the applicable die revision and packages being made available. These thermal impedance values vary according to the density, package, and particular design used for each device.

Incorrectly using thermal impedances can produce significant errors. Read Micron technical note TN-00-08, "Thermal Applications" prior to using the thermal impedances listed in Table 15. To ensure the compatibility of current and future designs, contact Micron Applications Engineering to confirm thermal impedance values.

The SDRAM device's safe junction temperature range can be maintained when the  $T_C$  specification is not exceeded. In applications where the device's ambient temperature is too high, use of forced air and/or heat sinks may be required in order to satisfy the case temperature specifications.



## Table 14: Temperature Limits

| Parameter                   | Symbol            | Min | Max | Units | Notes      |
|-----------------------------|-------------------|-----|-----|-------|------------|
| Operating case temperature: | Т <sub>С</sub>    |     |     | °C    | 1, 2, 3, 4 |
| Commercial                  |                   | 0   | 80  |       |            |
| Industrial                  |                   | -40 | 90  |       |            |
| Junction temperature:       | Tj                |     |     | °C    | 3          |
| Commercial                  | -                 | 0   | 85  |       |            |
| Industrial                  |                   | -40 | 95  |       |            |
| Ambient temperature:        | Τ <sub>Α</sub>    |     |     | °C    | 3, 5       |
| Commercial                  |                   | 0   | 70  |       |            |
| Industrial                  |                   | -40 | 85  |       |            |
| Peak reflow temperature     | T <sub>PEAK</sub> | -   | 260 | °C    |            |

Notes: 1. MAX operating case temperature, T<sub>C</sub>, is measured in the center of the package on the top side of the device, as shown in Figure 34, Figure 35, and Figure 36 on page 49.

- 2. Device functionality is not guaranteed if the device exceeds maximum  $T_C$  during operation.
- 3. Both temperature specifications must be satisfied
- 4. The case temperature should be measured by gluing a thermocouple to the top center of the component. This should be done with a 1mm bead of conductive epoxy, as defined by the JEDEC EIA/JESD51 standards. Care should be taken to ensure the thermocouple bead is touching the case.
- 5. Operating ambient temperature surrounding the package.

### Table 15: Thermal Impedance Simulated Values

| Die Revision | Package | Substrate | θ JA (°C/W)<br>Airflow =<br>0m/s | θ JA (°C/W)<br>Airflow =<br>1m/s | θ JA (°C/W)<br>Airflow =<br>2m/s | θ <b>JB (°C/W)</b> | θ <b>JC (°C/W)</b> |
|--------------|---------|-----------|----------------------------------|----------------------------------|----------------------------------|--------------------|--------------------|
| D            | 54-pin  | 2-layer   | 81                               | 63.8                             | 57.6                             | 45.3               | 10.3               |
|              | TSOP    | 4-layer   | 44                               | 47.3                             | 44.5                             | 39.1               |                    |
|              | 54-ball | 2-layer   | 64.9                             | 50.8                             | 44.8                             | 31.4               | 3.2                |
|              | VFBGA   | 4-layer   | 51.5                             | 41.6                             | 38.1                             | 31.4               |                    |
|              | 60-ball | 2-layer   | 67                               | 51.2                             | 47.8                             | 19.7               | 6.7                |
|              | FBGA    | 4-layer   | 40.9                             | 35.1                             | 32.2                             | 18.6               |                    |

Notes: 1. For designs expected to last beyond the die revision listed, contact Micron Applications Engineering to confirm thermal impedance values.

- 2. Thermal resistance data is sampled from multiple lots and the values should be viewed as typical.
- 3. These are estimates; actual results may vary.











Figure 36: Example Temperature Test Point Location, 60-Ball FBGA: Top View





## Table 16: DC Electrical Characteristics and Operating Conditions

Notes: 1, 5, 6; notes appear on page 53; VDD, VDDQ =  $+3.3V \pm 0.3V$ 

| Parameter/Condition                                                                              | Symbol    | Min  | Max       | Units | Notes |
|--------------------------------------------------------------------------------------------------|-----------|------|-----------|-------|-------|
| Supply voltage                                                                                   | Vdd, VddQ | 3    | 3.6       | V     |       |
| Input high voltage: Logic 1; All inputs                                                          | Vih       | 2    | VDD + 0.3 | V     | 22    |
| Input low voltage: Logic 0; All inputs                                                           | VIL       | -0.3 | 0.8       | V     | 22    |
| Input leakage current: Any input $0V \le Vin \le VDD$<br>(All other pins not under test = $0V$ ) | li        | -5   | 5         | μA    |       |
| Output leakage current: DQs are disabled; $0V \le Vout \le VDDQ$                                 | loz       | -5   | 5         | μA    |       |
| Output levels:<br>Output high voltage (Iout = -4mA)                                              | Voн       | 2.4  | -         | V     |       |
| Output low voltage (IOUT = 4mA)                                                                  | Vol       | -    | 0.4       | V     |       |

### Table 17: IDD Specifications and Conditions

Notes: 1, 5, 6, 11, 13; notes appear on page 53; VDD, VDDQ = +3.3V ±0.3V

|                                                                                                      |                                                                               | М    | ax  |       |                  |                          |  |
|------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------|------|-----|-------|------------------|--------------------------|--|
| Parameter/Condition                                                                                  | Symbol                                                                        | -7E  | -75 | Units | Notes            |                          |  |
| Operating current: Active mode;<br>Burst = 2; Read or write; <sup>t</sup> RC = <sup>t</sup> RC (MIN) | IDD1                                                                          | 135  | 125 | mA    | 3, 18, 19,<br>32 |                          |  |
| Standby current: Power-Down mode;<br>All banks idle; CKE = LOW                                       | IDD2                                                                          | 2    | 2   | mA    | 32               |                          |  |
| Standby current: Active mode;<br>CKE = HIGH; CS# = HIGH; All banks active<br>accesses in progress    | IDD3                                                                          | 40   | 40  | mA    | 3, 12, 19,<br>32 |                          |  |
| Operating current: Burst mode;<br>Page burst; Read or write; All banks active                        | Operating current: Burst mode;<br>Page burst; Read or write; All banks active |      |     | 135   | mA               | 3, 18, 19,<br>32         |  |
| Auto refresh current                                                                                 | <sup>t</sup> RFC = <sup>t</sup> RFC (MIN)                                     | IDD5 | 285 | 270   | mA               | 3, 12, 18,<br>19, 32, 33 |  |
| CS# = HIGH; CKE = HIGH                                                                               | <sup>t</sup> RFC = 7.81µs                                                     | IDD6 | 3.5 | 3.5   | mA               |                          |  |
| Self refresh current: CKE ≤ 0.2V Standard                                                            |                                                                               | IDD7 | 2.5 | 2.5   | mA               | 4                        |  |
|                                                                                                      | Low power (L)                                                                 | ldd7 | 1.5 | 1.5   | mA               |                          |  |



## Table 18: Capacitance

Note: 2; notes appear on page 53

| Parameter – TSOP "TG" Package                |     | Min | Max | Units | Notes |  |  |  |
|----------------------------------------------|-----|-----|-----|-------|-------|--|--|--|
| Input capacitance: CLK                       | Ci1 | 2.5 | 3.5 | pF    | 29    |  |  |  |
| Input capacitance: All other input-only pins | Cı2 | 2.5 | 3.8 | pF    | 30    |  |  |  |
| Input/Output capacitance: DQs                | Сю  | 4.0 | 6.0 | pF    | 31    |  |  |  |
| Parameter – FBGA "FB" and "FG" Package       |     |     |     |       |       |  |  |  |
| Input capacitance: CLK                       | Ci1 | 1.5 | 3.5 | pF    | 34    |  |  |  |
| Input capacitance: All other input-only pins | CI2 | 1.5 | 3.8 | pF    | 35    |  |  |  |
| Input/Output capacitance: DQs                | Сю  | 3.0 | 6.0 | pF    | 36    |  |  |  |

# Table 19: Electrical Characteristics and Recommended AC Operating Conditions

Notes: 5, 6, 8, 9, 11; notes appear on page 53

| AC Characteristics<br>Parameter                      |           |                    | -7      | 'E      | -7             | /5      | Units | Notes |
|------------------------------------------------------|-----------|--------------------|---------|---------|----------------|---------|-------|-------|
|                                                      |           | Symbol             | Min     | Max     | Min            | Max     |       |       |
| Access time from CLK (pos.                           | CL = 3    | <sup>t</sup> AC(3) |         | 5.4     |                | 5.4     | ns    | 27    |
| edge)                                                | CL = 2    | <sup>t</sup> AC(2) |         | 5.4     |                | 6       | ns    |       |
| Address hold time                                    | •         | <sup>t</sup> AH    | 0.8     |         | 0.8            |         | ns    |       |
| Address setup time                                   |           | <sup>t</sup> AS    | 1.5     |         | 1.5            |         | ns    |       |
| CLK high-level width                                 |           | <sup>t</sup> CH    | 2.5     |         | 2.5            |         | ns    |       |
| CLK low-level width                                  |           | <sup>t</sup> CL    | 2.5     |         | 2.5            |         | ns    |       |
| Clock cycle time                                     | CL = 3    | <sup>t</sup> CK(3) | 7       |         | 7.5            |         | ns    | 23    |
|                                                      | CL = 2    | <sup>t</sup> CK(2) | 7.5     |         | 10             |         | ns    | 23    |
| CKE hold time                                        |           | <sup>t</sup> CKH   | 0.8     |         | 0.8            |         | ns    |       |
| CKE setup time                                       |           | <sup>t</sup> CKS   | 1.5     |         | 1.5            |         | ns    | 37    |
| CS#, RAS#, CAS#, WE#, DQM h                          | old time  | <sup>t</sup> CMH   | 0.8     |         | 0.8            |         | ns    |       |
| CS#, RAS#, CAS#, WE#, DQM se                         | etup time | <sup>t</sup> CMS   | 1.5     |         | 1.5            |         | ns    |       |
| Data-in hold time                                    |           | <sup>t</sup> DH    | 0.8     |         | 0.8            |         | ns    |       |
| Data-in setup time                                   |           | <sup>t</sup> DS    | 1.5     |         | 1.5            |         | ns    |       |
| Data-out High-Z time                                 | CL = 3    | <sup>t</sup> HZ(3) |         | 5.4     |                | 5.4     | ns    | 10    |
| -                                                    | CL = 2    | <sup>t</sup> HZ(2) |         | 5.4     |                | 6       | ns    | 10    |
| Data-out Low-Z time                                  |           | <sup>t</sup> LZ    | 1       |         | 1              |         | ns    |       |
| Data-out hold time (load)                            |           | <sup>t</sup> OH    | 3       |         | 3              |         | ns    |       |
| Data-out hold time (no load)                         |           | <sup>t</sup> OHN   | 1.8     |         | 1.8            |         | ns    | 28    |
| ACTIVE-to-PRECHARGE comma                            | and       | <sup>t</sup> RAS   | 37      | 120,000 | 44             | 120,000 | ns    |       |
| ACTIVE-to-ACTIVE command p                           | eriod     | <sup>t</sup> RC    | 60      |         | 66             |         | ns    |       |
| ACTIVE-to-READ or WRITE dela                         | ау        | <sup>t</sup> RCD   | 15      |         | 20             |         | ns    |       |
| Refresh period (8,192 rows)                          | -         | <sup>t</sup> REF   |         | 64      |                | 64      | ms    |       |
| Auto refresh period                                  |           | <sup>t</sup> RFC   | 66      |         | 66             |         | ns    |       |
| PRECHARGE command period                             |           | <sup>t</sup> RP    | 15      |         | 20             |         | ns    |       |
| ACTIVE bank <i>a</i> to ACTIVE bank <i>b</i> command |           | <sup>t</sup> RRD   | 14      |         | 15             |         | ns    |       |
| Transition time                                      |           | tT                 | 0.3     | 1.2     | 0.3            | 1.2     | ns    | 7     |
| Write recovery time                                  |           | <sup>t</sup> WR    | 1 CLK + | 1.2     | 0.3<br>1 CLK + | 1.2     | ns    | 24    |
|                                                      |           | VVIX               | 7ns     |         | 7.5ns          |         | 115   |       |
|                                                      |           |                    | 14      |         | 15             |         | ns    | 25    |
| Exit SELF REFRESH to ACTIVE c                        | ommand    | <sup>t</sup> XSR   | 67      |         | 75             |         | ns    | 20    |



# Table 20: AC Functional Characteristics

Notes: 5, 6, 7, 8, 9, 11; notes appear on page 53

| Parameter                                               |        | Symbol              | -7E | -75 | Units           | Notes  |
|---------------------------------------------------------|--------|---------------------|-----|-----|-----------------|--------|
| READ/WRITE command to READ/WRITE command                |        | <sup>t</sup> CCD    | 1   | 1   | <sup>t</sup> CK | 17     |
| CKE to clock disable or power-down entry mode           |        | <sup>t</sup> CKED   | 1   | 1   | <sup>t</sup> CK | 14     |
| CKE to clock enable or power-down exit setup mode       |        | <sup>t</sup> PED    | 1   | 1   | <sup>t</sup> CK | 14     |
| DQM to input data delay                                 |        | <sup>t</sup> DQD    | 0   | 0   | <sup>t</sup> CK | 17     |
| DQM to data mask during WRITEs                          |        | <sup>t</sup> DQM    | 0   | 0   | <sup>t</sup> CK | 17     |
| DQM to data High-Z during READs                         |        | <sup>t</sup> DQZ    | 2   | 2   | <sup>t</sup> CK | 17     |
| WRITE command to input data delay                       |        | <sup>t</sup> DWD    | 0   | 0   | <sup>t</sup> CK | 17     |
| Data-in to ACTIVE command                               |        | <sup>t</sup> DAL    | 4   | 5   | <sup>t</sup> CK | 15, 21 |
| Data-in to PRECHARGE command                            |        | <sup>t</sup> DPL    | 2   | 2   | <sup>t</sup> CK | 16, 21 |
| Last data-in to BURST STOP command                      |        | <sup>t</sup> BDL    | 1   | 1   | <sup>t</sup> CK | 17     |
| Last data-in to new READ/WRITE command                  |        | <sup>t</sup> CDL    | 1   | 1   | <sup>t</sup> CK | 17     |
| Last data-in to PRECHARGE command                       |        | <sup>t</sup> RDL    | 2   | 2   | <sup>t</sup> CK | 16, 21 |
| LOAD MODE REGISTER command to ACTIVE or REFRESH command |        | <sup>t</sup> MRD    | 2   | 2   | <sup>t</sup> CK | 26     |
| Data-out to High-Z from PRECHARGE command               | CL = 3 | <sup>t</sup> ROH(3) | 3   | 3   | <sup>t</sup> CK | 17     |
|                                                         | CL = 2 | <sup>t</sup> ROH(2) | 2   | 2   | <sup>t</sup> CK | 17     |



# Notes

- 1. All voltages referenced to Vss.
- 2. This parameter is sampled. VDD, VDDQ = +3.3V; f = 1 MHz,  $T_A = 25$ °C; pin under test biased at 1.4V.
- 3. IDD is dependent on output loading and cycle rates. Specified values are obtained with minimum cycle time and the outputs open.
- 4. Enables on-chip refresh and address counters.
- 5. The minimum specifications are used only to indicate cycle time at which proper operation over the full temperature range is ensured;  $(0^{\circ}C \le T_A \le +70^{\circ}C \text{ for commercial})$  and  $(-40^{\circ}C \le T_A \le +85^{\circ}C \text{ for IT})$ .
- 6. An initial pause of 100µs is required after power-up, followed by two AUTO REFRESH commands, before proper device operation is ensured. (VDD and VDDQ must be powered up simultaneously. VSS and VSSQ must be at same potential.) The two AUTO REFRESH command wake-ups should be repeated any time the <sup>t</sup>REF refresh requirement is exceeded.
- 7. AC characteristics assume  ${}^{t}T = 1ns$ .
- 8. In addition to meeting the transition rate specification, the clock and CKE must transit between VIH and VIL (or between VIL and VIH) in a monotonic manner.
- 9. Outputs measured at 1.5V with equivalent load:

± 50pF

- 10. <sup>t</sup>HZ defines the time at which the output achieves the open circuit condition; it is not a reference to VOH or VOL. The last valid data element will meet <sup>t</sup>OH before going High-Z.
- 11. AC operating and IDD test conditions have VIL = 0V and VIH = 3.0V using a measurement reference level of 1.5V. If the input transition time is longer than 1ns, then the timing is measured from VIL (MAX) and VIH (MIN) and no longer from the 1.5V midpoint. CLK should always be 1.5V referenced to crossover. Refer to Micron Technical Note TN-48-09.
- 12. Other input signals are allowed to transition no more than once every two clocks and are otherwise at valid VIH or VIL levels.
- 13. IDD specifications are tested after the device is properly initialized.
- 14. Timing actually specified by <sup>t</sup>CKS; clock(s) specified as a reference only at minimum cycle rate.
- 15. Timing actually specified by <sup>t</sup>WR plus <sup>t</sup>RP; clock(s) specified as a reference only at minimum cycle rate.
- 16. Timing actually specified by <sup>t</sup>WR.
- 17. Required clocks are specified by JEDEC functionality and are not dependent on any timing parameter.
- **18**. The IDD current will increase or decrease proportionally according to the amount of frequency alteration for the test condition.
- 19. Address transitions average one transition every two clocks.
- 20. CLK must be toggled a minimum of two times during this period.
- 21. Based on  ${}^{t}CK = 7.5$ ns for -75 and -7E.





- 22. VIH overshoot: VIH (MAX) = VDDQ + 2V for a pulse width  $\leq$  3ns, and the pulse width cannot be greater than one third of the cycle rate. VIL undershoot: VIL (MIN) = -2V for a pulse width  $\leq$  3ns.
- 23. The clock frequency must remain constant (stable clock is defined as a signal cycling within timing constraints specified for the clock pin) during access or precharge states (READ, WRITE, including <sup>t</sup>WR, and PRECHARGE commands). CKE may be used to reduce the data rate.
- 24. Auto precharge mode only. The precharge timing budget (<sup>t</sup>RP) begins 7ns for -7E and 7.5ns for -75 after the first clock delay, after the last WRITE is executed.
- 25. Precharge mode only.
- 26. JEDEC and PC100 specify three clocks.
- 27. <sup>t</sup>AC for -75/-7E at CL = 3 with no load is 4.6ns and is guaranteed by design.
- 28. Parameter guaranteed by design.
- 29. PC100 specifies a maximum of 4pF.
- 30. PC100 specifies a maximum of 5pF.
- 31. PC100 specifies a maximum of 6.5pF.
- 32. For -75, CL = 3 and  ${}^{t}CK = 7.5$ ns; for -7E, CL = 2 and  ${}^{t}CK = 7.5$ ns.
- 33. CKE is HIGH during REFRESH command period <sup>t</sup>RFC (MIN) else CKE is LOW. The IDD6 limit is actually a nominal value and does not result in a fail value.
- 34. PC133 specifies a minimum of 2.5pF.
- 35. PC133 specifies a minimum of 2.5pF.
- 36. PC133 specifies a minimum of 3.0pE
- 37. For operating frequencies  $\leq$  45 MHz <sup>t</sup>CKS = 3.0ns.



# **Timing Diagrams**

# Figure 37: Initialize and Load Mode Register



Notes: 1. The mode register may be loaded prior to the AUTO REFRESH cycles if desired.

- 2. If CS is HIGH at clock HIGH time, all commands applied are NOP.
  - 3. JEDEC and PC100 specify three clocks.
  - 4. Outputs are guaranteed High-Z after command is issued.
  - 5. A12 should be a LOW at  ${}^{t}P$  + 1.



### Figure 38: Power-Down Mode



Notes: 1. Violating refresh requirements during power-down may result in a loss of data.



### Figure 39: Clock Suspend Mode



Notes: 1. For this example, BL = 2, CL = 3, and auto precharge is disabled.

 x16: A9, A11 and A12 = "Don't Care" x8: A11 and A12 = "Don't Care" x4: A12 = "Don't Care."



### Figure 40: Auto Refresh Mode



Notes: 1. <sup>t</sup>RFC must not be interrupted by any executable command; COMMAND INHIBIT or NOP must be applied on each positive edge during <sup>t</sup>RFC.



### Figure 41: Self Refresh Mode



- Notes: 1. No maximum time limit for self refresh. <sup>t</sup>RAS (MAX) applies to non-self refresh mode.
  - 2. <sup>t</sup>XSR requires minimum of two clocks regardless of frequency or timing.
    - 3. As a general rule, any time self refresh is exited, the DRAM may not re-enter the self refresh mode until all rows have been refreshed by the AUTO REFRESH command at the distributed refresh rate, <sup>t</sup>REF, or faster. However, the following exceptions are allowed:
      - 3a. The DRAM has been in self refresh mode for a minimum of 64mS prior to exiting.
      - 3b. <sup>t</sup>XSR is not violated.
      - 3c. At least two AUTO REFRESH commands are preformed during each 7.81µs interval while the DRAM remains out of the self refresh mode.





Figure 42: Read - Without Auto Precharge

- Notes: 1. For this example, BL = 4, CL = 2, and the READ burst is followed by a "manual" PRECHARGE.
  2. x16: A9, A11, and A12 = "Don't Care"
  - x8: A11 and A12 = "Don't Care" x4: A12 = "Don't Care."





#### Figure 43: Read – With Auto Precharge

DON'T CARE

Notes: 1. For this example, BL = 4 and CL = 2. 2. x16: A9, A11, and A12 = "Don't Care"

x8: A11 and A12 = "Don't Care."





## Figure 44: Single Read – Without Auto Precharge

Notes: 1. For this example, BL = 1, CL = 2, and the READ burst is followed by a "manual" PRECHARGE.

- 2. PRECHARGE command not allowed (would violate <sup>t</sup>RAS).
- x16: A9, A11, and A12 = "Don't Care" x8: A11 and A12 = "Don't Care" x4: A12 = "Don't Care."





### Figure 45: Single Read – With Auto Precharge

Notes: 1. For this example, BL = 1 and CL = 2.

- 2. PRECHARGE command not allowed (would violate <sup>t</sup>RAS).
- x16: A9, A11, and A12 = "Don't Care" x8: A11 and A12 = "Don't Care" x4: A12 = "Don't Care."





Figure 46: Alternating Bank Read Accesses

DON'T CARE

Notes: 1. For this example, BL = 4 and CL = 2.

 x16: A9, A11, and A12 = "Don't Care" x8: A11 and A12 = "Don't Care" x4: A12 = "Don't Care."







- 2. x16: A9, A11, and A12 = "Don't Care"
  - x8: A11 and A12 = "Don't Care"
  - x4: A12 = "Don't Care."
  - 3. Page left open; no <sup>t</sup>RP.













#### Figure 49: Write – Without Auto Precharge

- Notes: 1. For this example, BL = 4 and the WRITE burst is followed by a "manual" PRECHARGE.
  - 2. 14ns to 15ns is required between <Din m+3> and the PRECHARGE command, regardless of frequency.
    - x16: A9, A11, and A12 = "Don't Care" x8: A11 and A12 = "Don't Care" x4: A12 = "Don't Care."





Figure 50: Write – With Auto Precharge

DON'T CARE

Notes: 1. For this example, BL = 4. 2. x16: A9, A11, and A12 = "Don't Care" x8: A11 and A12 = "Don't Care" x4: A12 = "Don't Care."







### Figure 51: Single Write - Without Auto Precharge

Notes: 1. For this example, BL = 1 and the WRITE burst is followed by a "manual" PRECHARGE.

- 14ns to 15ns is required between <DIN m> and the PRECHARGE command, regardless of frequency. With a single WRITE, <sup>t</sup>WR has been increased to meet minimum <sup>t</sup>RAS requirement.
- x16: A8, A9, and A11 = "Don't Care" x8: A9 and A11 = "Don't Care" x4: A11 = "Don't Care."
- 4. PRECHARGE command not allowed (would violate <sup>t</sup>RAS).





### Figure 52: Single Write - With Auto Precharge

DON'T CARE

- Notes: 1. For this example, BL = 1.
  - 2. Requires one clock plus time (7ns to 7.5ns) with auto precharge or 14ns to 15ns with PRE-CHARGE.
  - x16: A9, A11, and A12 = "Don't Care" x8: A11 and A12 = "Don't Care" x4: A12 = "Don't Care."
  - 4. WRITE command not allowed (would violate <sup>t</sup>RAS).





#### Figure 53: Alternating Bank Write Accesses

Notes: 1. For this example, BL = 4.

- 2. Requires one clock plus time (7ns or 7.5ns) with auto precharge or 14ns to 15ns with PRE-CHARGE.
- x16: A9, A11, and A12 = "Don't Care" x8: A11 and A12 = "Don't Care" x4: A12 = "Don't Care."







Notes: 1. x16: A9, A11, and A12 = "Don't Care" x8: A11 and A12 = "Don't Care" x4: A12 = "Don't Care."

- 2. <sup>t</sup>WR must be satisfied prior to PRECHARGE command.
- 3. Page left open; no <sup>t</sup>RP.









Downloaded from Elcodis.com electronic components distributor



# **Package Dimensions**

# Figure 56: 54-Pin Plastic TSOP (400 mil)



- 2. Package width and length do not include mold protrusion; allowable mold protrusion is 0.25mm per side.
- 3. "2X" means the notch is present in two locations (both ends of the device).









- 2. Recommended pad size for PCB is 0.33mm ±0.025mm.
- 3. Top side part marking decode can be found at: www.micron.com/support/designsupport/ tools/fbga/decoder.





### Figure 58: 54-Ball VFBGA "FG" Package, 8mm x 14mm (x16)

Notes: 1. All dimensions in millimeters.

- 2. Recommended pad size for PCB is 0.4mm ±0.065mm.
- 3. Top side part marking decode can be found at: http://www.micron.com/decoder.



8000 S. Federal Way, P.O. Box 6, Boise, ID 83707-0006, Tel: 208-368-3900 prodmktg@micron.com www.micron.com Customer Comment Line: 800-932-4992 Micron, the M logo, and the Micron logo are trademarks of Micron Technology, Inc. All other trademarks are the property of their respective owners. This data sheet contains minimum and maximum limits specified over the complete power supply and temperature range

This data sheet contains minimum and maximum limits specified over the complete power supply and temperature range for production devices. Although considered final, these specifications are subject to change, as further product development and data characterization sometimes occur.