

# **14-Bit, 40 MSPS/65 MSPS A/D Converter**

# **AD6644**

#### **FEATURES**

**65 MSPS Guaranteed Sample Rate 40 MSPS Version Available Sampling Jitter < 300 fs 100 dB Multitone SFDR 1.3 W Power Dissipation Differential Analog Inputs Digital Outputs Twos Complement Format 3.3 V CMOS Compatible Data Ready for Output Latching**

#### **APPLICATIONS**

**Multichannel, Multimode Receivers AMPS, IS-136, CDMA, GSM, Third Generation Single Channel Digital Receivers Antenna Array Processing Communications Instrumentation Radar, Infrared Imaging Instrumentation**

#### **PRODUCT DESCRIPTION**

The AD6644 is a high speed, high performance, monolithic 14-bit analog-to-digital converter. All necessary functions, including track-and-hold (T/H) and reference, are included onchip to provide a complete conversion solution. The AD6644 provides CMOS compatible digital outputs. It is the third generation in a wideband ADC family, preceded by the AD9042 (12-bit 41 MSPS) and the AD6640 (12-bit 65 MSPS, IF sampling).

Designed for multichannel, multimode receivers, the AD6644 is part of ADI's new SoftCell™ transceiver chipset. The AD6644 achieves 100 dB multitone, spurious-free dynamic range (SFDR) through the Nyquist band. This breakthrough performance eases the burden placed on multimode digital receivers (software radios) which are typically limited by the ADC. Noise performance is exceptional; typical signal-to-noise ratio is 74 dB.

The AD6644 is also useful in single channel digital receivers designed for use in wide-channel bandwidth systems (CDMA, W-CDMA). With oversampling, harmonics can be placed outside the analysis bandwidth. Oversampling also facilitates the use of decimation receivers (such as the AD6620), allowing the noise floor in the analysis bandwidth to be reduced. By replacing traditional analog filters with predictable digital components, modern receivers can be built using fewer RF components, resulting in decreased manufacturing costs, higher manufacturing yields, and improved reliability.

The AD6644 is built on Analog Devices' high speed complementary bipolar process (XFCB) and uses an innovative, multipass circuit architecture. Units are packaged in a 52-lead Plastic Low Profile Quad Flat Pack (LQFP) specified from –25°C to +85°C.

#### **PRODUCT HIGHLIGHTS**

- 1. Guaranteed sample rate is 65 MSPS.
- 2. Fully differential analog input stage.
- 3. Digital outputs may be run on 3.3 V supply for easy interface to digital ASICs.
- 4. Complete solution: reference and track-and-hold.
- 5. Packaged in small, surface-mount, plastic, 52-lead LQFP.



#### **FUNCTIONAL BLOCK DIAGRAM**

#### REV. C

Information furnished by Analog Devices is believed to be accurate and reliable. However, no responsibility is assumed by Analog Devices for its use, nor for any infringements of patents or other rights of third parties that may result from its use. No license is granted by implication or otherwise under any patent or patent rights of Analog Devices. Trademarks and registered trademarks are the property of their respective companies.

**One Technology Way, P.O. Box 9106, Norwood, MA 02062-9106, U.S.A. Tel: 781/329-4700 www.analog.com**  $©$  2003 Analog Devices, Inc. All rights reserved.

# **AD6644–SPECIFICATIONS**

**DC SPECIFICATIONS** ( $AV_{CC} = 5 V$ ,  $DV_{CC} = 3.3 V$ ;  $T_{MIN} = -25°C$ ,  $T_{MAX} = +85°C$ )



#### **NOTES**

 ${}^{1}$ AV<sub>CC</sub> may be varied from 4.85 V to 5.25 V. However, rated ac (harmonics) performance is valid only over the range AV<sub>CC</sub> = 5.0 V to 5.25 V.

2Specified for dc supplies with linear rise time characteristics.

Specifications subject to change without notice.

### **DIGITAL SPECIFICATIONS**  $(AV_{CC} = 5 V, DV_{CC} = 3.3 V; T_{MIN} = -25°C, T_{MAX} = +85°C)$



NOTES

<sup>1</sup>All ac specifications tested by driving ENCODE and *ENCODE* differentially. Reference TPC 15 for performance versus encode power.

<sup>2</sup>Digital output logic levels: DV<sub>CC</sub> = 3.3 V, C<sub>LOAD</sub> = 10 pF. Capacitive loads >10 pF will degrade performance.

Specifications subject to change without notice.

#### **SWITCHING SPECIFICATIONS**  $\frac{(AV_{CC} = 5 V, DV_{CC} = 3.3 V; ENCODE and ENCODE = Maximum Conversion Rate MSPS;$  $T_{MIN} = -25$ °C,  $T_{MAX} = +85$ °C)



Specifications subject to change without notice.



### $\textbf{AC}$   $\textbf{SPECIFICATIONS}^1$  (AV<sub>CC</sub> = 5 V, DV<sub>CC</sub> = 3.3 V; ENCODE and  $\overline{\textbf{ENCODE}}$  = Maximum Conversion Rate MSPS; T<sub>MIN</sub> = -25°C, T<sub>MAX</sub> = +85°C)

NOTES

<sup>1</sup>All ac specifications tested by driving ENCODE and **ENCODE** differentially.

 ${}^{2}$ AV<sub>CC</sub> = 5 V to 5.25 V for rated ac performance.

 $3$ Analog input signal power swept from  $-7$  dBFS to  $-100$  dBFS.

 ${}^{4}$ F1 = 15 MHz, F2 = 15.5 MHz.

Specifications subject to change without notice.

#### **SWITCHING SPECIFICATIONS**  $\begin{array}{l} (AV_{CC} = 5 \text{ V}, \text{DV}_{CC} = 3.3 \text{ V}; \text{ENCODE and ENCODE} = \text{Maximum Conversion Rate MSPS}; \\ T_{MIN} = -25^{\circ} \text{C}, \text{T}_{MAX} = +85^{\circ} \text{C}, \text{C}_{LOAD} = 10 \text{ pF} \end{array}$  $T_{MIN} = -25^{\circ}C$ ,  $T_{MAX} = +85^{\circ}C$ ,  $C_{LOAD} = 10$  pF)



# **AD6644–SPECIFICATIONS**



NOTES

<sup>1</sup>Several timing parameters are a function of  $t_{\text{ENC}}$  and  $t_{\text{ENCH}}$ .

<sup>2</sup>To compensate for a change in duty cycle for  $t_{H\_DR}$  and  $t_{S\_DR}$  use the following equations:

 $Newt_{H\_DR} = (t_{H\_DR} - %$  *Change* $(t_{ENCH})) \times t_{ENC}/2$ 

 $Newt_{S}$ <sub>*DR*</sub> = ( $t_{S}$ <sub>*DR*</sub> – % *Change*( $t_{ENCH}$ ))  $\times$   $t_{ENC}/2$ .

3 ENCODE to DATA Delay (Hold Time) is the absolute minimum propagation delay through the analog-to-digital converter.

<sup>4</sup>ENCODE to DATA Delay (Setup Time) is calculated relative to 65 MSPS (50% duty cycle). In order to calculate t<sub>S E</sub> for a given encode use the following equation: *Newt<sub>S</sub>*<sub>E</sub> =  $t_{ENC(NEW)}$  –  $t_{ENC}$  +  $t_{S/E}$  (i.e., for 40 MSPS: *Newt<sub>S</sub>*  $_{E(TYP)}$  = 25  $\times$  10<sup>-9</sup> – 15.38  $\times$  10<sup>-9</sup> + 9.8  $\times$  10<sup>-9</sup> = 19.4  $\times$  10<sup>-3</sup>).

5 DRY is an inverted and delayed version of the encode clock. Any change in the duty cycle of the clock will correspondingly change the duty cycle of DRY.

 $^6$ Data Ready to DATA Delay (t<sub>H\_DR</sub> and t<sub>S\_DR</sub>) is calculated relative to 65 MSPS (50% duty cycle) and is dependent on t<sub>ENC</sub> and duty cycle. In order to calculate t<sub>H\_DR</sub> and  $t_{S,DR}$  for a given encode use the following equations:

 $Newton_{LDR} = t_{ENC(NEW)}/2 - t_{ENCH} + t_{H\_DR}$  (i.e., for 40 MSPS:  $Newton_{H\_DR(TYP)} = 12.5 \times 10^{-9} - 7.69 \times 10^{-9} + 8.6 \times 10^{-9} = 13.4 \times 10^{-9}$ ).

 $Newt_{S\_DR} = t_{ENC(NEW)}/2 - t_{ENCH} + t_{S\_DR}$  (i.e., for 40 MSPS:  $Newt_{S\_DR(TYP)} = 12.5 \times 10^{-9} - 7.69 \times 10^{-9} + 5.5 \times 10^{-9} = 10.3 \times 10^{-9}$ ).

Specifications subject to change without notice.



Figure 1. Timing Diagram

#### **ABSOLUTE MAXIMUM RATINGS<sup>1</sup>**

| Parameter                            | Min      | Max       | Unit            |
|--------------------------------------|----------|-----------|-----------------|
| <b>ELECTRICAL</b>                    |          |           |                 |
| $AV_{CC}$ Voltage                    | 0        |           | v               |
| $DV_{CC}$ Voltage                    | 0        |           |                 |
| Analog Input Voltage                 | 0        | $AV_{CC}$ |                 |
| Analog Input Current                 |          | 25        | mA              |
| Digital Input Voltage                | $\Omega$ | $AV_{CC}$ |                 |
| Digital Output Current               |          |           | mA              |
| ENVIRONMENTAL <sup>2</sup>           |          |           |                 |
| <b>Operating Temperature Range</b>   |          |           |                 |
| (Ambient)                            | $-25$    | $+85$     | $\rm ^{\circ}C$ |
| Maximum Junction Temperature         |          | 150       | $\circ$ C       |
| Lead Temperature (Soldering, 10 sec) |          | 300       | $\circ$ C       |
| Storage Temperature Range (Ambient)  | $-65$    | $+150$    | $\circ$ C       |

**NOTES** 

<sup>1</sup>Absolute maximum ratings are limiting values to be applied individually, and beyond which the serviceability of the circuit may be impaired. Functional operability is not necessarily implied. Exposure to absolute maximum rating conditions for an extended period of time may affect device reliability.

<sup>2</sup>Typical thermal impedances (52-lead LQFP):  $\theta_{JA} = 33^{\circ}$ C/W;  $\theta_{JC} = 11^{\circ}$ C/W. These measurements were taken on a 6-layer board in still air with a solid ground plane.

#### **EXPLANATION OF TEST LEVELS**

#### **Test Level**

- I 100% production tested.
- II 100% production tested at 25∞C, and guaranteed by design and characterization at temperature extremes.
- III Sample tested only.
- IV Parameter is guaranteed by design and characterization testing.
- V Parameter is a typical value only.

#### **ORDERING GUIDE**



#### **CAUTION**

ESD (electrostatic discharge) sensitive device. Electrostatic charges as high as 4000 V readily accumulate on the human body and test equipment and can discharge without detection. Although the AD6644 features proprietary ESD protection circuitry, permanent damage may occur on devices subjected to high energy electrostatic discharges. Therefore, proper ESD precautions are recommended to avoid performance degradation or loss of functionality.



#### **PIN FUNCTION DESCRIPTIONS**



#### **PIN CONFIGURATION**



**DNC = DO NOT CONNECT**

### **DEFINITIONS OF SPECIFICATIONS**

#### **Analog Bandwidth**

The analog input frequency at which the spectral power of the fundamental frequency (as determined by the FFT analysis) is reduced by 3 dB.

#### **Aperture Delay**

The delay between the 50% point of the rising edge of the ENCODE command and the instant at which the analog input is sampled.

#### **Aperture Uncertainty (Jitter)**

The sample-to-sample variation in aperture delay.

#### **Differential Analog Input Resistance, Differential Analog Input Capacitance, and Differential Analog Input Impedance**

The real and complex impedances measured at each analog input port. The resistance is measured statically and the capacitance and differential input impedances are measured with a network analyzer.

#### **Differential Analog Input Voltage Range**

The peak-to-peak differential voltage that must be applied to the converter to generate a full-scale response. Peak differential voltage is computed by observing the voltage on a single pin and subtracting the voltage from the other pin, which is 180∞ out of phase. Peak-to-peak differential is computed by rotating the input's phase 180∞ and taking the peak measurement again. The difference is then computed between both peak measurements.

#### **Differential Nonlinearity**

The deviation of any code width from an ideal 1 LSB step.

#### **Encode Pulsewidth/Duty Cycle**

Pulsewidth high is the minimum amount of time that the ENCODE pulse should be left in the logic 1 state to achieve rated performance; pulsewidth low is the minimum time ENCODE pulse should be left in a low state. See text for timing implications of changing  $t_{\text{ENCH}}$ . At a given clock rate, these specs define an acceptable ENCODE duty cycle.

#### **Full-Scale Input Power**

Expressed in dBm. Computed using the following equation:



#### **Harmonic Distortion, 2nd**

The ratio of the rms signal amplitude to the rms value of the second harmonic component, reported in dBc.

#### **Harmonic Distortion, 3rd**

The ratio of the rms signal amplitude to the rms value of the third harmonic component, reported in dBc.

#### **Integral Nonlinearity**

The deviation of the transfer function from a reference line measured in fractions of 1 LSB using a "best straight line" determined by a least-square curve fit.

#### **Minimum Conversion Rate**

The encode rate at which the SNR of the lowest analog signal frequency drops by no more than 3 dB below the guaranteed limit.

#### **Maximum Conversion Rate**

The encode rate at which parametric testing is performed.

#### **Output Propagation Delay**

The delay between a differential crossing of ENCODE and *ENCODE* and the time when all output data bits are within valid logic levels.

#### **Noise (for Any Range within the ADC)**

$$
V_{NOISE} = \sqrt{\left| Z \right| \times 0.001 \times 10 \left( \frac{FS_{dBm} - Signd_{dBFS}}{10} \right)}
$$

Where *Z* is the input impedance, *FS* is the full scale of the device for the frequency in question, *SNR* is the value for the particular input level and *Signal* is the signal level within the ADC reported in dB below full scale. This value includes both thermal and quantization noise.

#### **Power Supply Rejection Ratio**

The ratio of a change in input offset voltage to a change in power supply voltage.

#### **Signal-to-Noise-and-Distortion (SINAD)**

The ratio of the rms signal amplitude (set 1 dB below full scale) to the rms value of the sum of all other spectral components, including harmonics, but excluding dc.

#### **Signal-to-Noise Ratio (without Harmonics)**

The ratio of the rms signal amplitude (set at 1 dB below full scale) to the rms value of the sum of all other spectral components, excluding the first five harmonics and dc.

#### **Spurious-Free Dynamic Range (SFDR)**

The ratio of the rms signal amplitude to the rms value of the peak spurious spectral component. The peak spurious component may or may not be a harmonic. May be reported in dBc (i.e., degrades as signal level is lowered), or dBFS (always related back to converter full scale).

#### **Two-Tone Intermodulation Distortion Rejection**

The ratio of the rms value of either input tone to the rms value of the worst third order intermodulation product; reported in dBc.

#### **Two-Tone SFDR**

The ratio of the rms value of either input tone to the rms value of the peak spurious component. The peak spurious component may or may not be an IMD product. May be reported in dBc (i.e., degrades as signal level is lowered), or in dBFS (always related back to converter full scale).

#### **Worst Other Spur**

The ratio of the rms signal amplitude to the rms value of the worst spurious component (excluding the 2nd and 3rd harmonics) reported in dBc.

#### **EQUIVALENT CIRCUITS**



Figure 2. Analog Input Stage



Figure 5. Digital Output Stage



Figure 3. ENCODE Inputs



Figure 6. 2.4 V Reference



Figure 4. Compensation Pin, C1 or C2



Figure 7. DMID Reference



TPC 1. Single Tone at 2.2 MHz



TPC 2. Single Tone at 15.5 MHz



TPC 3. Single Tone at 30 MHz

### **AD6644 Typical Performance Characteristics–**



TPC 4. Noise vs. Analog Frequency (Nyquist)



TPC 5. Harmonics vs. Analog Frequency (Nyquist)



TPC 6. Noise vs. Analog Frequency (IF)



TPC 7. Harmonics vs. Analog Frequency (IF)



TPC 8. Single-Tone SFDR



TPC 9. Two Tones at 19 MHz and 19.5 MHz



TPC 10. Two Tones at 15 MHz and 15.5 MHz



TPC 12. SNR, Worst Spurious vs. Encode











TPC 17. SFDR with Dither



TPC 14. SFDR without Dither



TPC 15. SNR, Worst Spurious vs. Clamped Encode Power (See Figure 8)

#### **THEORY OF OPERATION**

The AD6644 analog-to-digital converter (ADC) employs a three stage subrange architecture. This design approach achieves the required accuracy and speed while maintaining low power and small die size.

As shown in the functional block diagram, the AD6644 has complementary analog input pins, AIN and *AIN*. Each analog input is centered at 2.4 V and should swing  $\pm 0.55$  V around this reference (Figure 2). Since AIN and *AIN* are 180∞ out of phase, the differential analog input signal is 2.2 V peak-to-peak.

Both analog inputs are buffered prior to the first track-and-hold, TH1. The high state of the ENCODE pulse places TH1 in hold mode. The held value of TH1 is applied to the input of a 5-bit coarse ADC1. The digital output of ADC1 drives a 5-bit digitalto-analog converter, DAC1. DAC1 requires 14 bits of precision, which is achieved through laser trimming. The output of DAC1 is subtracted from the delayed analog signal at the input of TH3 to generate a first residue signal. TH2 provides an analog pipeline delay to compensate for the digital delay of ADC1.

The first residue signal is applied to a second conversion stage consisting of a 5-bit ADC2, 5-bit DAC2, and pipeline TH4. The second DAC requires 10 bits of precision, which is met by the process with no trim. The input to TH5 is a second residue signal generated by subtracting the quantized output of DAC2 from the first residue signal held by TH4. TH5 drives a final 6-bit ADC3.

The digital outputs from ADC1, ADC2, and ADC3 are added together and corrected in the digital error correction logic to generate the final output data. The result is a 14-bit parallel digital CMOS compatible word, coded as twos complement.

#### **APPLYING THE AD6644 Encoding the AD6644**

The AD6644 encode signal must be a high quality, extremely low phase noise source to prevent degradation of performance. Maintaining 14-bit accuracy places a premium on encode clock phase noise. SNR performance can easily degrade by 3 dB to 4 dB with 70 MHz input signals when using a high jitter clock source. See Analog Devices' Application Note AN-501, "Aperture Uncertainty and ADC System Performance," for complete details.

For optimum performance, the AD6644 must be clocked differentially. The encode signal is usually ac-coupled into the ENCODE and *ENCODE* pins via a transformer or capacitors. These pins are biased internally and require no additional bias.

Shown below is one preferred method for clocking the AD6644. The clock source (low jitter) is converted from single-ended to differential using an RF transformer. The back-to-back Schottky diodes across the transformer secondary limit clock excursions into the AD6644 to approximately 0.8 V p-p differential. This helps prevent the large voltage swings of the clock from feeding through to the other portions of the AD6644, and limits the noise presented to the ENCODE inputs. A crystal clock oscillator can also be used to drive the RF transformer if an appropriate limiting resistor (typically 100  $\Omega$ ) is placed in series with the primary.



Figure 8. Crystal Clock Oscillator – Differential Encode

If a low jitter ECL/PECL clock is available, another option is to ac-couple a differential ECL/PECL signal to the encode input pins as shown below. A device that offers excellent jitter performance is the MC100LVEL16 (or same family) from Motorola.



Figure 9. Differential ECL for Encode

#### **Analog Input**

As with most new high speed, high dynamic range analog-todigital converters, the analog input to the AD6644 is differential. Differential inputs allow much improvement in performance on-chip as signals are processed through the analog stages. Most of the improvement is a result of differential analog stages having high rejection of even order harmonics. There are also benefits at the PCB level. First, differential inputs have high commonmode rejection of stray signals such as ground and power noise. Also, they provide good rejection of common-mode signals such as local oscillator feedthrough.

The AD6644 input voltage range is offset from ground by 2.4 V. Each analog input connects through a 500  $\Omega$  resistor to a 2.4 V bias voltage and to the input of a differential buffer (Figure 2). The resistor network on the input properly biases the followers for maximum linearity and range. Therefore, the analog source driving the AD6644 should be ac-coupled to the input pins. Since the differential input impedance of the AD6644 is 1 k $\Omega$ , the analog input power requirement is only  $-2$  dBm, simplifying the driver amplifier in many cases. To take full advantage of this high input impedance, a 20:1 transformer would be required. This is a large ratio and could result in unsatisfactory performance. In this case, a lower step-up ratio could be used. The recommended method for driving the analog input of the AD6644 is to use a 4:1 RF transformer. For example, if  $R_T$  were set to 60.4  $\Omega$ and  $R<sub>S</sub>$  were set to 25  $\Omega$ , along with a 4:1 transformer, the input would match to a 50  $\Omega$  source with a full-scale drive of 4.8 dBm. Series resistors  $(R<sub>S</sub>)$  on the secondary side of the transformer should be used to isolate the transformer from the A/D. This will limit the amount of dynamic current from the A/D flowing back into the secondary of the transformer. The terminating resistor  $(R_T)$  should be placed on the primary side of the transformer.



Figure 10. Transformer-Coupled Analog Input Circuit

In applications where dc-coupling is required, a new differential output op amp from Analog Devices, the AD8138, can be used to drive the AD6644 (Figure 11). The AD8138 op amp provides single-ended-to-differential conversion, which reduces overall system cost and minimizes layout requirements.



Figure 11. DC-Coupled Analog Input Circuit

#### **Power Supplies**

Care should be taken when selecting a power source. Linear supplies are strongly recommended. Switching supplies tend to have radiated components that may be "received" by the AD6644. Each of the power supply pins should be decoupled as closely to the package as possible using  $0.1 \mu$ F chip capacitors.

The AD6644 has separate digital and analog power supply pins. The analog supplies are denoted  $AV_{CC}$  and the digital supply pins are denoted  $DV_{CC}$ . AV<sub>CC</sub> and  $DV_{CC}$  should be separate power supplies. This is because the fast digital output swings can couple switching current back into the analog supplies. Note that  $AV_{CC}$  must be held within 5% of 5 V. The AD6644 is specified for  $DV_{CC}$  = 3.3 V as this is a common supply for digital ASICs.

#### **Output Loading**

Care must be taken when designing the data receivers for the AD6644. It is recommended that the digital outputs drive a series resistor (e.g., 100  $\Omega$ ) followed by a gate like the 74LCX574. To minimize capacitive loading, there should only be one gate on each output pin. An example of this is shown in the evaluation board schematic of Figure 13. The digital outputs of the AD6644 have a constant output slew rate of 1 V/ns. A typical CMOS gate combined with a PCB trace will have a load of approximately 10 pF. Therefore, as each bit switches, 10 mA (10 pF  $\times$  1 V ÷ 1 ns) of dynamic current per bit will flow in or out of the device. A full scale transition can cause up to 140 mA (14 bits  $\times$  10 mA/bit) of current to flow through the output stages. The series resistors should be placed as close to the AD6644 as possible to limit the amount of current that can flow into the output stage. These switching currents are confined between ground and the  $DV_{CC}$ pin. Standard TTL gates should be avoided since they can appreciably add to the dynamic switching currents of the AD6644. It should also be noted that extra capacitive loading will increase output timing and invalidate timing specifications. Digital output timing is guaranteed with 10 pF loads.

#### **Layout Information**

The schematic of the evaluation board (Figure 13) represents a typical implementation of the AD6644. A multilayer board is recommended to achieve the best results. It is highly recommended that high quality ceramic chip capacitors be used to decouple each supply pin to ground directly at the device. The pinout of the AD6644 facilitates ease of use in the implementation

of high frequency, high resolution design practices. All of the digital outputs are segregated to two sides of the chip, with the inputs on the opposite side for isolation purposes.

Care should be taken when routing the digital output traces. To prevent coupling through the digital outputs into the analog portion of the AD6644, minimal capacitive loading should be placed on these outputs. It is recommended that a fan-out of only one gate be used for all AD6644 digital outputs.

The layout of the encode circuit is equally critical. Any noise received on this circuitry will result in corruption in the digitization process and lower overall performance. The Encode clock must be isolated from the digital outputs and the analog inputs.

#### **Jitter Considerations**

The signal-to-noise ratio (SNR) for an ADC can be predicted. When normalized to ADC codes, Equation 1 accurately predicts the SNR based on three terms. These are jitter, average DNL error, and thermal noise. Each of these terms contributes to the noise within the converter.

$$
SNR = -20 \times \log \left[\left[\frac{\left(1+\varepsilon\right)}{2^N}\right]^2 + \left(2 \times \pi \times f_{ANALOG} \times t_{J\ RMS}\right)^2 + \left(\frac{V_{NOISE\ RMS}}{2^N}\right)^2\right]^{1/2} \ (1)
$$

 $f_{ANALOG}$  = analog input frequency.

- $t_{J RMS}$  = rms jitter of the encode (rms sum of encode source and internal encode circuitry).
- $\varepsilon$  = average DNL of the ADC (typically 0.41 LSB).

 $N =$  Number of bits in the ADC.

 $V_{NOISE RMS}$  = V rms thermal noise referred to the analog input of the ADC (typically 2.5 LSB).

For a 14-bit analog-to-digital converter like the AD6644, aperture jitter can greatly affect the SNR performance as the analog frequency is increased. The chart below shows a family of curves that demonstrates the expected SNR performance of the AD6644 as jitter increases. The chart is derived from the above equation.

For a complete discussion of aperture jitter, consult Analog Devices' Application Note AN-501, "Aperture Uncertainty and ADC System Performance."



Figure 12. SNR vs. Jitter

#### **EVALUATION BOARD**

The evaluation board for the AD6644 is straightforward, containing all required circuitry for evaluating the device. The only external connections required are power supplies, clock, and the analog inputs. The evaluation board includes the option for an on-board clock oscillator for ENCODE.

Power to the analog supply pins of the AD6644 is connected via the power terminal block (PCTB2). Power for the digital interface is supplied via Pin 1 of J6. The J2 connector mates directly with SoftCell Receive Signal Processor (AD6620, AD6624) evaluation boards, allowing complete evaluation of system performance.

The analog input is connected via a BNC connector, AIN, which is transformer-coupled to the AD6644 inputs. The transformer has a turns ratio of 1:4 to reduce the amount of input power required to drive the AD6644.

The encode signal may be generated using an on-board crystal oscillator, U5. The on-board oscillator may be replaced by an external encode source via the SMA connector labeled OPT\_CLK or BNC connector labeled ENCODE. If an external source is used, it must be a high quality and very low phase noise source.

The AD6644 output data is latched using 74LCX574 (U7, U2) latches. The clock for these latches is determined by selecting jumper E3–E4 or E4–E5. E3 to E5 is a just a gate delayed version of the clock, while connecting E4 to E5 utilizes the Data Ready of the AD6644 to latch the output data. A clock is also distributed with the output data (J2) that is labeled BUFLAT (Pins 19 and 20, J2).



#### **AD6644ST/PCB Bill of Material**



Figure 13. AD6644ST/PCB Schematic (GS02357D Schematic)

Downloaded from **Elcodis.com** electronic components distributor



Figure 14. AD6644ST/PCB Top Side Silkscreen



Figure 15. AD6644ST/PCB Top Side Copper



Figure 16. AD6644ST/PCB Bottom Side Silkscreen



Figure 17. AD6644ST/PCB Bottom Side Copper



Figure 18. AD6644ST/PCB Ground Layer – Layers 2 and 5 (Negative)



Figure 19. AD6644ST/PCB "Split" Power Layer – Layers 3 and 4 (Negative)

#### **OUTLINE DIMENSIONS**

#### **52-Lead Low Profile Quad Flat Package [LQFP] (ST-52)**

Dimensions shown in millimeters



## **Revision History**

