## Actel Fusion Family of Mixed Signal FPGAs

## Features and Benefits

High-Performance Reprogrammable Flash Technology

- Advanced 130-nm, 7-Layer Metal, Flash-Based CMOS Process
- Nonvolatile, Retains Program when Powered Off
- Live at Power-Up (LAPU) Single-Chip Solution
- 350 MHz System Performance


## Embedded Flash Memory

- User Flash Memory - 2 Mbits to 8 Mbits
- Configurable 8-, 16-, or 32-Bit Datapath
- 10 ns Access in Read-Ahead Mode
- 1 Kbit of Additional FlashROM

Integrated A/D Converter (ADC) and Analog I/O

- Up to 12-Bit Resolution and up to 600 Ksps
- Internal 2.56 V or External Reference Voltage
- ADC: Up to 30 Scalable Analog Input Channels
- High-Voltage Input Tolerance: -10.5 V to +12 V
- Current Monitor and Temperature Monitor Blocks
- Up to 10 MOSFET Gate Driver Outputs
- P- and N-Channel Power MOSFET Support
- Programmable 1, 3, 10, $30 \mu \mathrm{~A}$, and 20 mA Drive Strengths
- ADC Accuracy is Better than 1\%


## On-Chip Clocking Support

- Internal 100 MHz RC Oscillator (accurate to 1\%)
- Crystal Oscillator Support ( 32 KHz to 20 MHz )
- Programmable Real-Time Counter (RTC)
- 6 Clock Conditioning Circuits (CCCs) with 1 or 2 Integrated PLLs
- Phase Shift, Multiply/Divide, and Delay Capabilities
- Frequency: Input 1.5-350 MHz, Output $0.75-350 \mathrm{MHz}$


## Low Power Consumption

- Single 3.3 V Power Supply with On-Chip 1.5 V Regulator
- Sleep and Standby Low-Power Modes

In-System Programming (ISP) and Security

- Secure ISP with 128-Bit AES via JTAG
- FlashLock ${ }^{\circledR}$ to Secure FPGA Contents


## Advanced Digital I/O

- $1.5 \mathrm{~V}, 1.8 \mathrm{~V}, 2.5 \mathrm{~V}$, and 3.3 V Mixed-Voltage Operation
- Bank-Selectable I/O Voltages - Up to 5 Banks per Chip
- Single-Ended I/O Standards: LVTTL, LVCMOS $3.3 \mathrm{~V} / 2.5 \mathrm{~V} / 1.8 \mathrm{~V} / 1.5 \mathrm{~V}, 3.3 \mathrm{~V} \mathrm{PCI} / 3.3 \mathrm{~V}$ PCI-X, and LVCMOS $2.5 \mathrm{~V} / 5.0 \mathrm{~V}$ Input
- Differential I/O Standards: LVPECL, LVDS, B-LVDS, M-LVDS - Built-In I/O Registers
- 700 Mbps DDR Operation
- Hot-Swappable I/Os
- Programmable Output Slew Rate, Drive Strength, and Weak Pull-Up/Down Resistor
- Pin-Compatible Packages across the Fusion Family


## SRAMs and FIFOs

- Variable-Aspect-Ratio 4,608 -Bit SRAM Blocks $(\times 1, \times 2, \times 4, \times 9$, and $\times 18$ organizations available)
- True Dual-Port SRAM (except $\times 18$ )
- Programmable Embedded FIFO Control Logic

Soft ARM ${ }^{\circledR}$ Cortex ${ }^{\text {TM }}$-M1 Fusion Devices (M1)

- ARM Cortex-M1-Enabled (without debug)

Pigeon Point ATCA IP Support (P1)

- Targeted to Actel's Pigeon Point ${ }^{\circledR}$ Board Management Reference (BMR) Starter Kits
- In Partnership with Pigeon Point Systems
- ARM Cortex-M1 Enabled

MicroBlade Advanced Mezzanine Card Support (U1)

- Targeted to Advanced Mezzanine Card (AdvancedMC Designs)
- Designed in Partnership with MicroBlade
- 8051-Based Module Management Controller (MMC)

Table 1 • Fusion Family

| Fusion Devices |  | AFS090 | AFS250 | AFS600 | AFS1500 |
| :---: | :---: | :---: | :---: | :---: | :---: |
| ARM Cortex-M1* Devices |  |  | M1AFS250 | M1AFS600 | M1AFS1500 |
| Pigeon Point Devices |  |  |  | P1AFS600 | P1AFS1500 |
| MicroBlade Devices |  |  |  | U1AFS600 |  |
| General Information | System Gates | 90,000 | 250,000 | 600,000 | 1,500,000 |
|  | Tiles (D-flip-flops) | 2,304 | 6,144 | 13,824 | 38,400 |
|  | Secure (AES) ISP | Yes | Yes | Yes | Yes |
|  | PLLs | 1 | 1 | 2 | 2 |
|  | Globals | 18 | 18 | 18 | 18 |
| Memory | Flash Memory Blocks (2 Mbits) | 1 | 1 | 2 | 4 |
|  | Total Flash Memory Bits | 2M | 2M | 4M | 8M |
|  | FlashROM Bits | 1,024 | 1,024 | 1,024 | 1,024 |
|  | RAM Blocks (4,608 bits) | 6 | 8 | 24 | 60 |
|  | RAM kbits | 27 | 36 | 108 | 270 |
| Analog and I/Os | Analog Quads | 5 | 6 | 10 | 10 |
|  | Analog Input Channels | 15 | 18 | 30 | 30 |
|  | Gate Driver Outputs | 5 | 6 | 10 | 10 |
|  | I/O Banks (+ JTAG) | 4 | 4 | 5 | 5 |
|  | Maximum Digital I/Os | 75 | 114 | 172 | 252 |
|  | Analog I/Os | 20 | 24 | 40 | 40 |

Note: *Refer to the Cortex-M1 product brief for more information.

## Fusion Device Architecture Overview



Figure 1•Fusion Device Architecture Overview (AFS600)

## Package I/Os: Single-/Double-Ended (Analog)

| Fusion Devices | AFS090 | AFS250 | AFS600 | AFS1500 |
| :--- | :---: | :---: | :---: | :---: |
| ARM Cortex-M1 Devices |  | M1AFS250 | M1AFS600 | M1AFS1500 |
| Pigeon Point Devices |  |  | P1AFS600 $^{2,3}$ | P1AFS1500 $^{2,3}$ |
| MicroBlade Devices |  |  | U1AFS600 $^{2}$ |  |
| QN108 | $37 / 9(16)$ |  |  |  |
| QN180 | $60 / 16(20)$ | $65 / 15(24)$ |  |  |
| PQ208 ${ }^{1}$ |  | $93 / 26(24)$ | $95 / 46(40)$ |  |
| FG256 | $75 / 22(20)$ | $114 / 37(24)$ | $119 / 58(40)$ | $119 / 58(40)$ |
| FG484 |  |  | $172 / 86(40)$ | $223 / 109(40)$ |
| FG676 |  |  |  | $252 / 126(40)$ |

Notes:

1. Fusion devices in the same package are pin compatible with the exception of the PQ208 package (AFS250 and AFS600).
2. MicroBlade devices are only offered in FG256.
3. Pigeon Point devices are only offered in FG484 and FG256.
$\qquad$

## Product Ordering Codes



## Fusion Devices

$$
\begin{aligned}
\text { AFS090 } & =90,000 \text { System Gates } \\
\text { AFS250 } & =250,000 \text { System Gates } \\
\text { AFS600 } & =600,000 \text { System Gates } \\
\text { AFS1500 } & =1,500,000 \text { System Gates }
\end{aligned}
$$

## ARM-Enabled Fusion Devices

M1AFS250 $=$ 250,000 System Gates
M1AFS600 $=600,000$ System Gates
M1AFS1500 = 1,500,000 System Gates

> Pigeon Point Devices
> P1AFS600 $=600,000$ System Gates
> P1AFS1500 $=1,500,000$ System Gates

MicroBlade Devices
U1AFS600 = 600,000 System Gates
Notes:

1. For Fusion devices, Quad Flat No Lead packages are only offered as RoHS compliant, QNG packages.
2. MicroBlade and Pigeon Point devices only support FG packages.

## Fusion Device Status

| Fusion | Status | Cortex-M1 | Status | Pigeon Point | Status | MicroBlade | Status |
| :--- | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| AFS090 | Production |  |  |  |  |  |  |
| AFS250 | Production | M1AFS250 | Production |  |  |  |  |
| AFS600 | Production | M1AFS600 | Production | P1AFS600 | Production | U1AFS600 | Production |
| AFS1500 | Production | M1AFS1500 | Production | P1AFS1500 | Production |  |  |

$\qquad$

## Temperature Grade Offerings

| Fusion Devices | AFS090 | AFS250 | AFS600 | AFS1500 |
| :--- | :---: | :---: | :---: | :---: |
| ARM Cortex-M1 Devices |  | M1AFS250 | M1AFS600 | M1AFS1500 |
| Pigeon Point Devices |  |  | P1AFS600 $^{3}$ | P1AFS1500 $^{3}$ |
| MicroBlade Devices |  |  | U1AFS600 $^{4}$ |  |
| QN108 | C, I | - | - | - |
| QN180 | C, I | C, I | - | - |
| PQ208 | - | C, I | C, I | - |
| FG256 | C, I | C, I | C, I | C, I |
| FG484 | - | - | C, I | C, I |
| FG676 | - | - | - | C, I |

Notes:

1. $\mathrm{C}=$ Commercial Temperature Range: $0^{\circ} \mathrm{C}$ to $85^{\circ} \mathrm{C}$ Junction
2. I = Industrial Temperature Range: $-40^{\circ} \mathrm{C}$ to $100^{\circ} \mathrm{C}$ Junction
3. Pigeon Point devices are only offered in FG484 and FG256.
4. MicroBlade devices are only offered in FG256.

## Speed Grade and Temperature Grade Matrix

|  | Std. $^{\mathbf{1}}$ | $\mathbf{- 1}$ | $\mathbf{- 2}^{\mathbf{2}}$ |
| :--- | :---: | :---: | :---: |
| $\mathrm{C}^{3}$ | $\checkmark$ | $\checkmark$ | $\checkmark$ |
| $\mathrm{I}^{4}$ | $\checkmark$ | $\checkmark$ | $\checkmark$ |

Notes:

1. MicroBlade devices are only offered in standard speed grade.
2. Pigeon Point devices are only offered in -2 speed grade.
3. $\mathrm{C}=$ Commercial Temperature Range: $0^{\circ} \mathrm{C}$ to $85^{\circ} \mathrm{C}$ Junction
4. I = Industrial Temperature Range: $-40^{\circ} \mathrm{C}$ to $100^{\circ} \mathrm{C}$ Junction

Contact your local Actel representative for device availability (http://www.actel.com/contact/offices/index.html).

## Cortex-M1, Pigeon Point, and MicroBlade Fusion Device Information

This datasheet provides information for all Fusion (AFS), Cortex-M1 (M1), Pigeon Point (P1), and MicroBlade (U1) devices. The remainder of the document will only list the Fusion (AFS) devices. Please apply relevant information to M1, P1, and U1 devices when appropriate. Please note the following:

- Cortex-M1 devices are offered in the same speed grades and packages as basic Fusion devices.
- Pigeon Point devices are only offered in -2 speed grade and FG484 and FG256 packages.
- MicroBlade devices are only offered in standard speed grade and the FG256 package.


## Table of Contents

Fusion Device Family Overview
Introduction ..... 1-1
General Description ..... 1-1
Unprecedented Integration ..... 1-4
Related Documents ..... 1-9
Device Architecture
Fusion Stack Architecture ..... 2-1
Core Architecture ..... 2-2
Clocking Resources ..... 2-19
Real-Time Counter System ..... 2-33
Embedded Memories ..... 2-41
Analog Block ..... 2-80
Analog Configuration MUX ..... 2-128
User I/Os ..... 2-134
Pin Descriptions ..... 2-225
Security ..... 2-229
DC and Power Characteristics
General Specifications ..... 3-1
Calculating Power Dissipation ..... 3-10
Power Consumption ..... 3-32
Package Pin Assignments
108-Pin QFN ..... 4-1
180-Pin QFN ..... 4-3
208-Pin PQFP ..... 4-7
256-Pin FBGA ..... 4-11
484-Pin FBGA ..... 4-19
676-Pin FBGA ..... 4-27
Datasheet Information
List of Changes ..... 5-1
Datasheet Categories ..... 5-13
Actel Safety Critical, Life Support, and High-Reliability Applications Policy ..... 5-13

Downloaded from Elcodis.com electronic components distributor

## 1 - Fusion Device Family Overview

## Introduction

The Actel Fusion ${ }^{\circledR}$ mixed signal FPGA satisfies the demand from system architects for a device that simplifies design and unleashes their creativity. As the world's first mixed signal programmable logic family, Fusion integrates mixed signal analog, flash memory, and FPGA fabric in a monolithic device. Actel Fusion devices enable designers to quickly move from concept to completed design and then deliver feature-rich systems to market. This new technology takes advantage of the unique properties of Actel flash-based FPGAs, including a high-isolation, triple-well process and the ability to support highvoltage transistors to meet the demanding requirements of mixed signal system design.
Actel Fusion mixed signal FPGAs bring the benefits of programmable logic to many application areas, including power management, smart battery charging, clock generation and management, and motor control. Until now, these applications have only been implemented with costly and space-consuming discrete analog components or mixed signal ASIC solutions. Actel Fusion mixed signal FPGAs present new capabilities for system development by allowing designers to integrate a wide range of functionality into a single device, while at the same time offering the flexibility of upgrades late in the manufacturing process or after the device is in the field. Actel Fusion devices provide an excellent alternative to costly and time-consuming mixed signal ASIC designs. In addition, when used in conjunction with the Actel Cortex-M1, Actel Fusion technology represents the definitive mixed signal FPGA platform.
Flash-based Fusion devices are live at power-up. As soon as system power is applied and within normal operating specifications, Fusion devices are working. Fusion devices have a 128-bit flash-based lock and industry-leading AES decryption, used to secure programmed intellectual property (IP) and configuration data. Actel Fusion devices are the most comprehensive single-chip analog and digital programmable logic solution available today.
To support this new ground-breaking technology, Actel has developed a series of major tool innovations to help maximize designer productivity. Implemented as extensions to the popular Actel Libero ${ }^{\circledR}$ Integrated Design Environment (IDE), these new tools allow designers to easily instantiate and configure peripherals within a design, establish links between peripherals, create or import building blocks or reference designs, and perform hardware verification. This tool suite will also add comprehensive hardware/software debug capability as well as a suite of utilities to simplify development of embedded soft-processor-based solutions.

## General Description

The Actel Fusion family, based on the highly successful ProASIC ${ }^{\circledR} 3$ and ProASIC3E flash FPGA architecture, has been designed as a high-performance, programmable, mixed signal platform. By combining an advanced flash FPGA core with flash memory blocks and analog peripherals, Fusion devices dramatically simplify system design and, as a result, dramatically reduce overall system cost and board space.
The state-of-the-art flash memory technology offers high-density integrated flash memory blocks, enabling savings in cost, power, and board area relative to external flash solutions, while providing increased flexibility and performance. The flash memory blocks and integrated analog peripherals enable true mixed-mode programmable logic designs. Two examples are using an on-chip soft processor to implement a fully functional flash MCU and using high-speed FPGA logic to offer system and power supervisory capabilities. Live at power-up and capable of operating from a single 3.3 V supply, the Fusion family is ideally suited for system management and control applications.
The devices in the Fusion family are categorized by FPGA core density. Each family member contains many peripherals, including flash memory blocks, an analog-to-digital-converter (ADC), high-drive outputs, both RC and crystal oscillators, and a real-time counter (RTC). This provides the user with a high level of flexibility and integration to support a wide variety of mixed signal applications. The flash memory block capacity ranges from 2 Mbits to 8 Mbits. The integrated 12-bit ADC supports up to 30 independently configurable input channels. The on-chip crystal and RC oscillators work in conjunction
with the integrated phase-locked loops (PLLs) to provide clocking support to the FPGA array and on-chip resources. In addition to supporting typical RTC uses such as watchdog timer, the Fusion RTC can control the on-chip voltage regulator to power down the device (FPGA fabric, flash memory block, and ADC), enabling a low power standby mode.
The Actel Fusion family offers revolutionary features, never before available in an FPGA. The nonvolatile flash technology gives the Fusion solution the advantage of being a secure, low power, single-chip solution that is live at power-up. Fusion is reprogrammable and offers time-to-market benefits at an ASIC-level unit cost. These features enable designers to create high-density systems using existing ASIC or FPGA design flows and tools.

## Flash Advantages

## Reduced Cost of Ownership

Advantages to the designer extend beyond low unit cost, high performance, and ease of use. Flashbased Fusion devices are live at power-up and do not need to be loaded from an external boot PROM. On-board security mechanisms prevent access to the programming information and enable secure remote updates of the FPGA logic. Designers can perform secure remote in-system reprogramming to support future design iterations and field upgrades, with confidence that valuable IP cannot be compromised or copied. Secure ISP can be performed using the industry-standard AES algorithm with MAC data authentication on the device. The Fusion family device architecture mitigates the need for ASIC migration at higher user volumes. This makes the Fusion family a cost-effective ASIC replacement solution for applications in the consumer, networking and communications, computing, and avionics markets.

## Security

As the nonvolatile, flash-based Fusion family requires no boot PROM, there is no vulnerable external bitstream. Fusion devices incorporate FlashLock, which provides a unique combination of reprogrammability and design security without external overhead, advantages that only an FPGA with nonvolatile flash programming can offer.
Fusion devices utilize a 128-bit flash-based key lock and a separate AES key to secure programmed IP and configuration data. The FlashROM data in Fusion devices can also be encrypted prior to loading. Additionally, the flash memory blocks can be programmed during runtime using the industry-leading AES-128 block cipher encryption standard (FIPS Publication 192). The AES standard was adopted by the National Institute of Standards and Technology (NIST) in 2000 and replaces the DES standard, which was adopted in 1977. Fusion devices have a built-in AES decryption engine and a flash-based AES key that make Fusion devices the most comprehensive programmable logic device security solution available today. Fusion devices with AES-based security allow for secure remote field updates over public networks, such as the Internet, and ensure that valuable IP remains out of the hands of system overbuilders, system cloners, and IP thieves. As an additional security measure, the FPGA configuration data of a programmed Fusion device cannot be read back, although secure design verification is possible. During design, the user controls and defines both internal and external access to the flash memory blocks.
Security, built into the FPGA fabric, is an inherent component of the Fusion family. The flash cells are located beneath seven metal layers, and many device design and layout techniques have been used to make invasive attacks extremely difficult. Fusion with FlashLock and AES security is unique in being highly resistant to both invasive and noninvasive attacks. Your valuable IP is protected, making secure remote ISP possible. A Fusion device provides the most impenetrable security for programmable logic designs.

## Single Chip

Flash-based FPGAs store their configuration information in on-chip flash cells. Once programmed, the configuration data is an inherent part of the FPGA structure, and no external configuration data needs to be loaded at system power-up (unlike SRAM-based FPGAs). Therefore, flash-based Fusion FPGAs do not require system configuration components such as EEPROMs or microcontrollers to load device configuration data. This reduces bill-of-materials costs and PCB area, and increases security and system reliability.

## Live at Power-Up

Flash-based Fusion devices are Level 0 live at power-up (LAPU). LAPU Fusion devices greatly simplify total system design and reduce total system cost by eliminating the need for CPLDs. The Fusion LAPU clocking (PLLs) replaces off-chip clocking resources. The Fusion mix of LAPU clocking and analog resources makes these devices an excellent choice for both system supervisor and system management functions. LAPU from a single 3.3 V source enables Fusion devices to initiate, control, and monitor multiple voltage supplies while also providing system clocks. In addition, glitches and brownouts in system power will not corrupt the Fusion device flash configuration. Unlike SRAM-based FPGAs, the device will not have to be reloaded when system power is restored. This enables reduction or complete removal of expensive voltage monitor and brownout detection devices from the PCB design. Flashbased Fusion devices simplify total system design and reduce cost and design risk, while increasing system reliability.

## Firm Errors

Firm errors occur most commonly when high-energy neutrons, generated in the upper atmosphere, strike a configuration cell of an SRAM FPGA. The energy of the collision can change the state of the configuration cell and thus change the logic, routing, or I/O behavior in an unpredictable way. Another source of radiation-induced firm errors is alpha particles. For an alpha to cause a soft or firm error, its source must be in very close proximity to the affected circuit. The alpha source must be in the package molding compound or in the die itself. While low-alpha molding compounds are being used increasingly, this helps reduce but does not entirely eliminate alpha-induced firm errors.
Firm errors are impossible to prevent in SRAM FPGAs. The consequence of this type of error can be a complete system failure. Firm errors do not occur in Fusion flash-based FPGAs. Once it is programmed, the flash cell configuration element of Fusion FPGAs cannot be altered by high-energy neutrons and is therefore immune to errors from them.

Recoverable (or soft) errors occur in the user data SRAMs of all FPGA devices. These can easily be mitigated by using error detection and correction (EDAC) circuitry built into the FPGA fabric.

## Low Power

Flash-based Fusion devices exhibit power characteristics similar to those of an ASIC, making them an ideal choice for power-sensitive applications. With Fusion devices, there is no power-on current surge and no high current transition, both of which occur on many FPGAs.
Fusion devices also have low dynamic power consumption and support both low power standby mode and very low power sleep mode, offering further power savings.

## Advanced Flash Technology

The Fusion family offers many benefits, including nonvolatility and reprogrammability through an advanced flash-based, 130-nm LVCMOS process with seven layers of metal. Standard CMOS design techniques are used to implement logic and control functions. The combination of fine granularity, enhanced flexible routing resources, and abundant flash switches allows very high logic utilization (much higher than competing SRAM technologies) without compromising device routability or performance. Logic functions within the device are interconnected through a four-level routing hierarchy.

## Advanced Architecture

The proprietary Fusion architecture provides granularity comparable to standard-cell ASICs. The Fusion device consists of several distinct and programmable architectural features, including the following (Figure 1-1 on page 1-5):

- Embedded memories
- Flash memory blocks
- FlashROM
- SRAM and FIFO
- Clocking resources
- PLL and CCC
- RC oscillator
- Crystal oscillator
- No-Glitch MUX (NGMUX)
- Digital I/Os with advanced I/O standards
- FPGA VersaTiles
- Analog components
- ADC
- Analog I/Os supporting voltage, current, and temperature monitoring
- 1.5 V on-board voltage regulator
- Real-time counter

The FPGA core consists of a sea of VersaTiles. Each VersaTile can be configured as a three-input logic lookup table (LUT) equivalent or a D-flip-flop or latch (with or without enable) by programming the appropriate flash switch interconnections. This versatility allows efficient use of the FPGA fabric. The VersaTile capability is unique to the Actel families of flash-based FPGAs. VersaTiles and larger functions are connected with any of the four levels of routing hierarchy. Flash switches are distributed throughout the device to provide nonvolatile, reconfigurable interconnect programming. Maximum core utilization is possible for virtually any design.
In addition, extensive on-chip programming circuitry allows for rapid ( 3.3 V ) single-voltage programming of Fusion devices via an IEEE 1532 JTAG interface.

## Unprecedented Integration

## Integrated Analog Blocks and Analog I/Os

Fusion devices offer robust and flexible analog mixed signal capability in addition to the highperformance flash FPGA fabric and flash memory block. The many built-in analog peripherals include a configurable $32: 1$ input analog MUX, up to 10 independent MOSFET gate driver outputs, and a configurable ADC. The ADC supports 8-, 10-, and 12-bit modes of operation with a cumulative sample rate up to 600 k samples per second (Ksps), differential nonlinearity (DNL) < 1.0 LSB, and Total Unadjusted Error (TUE) of 0.72 LSB in 10-bit mode. The TUE is used for characterization of the conversion error and includes errors from all sources, such as offset and linearity. Internal bandgap circuitry offers $1 \%$ voltage reference accuracy with the flexibility of utilizing an external reference voltage. The ADC channel sampling sequence and sampling rate are programmable and implemented in the FPGA logic using Designer and Libero IDE software tool support.
Two channels of the 32-channel ADCMUX are dedicated. Channel 0 is connected internally to $\mathrm{V}_{\mathrm{CC}}$ and can be used to monitor core power supply. Channel 31 is connected to an internal temperature diode which can be used to monitor device temperature. The 30 remaining channels can be connected to external analog signals. The exact number of I/Os available for external connection signals is devicedependent (refer to the "Fusion Family" table on page I for details).
With Fusion, Actel also introduces the Analog Quad I/O structure (Figure 1-1 on page 1-5). Each quad consists of three analog inputs and one gate driver. Each quad can be configured in various built-in circuit combinations, such as three prescaler circuits, three digital input circuits, a current monitor circuit, or a temperature monitor circuit. Each prescaler has multiple scaling factors programmed by FPGA signals to support a large range of analog inputs with positive or negative polarity. When the current monitor circuit is selected, two adjacent analog inputs measure the voltage drop across a small external sense resistor. For more information, refer to the "Analog System Characteristics" section in the "Analog System Characteristics" section on page 2-119 for more information. Built-in operational amplifiers amplify small voltage signals for accurate current measurement. One analog input in each quad can be connected to an external temperature monitor diode. In addition to the external temperature monitor diode(s), a Fusion device can monitor an internal temperature diode using dedicated channel 31 of the ADCMUX.
Figure 1-1 on page 1-5 illustrates a typical use of the Analog Quad I/O structure. The Analog Quad shown is configured to monitor and control an external power supply. The AV pad measures the source
of the power supply. The AC pad measures the voltage drop across an external sense resistor to calculate current. The AG MOSFET gate driver pad turns the external MOSFET on and off. The AT pad measures the load-side voltage level.


## Figure 1-1• Analog Quad

## Embedded Memories

## Flash Memory Blocks

The flash memory available in each Fusion device is composed of one to four flash blocks, each 2 Mbits in density. Each block operates independently with a dedicated flash controller and interface. Fusion flash memory blocks combine fast access times ( 60 ns random access and 10 ns access in Read-Ahead mode) with a configurable 8-, 16-, or 32-bit datapath, enabling high-speed flash operation without wait states. The memory block is organized in pages and sectors. Each page has 128 bytes, with 33 pages comprising one sector and 64 sectors per block. The flash block can support multiple partitions. The only constraint on size is that partition boundaries must coincide with page boundaries. The flexibility and granularity enable many use models and allow added granularity in programming updates.
Fusion devices support two methods of external access to the flash memory blocks. The first method is a serial interface that features a built-in JTAG-compliant port, which allows in-system programmability during user or monitor/test modes. This serial interface supports programming of an AES-encrypted stream. Secure data can be passed through the JTAG interface, decrypted, and then programmed in the flash block. The second method is a soft parallel interface.
FPGA logic or an on-chip soft microprocessor can access flash memory through the parallel interface. Since the flash parallel interface is implemented in the FPGA fabric, it can potentially be customized to meet special user requirements. For more information, refer to the CoreCFI Handbook. The flash memory parallel interface provides configurable byte-wide ( $\times 8$ ), word-wide ( $\times 16$ ), or dual-word-wide
(×32) data port options. Through the programmable flash parallel interface, the on-chip and off-chip memories can be cascaded for wider or deeper configurations.
The flash memory has built-in security. The user can configure either the entire flash block or the small blocks to prevent unintentional or intrusive attempts to change or destroy the storage contents. Each onchip flash memory block has a dedicated controller, enabling each block to operate independently.
The flash block logic consists of the following sub-blocks:

- Flash block - Contains all stored data. The flash block contains 64 sectors and each sector contains 33 pages of data.
- Page Buffer - Contains the contents of the current page being modified. A page contains 8 blocks of data.
- Block Buffer - Contains the contents of the last block accessed. A block contains 128 data bits.
- ECC Logic - The flash memory stores error correction information with each block to perform single-bit error correction and double-bit error detection on all data blocks.


## User Nonvolatile FlashROM

In addition to the flash blocks, Actel Fusion devices have 1 Kbit of user-accessible, nonvolatile FlashROM on-chip. The FlashROM is organized as $8 \times 128$-bit pages. The FlashROM can be used in diverse system applications:

- Internet protocol addressing (wireless or fixed)
- System calibration settings
- Device serialization and/or inventory control
- Subscription-based business models (for example, set-top boxes)
- Secure key storage for secure communications algorithms
- Asset management/tracking
- Date stamping
- Version management

The FlashROM is written using the standard IEEE 1532 JTAG programming interface. Pages can be individually programmed (erased and written). On-chip AES decryption can be used selectively over public networks to securely load data such as security keys stored in the FlashROM for a user design
The FlashROM can be programmed (erased and written) via the JTAG programming interface, and its contents can be read back either through the JTAG programming interface or via direct FPGA core addressing.
The FlashPoint tool in the Actel Fusion development software solutions, Libero IDE and Designer, has extensive support for flash memory blocks and FlashROM. One such feature is auto-generation of sequential programming files for applications requiring a unique serial number in each part. Another feature allows the inclusion of static data for system version control. Data for the FlashROM can be generated quickly and easily using the Actel Libero IDE and Designer software tools. Comprehensive programming file support is also included to allow for easy programming of large numbers of parts with differing FlashROM contents.

## SRAM and FIFO

Fusion devices have embedded SRAM blocks along the north and south sides of the device. Each variable-aspect-ratio SRAM block is 4,608 bits in size. Available memory configurations are $256 \times 18$, $512 \times 9,1 \mathrm{k} \times 4,2 \mathrm{k} \times 2$, and $4 \mathrm{k} \times 1$ bits. The individual blocks have independent read and write ports that can be configured with different bit widths on each port. For example, data can be written through a 4-bit port and read as a single bitstream. The SRAM blocks can be initialized from the flash memory blocks or via the device JTAG port (ROM emulation mode), using the UJTAG macro.
In addition, every SRAM block has an embedded FIFO control unit. The control unit allows the SRAM block to be configured as a synchronous FIFO without using additional core VersaTiles. The FIFO width and depth are programmable. The FIFO also features programmable Almost Empty (AEMPTY) and Almost Full (AFULL) flags in addition to the normal EMPTY and FULL flags. The embedded FIFO control unit contains the counters necessary for the generation of the read and write address pointers. The SRAM/FIFO blocks can be cascaded to create larger configurations.

## Clock Resources

## PLLs and Clock Conditioning Circuits (CCCs)

Fusion devices provide designers with very flexible clock conditioning capabilities. Each member of the Fusion family contains six CCCs. In the two larger family members, two of these CCCs also include a PLL; the smaller devices support one PLL.
The inputs of the CCC blocks are accessible from the FPGA core or from one of several inputs with dedicated CCC block connections.
The CCC block has the following key features:

- Wide input frequency range ( $\mathrm{f}_{\mathrm{IN} \text { _ccc }}$ ) $=1.5 \mathrm{MHz}$ to 350 MHz
- Output frequency range (fout_ccc) $=0.75 \mathrm{MHz}$ to 350 MHz
- Clock phase adjustment via programmable and fixed delays from -6.275 ns to +8.75 ns
- Clock skew minimization (PLL)
- Clock frequency synthesis (PLL)
- On-chip analog clocking resources usable as inputs:
- 100 MHz on-chip RC oscillator
- Crystal oscillator

Additional CCC specifications:

- Internal phase shift $=0^{\circ}, 90^{\circ}, 180^{\circ}$, and $270^{\circ}$
- Output duty cycle $=50 \% \pm 1.5 \%$
- Low output jitter. Samples of peak-to-peak period jitter when a single global network is used:
- 70 ps at 350 MHz
- 90 ps at 100 MHz
- 180 ps at 24 MHz
- Worst case $<2.5 \% \times$ clock period
- Maximum acquisition time $=150 \mu \mathrm{~s}$
- Low power consumption of 5 mW


## Global Clocking

Fusion devices have extensive support for multiple clocking domains. In addition to the CCC and PLL support described above, there are on-chip oscillators as well as a comprehensive global clock distribution network.
The integrated RC oscillator generates a 100 MHz clock. It is used internally to provide a known clock source to the flash memory read and write control. It can also be used as a source for the PLLs.
The crystal oscillator supports the following operating modes:

- Crystal ( 32.768 KHz to 20 MHz )
- Ceramic ( 500 KHz to 8 MHz )
- RC (32.768 KHz to 4 MHz )

Each VersaTile input and output port has access to nine VersaNets: six main and three quadrant global networks. The VersaNets can be driven by the CCC or directly accessed from the core via MUXes. The VersaNets can be used to distribute low-skew clock signals or for rapid distribution of high-fanout nets.

## Digital I/Os with Advanced I/O Standards

The Fusion family of FPGAs features a flexible digital I/O structure, supporting a range of voltages ( 1.5 V , 1.8 V , 2.5 V , and 3.3 V ). Fusion FPGAs support many different digital I/O standards, both single-ended and differential.
The I/Os are organized into banks, with four or five banks per device. The configuration of these banks determines the I/O standards supported. The banks along the east and west sides of the device support the full range of I/O standards (single-ended and differential). The south bank supports the Analog Quads (analog I/O). In the family's two smaller devices, the north bank supports multiple single-ended digital I/O
standards. In the family's larger devices, the north bank is divided into two banks of digital Pro I/Os, supporting a wide variety of single-ended, differential, and voltage-referenced I/O standards.
Each I/O module contains several input, output, and enable registers. These registers allow the implementation of the following applications:

- Single-Data-Rate (SDR) applications
- Double-Data-Rate (DDR) applications—DDR LVDS I/O for chip-to-chip communications
- Fusion banks support LVPECL, LVDS, BLVDS, and M-LVDS with 20 multi-drop points.


## VersaTiles

The Fusion core consists of VersaTiles, which are also used in the successful Actel ProASIC3 family. The Fusion VersaTile supports the following:

- All 3-input logic functions-LUT-3 equivalent
- Latch with clear or set
- D-flip-flop with clear or set and optional enable

Refer to Figure 1-2 for the VersaTile configuration arrangement.

## LUT-3 Equivalent <br> D-Flip-Flop with Clear or Set <br> Enable D-Flip-Flop with Clear or Set



Figure 1-2 • VersaTile Configurations

## Related Documents

## Datasheet

Core8051
www.actel.com/ipdocs/Core8051_DS.pdf

## Application Notes

Fusion FlashROM<br>http://www.actel.com/documents/Fusion_FROM_AN.pdf<br>Fusion SRAM/FIFO Blocks<br>http://www.actel.com/documents/Fusion_RAM_FIFO_AN.pdf<br>Using DDR in Fusion Devices<br>http://www.actel.com/documents/Fusion_DDR_AN.pdf<br>Fusion Security<br>http://www.actel.com/documents/Fusion_Security_AN.pdf<br>Using Fusion RAM as Multipliers<br>http://www.actel.com/documents/Fusion_Multipliers_AN.pdf

## Handbook

Cortex-M1 Handbook
www.actel.com/documents/CortexM1_HB.pdf

## User's Guides

Designer User's Guide
http://www.actel.com/documents/designer_UG.pdf
Fusion FPGA Fabric User's Guide
http://www.actel.com/documents/Fusion_UG.pdf
Fusion, IGLOO/e and ProASIC3/E Macro Library Guide
http://www.actel.com/documents/pa3_libguide_ug.pdf
SmartGen, FlashROM, Flash Memory System Builder, and Analog System Builder User's Guide
http://www.actel.com/documents/genguide_ug.pdf

## White Papers

Fusion Technology
http://www.actel.com/documents/Fusion_Tech_WP.pdf

Downloaded from Elcodis.com electronic components distributor

## 2 - Device Architecture

## Fusion Stack Architecture

To manage the unprecedented level of integration in Fusion devices, Actel developed the Fusion technology stack (Figure 2-1). This layered model offers a flexible design environment, enabling design at very high and very low levels of abstraction. Fusion peripherals include hard analog IP and hard and soft digital IP. Peripherals communicate across the FPGA fabric via a layer of soft gates-the Fusion backbone. Much more than a common bus interface, this Fusion backbone integrates a micro-sequencer within the FPGA fabric and configures the individual peripherals and supports low-level processing of peripheral data. Fusion applets are application building blocks that can control and respond to peripherals and other system signals. Applets can be rapidly combined to create large applications. The technology is scalable across devices, families, design types, and user expertise, and supports a welldefined interface for external IP and tool integration.
At the lowest level, Level 0, are Fusion peripherals. These are configurable functional blocks that can be hardwired structures such as a PLL or analog input channel, or soft (FPGA gate) blocks such as a UART or two-wire serial interface. The Fusion peripherals are configurable and support a standard interface to facilitate communication and implementation.
Connecting and controlling access to the peripherals is the Fusion backbone, Level 1. The backbone is a soft-gate structure, scalable to any number of peripherals. The backbone is a bus and much more; it manages peripheral configuration to ensure proper operation. Leveraging the common peripheral interface and a low-level state machine, the backbone efficiently offloads peripheral management from the system design. The backbone can set and clear flags based upon peripheral behavior and can define performance criteria. The flexibility of the stack enables a designer to configure the silicon, directly bypassing the backbone if that level of control is desired.
One step up from the backbone is the Fusion applet, Level 2. The applet is an application building block that implements a specific function in FPGA gates. It can react to stimuli and board-level events coming through the backbone or from other sources, and responds to these stimuli by accessing and manipulating peripherals via the backbone or initiating some other action. An applet controls or responds to the peripheral(s). Applets can be easily imported or exported from the design environment. The applet structure is open and well-defined, enabling users to import applets from Actel, system developers, third parties, and user groups.


Note: Levels 1, 2, and 3 are implemented in FPGA logic gates.
Figure 2-1 • Fusion Architecture Stack

The system application, Level 3 , is the larger user application that utilizes one or more applets. Designing at the highest level of abstraction supported by the Actel Fusion technology stack, the application can be easily created in FPGA gates by importing and configuring multiple applets.
In fact, in some cases an entire FPGA system design can be created without any HDL coding.
An optional MCU enables a combination of software and HDL-based design methodologies. The MCU can be on-chip or off-chip as system requirements dictate. System portioning is very flexible, allowing the MCU to reside above the applets or to absorb applets, or applets and backbone, if desired.
The Actel Fusion technology stack enables a very flexible design environment. Users can engage in design across a continuum of abstraction from very low to very high.

## Core Architecture

## VersaTile

Based upon successful Actel ProASIC3/E logic architecture, Fusion devices provide granularity comparable to gate arrays. The Fusion device core consists of a sea-of-VersaTiles architecture.
As illustrated in Figure 2-2, there are four inputs in a logic VersaTile cell, and each VersaTile can be configured using the appropriate flash switch connections:

- Any 3-input logic function
- Latch with clear or set
- D-flip-flop with clear or set
- Enable D-flip-flop with clear or set (on a 4th input)

VersaTiles can flexibly map the logic and sequential gates of a design. The inputs of the VersaTile can be inverted (allowing bubble pushing), and the output of the tile can connect to high-speed, very-long-line routing resources. VersaTiles and larger functions are connected with any of the four levels of routing hierarchy.
When the VersaTile is used as an enable D-flip-flop, the SET/CLR signal is supported by a fourth input, which can only be routed to the core cell over the VersaNet (global) network.
The output of the VersaTile is F2 when the connection is to the ultra-fast local lines, or YL when the connection is to the efficient long-line or very-long-line resources (Figure 2-2).


Note: *This input can only be connected to the global clock distribution network.
Figure 2-2• Fusion Core VersaTile

## VersaTile Characteristics

## Sample VersaTile Specifications-Combinatorial Module

The Fusion library offers all combinations of LUT-3 combinatorial functions. In this section, timing characteristics are presented for a sample of the library (Figure 2-3). For more details, refer to the Fusion, IGLOO/e and ProASIC3/E Macro Library Guide.


Figure 2-3• Sample of Combinatorial Cells
$\qquad$


Figure 2-4 • Combinatorial Timing Model and Waveforms

## Timing Characteristics

Table 2-1 • Combinatorial Cell Propagation Delays
Commercial Temperature Range Conditions: $\mathrm{T}_{\mathrm{J}}=70^{\circ} \mathrm{C}$, Worst-Case VCC $=1.425 \mathrm{~V}$

| Combinatorial Cell | Equation | Parameter | $\mathbf{- 2}$ | $\mathbf{- 1}$ | Std. | Units |
| :--- | :---: | :---: | :---: | :---: | :---: | :---: |
| INV | $\mathrm{Y}=!\mathrm{A}$ | $\mathrm{t}_{\mathrm{PD}}$ | 0.40 | 0.46 | 0.54 | ns |
| AND2 | $\mathrm{Y}=\mathrm{A} \cdot \mathrm{B}$ | $\mathrm{t}_{\mathrm{PD}}$ | 0.47 | 0.54 | 0.63 | ns |
| NAND2 | $\mathrm{Y}=!(\mathrm{A} \cdot \mathrm{B})$ | $\mathrm{t}_{\mathrm{PD}}$ | 0.47 | 0.54 | 0.63 | ns |
| OR2 | $\mathrm{Y}=\mathrm{A}+\mathrm{B}$ | $\mathrm{t}_{\mathrm{PD}}$ | 0.49 | 0.55 | 0.65 | ns |
| NOR2 | $\mathrm{Y}=!(\mathrm{A}+\mathrm{B})$ | $\mathrm{t}_{\mathrm{PD}}$ | 0.49 | 0.55 | 0.65 | ns |
| $\mathrm{XOR2}$ | $\mathrm{Y}=\mathrm{A} \oplus \mathrm{B}$ | $\mathrm{t}_{\mathrm{PD}}$ | 0.74 | 0.84 | 0.99 | ns |
| MAJ3 | $\mathrm{Y}=\mathrm{MAJ}(\mathrm{A}, \mathrm{B}, \mathrm{C})$ | $\mathrm{t}_{P D}$ | 0.70 | 0.79 | 0.93 | ns |
| XOR 3 | $\mathrm{Y}=\mathrm{A} \oplus \mathrm{B} \oplus \mathrm{C}$ | $\mathrm{t}_{\mathrm{PD}}$ | 0.87 | 1.00 | 1.17 | ns |
| $\mathrm{MUX2}$ | $\mathrm{Y}=\mathrm{A}!\mathrm{S}+\mathrm{B} \mathrm{S}$ | $\mathrm{t}_{\mathrm{PD}}$ | 0.51 | 0.58 | 0.68 | ns |
| AND3 | $\mathrm{Y}=\mathrm{A} \cdot \mathrm{B} \cdot \mathrm{C}$ | $\mathrm{t}_{\mathrm{PD}}$ | 0.56 | 0.64 | 0.75 | ns |

Note: For the derating values at specific junction temperature and voltage supply levels, refer to Table 3-7 on page 3-9.

## Sample VersaTile Specifications—Sequential Module

The Fusion library offers a wide variety of sequential cells, including flip-flops and latches. Each has a data input and optional enable, clear, or preset. In this section, timing characteristics are presented for a representative sample from the library (Figure 2-5). For more details, refer to the Fusion, IGLOO/e and ProASIC3/E Macro Library Guide.




Figure 2-5 • Sample of Sequential Cells


Figure 2-6• Sequential Timing Model and Waveforms

## Sequential Timing Characteristics

Table 2-2 • Register Delays
Commercial Temperature Range Conditions: $\mathrm{T}_{\mathrm{J}}=70^{\circ} \mathrm{C}$, Worst-Case VCC $=1.425 \mathrm{~V}$

| Parameter | Description | -2 | -1 | Std. | Units |
| :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{t}_{\text {CLKQ }}$ | Clock-to-Q of the Core Register | 0.55 | 0.63 | 0.74 | ns |
| $\mathrm{t}_{\text {SUD }}$ | Data Setup Time for the Core Register | 0.43 | 0.49 | 0.57 | ns |
| $\mathrm{t}_{\mathrm{HD}}$ | Data Hold Time for the Core Register | 0.00 | 0.00 | 0.00 | ns |
| $\mathrm{t}_{\text {SUE }}$ | Enable Setup Time for the Core Register | 0.45 | 0.52 | 0.61 | ns |
| $\mathrm{t}_{\mathrm{HE}}$ | Enable Hold Time for the Core Register | 0.00 | 0.00 | 0.00 | ns |
| $\mathrm{t}_{\text {CLR2Q }}$ | Asynchronous Clear-to-Q of the Core Register | 0.40 | 0.45 | 0.53 | ns |
| tPRE2Q | Asynchronous Preset-to-Q of the Core Register | 0.40 | 0.45 | 0.53 | ns |
| $\mathrm{t}_{\text {REMCLR }}$ | Asynchronous Clear Removal Time for the Core Register | 0.00 | 0.00 | 0.00 | ns |
| $\mathrm{t}_{\text {RECCLR }}$ | Asynchronous Clear Recovery Time for the Core Register | 0.22 | 0.25 | 0.30 | ns |
| trempre | Asynchronous Preset Removal Time for the Core Register | 0.00 | 0.00 | 0.00 | ns |
| $\mathrm{t}_{\text {RECPRE }}$ | Asynchronous Preset Recovery Time for the Core Register | 0.22 | 0.25 | 0.30 | ns |
| $\mathrm{t}_{\text {WCLR }}$ | Asynchronous Clear Minimum Pulse Width for the Core Register | 0.22 | 0.25 | 0.30 | ns |
| $t_{\text {WPRE }}$ | Asynchronous Preset Minimum Pulse Width for the Core Register | 0.22 | 0.25 | 0.30 | ns |
| $\mathrm{t}_{\text {CKMPW }}$ | Clock Minimum Pulse Width High for the Core Register | 0.32 | 0.37 | 0.43 | ns |
| $\mathrm{t}_{\text {CKMPWL }}$ | Clock Minimum Pulse Width Low for the Core Register | 0.36 | 0.41 | 0.48 | ns |

Note: For the derating values at specific junction temperature and voltage supply levels, refer to Table 3-7 on page 3-9.

## Array Coordinates

During many place-and-route operations in the Actel Designer software tool, it is possible to set constraints that require array coordinates. Table 2-3 is provided as a reference. The array coordinates are measured from the lower left ( 0,0 ). They can be used in region constraints for specific logic groups/blocks, designated by a wildcard, and can contain core cells, memories, and I/Os.
Table 2-3 provides array coordinates of core cells and memory blocks.
I/O and cell coordinates are used for placement constraints. Two coordinate systems are needed because there is not a one-to-one correspondence between l/O cells and edge core cells. In addition, the I/O coordinate system changes depending on the die/package combination. It is not listed in Table 2-3. The Designer ChipPlanner tool provides array coordinates of all I/O locations. I/O and cell coordinates are used for placement constraints. However, I/O placement is easier by package pin assignment.
Figure 2-7 illustrates the array coordinates of an AFS600 device. For more information on how to use array coordinates for region/placement constraints, see the Designer User's Guide or online help (available in the software) for Fusion software tools.
Table 2-3 • Array Coordinates

| Device | VersaTiles |  |  |  | Memory Rows |  | All |  |
| :--- | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  | Min. |  | Max. |  | Bottom | Top | Min. | Max. |
|  | $\mathbf{x}$ | $\mathbf{y}$ | $\mathbf{x}$ | $\mathbf{y}$ | $\mathbf{( x , y )}$ | $\mathbf{( x , y )}$ | $\mathbf{( x , y )}$ | $\mathbf{( x , y )}$ |
| AFS090 | 3 | 2 | 98 | 25 | None | $(3,26)$ | $(0,0)$ | $(101,29)$ |
| AFS250 | 3 | 2 | 130 | 49 | None | $(3,50)$ | $(0,0)$ | $(133,53)$ |
| AFS600 | 3 | 4 | 194 | 75 | $(3,2)$ | $(3,76)$ | $(0,0)$ | $(197,79)$ |
| AFS1500 | 3 | 4 | 322 | 123 | $(3,2)$ | $(3,124)$ | $(0,0)$ | $(325,129)$ |



Note: The vertical I/O tile coordinates are not shown. West side coordinates are $\{(0,2)$ to $(2,2)\}$ to $\{(0,77)$ to $(2,77)\}$; east side coordinates are $\{(195,2)$ to $(197,2)\}$ to $\{(195,77)$ to $(197,77)\}$.

## Routing Architecture

The routing structure of Fusion devices is designed to provide high performance through a flexible fourlevel hierarchy of routing resources: ultra-fast local resources; efficient long-line resources; high-speed very-long-line resources; and the high-performance VersaNet networks.
The ultra-fast local resources are dedicated lines that allow the output of each VersaTile to connect directly to every input of the eight surrounding VersaTiles (Figure 2-8). The exception to this is that the SET/CLR input of a VersaTile configured as a D-flip-flop is driven only by the VersaNet global network.
The efficient long-line resources provide routing for longer distances and higher-fanout connections. These resources vary in length (spanning one, two, or four VersaTiles), run both vertically and horizontally, and cover the entire Fusion device (Figure 2-9 on page 2-10). Each VersaTile can drive signals onto the efficient long-line resources, which can access every input of every VersaTile. Active buffers are inserted automatically by routing software to limit loading effects.
The high-speed very-long-line resources, which span the entire device with minimal delay, are used to route very long or high-fanout nets: length $+/-12$ VersaTiles in the vertical direction and length $+/-16$ in the horizontal direction from a given core VersaTile (Figure 2-10 on page 2-11). Very long lines in Fusion devices, like those in ProASIC3 devices, have been enhanced. This provides a significant performance boost for long-reach signals.
The high-performance VersaNet global networks are low-skew, high-fanout nets that are accessible from external pins or from internal logic (Figure 2-11 on page 2-12). These nets are typically used to distribute clocks, reset signals, and other high-fanout nets requiring minimum skew. The VersaNet networks are implemented as clock trees, and signals can be introduced at any junction. These can be employed hierarchically, with signals accessing every input on all VersaTiles.


Note: Input to the core cell for the D-flip-flop set and reset is only available via the VersaNet global network connection.
Figure 2-8• Ultra-Fast Local Lines Connected to the Eight Nearest Neighbors
$\qquad$


Figure 2-9 • Efficient Long-Line Resources


Figure 2-10•Very-Long-Line Resources
$\qquad$

## Global Resources (VersaNets)

Fusion devices offer powerful and flexible control of circuit timing through the use of analog circuitry. Each chip has six CCCs. The west CCC also contains a PLL core. In the two larger devices (AFS600 and AFS1500), the west and the east CCCs each contain a PLL. The PLLs include delay lines, a phase shifter ( $0^{\circ}, 90^{\circ}, 180^{\circ}, 270^{\circ}$ ), and clock multipliers/dividers. Each CCC has all the circuitry needed for the selection and interconnection of inputs to the VersaNet global network. The east and west CCCs each have access to three VersaNet global lines on each side of the chip (six lines total). The CCCs at the four corners each have access to three quadrant global lines on each quadrant of the chip.

## Advantages of the VersaNet Approach

One of the architectural benefits of Fusion is the set of powerful and low-delay VersaNet global networks. Fusion offers six chip (main) global networks that are distributed from the center of the FPGA array (Figure 2-11). In addition, Fusion devices have three regional globals (quadrant globals) in each of the four chip quadrants. Each core VersaTile has access to nine global network resources: three quadrant and six chip (main) global networks. There are a total of 18 global networks on the device. Each of these networks contains spines and ribs that reach all VersaTiles in all quadrants (Figure 2-12 on page 2-13). This flexible VersaNet global network architecture allows users to map up to 180 different internal/external clocks in a Fusion device. Details on the VersaNet networks are given in Table 2-4 on page 2-13. The flexibility of the Fusion VersaNet global network allows the designer to address several design requirements. User applications that are clock-resource-intensive can easily route external or gated internal clocks using VersaNet global routing networks. Designers can also drastically reduce delay penalties and minimize resource usage by mapping critical, high-fanout nets to the VersaNet global network.


Figure 2-11• Overview of Fusion VersaNet Global Network


Figure 2-12• Global Network Architecture
Table 2-4 • Globals/Spines/Rows by Device

|  | AFS090 | AFS250 | AFS600 | AFS1500 |
| :--- | :---: | :---: | :---: | :---: |
| Global VersaNets (trees)* $^{*}$ | 9 | 9 | 9 | 9 |
| VersaNet Spines/Tree | 4 | 8 | 12 | 20 |
| Total Spines | 36 | 72 | 108 | 180 |
| VersaTiles in Each Top or Bottom Spine | 384 | 768 | 1,152 | 1,920 |
| Total VersaTiles | 2,304 | 6,144 | 13,824 | 38,400 |

Note: *There are six chip (main) globals and three globals per quadrant.

Device Architecture

## VersaNet Global Networks and Spine Access

The Fusion architecture contains a total of 18 segmented global networks that can access the VersaTiles, SRAM, and I/O tiles on the Fusion device. There are 6 chip (main) global networks that access the entire device and 12 quadrant networks ( 3 in each quadrant). Each device has a total of 18 globals. These VersaNet global networks offer fast, low-skew routing resources for high-fanout nets, including clock signals. In addition, these highly segmented global networks offer users the flexibility to create low-skew local networks using spines for up to 180 internal/external clocks (in an AFS1500 device) or other high-fanout nets in Fusion devices. Optimal usage of these low-skew networks can result in significant improvement in design performance on Fusion devices.
The nine spines available in a vertical column reside in global networks with two separate regions of scope: the quadrant global network, which has three spines, and the chip (main) global network, which has six spines. Note that there are three quadrant spines in each quadrant of the device. There are four quadrant global network regions per device (Figure 2-12 on page 2-13).
The spines are the vertical branches of the global network tree, shown in Figure 2-11 on page 2-12. Each spine in a vertical column of a chip (main) global network is further divided into two equal-length spine segments: one in the top and one in the bottom half of the die.
Each spine and its associated ribs cover a certain area of the Fusion device (the "scope" of the spine; see Figure 2-11 on page 2-12). Each spine is accessed by the dedicated global network MUX tree architecture, which defines how a particular spine is driven-either by the signal on the global network from a CCC, for example, or another net defined by the user (Figure 2-13). Quadrant spines can be driven from user I/Os on the north and south sides of the die, via analog I/Os configured as direct digital inputs. The ability to drive spines in the quadrant global networks can have a significant effect on system performance for high-fanout inputs to a design.
Details of the chip (main) global network spine-selection MUX are presented in Figure 2-13. The spine drivers for each spine are located in the middle of the die.
Quadrant spines are driven from a north or south rib. Access to the top and bottom ribs is from the corner CCC or from the I/Os on the north and south sides of the device. For details on using spines in Fusion devices, see the Actel application note Using Global Resources in Actel Fusion Devices.


Figure 2-13• Spine-Selection MUX of Global Tree

## Clock Aggregation

Clock aggregation allows for multi-spine clock domains. A MUX tree provides the necessary flexibility to allow long lines or I/Os to access domains of one, two, or four global spines. Signal access to the clock aggregation system is achieved through long-line resources in the central rib, and also through local resources in the north and south ribs, allowing I/Os to feed directly into the clock system. As Figure 2-14 indicates, this access system is contiguous.
There is no break in the middle of the chip for north and south I/O VersaNet access. This is different from the quadrant clocks, located in these ribs, which only reach the middle of the rib.Refer to the Using Global Resources in Actel Fusion Devices application note.


Figure 2-14•Clock Aggregation Tree Architecture
$\qquad$

## Global Resource Characteristics

AFS600 VersaNet Topology
Clock delays are device-specific. Figure 2-15 is an example of a global tree used for clock routing. The global tree presented in Figure 2-15 is driven by a CCC located on the west side of the AFS600 device. It is used to drive all D-flip-flops in the device.


Figure 2-15 • Example of Global Tree Use in an AFS600 Device for Clock Routing

Actel Fusion Family of Mixed Signal FPGAs

## VersaNet Timing Characteristics

Global clock delays include the central rib delay, the spine delay, and the row delay. Delays do not include I/O input buffer clock delays, as these are dependent upon I/O standard, and the clock may be driven and conditioned internally by the CCC module. Table 2-5, Table 2-6, Table 2-7, and Table 2-8 on page 2-18 present minimum and maximum global clock delays within the device Minimum and maximum delays are measured with minimum and maximum loading, respectively.

## Timing Characteristics

Table 2-5 • AFS1500 Global Resource Timing
Commercial Temperature Range Conditions: $\mathrm{T}_{\mathrm{J}}=70^{\circ} \mathrm{C}$, Worst-Case VCC $=1.425 \mathrm{~V}$

|  | Description | -2 |  | -1 |  | Std. |  | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Parameter |  | Min. ${ }^{1}$ | Max. ${ }^{2}$ | Min. ${ }^{1}$ | Max. ${ }^{2}$ | Min. ${ }^{1}$ | Max. ${ }^{2}$ |  |
| $\mathrm{t}_{\text {RCKL }}$ | Input Low Delay for Global Clock | 1.53 | 1.75 | 1.74 | 1.99 | 2.05 | 2.34 | ns |
| $\mathrm{t}_{\text {RCKH }}$ | Input High Delay for Global Clock | 1.53 | 1.79 | 1.75 | 2.04 | 2.05 | 2.40 | ns |
| trCKSW | Maximum Skew for Global Clock |  | 0.26 |  | 0.29 |  | 0.34 | ns |
| $\mathrm{F}_{\text {RMAX }}$ | Maximum Frequency for Global Clock |  |  |  |  |  |  | MHz |

Notes:

1. Value reflects minimum load. The delay is measured from the CCC output to the clock pin of a sequential element located in a lightly loaded row (single element is connected to the global net).
2. Value reflects maximum load. The delay is measured on the clock pin of the farthest sequential element located in a fully loaded row (all available flip-flops are connected to the global net in the row).
3. For the derating values at specific junction temperature and voltage supply levels, refer to Table 3-7 on page 3-9.

Table 2-6 • AFS600 Global Resource Timing
Commercial Temperature Range Conditions: $\mathrm{T}_{\mathrm{J}}=70^{\circ} \mathrm{C}$, Worst-Case VCC $=1.425 \mathrm{~V}$

|  | Description | -2 |  | -1 |  | Std. |  | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Parameter |  | Min. ${ }^{1}$ | Max. ${ }^{2}$ | Min. ${ }^{1}$ | Max. ${ }^{2}$ | Min. ${ }^{1}$ | Max. ${ }^{2}$ |  |
| $t_{\text {RCKL }}$ | Input Low Delay for Global Clock | 1.27 | 1.49 | 1.44 | 1.70 | 1.69 | 2.00 | ns |
| $\mathrm{t}_{\text {RCKH }}$ | Input High Delay for Global Clock | 1.26 | 1.54 | 1.44 | 1.75 | 1.69 | 2.06 | ns |
| $\mathrm{t}_{\text {RCKSW }}$ | Maximum Skew for Global Clock |  | 0.27 |  | 0.31 |  | 0.36 | ns |
| $\mathrm{F}_{\text {RMAX }}$ | Maximum Frequency for Global Clock |  |  |  |  |  |  | MHz |

Notes:

1. Value reflects minimum load. The delay is measured from the CCC output to the clock pin of a sequential element located in a lightly loaded row (single element is connected to the global net).
2. Value reflects maximum load. The delay is measured on the clock pin of the farthest sequential element located in a fully loaded row (all available flip-flops are connected to the global net in the row).
3. For the derating values at specific junction temperature and voltage supply levels, refer to Table 3-7 on page 3-9.
$\qquad$

Table 2-7 • AFS250 Global Resource Timing
Commercial Temperature Range Conditions: $\mathrm{T}_{\mathrm{J}}=70^{\circ} \mathrm{C}$, Worst-Case VCC $=1.425 \mathrm{~V}$

| Parameter | Description | -2 |  | -1 |  | Std. |  | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | Min. ${ }^{1}$ | Max. ${ }^{2}$ | Min. ${ }^{1}$ | Max. ${ }^{2}$ | Min. ${ }^{1}$ | Max. ${ }^{2}$ |  |
| $t_{\text {RCKL }}$ | Input Low Delay for Global Clock | 0.89 | 1.12 | 1.02 | 1.27 | 1.20 | 1.50 | ns |
| $\mathrm{t}_{\text {RCKH }}$ | Input High Delay for Global Clock | 0.88 | 1.14 | 1.00 | 1.30 | 1.17 | 1.53 | ns |
| $\mathrm{t}_{\text {RCKSW }}$ | Maximum Skew for Global Clock |  | 0.26 |  | 0.30 |  | 0.35 | ns |
| $\mathrm{F}_{\text {RMAX }}$ | Maximum Frequency for Global Clock |  |  |  |  |  |  | MHz |

Notes:

1. Value reflects minimum load. The delay is measured from the CCC output to the clock pin of a sequential element located in a lightly loaded row (single element is connected to the global net).
2. Value reflects maximum load. The delay is measured on the clock pin of the farthest sequential element located in a fully loaded row (all available flip-flops are connected to the global net in the row).
3. For the derating values at specific junction temperature and voltage supply levels, refer to Table 3-7 on page 3-9.

Table 2-8 • AFS090 Global Resource Timing
Commercial Temperature Range Conditions: $\mathrm{T}_{\mathrm{J}}=70^{\circ} \mathrm{C}$, Worst-Case VCC $=1.425 \mathrm{~V}$

|  | Description | -2 |  | -1 |  | Std. |  | $\begin{aligned} & \text { Unit } \\ & \mathrm{s} \end{aligned}$ |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Parameter |  | Min. ${ }^{1}$ | Max. ${ }^{2}$ | Min. ${ }^{1}$ | Max. ${ }^{2}$ | Min. ${ }^{1}$ | Max. ${ }^{2}$ |  |
| $\mathrm{t}_{\text {RCKL }}$ | Input Low Delay for Global Clock | 0.84 | 1.07 | 0.96 | 1.21 | 1.13 | 1.43 | ns |
| $\mathrm{t}_{\text {RCKH }}$ | Input High Delay for Global Clock | 0.83 | 1.10 | 0.95 | 1.25 | 1.12 | 1.47 | ns |
| $\mathrm{t}_{\text {RCKSW }}$ | Maximum Skew for Global Clock |  | 0.27 |  | 0.30 |  | 0.36 | ns |
| $\mathrm{F}_{\text {RMAX }}$ | Maximum Frequency for Global Clock |  |  |  |  |  |  | MHz |

Notes:

1. Value reflects minimum load. The delay is measured from the CCC output to the clock pin of a sequential element located in a lightly loaded row (single element is connected to the global net).
2. Value reflects maximum load. The delay is measured on the clock pin of the farthest sequential element located in a fully loaded row (all available flip-flops are connected to the global net in the row).
3. For the derating values at specific junction temperature and voltage supply levels, refer to Table 3-7 on page 3-9.

## Clocking Resources

The Fusion family has a robust collection of clocking peripherals, as shown in the block diagram in Figure 2-16. These on-chip resources enable the creation, manipulation, and distribution of many clock signals. The Fusion integrated RC oscillator produces a 100 MHz clock source with no external components. For systems requiring more precise clock signals, the Actel Fusion family supports an onchip crystal oscillator circuit. The integrated PLLs in each Fusion device can use the RC oscillator, crystal oscillator, or another on-chip clock signal as a source. These PLLs offer a variety of capabilities to modify the clock source (multiply, divide, synchronize, advance, or delay). Utilizing the CCC found in the popular Actel ProASIC3 family, Fusion incorporates six CCC blocks. The CCCs allow access to Fusion global and local clock distribution nets, as described in the "Global Resources (VersaNets)" section on page 2-12.


Figure 2-16• Fusion Clocking Options
$\qquad$

## RC Oscillator

The RC oscillator is an on-chip free-running clock source generating a 100 MHz clock. It can be used as a source clock for both on-chip and off-chip resources. When used in conjunction with the Fusion PLL and CCC circuits, the RC oscillator clock source can be used to generate clocks of varying frequency and phase.
The Fusion RC oscillator is very accurate at $\pm 1 \%$ over commercial and industrial temperature ranges. It is an automated clock, requiring no setup or configuration by the user. It requires only that the power and GNDOSC pins be connected; no external components are required. The RC oscillator can be used to drive either a PLL or another internal signal.

## RC Oscillator Characteristics

Table 2-9 • Electrical Characteristics of RC Oscillator


## Crystal Oscillator

The Crystal Oscillator (XTLOSC) is source that generates the clock from an external crystal. The output of XTLOSC CLKOUT signal can be selected as an input to the PLL. Refer to "Clock Conditioning Circuits" section for more details. The XTLOSC can operate in normal operations and Standby mode (RTC is running and 1.5 V is not present).
In normal operation, the internal FPGA_EN signal is ' 1 ' as long as 1.5 V is present for VCC. As such, the internal enable signal, XTL_EN, for Crystal Oscillator is enabled since FPGA_EN is asserted. The XTL_MODE has the option of using MODE or RTC_MODE, depending on SELMODE.
During Standby, 1.5 V is not available, as such, and FPGA_EN is ' 0 '. SELMODE must be asserted in order for XTL_EN to be enabled; hence XTL_MODE relies on RTC_MODE. SELMODE and RTC_MODE must be connected to RTCXTLSEL and RTCXTLMODE from the AB respectively for correct operation during Standby (refer to the "Real-Time Counter System" section on page 2-33 for a detailed description).
The Crystal Oscillator can be configured in one of four modes:

- RC network, 32 KHz to 4 MHz
- Low gain, 32 to 200 KHz
- Medium gain, 0.20 to 2.0 MHz
- High gain, 2.0 to 20.0 MHz

In RC network mode, the XTAL1 pin is connected to an RC circuit, as shown in Figure 2-17. The XTAL2 pin should be left floating. The RC value can be chosen based on Figure 2-18 for any desired frequency between 32 KHz and 4 MHz . The RC network mode can also accommodate an external clock source on XTAL1 instead of an RC circuit.
In Low gain, Medium gain, and High gain, an external crystal component or ceramic resonator can be added onto XTAL1 and XTAL2, as shown in Figure 2-17.


Note: *Internal signal-does not exist in macro.
Figure 2-17•XTLOSC Macro


Figure 2-18• Crystal Oscillator: RC Time Constant Values vs. Frequency (typical)
Table 2-10•XTLOSC Signals Descriptions


Note: *Internal signal—does not exist in macro.

## Clock Conditioning Circuits

In Fusion devices, the CCCs are used to implement frequency division, frequency multiplication, phase shifting, and delay operations.
The CCCs are available in six chip locations-each of the four chip corners and the middle of the east and west chip sides.
Each CCC can implement up to three independent global buffers (with or without programmable delay), or a PLL function (programmable frequency division/multiplication, phase shift, and delays) with up to three global outputs. Unused global outputs of a PLL can be used to implement independent global buffers, up to a maximum of three global outputs for a given CCC.

A global buffer can be placed in any of the three global locations (CLKA-GLA, CLKB-GLB, and CLKCGLC) of a given CCC.
A PLL macro uses the CLKA CCC input to drive its reference clock. It uses the GLA and, optionally, the GLB and GLC global outputs to drive the global networks. A PLL macro can also drive the YB and YC regular core outputs. The GLB (or GLC) global output cannot be reused if the YB (or YC) output is used (Figure 2-19). Refer to the "PLL Macro" section on page 2-29 for more information.
Each global buffer, as well as the PLL reference clock, can be driven from one of the following:

- 3 dedicated single-ended I/Os using a hardwired connection
- 2 dedicated differential I/Os using a hardwired connection
- The FPGA core

The CCC block is fully configurable, either via flash configuration bits set in the programming bitstream or through an asynchronous interface. This asynchronous interface is dynamically accessible from inside the Fusion device to permit changes of parameters (such as divide ratios) during device operation. To increase the versatility and flexibility of the clock conditioning system, the CCC configuration is determined either by the user during the design process, with configuration data being stored in flash memory as part of the device programming procedure, or by writing data into a dedicated shift register during normal device operation. This latter mode allows the user to dynamically reconfigure the CCC without the need for core programming. The shift register is accessed through a simple serial interface. Refer to the "UJTAG Applications in Actel's Low-Power Flash Devices" chapter of the Fusion FPGA Fabric User's Guide and the "CCC and PLL Characteristics" section on page 2-30 for more information.
$\qquad$


Notes:

1. Visit the Actel website for future application notes concerning dynamic PLL reconfiguration. Refer to the "PLL Macro" section on page 2-29 for signal descriptions.
2. Many specific INBUF macros support the wide variety of single-ended and differential I/O standards for the Fusion family.
3. Refer to the Fusion, IGLOO/e, and ProASIC3/E Macro Library Guide for more information.

Figure 2-19• Fusion CCC Options: Global Buffers with the PLL Macro
Table 2-11 • Available Selections of I/O Standards within CLKBUF and CLKBUF_LVDS/LVPECL Macros

| CLKBUF Macros |
| :---: |
| CLKBUF_LVCMOS5 |
| CLKBUF_LVCMOS331 |
| CLKBUF_LVCMOS18 |
| CLKBUF_LVCMOS15 |
| CLKBUF_PCI |
| CLKBUF_LVDS ${ }^{2}$ |
| CLKBUF_LVPECL |

Notes:

1. This is the default macro. For more details, refer to the Fusion, IGLOO/e and ProASIC3/E Macro Library Guide.
2. The BLVDS and M-LVDS standards are supported with CLKBUF_LVDS.

## Global Buffers with No Programmable Delays

The CLKBUF and CLKBUF_LVPECL/LVDS macros are composite macros that include an I/O macro driving a global buffer, hardwired together (Figure 2-20).
The CLKINT macro provides a global buffer function driven by the FPGA core.
The CLKBUF, CLKBUF_LVPECL/LVDS, and CLKINT macros are pass-through clock sources and do not use the PLL or provide any programmable delay functionality.
Many specific CLKBUF macros support the wide variety of single-ended and differential I/O standards supported by Fusion devices. The available CLKBUF macros are described in the Fusion, IGLOO/e and ProASIC3/E Macro Library Guide.


Figure 2-20• Global Buffers with No Programmable Delay
$\qquad$

## Global Buffers with Programmable Delay

The CLKDLY macro is a pass-through clock source that does not use the PLL, but provides the ability to delay the clock input using a programmable delay (Figure 2-21). The CLKDLY macro takes the selected clock input and adds a user-defined delay element. This macro generates an output clock phase shift from the input clock.
The CLKDLY macro can be driven by an INBUF macro to create a composite macro, where the I/O macro drives the global buffer (with programmable delay) using a hardwired connection. In this case, the I/O must be placed in one of the dedicated global I/O locations.
Many specific INBUF macros support the wide variety of single-ended and differential I/O standards supported by the Fusion family. The available INBUF macros are described in the Fusion, IGLOO/e and ProASIC3/E Macro Library Guide.
The CLKDLY macro can be driven directly from the FPGA core.
The CLKDLY macro can also be driven from an I/O that is routed through the FPGA regular routing fabric. In this case, users must instantiate a special macro, PLLINT, to differentiate from the hardwired I/O connection described earlier.

The visual CLKDLY configuration in the SmartGen part of the Libero IDE and Designer tools allows the user to select the desired amount of delay and configures the delay elements appropriately. SmartGen also allows the user to select the input clock source. SmartGen will automatically instantiate the special macro, PLLINT, when needed.


Figure 2-21• Fusion CCC Options: Global Buffers with Programmable Delay

## Global Input Selections

Each global buffer, as well as the PLL reference clock, can be driven from one of the following (Figure 222):

- 3 dedicated single-ended I/Os using a hardwired connection
- 2 dedicated differential I/Os using a hardwired connection
- The FPGA core


GAA[0:2]: GA represents global in the northwest corner of the device. $\mathrm{A}[0: 2]$ : designates specific A clock source.

Notes:

1. Represents the global input pins. Globals have direct access to the clock conditioning block and are not routed via the FPGA fabric. Refer to the "User I/O Naming Convention" section on page 2-160 for more information.
2. Instantiate the routed clock source input as follows:
a) Connect the output of a logic element to the clock input of the PLL, CLKDLY, or CLKINT macro.
b) Do not place a clock source I/O (INBUF or INBUF_LVPECL/LVDS) in a relevant global pin location.
3. LVDS-based clock sources are available in the east and west banks on all Fusion devices.

Figure 2-22•Clock Input Sources Including CLKBUF, CLKBUF_LVDS/LVPECL, and CLKINT
$\qquad$

## CCC Physical Implementation

The CCC circuit is composed of the following (Figure 2-23):

- PLL core
- 3 phase selectors
- 6 programmable delays and 1 fixed delay
- 5 programmable frequency dividers that provide frequency multiplication/division (not shown in Figure 2-23 because they are automatically configured based on the user's required frequencies)
- 1 dynamic shift register that provides CCC dynamic reconfiguration capability (not shown)


## CCC Programming

The CCC block is fully configurable. It is configured via static flash configuration bits in the array, set by the user in the programming bitstream, or configured through an asynchronous dedicated shift register, dynamically accessible from inside the Fusion device. The dedicated shift register permits changes of parameters such as PLL divide ratios and delays during device operation. This latter mode allows the user to dynamically reconfigure the PLL without the need for core programming. The register file is accessed through a simple serial interface.


Note: Clock divider and multiplier blocks are not shown in this figure or in SmartGen. They are automatically configured based on the user's required frequencies.
Figure 2-23• PLL Block

## PLL Macro

The PLL functionality of the clock conditioning block is supported by the PLL macro. Note that the PLL macro reference clock uses the CLKA input of the CCC block, which is only accessible from the global A[2:0] package pins. Refer to Figure 2-22 on page 2-27 for more information.
The PLL macro provides five derived clocks (three independent) from a single reference clock. The PLL feedback loop can be driven either internally or externally. The PLL macro also provides power-down input and lock output signals. During power-up, POWERDOWN should be asserted Low until $\mathrm{V}_{\mathrm{CC}}$ is up. See Figure 2-19 on page 2-24 for more information.
Inputs:

- CLKA: selected clock input
- POWERDOWN (active low): disables PLLs. The default state is power-down on (active low).

Outputs:

- LOCK (active high): indicates that PLL output has locked on the input reference signal
- GLA, GLB, GLC: outputs to respective global networks
- YB, YC: allows output from the CCC to be routed back to the FPGA core

As previously described, the PLL allows up to five flexible and independently configurable clock outputs. Figure 2-23 on page 2-28 illustrates the various clock output options and delay elements.
As illustrated, the PLL supports three distinct output frequencies from a given input clock. Two of these (GLB and GLC) can be routed to the B and C global networks, respectively, and/or routed to the device core ( YB and YC ).
There are five delay elements to support phase control on all five outputs (GLA, GLB, GLC, YB, and YC). There is also a delay element in the feedback loop that can be used to advance the clock relative to the reference clock.

The PLL macro reference clock can be driven by an INBUF macro to create a composite macro, where the I/O macro drives the global buffer (with programmable delay) using a hardwired connection. In this case, the I/O must be placed in one of the dedicated global I/O locations.
The PLL macro reference clock can be driven directly from the FPGA core.
The PLL macro reference clock can also be driven from an I/O routed through the FPGA regular routing fabric. In this case, users must instantiate a special macro, PLLINT, to differentiate it from the hardwired I/O connection described earlier.
The visual PLL configuration in SmartGen, available with the Libero IDE and Designer tools, will derive the necessary internal divider ratios based on the input frequency and desired output frequencies selected by the user. SmartGen allows the user to select the various delays and phase shift values necessary to adjust the phases between the reference clock (CLKA) and the derived clocks (GLA, GLB, GLC, YB, and YC). SmartGen also allows the user to select where the input clock is coming from. SmartGen automatically instantiates the special macro, PLLINT, when needed.
$\qquad$

## CCC and PLL Characteristics

## Timing Characteristics

Table 2-12• Fusion CCC/PLL Specification

| Parameter | Min. | Typ. | Max. | Unit |
| :---: | :---: | :---: | :---: | :---: |
| Clock Conditioning Circuitry Input Frequency fin_CCC | 1.5 |  | 350 | MHz |
| Clock Conditioning Circuitry Output Frequency fout_ccc | 0.75 |  | 350 | MHz |
| Delay Increments in Programmable Delay Blocks ${ }^{1,2}$ |  | 160 |  | ps |
| Number of Programmable Values in Each Programmable Delay Block |  |  | 32 |  |
| Input Period Jitter |  |  | 1.5 | ns |
| CCC Output Peak-to-Peak Period Jitter Fccc_out | Max P | -Peak | od Jitter |  |
|  | 1 Global Network Used |  | 3 Global Networks Used |  |
| 0.75 MHz to 24 MHz | 1.00\% |  | 1.00\% |  |
| 24 MHz to 100 MHz | 1.50\% |  | 1.50\% |  |
| 100 MHz to 250 MHz | 2.25\% |  | 2.25\% |  |
| 250 MHz to 350 MHz | 3.50\% |  | 3.50\% |  |
| Acquisition Time LockControl $=0$ |  |  | 300 | $\mu \mathrm{s}$ |
| LockControl = 1 |  |  | 6.0 | ms |
| Tracking Jitter ${ }^{3}$ LockControl $=0$ |  |  | 1.6 | ns |
| LockControl = 1 |  |  | 0.8 | ns |
| Output Duty Cycle | 48.5 |  | 51.5 | \% |
| Delay Range in Block: Programmable Delay $1{ }^{\text {1,2 }}$ | 0.6 |  | 5.56 | ns |
| Delay Range in Block: Programmable Delay $2{ }^{\text {1,2 }}$ | 0.025 |  | 5.56 | ns |
| Delay Range in Block: Fixed Delay ${ }^{1,2}$ |  | 2.2 |  | ns |

Notes:

1. This delay is a function of voltage and temperature. See Table 3-7 on page 3-9 for deratings.
2. $T_{J}=25^{\circ} \mathrm{C}, V C C=1.5 \mathrm{~V}$
3. Tracking jitter is defined as the variation in clock edge position of PLL outputs with reference to PLL input clock edge. Tracking jitter does not measure the variation in PLL output period, which is covered by period jitter parameter.

## No-Glitch MUX (NGMUX)

Positioned downstream from the PLL/CCC blocks, the NGMUX provides a special switching sequence between two asynchronous clock domains that prevents generating any unwanted narrow clock pulses. The NGMUX is used to switch the source of a global between three different clock sources. Allowable inputs are either two PLL/CCC outputs or a PLL/CCC output and a regular net, as shown in Figure 2-24. The GLMUXCFG[1:0] configuration bits determine the source of the CLK inputs (i.e., internal signal or GLC). These are set by SmartGen during design but can also be changed by dynamically reconfiguring the PLL. The GLMUXSEL[1:0] bits control which clock source is passed through the NGMUX to the global network (GL). See Table 2-13.


Figure 2-24 • NGMUX
Table 2-13• NGMUX Configuration and Selection Table

| GLMUXCFG[1:0] | GLMUXSEL[1:0] | Selected Input <br> Signal | MUX Type |  |
| :--- | :---: | :---: | :---: | :---: |
|  | $X$ | 0 | GLA | 2-to-1 GLMUX |
|  | $X$ | 1 | GLC |  |
| 01 | $X$ | 0 | GLA | 2-to-1 GLMUX |
|  | $X$ | 1 | GLINT |  |

$\qquad$

The NGMUX macro is simplified to show the two clock options that have been selected by the GLMUXCFG[1:0] bits. Figure 2-25 illustrates the NGMUX macro. During design, the two clock sources are connected to CLK0 and CLK1 and are controlled by GLMUXSEL[1:0] to determine which signal is to be passed through the MUX.


## Figure 2-25• NGMUX Macro

The sequence of switching between two clock sources (from CLK0 to CLK1) is as follows (Figure 2-26):

- GLMUXSEL[1:0] transitions to initiate a switch.
- GL drives one last complete CLKO positive pulse (i.e., one rising edge followed by one falling edge).
- From that point, GL stays Low until the second rising edge of CLK1 occurs.
- At the second CLK1 rising edge, GL will begin to continuously deliver the CLK1 signal.
- Minimum $\mathrm{t}_{\mathrm{sw}}=0.05 \mathrm{~ns}$ at $25^{\circ} \mathrm{C}$ (typical conditions)

For examples of NGMUX operation, refer to the Fusion FPGA Fabric User's Guide.


Figure 2-26• NGMUX Waveform

## Real-Time Counter System

The RTC system enables Fusion devices to support standby and sleep modes of operation to reduce power consumption in many applications.

- Sleep mode, typical $10 \mu \mathrm{~A}$
- Standby mode (RTC running), typical 3 mA with 20 MHz

The RTC system is composed of five cores:

- RTC sub-block inside Analog Block (AB)
- Voltage Regulator and Power System Monitor (VRPSM)
- Crystal oscillator (XTLOSC); refer to the "Crystal Oscillator" section in the Fusion Clock Resources chapter of the Fusion FPGA Fabric User's Guide for more detail.
- Crystal clock; does not require instantiation in RTL
- 1.5 V voltage regulator; does not require instantiation in RTL

All cores are powered by 3.3 V supplies, so the RTC system is operational without a 1.5 V supply during standby mode. Figure 2-27 shows their connection.


Note: *Signals are hardwired internally and do not exist in the macro core.
Figure 2-27• Real-Time Counter System (not all the signals are shown for the AB macro)

## Modes of Operation

## Standby Mode

Standby mode allows periodic power-up and power-down of the FPGA fabric. In standby mode, the realtime counter and crystal block are ON. The FPGA is not powered by disabling the 1.5 V voltage regulator. The 1.5 V voltage regulator can be enabled when the preset count is matched. Refer to the "Real-Time Counter (part of AB macro)" section for details. To enter standby mode, the RTC must be first configured and enabled. Then VRPSM is shut off by deasserting the VRPU signal. The 1.5 V voltage regulator is then disabled, and shuts off the 1.5 V output.

## Sleep Mode

In sleep mode, the real-time counter and crystal blocks are OFF. The 1.5 V voltage regulator inside the VRPSM can only be enabled by the PUB or TRST pin. Refer to the "Voltage Regulator and Power System Monitor (VRPSM)" section on page 2-37 for details on power-up and power-down of the 1.5 V voltage regulator.

## Standby and Sleep Mode Circuit Implementation

For extra power savings, VJTAG and VPP should be at the same voltage as VCC, floated or ground, during standby and sleep modes. Note that when VJTAG is not powered, the 1.5 V voltage regulator cannot be enabled through TRST.
VPP and VJTAG can control through an external switch. Actel recommends ADG839, ADG849, or ADG841 as possible switches. Figure 2-28 shows the implementation for controlling VPP. The IN signal of the switch can be connected to PTBASE of the Fusion device. VJTAG can be controlled in same manner.


Figure 2-28• Implementation to Control VPP

## Real-Time Counter (part of AB macro)

The RTC is a 40-bit loadable counter and used as the primary timekeeping element (Figure 2-29). The clock source, RTCCLK, must come from the CLKOUT signal of the crystal oscillator. The RTC can be configured to reset itself when a count value reaches the match value set in the Match Register.
The RTC is part of the Analog Block (AB) macro. The RTC is configured by the analog configuration MUX (ACM). Each address contains one byte of data. The circuitry in the RTC is powered by $\mathrm{V}_{\text {CC33A }}$, so the RTC can be used in standby mode when the 1.5 V supply is not present.


Figure 2-29• RTC Block Diagram
Table 2-14•RTC Signal Description

| Signal Name | Width | Direction | Function |
| :--- | :---: | :---: | :--- |
| RTCCLK | 1 | In | Must come from CLKOUT of XTLOSC. |
| RTCXTLMODE[1:0] | 2 | Out | Controlled by xt_mode in CTRL_STAT. Signal must connect to <br> the RTC_MODE signal in XTLOSC, as shown in Figure 2-27. |
| RTCXTLSEL | 1 | Out | Controlled by xtal_en from CTRL_STAT register. Signal must <br> connect to RTC_MODE signal in XTLOSC in Figure 2-27. |
| RTCMATCH | 1 | Out | Match signal for FPGA <br> $0-$ Counter value does not equal the Match Register value. <br> $1-$ Counter value equals the Match Register value. |
| RTCPSMMATCH | 1 | Out | Same signal as RTCMATCH. Signal must connect to <br> RTCPSMMATCH in VRPSM, as shown in Figure 2-27. |

The 40-bit counter can be preloaded with an initial value as a starting point by the Counter Register. The count from the 40-bit counter can be read through the same set of address space. The count comes from a Read-Hold Register to avoid data changing during read.
When the counter value equals the Match Register value, all Match Bits Register values will be 0xFFFFFFFFFFF. The RTCMATCH and RTCPSMMATCH signals will assert. The 40-bit counter can be configured to automatically reset to $0 \times 0000000000$ when the counter value equals the Match Register value. The automatic reset does not apply if the Match Register value is $0 \times 0000000000$.
The RTCCLK has a prescaler to divide the clock by 128 before it is used for the 40-bit counter. Below is an example of how to calculate the OFF time.

## Example: Calculation for Match Count

To put the Fusion device on standby for one hour using an external crystal of 32.768 KHz :
The period of the crystal oscillator is $\mathrm{T}_{\text {crystal }}$ :
$T_{\text {crystal }}=1 / 32.768 \mathrm{KHz}=30.518 \mu \mathrm{~s}$
The period of the counter is $T_{\text {counter }}$ :
$\mathrm{T}_{\text {counter }}=30.518$ us $\times 128=3.90625 \mathrm{~ms}$
The Match Count for 1 hour is $\Delta$ tmatch:
$\Delta$ tmatch $/ \mathrm{T}_{\text {counter }}=(1 \mathrm{hr} \times 60 \mathrm{~min} / \mathrm{hr} \times 60 \mathrm{sec} / \mathrm{min}) / 3.90625 \mathrm{~ms}=921600$ or $0 \times E 1000$
Using a 32.768 KHz crystal, the maximum standby time of the 40-bit counter is $4,294,967,296$ seconds, which is 136 years.
Table 2-16 • RTC Control/Status Register

| Bit | Name | Description | Default Value |
| :---: | :---: | :---: | :---: |
| 7 | rtc_rst | RTC Reset 1 - Resets the RTC 0 - Deassert reset on after two ACM_CLK cycle. |  |
| 6 | cntr_en | Counter Enable <br> 1 - Enables the counter; rtc_rst must be deasserted as well. First counter increments after 64 RTCCLK positive edges. <br> 0 - Disables the crystal prescaler but does not reset the counter value. Counter value can only be updated when the counter is disabled. | 0 |
| 5 | vr_en_mat | Voltage Regulator Enable on Match <br> 1 - Enables RTCMATCH and RTCPSMMATCH to output 1 when the counter value equals the Match Register value. This enables the 1.5 V voltage regulator when RTCPSMMATCH connects to the RTCPSMMATCH signal in VRPSM. <br> 0 - RTCMATCH and RTCPSMMATCH output 0 at all times. | 0 |
| 4:3 | xt_mode[1:0] | Crystal Mode <br> Controls RTCXTLMODE[1:0]. Connects to RTC_MODE signal in XTLOSC. XTL_MODE uses this value when xtal_en is 1 . See the "Crystal Oscillator" section on page 2-21 for mode configuration. | 00 |
| 2 | rst_cnt_omat | Reset Counter on Match <br> 1 - Enables the sync clear of the counter when the counter value equals the Match Register value. The counter clears on the rising edge of the clock. If all the Match Registers are set to 0 , the clear is disabled. <br> 0 - Counter increments indefinitely | 0 |
| 1 | rstb_cnt | Counter Reset, active Low <br> 0 - Resets the 40-bit counter value | 0 |
| 0 | xtal_en | Crystal Enable <br> Controls RTCXTLSEL. Connects to SELMODE signal in XTLOSC. <br> 0 - XTLOSC enables control by FPGA_EN; xt_mode is not used. Sleep mode requires this bit to equal 0 . <br> 1 - Enables XTLOSC, XTL_MODE control by xt_mode <br> Standby mode requires this bit to be set to 1 . <br> See the "Crystal Oscillator" section on page 2-21 for further details on SELMODE configuration. | 0 |

Table 2-15 • Memory Map for RTC in ACM Register and Description

| ACMADDR | Register Name | Description | Use | Default Value |
| :---: | :---: | :---: | :---: | :---: |
| 0x40 | COUNTER0 | Counter bits 7:0 | Used to preload the counter to a specified start point. | 0x00 |
| 0x41 | COUNTER1 | Counter bits 15:8 |  | 0x00 |
| 0x42 | COUNTER2 | Counter bits 23:16 |  | 0x00 |
| 0x43 | COUNTER3 | Counter bits 31:24 |  | 0x00 |
| 0x44 | COUNTER4 | Counter bits 39:32 |  | 0x00 |
| 0x48 | MATCHREG0 | Match register bits 7:0 | The RTC comparison bits | $0 \times 00$ |
| 0x49 | MATCHREG1 | Match register bits 15:8 |  | $0 \times 00$ |
| 0x4A | MATCHREG2 | Match register bits 23:16 |  | 0x00 |
| 0x4B | MATCHREG3 | Match register bits 31:24 |  | $0 \times 00$ |
| 0x4C | MATCHREG4 | Match register bits 39:32 |  | 0x00 |
| 0x50 | MATCHBITO | Individual match bits 7:0 | The output of the XNOR gates 0 - Not matched <br> 1 - Matched | 0x00 |
| 0x51 | MATCHBIT1 | Individual match bits 15:8 |  | 0x00 |
| 0x52 | MATCHBIT2 | Individual match bits 23:16 |  | 0x00 |
| 0x53 | MATCHBIT3 | Individual match bits 31:24 |  | 0x00 |
| 0x54 | MATCHBIT4 | Individual match bits 29:32 |  | 0x00 |
| 0x58 | CTRL_STAT | Control (write/read) / Status (read only) register bits | Refer to Table 2-16 on page 2-36 for details. | 0x00 |

## Voltage Regulator and Power System Monitor (VRPSM)

The VRPSM macro controls the power-up state of the FPGA. The power-up bar (PUB) pin can turn on the voltage regulator when set to 0 . TRST can enable the voltage regulator when deasserted, allowing the FPGA to power-up when user want access to JTAG ports. The inputs VRINITSTATE and RTCPSMMATCH come from the flash bits and RTC, and can also power up the FPGA.


Note: *Signals are hardwired internally and do not exist in the macro core.
Figure 2-30•VRPSM Macro
$\qquad$

Table 2-17• VRPSM Signal Descriptions

| Signal Name | Width | Dir. | Function |
| :---: | :---: | :---: | :---: |
| VRPU | 1 | In | Voltage Regulator Power-Up <br> 0 - Voltage regulator disabled. PUB must be floated or pulled up, and the TRST pin must be grounded to disable the voltage regulator. <br> 1 - Voltage regulator enabled |
| VRINITSTATE | 1 | In | Voltage Regulator Initial State <br> Defines the voltage Regulator status upon power-up of the 3.3 V . The signal is configured by Actel Libero ${ }^{\circledR}$ Integrated Design Environment (IDE) when the VRPSM macro is generated. <br> Tie off to 1 - Voltage regulator enables when 3.3 V is powered. <br> Tie off to 0 - Voltage regulator disables when 3.3 V is powered. |
| RTCPSMMATCH | 1 | In | RTC Power System Management Match Connect from RTCPSMATCH signal from RTC in AB 0 transition to 1 turns on the voltage regulator |
| PUB | 1 | In | External pin, built-in weak pull-up <br> Power-Up Bar <br> 0 - Enables voltage regulator at all times |
| TRST* | 1 | In | External pin, JTAG Test Reset 1 - Enables voltage regulator at all times |
| FPGAGOOD | 1 | Out | $\begin{aligned} & \text { Indicator that the FPGA is powered and functional } \\ & \text { No need to connect if it is not used. } \\ & 1 \text { - Indicates that the FPGA is powered up and functional. } \\ & 0 \text { - Not possible to read by FPGA since it has already powered off. } \end{aligned}$ |
| PUCORE | 1 | Out | Power-Up Core Inverted signal of PUB. No need to connect if it is not used. |
| VREN* | 1 | Out | Voltage Regulator Enable <br> Connected to 1.5 V voltage regulator in Fusion device internally. <br> 0 - Voltage regulator disables <br> 1 - Voltage regulator enables |

Note: *Signals are hardwired internally and do not exist in the macro core.


Note: * To enter and exit standby mode without any external stimulus on PUB or TRST, the vr_en_mat in the CTRL_STAT register must also be set to 1, so that RTCPSMMATCH will assert when a match occurs; hence the device exits standby mode.
Figure 2-31•State Diagram for All Different Power Modes
When TRST is 1 or PUB is 0 , the 1.5 V voltage regulator is always ON , putting the Fusion device in normal operation at all times. Therefore, when the JTAG port is not in reset, the Fusion device cannot enter sleep mode or standby mode.
To enter standby mode, the Fusion device must first power-up into normal operation. The RTC is enabled through the RTC Control/Status Register described in the "Real-Time Counter (part of AB macro)" section on page 2-35. A match value corresponding to the wake-up time is loaded into the Match Register. The 1.5 V voltage regulator is disabled by setting VRPU to 0 to allow the Fusion device to enter standby mode, when the 1.5 V supply is off but the RTC remains on.
$\qquad$

### 1.5 V Voltage Regulator

The 1.5 V voltage regulator uses an external pass transistor to generate 1.5 V from a 3.3 V supply. The base of the pass transistor is tied to PTBASE, the collector is tied to 3.3 V , and an emitter is tied to PTBASE and the 1.5 V supplies of the Fusion device. Figure 2-27 on page 2-33 shows the hook-up of the 1.5 V voltage regulator to an external pass transistor.
Actel recommends using a PN2222A or 2N2222A transistor. The gain of such a transistor is approximately 25 , with a maximum base current of 20 mA . The maximum current that can be supported is 0.5 A . Transistors with different gain can also be used for different current requirements.

Table 2-18 • Electrical Characteristics
$\mathrm{V}_{\text {CC33A }}=3.3 \mathrm{~V}$

| Symbol | Parameter | Condition |  | Min | Typical | Max | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{V}_{\text {OUT }}$ | Output Voltage | $\mathrm{Tj}=25^{\circ} \mathrm{C}$ |  | 1.425 | 1.5 | 1.575 | V |
| $\mathrm{I}_{\text {CC33A }}$ | Operation Current | $\mathrm{Tj}=25^{\circ} \mathrm{C}$ | $\begin{aligned} & I_{\text {LOAD }}=1 \mathrm{~mA} \\ & \mathrm{I}_{\text {LOAD }}=100 \mathrm{~mA} \\ & \mathrm{I}_{\text {LOAD }}=0.5 \mathrm{~A} \end{aligned}$ |  | $\begin{aligned} & \hline 11 \\ & 11 \\ & 30 \end{aligned}$ |  | mA <br> mA <br> mA |
| $\Delta_{\text {VOUT }}$ | Load Regulation | $\mathrm{Tj}=25^{\circ} \mathrm{C}$ | $\mathrm{I}_{\text {LOAD }}=1 \mathrm{~mA}$ to 0.5 A |  | 90 |  | mV |
| $\Delta_{\text {VOUT }}$ | Line Regulation | $\mathrm{Tj}=25^{\circ} \mathrm{C}$ | $\begin{aligned} & \mathrm{VCC} 33 \mathrm{~A}=2.97 \mathrm{~V} \text { to } 3.63 \mathrm{~V} \\ & \mathrm{l}_{\mathrm{LOAD}}=1 \mathrm{~mA} \\ & \mathrm{VCC} 33 \mathrm{~A}=2.97 \mathrm{~V} \text { to } 3.63 \mathrm{~V} \\ & \mathrm{~L}_{\mathrm{LOAD}}=100 \mathrm{~mA} \\ & \mathrm{VCC} 33 \mathrm{~A}=2.97 \mathrm{~V} \text { to } 3.63 \mathrm{~V} \\ & \mathrm{~L}_{\text {LOAD }}=500 \mathrm{~mA} \end{aligned}$ |  | $\begin{aligned} & 10.6 \\ & 12.1 \\ & 10.6 \end{aligned}$ |  | $\mathrm{mV} / \mathrm{V}$ <br> $\mathrm{mV} / \mathrm{V}$ <br> $\mathrm{mV} / \mathrm{V}$ |
|  | Dropout Voltage* | $\mathrm{Tj}=25^{\circ} \mathrm{C}$ | $\begin{aligned} & I_{\text {LOAD }}=1 \mathrm{~mA} \\ & \mathrm{I}_{\text {LOAD }}=100 \mathrm{~mA} \\ & \mathrm{I}_{\text {LOAD }}=0.5 \mathrm{~A} \end{aligned}$ |  | $\begin{aligned} & 0.63 \\ & 0.84 \\ & 1.35 \end{aligned}$ |  | $\begin{aligned} & \mathrm{V} \\ & \mathrm{~V} \\ & \mathrm{~V} \end{aligned}$ |
| IPtbase | PTBase Current | $\mathrm{Tj}=25^{\circ} \mathrm{C}$ | $\begin{aligned} & I_{\text {LOAD }}=1 \mathrm{~mA} \\ & \mathrm{I}_{\text {LOAD }}=100 \mathrm{~mA} \\ & \mathrm{I}_{\text {LOAD }}=0.5 \mathrm{~A} \end{aligned}$ |  | $\begin{gathered} 48 \\ 736 \\ 12 \end{gathered}$ | 20 | $\mu \mathrm{A}$ <br> $\mu \mathrm{A}$ <br> mA |

Note: *Data collected with 2N2222A.

## Embedded Memories

Fusion devices include four types of embedded memory: flash block, FlashROM, SRAM, and FIFO.

## Flash Memory Block

Fusion is the first FPGA that offers a flash memory block (FB). Each FB block stores 2 Mbits of data. The flash memory block macro is illustrated in Figure 2-32. The port pin name and descriptions are detailed on Table 2-19 on page 2-42. All flash memory block signals are active high, except for CLK and active Iow RESET. All flash memory operations are synchronous to the rising edge of CLK.


Figure 2-32• Flash Memory Block

## Flash Memory Block Pin Names

Table 2-19 • Flash Memory Block Pin Names

| Interface Name | Width | Direction | Description |
| :---: | :---: | :---: | :---: |
| ADDR[17:0] | 18 | In | Byte offset into the FB. Byte-based address. |
| AUXBLOCK | 1 | In | When asserted, the page addressed is used to access the auxiliary block within that page. |
| BUSY | 1 | Out | When asserted, indicates that the FB is performing an operation. |
| CLK | 1 | In | User interface clock. All operations and status are synchronous to the rising edge of this clock. |
| DATAWIDTH[1:0] | 2 | In | Data width <br> $00=1$ byte in RD/WD[7:0] <br> $01=2$ bytes in RD/WD[15:0] <br> $1 x=4$ bytes in RD/WD[31:0] |
| DISCARDPAGE | 1 | In | When asserted, the contents of the Page Buffer are discarded so that a new page write can be started. |
| ERASEPAGE | 1 | In | When asserted, the address page is to be programmed with all zeros. ERASEPAGE must transition synchronously with the rising edge of CLK. |
| LOCKREQUEST | 1 | In | When asserted, indicates to the JTAG controller that the FPGA interface is accessing the FB. |
| OVERWRITEPAGE | 1 | In | When asserted, the page addressed is overwritten with the contents of the Page Buffer if the page is writable. |
| OVERWRITEPROTECT | 1 | In | When asserted, all program operations will set the overwrite protect bit of the page being programmed. |
| PAGESTATUS | 1 | In | When asserted with REN, initiates a read page status operation. |
| PAGELOSSPROTECT | 1 | In | When asserted, a modified Page Buffer must be programmed or discarded before accessing a new page. |
| PIPE | 1 | In | Adds a pipeline stage to the output for operation above 50 MHz . |
| PROGRAM | 1 | In | When asserted, writes the contents of the Page Buffer into the FB page addressed. |
| RD[31:0] | 32 | Out | Read data; data will be valid from the first non-busy cycle (BUSY = 0) after REN has been asserted. |
| READNEXT | 1 | In | When asserted with REN, initiates a read-next operation. |
| REN | 1 | In | When asserted, initiates a read operation. |
| RESET | 1 | In | When asserted, resets the state of the FB (active low). |
| SPAREPAGE | 1 | In | When asserted, the sector addressed is used to access the spare page within that sector. |

Table 2-19 • Flash Memory Block Pin Names (continued)

| Interface Name | Width | Direction | Description |
| :--- | :---: | :---: | :--- |
| STATUS[1:0] | 2 | Out | $\begin{array}{l}\text { Status of the last operation completed: } \\ \text { 00: Successful completion } \\ \text { 01: Read-/Unprotect-Page: single error detected and corrected } \\ \text { Write: operation addressed a write-protected page } \\ \text { Erase-Page: protection violation } \\ \text { Program: Page Buffer is unmodified } \\ \text { Protection violation }\end{array}$ |
| 10: Read-/Unprotect-Page: two or more errors detected |  |  |  |
| 11: Write: attempt to write to another page before programming |  |  |  |
| current page |  |  |  |
| Erase-Page/Program: page write count has exceeded the 10-year |  |  |  |
| retention threshold |  |  |  |$]$

All flash memory block input signals are active high, except for RESET.
$\qquad$

## Flash Memory Block Diagram

A simplified diagram of the flash memory block is shown in Figure 2-33.


Figure 2-33 • Flash Memory Block Diagram
The logic consists of the following sub-blocks:

- Flash Array

Contains all stored data. The flash array contains 64 sectors, and each sector contains 33 pages of data.

- Page Buffer

A page-wide volatile register. A page contains 8 blocks of data and an AUX block.

- Block Buffer

Contains the contents of the last block accessed. A block contains 128 data bits.

- ECC Logic

The FB stores error correction information with each block to perform single-bit error correction and double-bit error detection on all data blocks.
$\qquad$

## Flash Memory Block Addressing

Figure 2-34 shows a graphical representation of the flash memory block.


Figure 2-34• Flash Memory Block Organization
Each FB is partitioned into sectors, pages, blocks, and bytes. There are 64 sectors in an FB, and each sector contains 32 pages and 1 spare page. Each page contains 8 data blocks and 1 auxiliary block. Each data block contains 16 bytes of user data, and the auxiliary block contains 4 bytes of user data.

Addressing for the FB is shown in Table 2-20.
Table 2-20 • FB Address Bit Allocation ADDR[17:0]

| 17 | 12 | 11 | 7 | 6 | 4 | 3 | 0 |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Sector |  | Page |  | Block | Byte |  |  |

When the spare page of a sector is addressed (SPAREPAGE active), ADDR[11:7] are ignored.
When the Auxiliary block is addressed (AUXBLOCK active), ADDR[6:2] are ignored.
Note: The spare page of sector 0 is unavailable for any user data. Writes to this page will return an error, and reads will return all zeroes.

Data operations are performed in widths of 1 to 4 bytes. A write to a location in a page that is not already in the Page Buffer will cause the page to be read from the FB Array and stored in the Page Buffer. The block that was addressed during the write will be put into the Block Buffer, and the data written by WD will overwrite the data in the Block Buffer. After the data is written to the Block Buffer, the Block Buffer is then written to the Page Buffer to keep both buffers in sync. Subsequent writes to the same block will overwrite the Block Buffer and the Page Buffer. A write to another block in the page will cause the addressed block to be loaded from the Page Buffer, and the write will be performed as described previously.
The data width can be selected dynamically via the DATAWIDTH input bus. The truth table for the data width settings is detailed in Table 2-21. The minimum resolvable address is one 8 -bit byte. For data widths greater than 8 bits, the corresponding address bits are ignored-when DATAWIDTH $=0$ ( 2 bytes), ADDR[0] is ignored, and when DATAWIDTH = '10' or '11' (4 bytes), ADDR[1:0] are ignored. Data pins are LSB-oriented and unused WD data pins must be grounded.
Table 2-21 • Data Width Settings

| DATAWIDTH[1:0] | Data Width |
| :--- | :---: |
| 00 | 1 byte [7:0] |
| 01 | 2 byte [15:0] |
| 10,11 | 4 bytes [31:0] |

## Flash Memory Block Protection

## Page Loss Protection

When the PAGELOSSPROTECT pin is set to logic 1, it prevents writes to any page other than the current page in the Page Buffer until the page is either discarded or programmed.
A write to another page while the current page is Page Loss Protected will return a STATUS of '11'.

## Overwrite Protection

Any page that is Overwrite Protected will result in the STATUS being set to '01' when an attempt is made to either write, program, or erase it. To set the Overwrite Protection state for a page, set the OVERWRITEPROTECT pin when a Program operation is undertaken. To clear the Overwrite Protect state for a given page, an Unprotect Page operation must be performed on the page, and then the page must be programmed with the OVERWRITEPROTECT pin cleared to save the new page.

## LOCKREQUEST

The LOCKREQUEST signal is used to give the user interface control over simultaneous access of the FB from both the User and JTAG interfaces. When LOCKREQUEST is asserted, the JTAG interface will hold off any access attempts until LOCKREQUEST is deasserted.

## Flash Memory Block Operations

## FB Operation Priority

The FB provides for priority of operations when multiple actions are requested simultaneously. Table 2-22 shows the priority order (priority 0 is the highest).

Table 2-22 • FB Operation Priority

| Operation | Priority |
| :--- | :---: |
| System Initialization | 0 |
| FB Reset | 1 |
| Read | 2 |
| Write | 3 |
| Erase Page | 4 |
| Program | 5 |
| Unprotect Page | 6 |
| Discard Page | 7 |

Access to the FB is controlled by the BUSY signal. The BUSY output is synchronous to the CLK signal. FB operations are only accepted in cycles where BUSY is logic 0 .

## Write Operation

Write operations are initiated with the assertion of the WEN signal. Figure 2-35 on page 2-47 illustrates the multiple Write operations.


Figure 2-35•FB Write Waveform
When a Write operation is initiated to a page that is currently not in the Page Buffer, the FB control logic will issue a BUSY signal to the user interface while the page is loaded from the FB Array into the Page Buffer. (Note: The number of clock cycles that the BUSY output is asserted during the load of the Page Buffer is variable.) After loading the page into the Page Buffer, the addressed data block is loaded from the Page Buffer into the Block Buffer. Subsequent writes to the same block of the page will incur no busy cycles. A write to another block in the page will assert BUSY for four cycles (five cycles when PIPE is asserted), to allow the data to be written to the Page Buffer and have the current block loaded into the Block Buffer.
Write operations are considered successful as long as the STATUS output is '00'. A non-zero STATUS indicates that an error was detected during the operation and the write was not performed. Note that the STATUS output is "sticky"; it is unchanged until another operation is started.
Only one word can be written at a time. Write word width is controlled by the DATAWIDTH bus. Users are responsible for keeping track of the contents of the Page Buffer and when to program it to the array. Just like a regular RAM, writing to random addresses is possible. Users can write into the Page Buffer in any order but will incur additional BUSY cycles. It is not necessary to modify the entire Page Buffer before saving it to nonvolatile memory.
Write errors include the following:

1. Attempting to write a page that is Overwrite Protected (STATUS = ' 01 '). The write is not performed.
2. Attempting to write to a page that is not in the Page Buffer when Page Loss Protection is enabled (STATUS = '11'). The write is not performed.

## Program Operation

A Program operation is initiated by asserting the PROGRAM signal on the interface. Program operations save the contents of the Page Buffer to the FB Array. Due to the technologies inherent in the FB, a program operation is a time consuming operation ( $\sim 8 \mathrm{~ms}$ ). While the FB is writing the data to the array, the BUSY signal will be asserted.
During a Program operation, the sector and page addresses on ADDR are compared with the stored address for the page (and sector) in the Page Buffer. If there is a mismatch between the two addresses, the Program operation will be aborted and an error will be reported on the STATUS output.
It is possible to write the Page Buffer to a different page in memory. When asserting the PROGRAM pin, if OVERWRITEPAGE is asserted as well, the FB will write the contents of the Page Buffer to the sector and page designated on the ADDR inputs if the destination page is not Overwrite Protected.
A Program operation can be utilized to either modify the contents of the page in the flash memory block or change the protections for the page. Setting the OVERWRITEPROTECT bit on the interface while asserting the PROGRAM pin will put the page addressed into Overwrite Protect Mode. Overwrite Protect Mode safeguards a page from being inadvertently overwritten during subsequent Program or Erase operations.
Program operations that result in a STATUS value of '01' do not modify the addressed page. For all other values of STATUS, the addressed page is modified.
Program errors include the following:

1. Attempting to program a page that is Overwrite Protected (STATUS = '01')
2. Attempting to program a page that is not in the Page Buffer when the Page Buffer has entered Page Loss Protection Mode (STATUS = '01')
3. Attempting to perform a program with OVERWRITEPAGE set when the page addressed has been Overwrite Protected (STATUS = '01')
4. The Write Count of the page programmed exceeding the Write Threshold defined in the part specification (STATUS = '11')
5. The ECC Logic determining that there is an uncorrectable error within the programmed page (STATUS = '10')
6. Attempting to program a page that is not in the Page Buffer when OVERWRITEPAGE is not set and the page in the Page Buffer is modified (STATUS = '01')
7. Attempting to program the page in the Page Buffer when the Page Buffer is not modified

The waveform for a Program operation is shown in Figure 2-36.


## Figure 2-36• FB Program Waveform

Note: OVERWRITEPAGE is only sampled when the PROGRAM or ERASEPAGE pins are asserted. OVERWRITEPAGE is ignored in all other operations.

## Erase Page Operation

The Erase Page operation is initiated when the ERASEPAGE pin is asserted. The Erase Page operation allows the user to erase (set user data to zero) any page within the FB.
The use of the OVERWRITEPAGE and PAGELOSSPROTECT pins is the same for erase as for a Program Page operation.
As with the Program Page operation, a STATUS of '01' indicates that the addressed page is not erased. A waveform for an Erase Page operation is shown in Figure 2-37.
Erase errors include the following:

1. Attempting to erase a page that is Overwrite Protected (STATUS = '01')
2. Attempting to erase a page that is not in the Page Buffer when the Page Buffer has entered Page Loss Protection mode (STATUS = '01')
3. The Write Count of the erased page exceeding the Write Threshold defined in the part specification (STATUS = '11')
4. The ECC Logic determining that there is an uncorrectable error within the erased page (STATUS = '10')


Figure 2-37• FB Erase Page Waveform
$\qquad$

## Read Operation

Read operations are designed to read data from the FB Array, Page Buffer, Block Buffer, or status registers. Read operations support a normal read and a read-ahead mode (done by asserting READNEXT). Also, the timing for Read operations is dependent on the setting of PIPE.
The following diagrams illustrate representative timing for Non-Pipe Mode (Figure 2-38) and Pipe Mode (Figure 2-39) reads of the flash memory block interface.


Figure 2-38• Read Waveform (Non-Pipe Mode, 32-bit access)


Figure 2-39• Read Waveform (Pipe Mode, 32-bit access)

The following error indications are possible for Read operations:

1. STATUS = ' 01 ' when a single-bit data error was detected and corrected within the block addressed.
2. STATUS = '10' when a double-bit error was detected in the block addressed (note that the error is uncorrected).
In addition to data reads, users can read the status of any page in the FB by asserting PAGESTATUS along with REN. The format of the data returned by a page status read is shown in Table 2-23, and the definition of the page status bits is shown in Table 2-24.

Table 2-23 • Page Status Read Data Format

| 31 | 8 | 7 | 4 | 3 | 2 | 1 | 0 |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Write Count | Reserved | Over Threshold | Read Protected | Write Protected | Overwrite Protected |  |  |

Table 2-24• Page Status Bit Definition

| Page Status <br> Bit(s) | $\quad$ Definition |
| :--- | :--- |
| $31-8$ | Reserved; read as 0 |
| $7-4$ | Over Threshold indicator (see the"Program Operation" section on page 2-48) |
| 3 | Read Protected; read protect bit for page, which is set via the JTAG interface and <br> only affects JTAG operations. This bit can be overridden by using the correct user <br> key value. |
| 2 | Write Protected; write protect bit for page, which is set via the JTAG interface and <br> only affects JTAG operations. This bit can be overridden by using the correct user <br> key value. |
| 1 | Overwrite Protected; designates that the user has set the OVERWRITEPROTECT <br> bit on the interface while doing a Program operation. The page cannot be written <br> without first performing an Unprotect Page operation. |
| 0 |  |

## Read Next Operation

The Read Next operation is a feature by which the next block relative to the block in the Block Buffer is read from the FB Array while performing reads from the Block Buffer. The goal is to minimize wait states during consecutive sequential Read operations.
The Read Next operation is performed in a predetermined manner because it does look-ahead reads. The general look-ahead function is as follows:

- Within a page, the next block fetched will be the next in linear address.
- When reading the last data block of a page, it will fetch the first block of the next page.
- When reading spare pages, it will read the first block of the next sector's spare page.
- Reads of the last sector will wrap around to sector 0 .
- Reads of Auxiliary blocks will read the next linear page's Auxiliary block.

When an address on the ADDR input does not agree with the predetermined look-ahead address, there is a time penalty for this access. The FB will be busy finishing the current look-ahead read before it can start the next read. The worst case is a total of nine BUSY cycles before data is delivered.

The Non-Pipe Mode and Pipe Mode waveforms for Read Next operations are illustrated in Figure 2-40 and Figure 2-41.


Figure 2-40• Read Next Waveform (Non-Pipe Mode, 32-bit access)


Figure 2-41•Read Next WaveForm (Pipe Mode, 32-bit access)

## Unprotect Page Operation

An Unprotect Page operation will clear the protection for a page addressed on the ADDR input. It is initiated by setting the UNPROTECTPAGE signal on the interface along with the page address on ADDR.
If the page is not in the Page Buffer, the Unprotect Page operation will copy the page into the Page Buffer. The Copy Page operation occurs only if the current page in the Page Buffer is not Page Loss Protected.

The waveform for an Unprotect Page operation is shown in Figure 2-42.


Figure 2-42 • FB Unprotected Page Waveform
The Unprotect Page operation can incur the following error conditions:

1. If the copy of the page to the Page Buffer determines that the page has a single-bit correctable error in the data, it will report a STATUS = '01'.
2. If the address on ADDR does not match the address of the Page Buffer, PAGELOSSPROTECT is asserted, and the Page Buffer has been modified, then STATUS = '11' and the addressed page is not loaded into the Page Buffer.
3. If the copy of the page to the Page Buffer determines that at least one block in the page has a double-bit uncorrectable error, STATUS = '10' and the Page Buffer will contain the corrupted data.

## Discard Page Operation

If the contents of the modified Page Buffer have to be discarded, the DISCARDPAGE signal should be asserted. This command results in the Page Buffer being marked as unmodified.
The timing for the operation is shown in Figure 2-43. The BUSY signal will remain asserted until the operation has completed.


Figure 2-43 • FB Discard Page Waveform

Device Architecture

## Flash Memory Block Characteristics



Figure 2-44• Reset Timing Diagram
Table 2-25 • Flash Memory Block Timing
Commercial Temperature Range Conditions: $\mathrm{T}_{\mathrm{J}}=70^{\circ} \mathrm{C}$, Worst-Case VCC $=1.425 \mathrm{~V}$

| Parameter | Description | -2 | -1 | Std. | Units |
| :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{t}_{\text {CLK2RD }}$ | Clock-to-Q in 5-cycle read mode of the Read Data | 7.99 | 9.10 | 10.70 | ns |
|  | Clock-to-Q in 6-cycle read mode of the Read Data | 5.03 | 5.73 | 6.74 | ns |
| $\mathrm{t}_{\text {CLK2BUSY }}$ | Clock-to-Q in 5-cycle read mode of BUSY | 4.95 | 5.63 | 6.62 | ns |
|  | Clock-to-Q in 6-cycle read mode of BUSY | 4.45 | 5.07 | 5.96 | ns |
| tclk2status | Clock-to-Status in 5-cycle read mode | 11.24 | 12.81 | 15.06 | ns |
|  | Clock-to-Status in 6-cycle read mode | 4.48 | 5.10 | 6.00 | ns |
| t ${ }_{\text {DSUNVM }}$ | Data Input Setup time for the Control Logic | 1.92 | 2.19 | 2.57 | ns |
| $\mathrm{t}_{\text {DHNVM }}$ | Data Input Hold time for the Control Logic | 0.00 | 0.00 | 0.00 | ns |
| $\mathrm{t}_{\text {ASUNVM }}$ | Address Input Setup time for the Control Logic | 2.76 | 3.14 | 3.69 | ns |
| $\mathrm{t}_{\text {AHNVM }}$ | Address Input Hold time for the Control Logic | 0.00 | 0.00 | 0.00 | ns |
| tsudwnvm | Data Width Setup time for the Control Logic | 1.85 | 2.11 | 2.48 | ns |
| $\mathrm{t}_{\text {HDDWNVM }}$ | Data Width Hold time for the Control Logic | 0.00 | 0.00 | 0.00 | ns |
| tsurennvm | Read Enable Setup time for the Control Logic | 3.85 | 4.39 | 5.16 | ns |
| thDRENNVM | Read Enable Hold Time for the Control Logic | 0.00 | 0.00 | 0.00 | ns |
| $\mathrm{t}_{\text {SUWENNVM }}$ | Write Enable Setup time for the Control Logic | 2.37 | 2.69 | 3.17 | ns |
| $\mathrm{t}_{\text {HDWENNVM }}$ | Write Enable Hold Time for the Control Logic | 0.00 | 0.00 | 0.00 | ns |
| tsuprognva | Program Setup time for the Control Logic | 2.16 | 2.46 | 2.89 | ns |
| $\mathrm{t}_{\text {HDPROGANVM }}$ | Program Hold time for the Control Logic | 0.00 | 0.00 | 0.00 | ns |
| $\mathrm{t}_{\text {SUSPAREPAGE }}$ | SparePage Setup time for the Control Logic | 3.74 | 4.26 | 5.01 | ns |
| thdSPAREPAGE | SparePage Hold time for the Control Logic | 0.00 | 0.00 | 0.00 | ns |
| $\mathrm{t}_{\text {SUAUXBLK }}$ | Auxiliary Block Setup Time for the Control Logic | 3.74 | 4.26 | 5.00 | ns |
| thdauxblk | Auxiliary Block Hold Time for the Control Logic | 0.00 | 0.00 | 0.00 | ns |
| $\mathrm{t}_{\text {SURDNEXT }}$ | ReadNext Setup Time for the Control Logic | 2.17 | 2.47 | 2.90 | ns |
| $\mathrm{t}_{\text {HDRDNEXT }}$ | ReadNext Hold Time for the Control Logic | 0.00 | 0.00 | 0.00 | ns |
| $\mathrm{t}_{\text {SUERASEPG }}$ | Erase Page Setup Time for the Control Logic | 3.76 | 4.28 | 5.03 | ns |
| $\mathrm{t}_{\text {HDERASEPG }}$ | Erase Page Hold Time for the Control Logic | 0.00 | 0.00 | 0.00 | ns |
| $\mathrm{t}_{\text {SUUNPROTECTPG }}$ | Unprotect Page Setup Time for the Control Logic | 2.01 | 2.29 | 2.69 | ns |
| $\mathrm{t}_{\text {HDUNPROTECTPG }}$ | Unprotect Page Hold Time for the Control Logic | 0.00 | 0.00 | 0.00 | ns |
| $\mathrm{t}_{\text {SUDISCARDPG }}$ | Discard Page Setup Time for the Control Logic | 1.88 | 2.14 | 2.52 | ns |
| $\mathrm{t}_{\text {HDDISCARDPG }}$ | Discard Page Hold Time for the Control Logic | 0.00 | 0.00 | 0.00 | ns |
| $\mathrm{t}_{\text {SUOVERWRPRO }}$ | Overwrite Protect Setup Time for the Control Logic | 1.64 | 1.86 | 2.19 | ns |
| $\mathrm{t}_{\text {HDOVERWRPRO }}$ | Overwrite Protect Hold Time for the Control Logic | 0.00 | 0.00 | 0.00 | ns |

Table 2-25 • Flash Memory Block Timing (continued)
Commercial Temperature Range Conditions: $\mathrm{T}_{\mathrm{J}}=70^{\circ} \mathrm{C}$, Worst-Case VCC $=1.425 \mathrm{~V}$

| Parameter | Description | -2 | -1 | Std. | Units |
| :---: | :---: | :---: | :---: | :---: | :---: |
| tsupgLosspro | Page Loss Protect Setup Time for the Control Logic | 1.69 | 1.93 | 2.27 | ns |
| $\mathrm{t}_{\text {HDPGLIOSSPRO }}$ | Page Loss Protect Hold Time for the Control Logic | 0.00 | 0.00 | 0.00 | ns |
| $\mathrm{t}_{\text {SUPGSTAT }}$ | Page Status Setup Time for the Control Logic | 2.49 | 2.83 | 3.33 | ns |
| $\mathrm{t}_{\text {HDPGSTAT }}$ | Page Status Hold Time for the Control Logic | 0.00 | 0.00 | 0.00 | ns |
| $\mathrm{t}_{\text {SUOVERWRPG }}$ | Over Write Page Setup Time for the Control Logic | 1.88 | 2.14 | 2.52 | ns |
| thDOVERWRPG | Over Write Page Hold Time for the Control Logic | 0.00 | 0.00 | 0.00 | ns |
| $\mathrm{t}_{\text {SULOCKREQUEST }}$ | Lock Request Setup Time for the Control Logic | 0.87 | 0.99 | 1.16 | ns |
| $\mathrm{t}_{\text {HDLOCKREQUEST }}$ | Lock Request Hold Time for the Control Logic | 0.00 | 0.00 | 0.00 | ns |
| $\mathrm{t}_{\text {RECARNVM }}$ | Reset Recovery Time | 0.94 | 1.07 | 1.25 | ns |
| $t_{\text {REMARNVM }}$ | Reset Removal Time | 0.00 | 0.00 | 0.00 | ns |
| $\mathrm{t}_{\text {MPWARNVM }}$ | Asynchronous Reset Minimum Pulse Width for the Control Logic | 10.00 | 12.50 | 12.50 | ns |
| $\mathrm{t}_{\text {MPWCLKNVM }}$ | Clock Minimum Pulse Width for the Control Logic | 4.00 | 5.00 | 5.00 | ns |
| $\mathrm{t}_{\text {FMAXCLKNVM }}$ | Maximum Frequency for Clock for the Control Logic - for AFS1500/AFS600 | 80.00 | 80.00 | 80.00 | MHz |
|  | Maximum Frequency for Clock for the Control Logic - for AFS250/AFS090 | 100.00 | 80.00 | 80.00 | MHz |

$\qquad$

## FlashROM

Fusion devices have 1 kbit of on-chip nonvolatile flash memory that can be read from the FPGA core fabric. The FlashROM is arranged in eight banks of 128 bits during programming. The 128 bits in each bank are addressable as 16 bytes during the read-back of the FlashROM from the FPGA core (Figure 245).

The FlashROM can only be programmed via the IEEE 1532 JTAG port. It cannot be programmed directly from the FPGA core. When programming, each of the eight 128 -bit banks can be selectively reprogrammed. The FlashROM can only be reprogrammed on a bank boundary. Programming involves an automatic, on-chip bank erase prior to reprogramming the bank. The FlashROM supports a synchronous read and can be read on byte boundaries. The upper three bits of the FlashROM address from the FPGA core define the bank that is being accessed. The lower four bits of the FlashROM address from the FPGA core define which of the 16 bytes in the bank is being accessed.
The maximum FlashROM access clock is 20 MHz . Figure 2-46 shows the timing behavior of the FlashROM access cycle-the address has to be set up on the rising edge of the clock for DOUT to be valid on the next falling edge of the clock.
If the address is unchanged for two cycles:

- D0 becomes invalid 10 ns after the second rising edge of the clock.
- D0 becomes valid again 10 ns after the second falling edge.

If the address unchanged for three cycles:

- DO becomes invalid 10 ns after the second rising edge of the clock.
- D0 becomes valid again 10 ns after the second falling edge.
- D0 becomes invalid 10 ns after the third rising edge of the clock.
- D0 becomes valid again 10 ns after the third falling edge.


Figure 2-45 • FlashROM Architecture

## FlashROM Characteristics



Figure 2-46• FlashROM Timing Diagram
Table 2-26• FlashROM Access Time
Commercial Temperature Range Conditions: $\mathrm{T}_{\mathrm{J}}=70^{\circ} \mathrm{C}$, Worst-Case VCC $=1.425 \mathrm{~V}$

| Parameter | Description | $\mathbf{- 2}$ | $\mathbf{- 1}$ | Std. | Units |
| :--- | :--- | :---: | :---: | :---: | :---: |
| $\mathrm{t}_{\text {SU }}$ | Address Setup Time | 0.53 | 0.61 | 0.71 | ns |
| $\mathrm{t}_{\text {HOLD }}$ | Address Hold Time | 0.00 | 0.00 | 0.00 | ns |
| $\mathrm{t}_{\text {CK2Q }}$ | Clock to Out | 21.42 | 24.40 | 28.68 | ns |
| $\mathrm{~F}_{\text {MAX }}$ | Maximum Clock frequency | 15.00 | 15.00 | 15.00 | MHz |

## SRAM and FIFO

All Fusion devices have SRAM blocks along the north side of the device. Additionally, AFS600 and AFS1500 devices have an SRAM block on the south side of the device. To meet the needs of highperformance designs, the memory blocks operate strictly in synchronous mode for both read and write operations. The read and write clocks are completely independent, and each may operate at any desired frequency less than or equal to 350 MHz . The following configurations are available:

- $4 \mathrm{k} \times 1,2 \mathrm{k} \times 2,1 \mathrm{k} \times 4,512 \times 9$ (dual-port RAM—two read, two write or one read, one write)
- $512 \times 9,256 \times 18$ (two-port RAM—one read and one write)
- Sync write, sync pipelined/nonpipelined read

The Fusion SRAM memory block includes dedicated FIFO control logic to generate internal addresses and external flag logic (FULL, EMPTY, AFULL, AEMPTY).
During RAM operation, addresses are sourced by the user logic, and the FIFO controller is ignored. In FIFO mode, the internal addresses are generated by the FIFO controller and routed to the RAM array by internal MUXes. Refer to Figure 2-47 for more information about the implementation of the embedded FIFO controller.
The Fusion architecture enables the read and write sizes of RAMs to be organized independently, allowing for bus conversion. This is done with the WW (write width) and RW (read width) pins. The different $D \times W$ configurations are $256 \times 18,512 \times 9,1 k \times 4,2 k \times 2$, and $4 k \times 1$. For example, the write size can be set to $256 \times 18$ and the read size to $512 \times 9$.
Both the write and read widths for the RAM blocks can be specified independently with the WW (write width) and RW (read width) pins. The different D $\times W$ configurations are $256 \times 18,512 \times 9,1 \mathrm{k} \times 4,2 \mathrm{k} \times 2$, and $4 \mathrm{k} \times 1$.
Refer to the allowable RW and WW values supported for each of the RAM macro types in Table 2-27 on page 2-61.
When a width of one, two, or four is selected, the ninth bit is unused. For example, when writing 9-bit values and reading 4-bit values, only the first four bits and the second four bits of each 9-bit value are addressable for read operations. The ninth bit is not accessible.
$\qquad$

Conversely, when writing 4-bit values and reading 9-bit values, the ninth bit of a read operation will be undefined. The RAM blocks employ little-endian byte order for read and write operations.


Figure 2-47• Fusion RAM Block with Embedded FIFO Controller
$\qquad$

## RAM4K9 Description



Figure 2-48• RAM4K9

The following signals are used to configure the RAM4K9 memory element:
WIDTHA and WIDTHB
These signals enable the RAM to be configured in one of four allowable aspect ratios (Table 2-27).
Table 2-27• Allowable Aspect Ratio Settings for WIDTHA[1:0]

| WIDTHA1, WIDTHA0 | WIDTHB1, WIDTHB0 | D $\times$ W |
| :--- | :---: | :---: |
| 00 | 00 | $4 \mathrm{k} \times 1$ |
| 01 | 01 | $2 \mathrm{k} \times 2$ |
| 10 | 10 | $1 \mathrm{k} \times 4$ |
| 11 | 11 | $512 \times 9$ |

Note: The aspect ratio settings are constant and cannot be changed on the fly.

## BLKA and BLKB

These signals are active low and will enable the respective ports when asserted. When a BLKx signal is deasserted, the corresponding port's outputs hold the previous value.

## WENA and WENB

These signals switch the RAM between read and write mode for the respective ports. A Low on these signals indicates a write operation, and a High indicates a read.

## CLKA and CLKB

These are the clock signals for the synchronous read and write operations. These can be driven independently or with the same driver.

## PIPEA and PIPEB

These signals are used to specify pipelined read on the output. A Low on PIPEA or PIPEB indicates a nonpipelined read, and the data appears on the corresponding output in the same clock cycle. A High indicates a pipelined, read and data appears on the corresponding output in the next clock cycle.

## WMODEA and WMODEB

These signals are used to configure the behavior of the output when the RAM is in write mode. A Low on these signals makes the output retain data from the previous read. A High indicates pass-through behavior, wherein the data being written will appear immediately on the output. This signal is overridden when the RAM is being read.

RESET
This active low signal resets the output to zero, disables reads and writes from the SRAM block, and clears the data hold registers when asserted. It does not reset the contents of the memory.

## ADDRA and ADDRB

These are used as read or write addresses, and they are 12 bits wide. When a depth of less than 4 k is specified, the unused high-order bits must be grounded (Table 2-28).

Table 2-28• Address Pins Unused/Used for Various Supported Bus Widths

| $\mathrm{D} \times \mathrm{W}$ | Unused | Used |  |
| :--- | :---: | :---: | :---: |
|  | None | $[11: 0]$ |  |
| $4 \mathrm{k} \times 1$ | $[11]$ | $[10: 0]$ |  |
| $2 \mathrm{k} \times 2$ | $[11: 10]$ | $[9: 0]$ |  |
| $1 \mathrm{k} \times 4$ | $[11: 9]$ | $[8: 0]$ |  |
| $512 \times 9$ |  | ADDRx |  |

Note: The " $x$ " in ADDRx implies $A$ or $B$.
$\qquad$

## DINA and DINB

These are the input data signals, and they are nine bits wide. Not all nine bits are valid in all configurations. When a data width less than nine is specified, unused high-order signals must be grounded (Table 2-29).
DOUTA and DOUTB
These are the nine-bit output data signals. Not all nine bits are valid in all configurations. As with DINA and DINB, high-order bits may not be used (Table 2-29). The output data on unused pins is undefined.

Table 2-29• Unused/Used Input and Output Data Pins for Various Supported Bus Widths

| $\mathrm{D} \times \mathrm{W}$ | DINx/DOUTx |  |
| :--- | :---: | :---: |
|  | Unused | Used |
| $4 \mathrm{k} \times 1$ | $[8: 1]$ | $[0]$ |
| $2 \mathrm{k} \times 2$ | $[8: 2]$ | $[1: 0]$ |
| $1 \mathrm{k} \times 4$ | $[8: 4]$ | $[3: 0]$ |
| $512 \times 9$ | None | $[8: 0]$ |

Note: The "x" in DINx and DOUTx implies A or B.

## RAM512X18 Description



Figure 2-49•RAM512X18

RAM512X18 exhibits slightly different behavior from RAM4K9, as it has dedicated read and write ports.
WW and RW
These signals enable the RAM to be configured in one of the two allowable aspect ratios (Table 2-30).
Table 2-30 • Aspect Ratio Settings for WW[1:0]

| WW[1:0] | RW[1:0] | D×W |
| :--- | :---: | :---: |
| 01 | 01 | $512 \times 9$ |
| 10 | 10 | $256 \times 18$ |
| 00,11 | 00,11 | Reserved |

## WD and RD

These are the input and output data signals, and they are 18 bits wide. When a $512 \times 9$ aspect ratio is used for write, WD[17:9] are unused and must be grounded. If this aspect ratio is used for read, then RD[17:9] are undefined.

## WADDR and RADDR

These are read and write addresses, and they are nine bits wide. When the $256 \times 18$ aspect ratio is used for write or read, WADDR[8] or RADDR[8] are unused and must be grounded.

## WCLK and RCLK

These signals are the write and read clocks, respectively. They are both active high.

## WEN and REN

These signals are the write and read enables, respectively. They are both active low by default. These signals can be configured as active high.

## RESET

This active low signal resets the output to zero, disables reads and/or writes from the SRAM block, and clears the data hold registers when asserted. It does not reset the contents of the memory.

## PIPE

This signal is used to specify pipelined read on the output. A Low on PIPE indicates a nonpipelined read, and the data appears on the output in the same clock cycle. A High indicates a pipelined read, and data appears on the output in the next clock cycle.

## Clocking

The dual-port SRAM blocks are only clocked on the rising edge. SmartGen allows falling-edge-triggered clocks by adding inverters to the netlist, hence achieving dual-port SRAM blocks that are clocked on either edge (rising or falling). For dual-port SRAM, each port can be clocked on either edge or by separate clocks, by port.
Fusion devices support inversion (bubble pushing) throughout the FPGA architecture, including the clock input to the SRAM modules. Inversions added to the SRAM clock pin on the design schematic or in the HDL code will be automatically accounted for during design compile without incurring additional delay in the clock path.
The two-port SRAM can be clocked on the rising edge or falling edge of WCLK and RCLK.
If negative-edge RAM and FIFO clocking is selected for memory macros, clock edge inversion management (bubble pushing) is automatically used within the Fusion development tools, without performance penalty.

## Modes of Operation

There are two read modes and one write mode:

- Read Nonpipelined (synchronous-1 clock edge): In the standard read mode, new data is driven onto the RD bus in the same clock cycle following RA and REN valid. The read address is registered on the read port clock active edge, and data appears at RD after the RAM access time. Setting PIPE to OFF enables this mode.
- Read Pipelined (synchronous-2 clock edges): The pipelined mode incurs an additional clock delay from the address to the data but enables operation at a much higher frequency. The read address is registered on the read port active clock edge, and the read data is registered and appears at RD after the second read clock edge. Setting PIPE to ON enables this mode.
- Write (synchronous-1 clock edge): On the write clock active edge, the write data is written into the SRAM at the write address when WEN is High. The setup times of the write address, write enables, and write data are minimal with respect to the write clock. Write and read transfers are described with timing requirements in the "SRAM Characteristics" section on page 2-66 and the "FIFO Characteristics" section on page 2-77.


## RAM Initialization

Each SRAM block can be individually initialized on power-up by means of the JTAG port using the UJTAG mechanism (refer to the "JTAG IEEE 1532" section on page 2-230 and the Fusion SRAM/FIFO Blocks application note). The shift register for a target block can be selected and loaded with the proper bit configuration to enable serial loading. The 4,608 bits of data can be loaded in a single operation.
$\qquad$

## SRAM Characteristics

## Timing Waveforms



Figure 2-50•RAM Read for Flow-Through Output


Figure 2-51•RAM Read for Pipelined Output


Figure 2-52• RAM Write, Output Retained (WMODE = 0)


Figure 2-53• RAM Write, Output as Write Data (WMODE = 1)
$\qquad$


Figure 2-54• One Port Write / Other Port Read Same


Figure 2-55•Write Access After Write onto Same Address


Figure 2-56•Read Access After Write onto Same Address


Figure 2-57 • Write Access After Read onto Same Address


Figure 2-58•RAM Reset

Actel Fusion Family of Mixed Signal FPGAs

## Timing Characteristics

Table 2-31 • RAM4K9
Commercial Temperature Range Conditions: $\mathrm{T}_{\mathrm{J}}=70^{\circ} \mathrm{C}$, Worst-Case VCC $=1.425 \mathrm{~V}$

| Parameter | Description | -2 | -1 | Std. | Units |
| :---: | :---: | :---: | :---: | :---: | :---: |
| $t_{\text {AS }}$ | Address setup time | 0.25 | 0.28 | 0.33 | ns |
| $\mathrm{t}_{\mathrm{AH}}$ | Address hold time | 0.00 | 0.00 | 0.00 | ns |
| $\mathrm{t}_{\text {ENS }}$ | REN_B, WEN_B setup time | 0.14 | 0.16 | 0.19 | ns |
| $\mathrm{t}_{\text {ENH }}$ | REN_B, WEN_B hold time | 0.10 | 0.11 | 0.13 | ns |
| $\mathrm{t}_{\text {BKS }}$ | BLK_B setup time | 0.23 | 0.27 | 0.31 | ns |
| $\mathrm{t}_{\text {BKH }}$ | BLK_B hold time | 0.02 | 0.02 | 0.02 | ns |
| $t_{\text {DS }}$ | Input data (DI) setup time | 0.18 | 0.21 | 0.25 | ns |
| $t_{\text {DH }}$ | Input data (DI) hold time | 0.00 | 0.00 | 0.00 | ns |
| $\mathrm{t}_{\text {CKQ1 }}$ | Clock High to new data valid on DO (output retained, WMODE $=0$ ) | 1.79 | 2.03 | 2.39 | ns |
|  | Clock High to new data valid on DO (flow-through, WMODE = 1) | 2.36 | 2.68 | 3.15 | ns |
| $\mathrm{t}_{\text {CKQ2 }}$ | Clock High to new data valid on DO (pipelined) | 0.89 | 1.02 | 1.20 | ns |
| $\mathrm{t}_{\text {C2CWWH }}$ | Address collision clk-to-clk delay for reliable write after write on same address—Applicable to Rising Edge | 0.30 | 0.26 | 0.23 | ns |
| $\mathrm{t}_{\text {C2CRWH }}$ | Address collision clk-to-clk delay for reliable read access after write on same address—Applicable to Opening Edge | 0.45 | 0.38 | 0.34 | ns |
| $\mathrm{t}_{\mathrm{C} 2 \mathrm{CWRH}}$ | Address collision clk-to-clk delay for reliable write access after read on same address- Applicable to Opening Edge | 0.49 | 0.42 | 0.37 | ns |
| $\mathrm{t}_{\text {RSTBQ }}$ | RESET_B Low to data out Low on DO (flow-through) | 0.92 | 1.05 | 1.23 | ns |
|  | RESET_B Low to Data Out Low on DO (pipelined) | 0.92 | 1.05 | 1.23 | ns |
| $\mathrm{t}_{\text {REMRSTB }}$ | RESET_B removal | 0.29 | 0.33 | 0.38 | ns |
| $t_{\text {RECRSTB }}$ | RESET_B recovery | 1.50 | 1.71 | 2.01 | ns |
| $\mathrm{t}_{\text {MPWRSTB }}$ | RESET_B minimum pulse width | 0.21 | 0.24 | 0.29 | ns |
| $\mathrm{t}_{\text {CYC }}$ | Clock cycle time | 3.23 | 3.68 | 4.32 | ns |
| $\mathrm{F}_{\text {MAX }}$ | Maximum frequency | 310 | 272 | 231 | MHz |

Note: For the derating values at specific junction temperature and voltage supply levels, refer to Table 3-7 on page 3-9.

Table 2-32 • RAM512X18
Commercial Temperature Range Conditions: $\mathrm{T}_{\mathrm{J}}=70^{\circ} \mathrm{C}$, Worst-Case VCC $=1.425 \mathrm{~V}$

| Parameter | Description | $\mathbf{- 2}$ | $\mathbf{- 1}$ | Std. | Units |
| :--- | :--- | :--- | :--- | :--- | :--- |
| $t_{\text {AS }}$ | Address setup time | 0.25 | 0.28 | 0.33 | ns |
| $\mathrm{t}_{\text {AH }}$ | Address hold time | 0.00 | 0.00 | 0.00 | ns |
| $\mathrm{t}_{\text {ENS }}$ | REN_B, WEN_B setup time | 0.09 | 0.10 | 0.12 | ns |
| $\mathrm{t}_{\text {ENH }}$ | REN_B, WEN_B hold time | 0.06 | 0.07 | 0.08 | ns |
| $\mathrm{t}_{\text {DS }}$ | Input data (DI) setup time | 0.18 | 0.21 | 0.25 | ns |
| $\mathrm{t}_{\text {DH }}$ | Input data (DI) hold time | 0.00 | 0.00 | 0.00 | ns |
| $\mathrm{t}_{\text {CKQ1 }}$ | Clock High to new data valid on DO (output retained, WMODE $=0$ ) | 2.16 | 2.46 | 2.89 | ns |
| $\mathrm{t}_{\text {CKQ2 }}$ | Clock High to new data valid on DO (pipelined) | 0.90 | 1.02 | 1.20 | ns |
| $\mathrm{t}_{\text {C2CRWH }}$ | Address collision clk-to-clk delay for reliable read access after write <br> same address—Applicable to Opening Edge | 0.50 | 0.43 | 0.38 | ns |
| $\mathrm{t}_{\text {C2CWRH }}$ | Address collision clk-to-clk delay for reliable write access after read <br> same address—Applicable to Opening Edge | 0.59 | 0.50 | 0.44 | ns |
| $\mathrm{t}_{\text {RSTBQ }}$ | RESET_B Low to data out Low on DO (flow-through) | 0.92 | 1.05 | 1.23 | ns |
|  | RESET_B Low to data out Low on DO (pipelined) | 0.92 | 1.05 | 1.23 | ns |
| $t_{\text {REMRSTB }}$ | RESET_B removal | 0.29 | 0.33 | 0.38 | ns |
| $t_{\text {RECRSTB }}$ | RESET_B recovery | 1.50 | 1.71 | 2.01 | ns |
| $\mathrm{t}_{\text {MPWRSTB }}$ | RESET_B minimum pulse width | 0.21 | 0.24 | 0.29 | ns |
| $\mathrm{t}_{\text {CYC }}$ | Clock cycle time | 3.23 | 3.68 | 4.32 | ns |
| $\mathrm{~F}_{\text {MAX }}$ | Maximum frequency | 310 | 272 | 231 | MHz |

Note: For the derating values at specific junction temperature and voltage supply levels, refer to Table 3-7 on page 3-9.

## FIFO4K18 Description



Figure 2-59• FIFO4KX18
$\qquad$

The following signals are used to configure the FIFO4K18 memory element:
WW and RW
These signals enable the FIFO to be configured in one of the five allowable aspect ratios (Table 2-33).
Table 2-33 • Aspect Ratio Settings for WW[2:0]

| WW2, WW1, WW0 | RW2, RW1, RW0 | D $\times$ W |
| :--- | :---: | :---: |
| 000 | 000 | $4 \mathrm{k} \times 1$ |
| 001 | 001 | $2 \mathrm{k} \times 2$ |
| 010 | 010 | $1 \mathrm{k} \times 4$ |
| 011 | 011 | $512 \times 9$ |
| 100 | 100 | $256 \times 18$ |
| $101,110,111$ | $101,110,111$ | Reserved |

## WBLK and RBLK

These signals are active low and will enable the respective ports when Low. When the RBLK signal is High, the corresponding port's outputs hold the previous value.

## WEN and REN

Read and write enables. WEN is active low and REN is active high by default. These signals can be configured as active high or low.

## WCLK and RCLK

These are the clock signals for the synchronous read and write operations. These can be driven independently or with the same driver.

## RPIPE

This signal is used to specify pipelined read on the output. A Low on RPIPE indicates a nonpipelined read, and the data appears on the output in the same clock cycle. A High indicates a pipelined read, and data appears on the output in the next clock cycle.

## RESET

This active low signal resets the output to zero when asserted. It resets the FIFO counters. It also sets all the RD pins Low, the FULL and AFULL pins Low, and the EMPTY and AEMPTY pins High (Table 2-34).

Table 2-34•Input Data Signal Usage for Different Aspect Ratios

| $D \times W$ | WD/RD Unused |
| :--- | :---: |
| $4 k \times 1$ | WD[17:1], RD[17:1] |
| $2 k \times 2$ | WD[17:2], RD[17:2] |
| $1 k \times 4$ | WD[17:4], RD[17:4] |
| $512 \times 9$ | WD[17:9], RD[17:9] |
| $256 \times 18$ | - |

## WD

This is the input data bus and is 18 bits wide. Not all 18 bits are valid in all configurations. When a data width less than 18 is specified, unused higher-order signals must be grounded (Table 2-34).

## RD

This is the output data bus and is 18 bits wide. Not all 18 bits are valid in all configurations. Like the WD bus, high-order bits become unusable if the data width is less than 18. The output data on unused pins is undefined (Table 2-34).

## ESTOP, FSTOP

ESTOP is used to stop the FIFO read counter from further counting once the FIFO is empty (i.e., the EMPTY flag goes High). A High on this signal inhibits the counting.

FSTOP is used to stop the FIFO write counter from further counting once the FIFO is full (i.e., the FULL flag goes High). A High on this signal inhibits the counting.
For more information on these signals, refer to the "ESTOP and FSTOP Usage" section on page 2-75.
FULL, EMPTY
When the FIFO is full and no more data can be written, the FULL flag asserts High. The FULL flag is synchronous to WCLK to inhibit writing immediately upon detection of a full condition and to prevent overflows. Since the write address is compared to a resynchronized (and thus time-delayed) version of the read address, the FULL flag will remain asserted until two WCLK active edges after a read operation eliminates the full condition.
When the FIFO is empty and no more data can be read, the EMPTY flag asserts High. The EMPTY flag is synchronous to RCLK to inhibit reading immediately upon detection of an empty condition and to prevent underflows. Since the read address is compared to a resynchronized (and thus time-delayed) version of the write address, the EMPTY flag will remain asserted until two RCLK active edges after a write operation removes the empty condition.
For more information on these signals, refer to the "FIFO Flag Usage Considerations" section on page 2-76.

## AFULL, AEMPTY

These are programmable flags and will be asserted on the threshold specified by AFVAL and AEVAL, respectively.
When the number of words stored in the FIFO reaches the amount specified by AEVAL while reading, the AEMPTY output will go High. Likewise, when the number of words stored in the FIFO reaches the amount specified by AFVAL while writing, the AFULL output will go High.

## AFVAL, AEVAL

The AEVAL and AFVAL pins are used to specify the almost-empty and almost-full threshold values, respectively. They are 12-bit signals. For more information on these signals, refer to "FIFO Flag Usage Considerations" section.

## ESTOP and FSTOP Usage

The ESTOP pin is used to stop the read counter from counting any further once the FIFO is empty (i.e., the EMPTY flag goes High). Likewise, the FSTOP pin is used to stop the write counter from counting any further once the FIFO is full (i.e., the FULL flag goes High).
The FIFO counters in the Fusion device start the count at 0 , reach the maximum depth for the configuration (e.g., 511 for a $512 \times 9$ configuration), and then restart at 0 . An example application for the ESTOP, where the read counter keeps counting, would be writing to the FIFO once and reading the same content over and over without doing another write.

## FIFO Flag Usage Considerations

The AEVAL and AFVAL pins are used to specify the 12-bit AEMPTY and AFULL threshold values, respectively. The FIFO contains separate 12-bit write address (WADDR) and read address (RADDR) counters. WADDR is incremented every time a write operation is performed, and RADDR is incremented every time a read operation is performed. Whenever the difference between WADDR and RADDR is greater than or equal to AFVAL, the AFULL output is asserted. Likewise, whenever the difference between WADDR and RADDR is less than or equal to AEVAL, the AEMPTY output is asserted. To handle different read and write aspect ratios, AFVAL and AEVAL are expressed in terms of total data bits instead of total data words. When users specify AFVAL and AEVAL in terms of read or write words, the SmartGen tool translates them into bit addresses and configures these signals automatically. SmartGen configures the AFULL flag to assert when the write address exceeds the read address by at least a predefined value. In a $2 k \times 8$ FIFO, for example, a value of 1,500 for AFVAL means that the AFULL flag will be asserted after a write when the difference between the write address and the read address reaches 1,500 (there have been at least 1500 more writes than reads). It will stay asserted until the difference between the write and read addresses drops below 1,500.
The AEMPTY flag is asserted when the difference between the write address and the read address is less than a predefined value. In the example above, a value of 200 for AEVAL means that the AEMPTY flag will be asserted when a read causes the difference between the write address and the read address to drop to 200. It will stay asserted until that difference rises above 200. Note that the FIFO can be configured with different read and write widths; in this case, the AFVAL setting is based on the number of write data entries and the AEVAL setting is based on the number of read data entries. For aspect ratios of $512 \times 9$ and $256 \times 18$, only 4,096 bits can be addressed by the 12 bits of AFVAL and AEVAL. The number of words must be multiplied by 8 and 16, instead of 9 and 18. The SmartGen tool automatically uses the proper values. To avoid halfwords being written or read, which could happen if different read and write aspect ratios are specified, the FIFO will assert FULL or EMPTY as soon as at least a minimum of one word cannot be written or read. For example, if a two-bit word is written and a four-bit word is being read, the FIFO will remain in the empty state when the first word is written. This occurs even if the FIFO is not completely empty, because in this case, a complete word cannot be read. The same is applicable in the full state. If a four-bit word is written and a two-bit word is read, the FIFO is full and one word is read. The FULL flag will remain asserted because a complete word cannot be written at this point.

## FIFO Characteristics

## Timing Waveforms



Figure 2-60•FIFO Reset


WA/RA
(Address Counter)
 NO MATCH Dist = AEF_TH MATCH (EMPTY)

Figure 2-61 • FIFO EMPTY Flag and AEMPTY Flag Assertion
$\qquad$


Figure 2-63• FIFO EMPTY Flag and AEMPTY Flag Deassertion


Figure 2-64• FIFO FULL Flag and AFULL Flag Deassertion

Actel Fusion Family of Mixed Signal FPGAs

## Timing Characteristics

Table 2-35 • FIFO
Commercial Temperature Range Conditions: $\mathrm{T}_{\mathrm{J}}=70^{\circ} \mathrm{C}$, Worst-Case VCC $=1.425 \mathrm{~V}$

| Parameter | Description | $\mathbf{- 2}$ | $\mathbf{- 1}$ | Std. | Units |
| :--- | :--- | :--- | :--- | :--- | :--- |
| $t_{\text {ENS }}$ | REN_B, WEN_B Setup time | 1.34 | 1.52 | 1.79 | ns |
| $\mathrm{t}_{\text {ENH }}$ | REN_B, WEN_B Hold time | 0.00 | 0.00 | 0.00 | ns |
| $\mathrm{t}_{\text {BKS }}$ | BLK_B Setup time | 0.19 | 0.22 | 0.26 | ns |
| $\mathrm{t}_{\text {BKH }}$ | BLK_B Hold time | 0.00 | 0.00 | 0.00 | ns |
| $\mathrm{t}_{\text {DS }}$ | Input data (DI) Setup time | 0.18 | 0.21 | 0.25 | ns |
| $\mathrm{t}_{\text {DH }}$ | Input data (DI) Hold time | 0.00 | 0.00 | 0.00 | ns |
| $\mathrm{t}_{\text {CKQ1 }}$ | Clock High to New Data Valid on DO (flow-through) | 2.17 | 2.47 | 2.90 | ns |
| $\mathrm{t}_{\text {CKQ2 }}$ | Clock High to New Data Valid on DO (pipelined) | 0.94 | 1.07 | 1.26 | ns |
| $\mathrm{t}_{\text {RCKEF }}$ | RCLK High to Empty Flag Valid | 1.72 | 1.96 | 2.30 | ns |
| $\mathrm{t}_{\text {WCKFF }}$ | WCLK High to Full Flag Valid | 1.63 | 1.86 | 2.18 | ns |
| $\mathrm{t}_{\text {CKAF }}$ | Clock High to Almost Empty/Full Flag Valid | 6.19 | 7.05 | 8.29 | ns |
| $\mathrm{t}_{\text {RSTFG }}$ | RESET_B Low to Empty/Full Flag Valid | 1.69 | 1.93 | 2.27 | ns |
| $\mathrm{t}_{\text {RSTAF }}$ | RESET_B Low to Almost-Empty/Full Flag Valid | 6.13 | 6.98 | 8.20 | ns |
| $\mathrm{t}_{\text {RSTBQ }}$ | RESET_B Low to Data out Low on DO (flow-through) | 0.92 | 1.05 | 1.23 | ns |
|  | RESET_B Low to Data out Low on DO (pipelined) | 0.92 | 1.05 | 1.23 | ns |
| $\mathrm{t}_{\text {REMRSTB }}$ | RESET_B Removal | 0.29 | 0.33 | 0.38 | ns |
| $\mathrm{t}_{\text {RECRSTB }}$ | RESET_B Recovery | 1.50 | 1.71 | 2.01 | ns |
| $\mathrm{t}_{\text {MPWRSTB }}$ | RESET_B Minimum Pulse Width | 0.21 | 0.24 | 0.29 | ns |
| $\mathrm{t}_{\text {CYC }}$ | Clock Cycle time | 3.23 | 3.68 | 4.32 | ns |
| $\mathrm{~F}_{\text {MAX }}$ | Maximum Frequency for FIFO | 310 | 272 | 231 | ns |

Note: For the derating values at specific junction temperature and voltage supply levels, refer to Table 3-7 on page 3-9.

## Analog Block

With the Fusion family, Actel has introduced the world's first mixed-mode FPGA solution. Supporting a robust analog peripheral mix, Fusion devices will support a wide variety of applications. It is this Analog Block that separates Fusion from all other FPGA solutions on the market today.
By combining both flash and high-speed CMOS processes in a single chip, these devices offer the best of both worlds. The high-performance CMOS is used for building RAM resources. These highperformance structures support device operation up to 350 MHz . Additionally, the advanced Actel $0.13 \mu \mathrm{~m}$ flash process incorporates high-voltage transistors and a high-isolation, triple-well process. Both of these are suited for the flash-based programmable logic and nonvolatile memory structures.
High-voltage transistors support the integration of analog technology in several ways. They aid in noise immunity so that the analog portions of the chip can be better isolated from the digital portions, increasing analog accuracy. Because they support high voltages, Actel flash FPGAs can be connected directly to high-voltage input signals, eliminating the need for external resistor divider networks, reducing component count, and increasing accuracy. By supporting higher internal voltages, the Actel advanced flash process enables high dynamic range on analog circuitry, increasing precision and signal-noise ratio. Actel flash FPGAs also drive high-voltage outputs, eliminating the need for external level shifters and drivers.
The unique triple-well process enables the integration of high-performance analog features with increased noise immunity and better isolation. By increasing the efficiency of analog design, the triplewell process also enables a smaller overall design size, reducing die size and cost.
The Analog Block consists of the Analog Quad I/O structure, RTC (for details refer to the "Real-Time Counter System" section on page 2-33), ADC, and ACM. All of these elements are combined in the single Analog Block macro, with which the user implements this functionality (Figure 2-65).
The Analog Block needs to be reset/reinitialized after the core powers up or the device is programmed. An external reset/initialize signal, which can come from the internal voltage regulator when it powers up, must be applied.


Figure 2-65 • Analog Block Macro

Table 2-36 describes each pin in the Analog Block. Each function within the Analog Block will be explained in detail in the following sections.
Table 2-36 • Analog Block Pin Description

| Signal Name | Number of Bits | Direction | Function | Location of Details |
| :---: | :---: | :---: | :---: | :---: |
| VAREF | 1 | Input/Output | Voltage reference for ADC | ADC |
| GNDREF | 1 | Input | External ground reference | ADC |
| MODE[3:0] | 4 | Input | ADC operating mode | ADC |
| SYSCLK | 1 | Input | External system clock |  |
| TVC[7:0] | 8 | Input | Clock divide control | ADC |
| STC[7:0] | 8 | Input | Sample time control | ADC |
| ADCSTART | 1 | Input | Start of conversion | ADC |
| PWRDWN | 1 | Input | ADC comparator power-down if 1. When asserted, the ADC will stop functioning, and the digital portion of the analog block will continue operating. This may result in invalid status flags from the analog block. Therefore, Actel does not recommend asserting the PWRDWN pin. | ADC |
| ADCRESET | 1 | Input | ADC resets and disables Analog Quad - active high | ADC |
| BUSY | 1 | Output | 1 - Running conversion | ADC |
| CALIBRATE | 1 | Output | 1 - Power-up calibration | ADC |
| DATAVALID | 1 | Output | 1 - Valid conversion result | ADC |
| RESULT[11:0] | 12 | Output | Conversion result | ADC |
| TMSTBINT | 1 | Input | Internal temp. monitor strobe | ADC |
| SAMPLE | 1 | Output | 1 - An analog signal is actively being sampled (stays high during signal acquisition only) <br> 0 - No analog signal is being sampled | ADC |
| VAREFSEL | 1 | Input | $0=$ Output internal voltage reference (2.56 V) to VAREF <br> 1 = Input external voltage reference from VAREF and GNDREF | ADC |
| CHNUMBER[4:0] | 5 | Input | Analog input channel select | Input multiplexer |
| ACMCLK | 1 | Input | ACM clock | ACM |
| ACMWEN | 1 | Input | ACM write enable - active high | ACM |
| ACMRESET | 1 | Input | ACM reset - active low | ACM |
| ACMWDATA[7:0] | 8 | Input | ACM write data | ACM |
| ACMRDATA[7:0] | 8 | Output | ACM read data | ACM |
| ACMADDR[7:0] | 8 | Input | ACM address | ACM |
| CMSTB0 to CMSTB9 | 10 | Input | Current monitor strobe - 1 per quad, active high | Analog Quad |

Actel Fusion Family of Mixed Signal FPGAs
Table 2-36• Analog Block Pin Description (continued)

| Signal Name | Number <br> of Bits | Direction |  | Location of <br> Details |
| :--- | :---: | :---: | :--- | :--- |
| GDON0 to GDON9 | 10 | Input | Control to power MOS - 1 per quad | Analog Quad |
| TMSTB0 to TMSTB9 | 10 | Input | Temperature monitor strobe - 1 per <br> quad; active high | Analog Quad |
| DAVOUT0, DACOUT0, DATOUT0 <br> to <br> DAVOUT9, DACOUT9, DATOUT9 | 30 | Output | Digital outputs - 3 per quad | Analog Quad |
| DENAV0, DENAC0, DENAT0 to |  |  |  |  |
| DENAV9, DENAC9, DENAT9 |  |  |  |  |

Table 2-36•Analog Block Pin Description (continued)

| Signal Name | Number of Bits | Direction | Function | Location of Details |
| :---: | :---: | :---: | :---: | :---: |
| AG6 | 1 | Output |  | Analog Quad |
| AT6 | 1 | Input |  | Analog Quad |
| ATRETURN67 | 1 | Input | Temperature monitor return shared by Analog Quads 6 and 7 | Analog Quad |
| AV7 | 1 | Input | Analog Quad 7 | Analog Quad |
| AC7 | 1 | Input |  | Analog Quad |
| AG7 | 1 | Output |  | Analog Quad |
| AT7 | 1 | Input |  | Analog Quad |
| AV8 | 1 | Input | Analog Quad 8 | Analog Quad |
| AC8 | 1 | Input |  | Analog Quad |
| AG8 | 1 | Output |  | Analog Quad |
| AT8 | 1 | Input |  | Analog Quad |
| ATRETURN89 | 1 | Input | Temperature monitor return shared by Analog Quads 8 and 9 | Analog Quad |
| AV9 | 1 | Input | Analog Quad 9 | Analog Quad |
| AC9 | 1 | Input |  | Analog Quad |
| AG9 | 1 | Output |  | Analog Quad |
| AT9 | 1 | Input |  | Analog Quad |
| RTCMATCH | 1 | Output | MATCH | RTC |
| RTCPSMMATCH | 1 | Output | MATCH connected to VRPSM | RTC |
| RTCXTLMODE[1:0] | 2 | Output | Drives XTLOSC RTCMODE[1:0] pins | RTC |
| RTCXTLSEL | 1 | Output | Drives XTLOSC MODESEL pin | RTC |
| RTCCLK | 1 | Input | RTC clock input | RTC |

## Analog Quad

With the Fusion family, Actel introduces the Analog Quad, shown in Figure 2-66 on page 2-85, as the basic analog I/O structure. The Analog Quad is a four-channel system used to precondition a set of analog signals before sending it to the ADC for conversion into a digital signal. To maximize the usefulness of the Analog Quad, the analog input signals can also be configured as LVTTL digital input signals. The Analog Quad is divided into four sections.
The first section is called the Voltage Monitor Block, and its input pin is named AV. It contains a twochannel analog multiplexer that allows an incoming analog signal to be routed directly to the ADC or allows the signal to be routed to a prescaler circuit before being sent to the ADC. The prescaler can be configured to accept analog signals between -12 V and 0 or between 0 and +12 V . The prescaler circuit scales the voltage applied to the ADC input pad such that it is compatible with the ADC input voltage range. The AV pin can also be used as a digital input pin.
The second section of the Analog Quad is called the Current Monitor Block. Its input pin is named AC. The Current Monitor Block contains all the same functions as the Voltage Monitor Block with one addition, which is a current monitoring function. A small external current sensing resistor (typically less than $1 \Omega$ ) is connected between the $A V$ and $A C$ pins and is in series with a power source. The Current Monitor Block contains a current monitor circuit that converts the current through the external resistor to a voltage that can then be read using the ADC.

The third part of the Analog Quad is called the Gate Driver Block, and its output pin is named AG. This section is used to drive an external FET. There are two modes available: a High Current Drive mode and a Current Source Control mode. Both negative and positive voltage polarities are available, and in the current source control mode, four different current levels are available.
The fourth section of the Analog Quad is called the Temperature Monitor Block, and its input pin name is AT. This block is similar to the Voltage Monitor Block, except that it has an additional function: it can be used to monitor the temperature of an external diode-connected transistor. It has a modified prescaler and is limited to positive voltages only.
The Analog Quad can be configured during design time by Actel Libero IDE; however, the ACM can be used to change the parameters of any of these I/Os during runtime. This type of change is referred to as a context switch. The Analog Quad is a modular structure that is replicated to generate the analog I/O resources. Each Fusion device supports between 5 and 10 Analog Quads.
The analog pads are numbered to clearly identify both the type of pad (voltage, current, gate driver, or temperature pad) and its corresponding Analog Quad (AV0, AC0, AG0, AT0, AV1, ..., AC9, AG9, and AT9). There are three types of input pads (AVx, ACx, and ATx) and one type of analog output pad (AGx). Since there can be up to 10 Analog Quads on a device, there can be a maximum of 30 analog input pads and 10 analog output pads.


Figure 2-66• Analog Quad
$\qquad$

## Voltage Monitor

The Fusion Analog Quad offers a robust set of voltage-monitoring capabilities unique in the FPGA industry. The Analog Quad comprises three analog input pads- Analog Voltage (AV), Analog Current (AC), and Analog Temperature (AT)—and a single gate driver output pad, Analog Gate (AG). There are many common characteristics among the analog input pads. Each analog input can be configured to connect directly to the input MUX of the ADC. When configured in this manner (Figure 2-67), there will be no prescaling of the input signal. Care must be taken in this mode not to drive the ADC into saturation by applying an input voltage greater than the reference voltage. The internal reference voltage of the ADC is 2.56 V . Optionally, an external reference can be supplied by the user. The external reference can be a maximum of 3.3 V DC.


Figure 2-67• Analog Quad Direct Connect

The Analog Quad offers a wide variety of prescaling options to enable the ADC to resolve the input signals. Figure 2-68 shows the path through the Analog Quad for a signal that is to be prescaled prior to conversion. The ADC internal reference voltage and the prescaler factors were selected to make both prescaling and postscaling of the signals easy binary calculations (refer to Table 2-54 on page 2-132 for details). When an analog input pad is configured with a prescaler, there will be a $1 \mathrm{M} \Omega$ resistor to ground. This occurs even when the device is in power-down mode. In low power standby or sleep mode ( $\mathrm{V}_{\mathrm{CC}}$ is OFF, $\mathrm{V}_{\mathrm{CC} 33 \mathrm{~A}}$ is $\mathrm{ON}, \mathrm{V}_{\mathrm{CCI}}$ is ON ) or when the resource is not used, analog inputs are pulled down to ground through a $1 \mathrm{M} \Omega$ resistor. The gate driver output is floating (or tristated), and there is no extra current on $\mathrm{V}_{\mathrm{CC} 33 \mathrm{~A}}$.
These scaling factors hold true whether the particular pad is configured to accept a positive or negative voltage. Note that whereas the AV and AC pads support the same prescaling factors, the AT pad supports a reduced set of prescaling factors and supports positive voltages only.
Typical scaling factors are given in Table 2-54 on page 2-132, and the gain error (which contributes to the minimum and maximum) is in Table 2-46 on page 2-119.


Figure 2-68• Analog Quad Prescaler Input Configuration
$\qquad$

## Terminology

BW - Bandwidth
BW is a range of frequencies that a Channel can handle.

## Channel

A channel is define as an analog input configured as one of the Prescaler range shown in Table 2-54 on page 2-132. The channel includes the Prescaler circuit and the ADC.

## Channel Gain

Channel Gain is a measured of the deviation of the actual slope from the ideal slope. The slope is measured from the $20 \%$ and $80 \%$ point.

$$
\text { Gain }=\frac{\text { Gain }_{\text {actual }}}{\text { Gain }_{\text {ideal }}}
$$

## Channel Gain Error

Channel Gain Error is a deviation from the ideal slope of the transfer function. The Prescaler Gain Error is expressed as the percent difference between the actual and ideal, as shown in EQ 2.

$$
\text { Error }_{\text {Gain }}=(1-\text { Gain }) \times 100 \%
$$

## Channel Input Offset Error

Channel Offset error is measured as the input voltage that causes the transition from zero to a count of one. An Ideal Prescaler will have offset equal to $1 / 2$ of LSB voltage. Offset error is a positive or negative when the first transition point is higher or lower than ideal. Offset error is expressed in LSB or input voltage.

## Total Channel Error

Total Channel Error is defined as the total error measured compared to the ideal value. Total Channel Error is the sum of gain error and offset error combined. Figure 2-69 shows how Total Channel Error is measured.
Total Channel Error is defined as the difference between the actual ADC output and ideal ADC output. In the example shown in Figure 2-69, the Total Channel Error would be a negative number.


Figure 2-69 • Total Channel Error Example

## Direct Digital Input

The AV, AC, and AT pads can also be configured as high-voltage digital inputs (Figure 2-70). As these pads are 12 V -tolerant, the digital input can also be up to 12 V . However, the frequency at which these pads can operate is limited to 10 MHz .
To enable one of these analog input pads to operate as a digital input, its corresponding Digital Input Enable (DENAxy) pin on the Analog Block must be pulled High, where $x$ is either V, C, or T (for AV, AC, or AT pads, respectively) and $y$ is in the range 0 to 9 , corresponding to the appropriate Analog Quad.
When the pad is configured as a digital input, the signal will come out of the Analog Block macro on the appropriate DAxOUTy pin, where $x$ represents the pad type ( $V$ for AV pad, C for AC pad, or T for AT pad) and $y$ represents the appropriate Analog Quad number. Example: If the AT pad in Analog Quad 5 is configured as a digital input, it will come out on the DATOUT5 pin of the Analog Block macro.


Figure 2-70•Analog Quad Direct Digital Input Configuration
$\qquad$

## Current Monitor

The Fusion Analog Quad is an excellent element for voltage- and current-monitoring applications. In addition to supporting the same functionality offered by the AV pad, the AC pad can be configured to monitor current across an external sense resistor (Figure 2-71). To support this current monitor function, a differential amplifier with 10x gain passes the amplified voltage drop between the AV and AC pads to the ADC. The amplifier enables the user to use very small resistor values, thereby limiting any impact on the circuit. This function of the AC pad does not limit AV pad operation. The AV pad can still be configured for use as a direct voltage input or scaled through the AV prescaler independently of it's use as an input to the AC pad's differential amplifier.


Figure 2-71 • Analog Quad Current Monitor Configuration

To initiate a current measurement, the appropriate Current Monitor Strobe (CMSTB) signal on the AB macro must be asserted low for at least $t_{\text {CMSLO }}$ in order to discharge the previous measurement. Then CMSTB must be asserted high for at least $\mathrm{t}_{\text {CMSET }}$ prior to asserting the ADCSTART signal. The CMSTB must remain high until after the SAMPLE signal is de-asserted by the AB macro. Note that the minimum sample time cannot be less than $\mathrm{t}_{\mathrm{CMSHI}}$. Figure 2-72 shows the timing diagram of CMSTB in relationship with the ADC control signals.


Figure 2-72• Timing Diagram for Current Monitor Strobe
Figure 2-73 illustrates positive current monitor operation. The differential voltage between AV and AC goes into the $10 \times$ amplifier and is then converted by the ADC. For example, a current of 1.5 A is drawn from a 10 V supply and is measured by the voltage drop across a $0.050 \Omega$ sense resistor, The voltage drop is amplified by ten times by the amplifier and then measured by the ADC. The 1.5 A current creates a differential voltage across the sense resistor of 75 mV . This becomes 750 mV after amplification. Thus, the ADC measures a current of 1.5 A as 750 mV . Using an ADC with 8-bit resolution and VAREF of 2.56 V , the ADC result is decimal 75 . EQ 3 shows how to compute the current from the ADC result.

$$
|I|=\left(A D C \times V_{A R E F}\right) /\left(10 \times 2^{N} \times R_{\text {sense }}\right)
$$

where
I is the current flowing through the sense resistor
ADC is the result from the ADC
VAREF is the Reference voltage
$N$ is the number of bits
Rsense is the resistance of the sense resistor


Figure 2-73 • Positive Current Monitor
Care must be taken when choosing the right resistor for current measurement application. Note that because of the $10 \times$ amplification, the maximum measurable difference between the AV and AC pads is $V_{\text {AREF }} / 10$. A larger $A V$-to-AC voltage drop will result in ADC saturation; that is, the digital code put out by the ADC will stay fixed at the full scale value. Therefore, the user must select the external sense resistor appropriately. Table 2-38 shows recommended resistor values for different current measurement ranges. When choosing resistor values for a system, there is a trade-off between measurement accuracy and power consumption. Choosing a large resistor will increase the voltage drop and hence increase accuracy of the measurement; however the larger voltage drop dissipates more power ( $P=1^{2} \times R$ ).
The Current Monitor is a unipolar system, meaning that the differential voltage swing must be from 0 V to $\mathrm{V}_{\mathrm{AREF}} / 10$. Therefore, the Current Monitor only supports differential voltage where $\left|\mathrm{V}_{\mathrm{AV}}-\mathrm{V}_{\mathrm{AC}}\right|$ is greater than 0 V . This results in the requirement that the potential of the AV pad must be larger than the potential of the AC pad. This is straightforward for positive voltage systems. For a negative voltage system, it means that the AV pad must be "more negative" than the AC pad. This is shown in Figure 2-74.
In this case, both the AV pad and the AC pad are configured for negative operations and the output of the differential amplifier still falls between 0 V and $\mathrm{V}_{\text {AREF }}$ as required.

Table 2-37 • Recommended Resistor for Different Current Range Measurement

| Current Range | Recommended Minimum Resistor Value (Ohms) |
| :--- | :---: |
| $>5 \mathrm{~mA}-10 \mathrm{~mA}$ | $10-20$ |
| $>10 \mathrm{~mA}-20 \mathrm{~mA}$ | $5-10$ |
| $>20 \mathrm{~mA}-50 \mathrm{~mA}$ | $2.5-5$ |
| $>50 \mathrm{~mA}-100 \mathrm{~mA}$ | $1-2$ |
| $>100 \mathrm{~mA}-200 \mathrm{~mA}$ | $0.5-1$ |
| $>200 \mathrm{~mA}-500 \mathrm{~mA}$ | $0.3-0.5$ |
| $>500 \mathrm{~mA}-1 \mathrm{~A}$ | $0.1-0.2$ |
| $>1 \mathrm{~A}-2 \mathrm{~A}$ | $0.05-0.1$ |
| $>2 \mathrm{~A}-4 \mathrm{~A}$ | $0.025-0.05$ |
| $>4 \mathrm{~A}-8 \mathrm{~A}$ | $0.0125-0.025$ |
| $>8 \mathrm{~A}-12 \mathrm{~A}$ | $0.00625-0.02$ |



Figure 2-74• Negative Current Monitor

## Terminology

## Accuracy

The accuracy of Fusion Current Monitor is $\pm 2 \mathrm{mV}$ minimum plus $5 \%$ of the differential voltage at the input. The input accuracy can be translated to error at the ADC output by using EQ 4. The $10 \mathrm{~V} / \mathrm{V}$ gain is the gain of the Current Monitor Circuit, as described in the "Current Monitor" section on page 2-90. For 8bit mode, $N=8, V_{A R E F}=2.56 \mathrm{~V}$, zero differential voltage between AV and AC , the Error $\left(E_{A D C}\right)$ is equal to 2 LSBs.

$$
E_{A D C}=\left(2 m V+0.05\left|V_{A V}-V_{A C}\right|\right) \times(10 V) / V \times \frac{2^{N}}{V_{A R E F}}
$$

where
$N$ is the number of bits
$V_{A R E F}$ is the Reference voltage
$V_{A V}$ is the voltage at $A V$ pad
$V_{A C}$ is the voltage at AC pad
$\qquad$

## Gate Driver

The Fusion Analog Quad includes a Gate Driver connected to the Quad's AG pin (Figure 2-75). Designed to work with external p- or n-channel MOSFETs, the Gate driver is a configurable current sink or source and requires an external pull-up or pull-down resistor. The AG supports 4 selectable gate drive levels: $1 \mu \mathrm{~A}, 3 \mu \mathrm{~A}, 10 \mu \mathrm{~A}$, and $30 \mu \mathrm{~A}$ (Figure 2-76 on page 2-95). The AG also supports a High Current Drive mode in which it can sink 20 mA ; in this mode the switching rate is approximately 1.3 MHz with 100 ns turn-on time and 600 ns turn-off time. Modeled on an open-drain-style output, it does not output a voltage level without an appropriate pull-up or pull-down resistor. If 1 V is forced on the drain, the current sinking/sourcing will exceed the ability of the transistor, and the device could be damaged.
The AG pad is turned on via the corresponding GDONx pin in the Analog Block macro, where $x$ is the number of the corresponding Analog Quad for the AG pad to be enabled (GDON0 to GDON9).


Figure 2-75•Gate Driver
The gate-to-source voltage $\left(\mathrm{V}_{\mathrm{gs}}\right)$ of the external MOSFET is limited to the programmable drive current times the external pull-up or pull-down resistor value (EQ 5).

$$
V_{g s} \leq I_{g} \times\left(R_{\text {pullup }} \text { or } R_{\text {pulldown }}\right)
$$

The rate at which the gate voltage of the external MOSFET slews is determined by the current, $\mathrm{I}_{\mathrm{g}}$, sourced or sunk by the AG pin and the gate-to-source capacitance, $\mathrm{C}_{G S}$, of the external MOSFET. As an approximation, the slew rate is given by EQ 6.

$$
\mathrm{dv} / \mathrm{dt}=\mathrm{I}_{\mathrm{g}} / \mathrm{C}_{\mathrm{GS}}
$$

$\mathrm{C}_{\mathrm{GS}}$ is not a fixed capacitance but, depending on the circuitry connected to its drain terminal, can vary significantly during the course of a turn-on or turn-off transient. Thus, EQ 6 on page 2-94 can only be used for a first-order estimate of the switching speed of the external MOSFET.


Figure 2-76• Gate Driver Example
$\qquad$

## Temperature Monitor

The final pin in the Analog Quad is the Analog Temperature (AT) pin. The AT pin is used to implement an accurate temperature monitor in conjunction with an external diode-connected bipolar transistor (Figure 2-77). For improved temperature measurement accuracy, it is important to use the ATRTN pin for the return path of the current sourced by the AT pin. Each ATRTN pin is shared between two adjacent Analog Quads. Additionally, if not used for temperature monitoring, the AT pin can provide functionality similar to that of the AV pad. However, in this mode only positive voltages can be applied to the AT pin, and only two prescaler factors are available ( 16 V and 4 V ranges—refer to Table 2-54 on page 2-132).


Figure 2-77 • Temperature Monitor Quad

Fusion uses a remote diode as a temperature sensor. The Fusion Temperature Monitor uses a differential input; the AT pin and ATRTN (AT Return) pin are the differential inputs to the Temperature Monitor. There is one Temperature Monitor in each Quad. A simplified block diagram is shown in Figure 2-78.


Figure 2-78• Block Diagram for Temperature Monitor Circuit
The Fusion approach to measuring temperature is forcing two different currents through the diode with a ratio of $10: 1$. The switch that controls the different currents is controlled by the Temperature Monitor Strobe signal, TMSTB. Setting TMSTB to ' 1 ' will initiate a Temperature reading. The TMSTB should remain ' 1 ' until the ADC finishes sampling the voltage from the Temperature Monitor. The minimum sample time for the Temperature Monitor cannot be less than the minimum strobe high time minus the setup time. Figure 2-79 shows the timing diagram.


Figure 2-79• Timing Diagram for the Temperature Monitor Strobe Signal
$\qquad$

The diode's voltage is measured at each current level and the temperature is calculated based on EQ 7 .

$$
V_{\mathrm{TMSLO}}-V_{\mathrm{TMSHI}}=n \frac{k T}{q}\left(\ln \frac{I_{\mathrm{TMSLO}}}{I_{\mathrm{TMSHI}}}\right)
$$

where
$I_{\text {TMSLO }}$ is the current when the Temperature Strobe is Low, typically $100 \mu \mathrm{~A}$
$I_{T M S H I}$ is the current when the Temperature Strobe is High, typically $10 \mu \mathrm{~A}$
$V_{T M S L O}$ is diode voltage while Temperature Strobe is Low
$V_{T M S H I}$ is diode voltage while Temperature Strobe is High
$n$ is the non-ideality factor of the diode-connected transistor. It is typically 1.004 for the Actelrecommended transistor type 2N3904.
$K=1.3806 \times 10^{-23} \mathrm{~J} / \mathrm{K}$ is the Boltzman constant
$Q=1.602 \times 10^{-19} \mathrm{C}$ is the charge of a proton
When $I_{T M S L O} / I_{T M S H I}=10$, the equation can be simplified as shown in EQ 8.

$$
\Delta V=V_{\text {TMSLO }}-V_{\text {TMSHI }}=1.986 \times 10^{-4} n T
$$

$E Q 8$
In the Fusion TMB, the ideality factor $n$ for 2 N 3904 is 1.004 and $\Delta V$ is amplified 12.5 times by an internal amplifier; hence the voltage before entering the ADC is as given in EQ 9.

$$
V_{A D C}=\Delta V \times 12.5=2.5 \mathrm{mV} /(K \times T)
$$

$E Q 9$
This means the temperature to voltage relationship is 2.5 mV per degree Kelvin. The unique design of Fusion has made the Temperature Monitor System simple for the user. When the 10 -bit mode ADC is used, each LSB represents 1 degree Kelvin, as shown in EQ 10 . That is, e. $25^{\circ} \mathrm{C}$ is equal to $293^{\circ} \mathrm{K}$ and is represented by decimal 293 counts from the ADC.

$$
1 \mathrm{~K}=2.5 \mathrm{mV} \times \frac{2^{10}}{2.56 \mathrm{~V}}=1 \mathrm{LSB}
$$

EQ 10
If 8 -bit mode is used for the ADC resolution, each LSB represents 4 degrees Kelvin; however, the resolution remains as 1 degree Kelvin per LSB, even for 12 -bit mode, due to the Temperature Monitor design. An example of the temperature data format for 10-bit mode is shown in Table 2-38.
Table 2-38 • Temperature Data Format

| Temperature | Temperature (K) | Digital Output <br> (ADC 10-bit mode) |
| :--- | :---: | :---: |
| $-40^{\circ} \mathrm{C}$ | 233 | 0011101001 |
| $-20^{\circ} \mathrm{C}$ | 253 | 0011111101 |
| $0^{\circ} \mathrm{C}$ | 273 | 0100010001 |
| $1^{\circ} \mathrm{C}$ | 274 | 0100010010 |
| $10^{\circ} \mathrm{C}$ | 283 | 0100011011 |
| $25^{\circ} \mathrm{C}$ | 298 | 0100101010 |
| $50^{\circ} \mathrm{C}$ | 323 | 0101000011 |
| $85^{\circ} \mathrm{C}$ | 358 | 0101100110 |

## Terminology

## Resolution

Resolution defines the smallest temperature change Fusion Temperature Monitor can resolve. For ADC configured as 8 -bit mode, each LSB represents $4^{\circ} \mathrm{C}$, and $1^{\circ} \mathrm{C}$ per LSB for 10 -bit mode. With 12 -bit mode, the Temperature Monitor can still only resolve $1^{\circ} \mathrm{C}$ due to Temperature Monitor design.

## Offset

The Fusion Temperature Monitor has a systematic offset of $+5^{\circ} \mathrm{C}$, excluding error due board resistance and ideality factor of the external diode, between the operation range of $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$. For instance, $25^{\circ} \mathrm{C}$ will be read by the Temperature Monitor as $30^{\circ} \mathrm{C}$ plus error. The user can remove any offset error through hardware or software during the calibration routine.

## Analog-to-Digital Converter Block

At the heart of the Fusion analog system is a programmable Successive Approximation Register (SAR) ADC. The ADC can support 8 -, 10-, or 12-bit modes of operation. In 12-bit mode, the ADC can resolve 500 ksps. All results are MSB-justified in the ADC. The input to the ADC is a large $32: 1$ analog input multiplexer. A simplified block diagram of the Analog Quads, analog input multiplexer, and ADC is shown in Figure 2-80. The ADC offers multiple self-calibrating modes to ensure consistent high performance both at power-up and during runtime.
$\qquad$


Figure 2-80•ADC Block Diagram

Actel Fusion Family of Mixed Signal FPGAs

## ADC Input Multiplexer

At the input to the Fusion ADC is a $32: 1$ multiplexer. Of the 32 input channels, up to 30 are user definable. Two of these channels are hardwired internally. Channel 31 connects to an internal temperature diode so the temperature of the Fusion device itself can be monitored. Channel 0 is wired to the FPGA's $1.5 \mathrm{~V} \mathrm{~V}_{\mathrm{CC}}$ supply, enabling the Fusion device to monitor its own power supply. Doing this internally makes it unnecessary to use an analog I/O to support these functions. The balance of the MUX inputs are connected to Analog Quads (see the "Analog Quad" section on page 2-84). Table 2-39 defines which Analog Quad inputs are associated with which specific analog MUX channels. The number of Analog Quads present is device-dependent; refer to the family list in the "Fusion Family" table on page I of this datasheet for the number of quads per device. Regardless of the number of quads populated in a device, the internal connections to both $\mathrm{V}_{\mathrm{CC}}$ and the internal temperature diode remain on Channels 0 and 31, respectively. To sample the internal temperature monitor, it must be strobed (similar to the AT pads). The TMSTBINT pin on the Analog Block macro is the control for strobing the internal temperature measurement diode.

To determine which channel is selected for conversion, there is a five-pin interface on the Analog Block, CHNUMBER[4:0], defined in Table 2-40 on page 2-102. Table 2-39 shows the correlation between the analog MUX input channels and the analog input pins.

Table 2-39 • Analog MUX Channels

| Analog MUX Channel | Signal | Analog Quad Number |
| :---: | :---: | :---: |
| 0 | Vcc_analog |  |
| 1 | AVO | Analog Quad 0 |
| 2 | AC0 |  |
| 3 | AT0 |  |
| 4 | AV1 | Analog Quad 1 |
| 5 | AC1 |  |
| 6 | AT1 |  |
| 7 | AV2 | Analog Quad 2 |
| 8 | AC2 |  |
| 9 | AT2 |  |
| 10 | AV3 | Analog Quad 3 |
| 11 | AC3 |  |
| 12 | AT3 |  |
| 13 | AV4 | Analog Quad 4 |
| 14 | AC4 |  |
| 15 | AT4 |  |
| 16 | AV5 | Analog Quad 5 |
| 17 | AC5 |  |
| 18 | AT5 |  |
| 19 | AV6 | Analog Quad 6 |
| 20 | AC6 |  |
| 21 | AT6 |  |

Table 2-39• Analog MUX Channels (continued)

| Analog MUX Channel | Signal | Analog Quad Number |
| :---: | :---: | :---: |
| 22 | AV7 | Analog Quad 7 |
| 23 | AC7 |  |
| 24 | AT7 |  |
| 25 | AV8 | Analog Quad 8 |
| 26 | AC8 |  |
| 27 | AT8 |  |
| 28 | AV9 | Analog Quad 9 |
| 29 | AC9 |  |
| 30 | AT9 |  |
| 31 | Internal temperature monitor |  |

Table 2-40 • Channel Selection

| Channel Number | CHNUMBER[4:0] |
| :--- | :---: |
| 0 | 00000 |
| 1 | 00001 |
| 2 | 00010 |
| 3 | 00011 |
| . | $\cdot$ |
| . | $\cdot$ |
| 30 | $\cdot$ |
| 31 | 11110 |

## ADC Description

The Actel Fusion ADC is a 12-bit SAR ADC. It offers a wide variety of features for different use models.
Figure 2-81 shows a block diagram of the Fusion ADC.

- Configurable resolution: 8-bit, 10-bit, and 12-bit mode
- DNL: 0.6 LSB for 10-bit mode
- INL: 0.4 LSB for 10-bit mode
- No missing code
- Internal VAREF $=2.56 \mathrm{~V}$
- Maximum Sample Rate $=600 \mathrm{Ksps}$
- Power-up calibration and dynamic calibration after every sample to compensate for temperature drift over time


Figure 2-81 • ADC Simplified Block Diagram
$\qquad$

## ADC Configuration Description

The Fusion ADC can be configured to operate in 8-, 10-, or 12-bit modes, power-down after conversion, and dynamic calibration. This is controlled by MODE[3:0], as defined in Table 2-41 on page 2-104.
The output of the ADC is the RESULT[11:0] signal. In 8-bit mode, the Most Significant 8 Bits RESULT[11:4] are used as the ADC value and the Least Significant 4 Bits RESULT[3:0] are logical '0's. In 10-bit mode, RESULT[11:2] are used the ADC value and RESULT[1:0] are logical '0's.

Table 2-41• Mode Bits Function

| Name | Bits | Function |
| :--- | :---: | :--- |
| MODE | 3 | $0-$ Internal calibration after every conversion; two ADCCLK cycles are used <br> after the conversion. <br> $1-$ No calibration after every conversion |
| MODE | 2 | $0-$ Power-down after conversion <br> $1-$ No Power-down after conversion |
| MODE | $1: 0$ | $00-10$-bit <br> $01-12$-bit <br> $10-8$-bit <br> $11-$ Unused |

The speed of the ADC depends on its internal clock, ADCCLK, which is not accessible to users. The ADCCLK is derived from SYSCLK. Input signal TVC[7:0], Time Divider Control, determines the speed of the ADCCLK in relationship to SYSCLK, based on EQ 11.

$$
t_{\text {ADCCLK }}=4 \times(1+\mathrm{TVC}) \times \mathrm{t}_{\mathrm{SYSCLK}}
$$

EQ 11
TVC: Time Divider Control (0-255)
$\mathrm{t}_{\text {ADCCLK }}$ is the period of ADCCLK, and must be between 0.5 MHz and 10 MHz
$t_{\text {SYSCLK }}$ is the period of SYSCLK
Table 2-42• TVC Bits Function

| Name | Bits | Function |
| :--- | :---: | :---: |
| TVC | $[7: 0]$ | SYSCLK divider control |

The frequency of ADCCLK, $\mathrm{f}_{\text {ADCCLK }}$, must be within 0.5 Hz to 10 MHz .
The inputs to the ADC are synchronized to SYSCLK. A conversion is initiated by asserting the ADCSTART signal on a rising edge of SYSCLK. Figure 2-83 on page 2-108 and Figure 2-84 on page 2-109 show the timing diagram for the ADC.
A conversion is performed in three phases. In the first phase, the analog input voltage is sampled on the input capacitor. This phase is called sample phase. During the sample phase, the output signals BUSY and SAMPLE change from ' 0 ' to ' 1 ', indicating the ADC is busy and sampling the analog signal. The sample time can be controlled by input signals STC[7:0]. The sample time can be calculated by EQ 12. When controlling the sample time for the ADC along with the use of Prescaler or Current Monitor or Temperature Monitor, the minimum sample time for each must be obeyed. Refer to the corresponding section and Table 2-43 for further information.

$$
\mathrm{t}_{\text {sample }}=(2+\mathrm{STC}) \times \mathrm{t}_{\mathrm{ADCCLK}}
$$

STC: Sample Time Control value (0-255)
$t_{\text {SAMPLE }}$ is the sample time
Table 2-43•STC Bits Function

| Name | Bits | Function |
| :--- | :--- | :--- |
| STC | $[7: 0]$ | Sample time control |

Sample time is computed based on the period of ADCCLK.
The second phase is called the distribution phase. During distribution phase, the ADC computes the equivalent digital value from the value stored in the input capacitor. In this phase, the output signal SAMPLE goes back to ' 0 ', indicating the sample is completed; but the BUSY signal remains ' 1 ', indicating the ADC is still busy for distribution. The distribution time depends strictly on the number of bits. If the ADC is configured as a 10 -bit ADC, then 10 ADCCLK cycles are needed. EQ 13 describes the distribution time.

$$
\mathrm{t}_{\text {distrib }}=\mathrm{N} \times \mathrm{t}_{\mathrm{ADCCLK}}
$$

N : Number of bits
The last phase is the post-calibration phase. This is an optional phase. The post-calibration phase takes two ADCCLK cycles. The output BUSY signal will remain ' 1 ' until the post-calibration phase is completed. If the post-calibration phase is skipped, then the BUSY signal goes to '0' after distribution phase. As soon as BUSY signal goes to ' 0 ', the DATAVALID signal goes to ' 1 ', indicating the digital result is available on the RESULT output signals. DATAVAILD will remain '1' until the next ADCSTART is asserted. Actel recommends enabling post-calibration to compensate for drift and temperature-dependent effects. This ensures that the ADC remains consistent over time and with temperature. The post-calibration phase is enabled by bit 3 of the Mode register. EQ 14 describes the post-calibration time.

$$
\begin{equation*}
t_{\text {post-cal }}=\operatorname{MODE}[3] \times\left(2 \times t_{\text {ADCCLK }}\right) \tag{EQ 14}
\end{equation*}
$$

MODE[3]: Bit 3 of the Mode register, described in Table 2-41 on page 2-104.
The calculation for the conversion time for the ADC is summarized in EQ 15.
$\mathrm{t}_{\text {conv }}=\mathrm{t}_{\text {sync_read }}+\mathrm{t}_{\text {sample }}+\mathrm{t}_{\text {distrib }}+\mathrm{t}_{\text {post-cal }}+\mathrm{t}_{\text {sync_write }}$
$\mathrm{t}_{\text {conv: }}$ : conversion time
$\mathrm{t}_{\text {sync_read }}$ : maximum time for a signal to synchronize with SYSCLK. For calculation purposes, the worst case is a period of SYSCLK, $\mathrm{t}_{\text {SYSCLK }}$.
$t_{\text {sample }}$ : Sample time
$\mathrm{t}_{\text {distrib }}$ : Distribution time
$t_{\text {post-cal }}$ : Post-calibration time
$t_{\text {sync_write }}$ : Maximum time for a signal to synchronize with SYSCLK. For calculation purposes, the worst case is a period of SYSCLK, $\mathrm{t}_{\text {SYScLK }}$.

## Example

This example shows how to choose the correct settings to achieve the fastest sample time in 10-bit mode for a system that runs at 66 MHz .
The period of SYSCLK: $\mathrm{t}_{\text {SYSCLK }}=1 / 66 \mathrm{MHz}=0.015 \mu \mathrm{~s}$
Choosing TVC between 1 and 33 will meet the maximum and minimum period for the ADCCLK requirement. A higher TVC leads to a higher ADCCLK period.
The minimum TVC is chosen so that $t_{\text {distrib }}$ and $t_{\text {post-cal }}$ can be run faster. The period of ADCCLK with a TVC of 1 can be computed by EQ 16.

$$
\mathrm{t}_{\mathrm{ADCCLK}}=4 \times(1+\mathrm{TVC}) \times \mathrm{t}_{\mathrm{SYSCLK}}=4 \times(1+1) \times 0.015 \mu \mathrm{~s}=0.12 \mu \mathrm{~s}
$$

From Table 2-47 on page 2-122, minimum conversion for 10 -bit mode is $1.8 \mu \mathrm{~s}$. To compute STC, the calculation will first compute the post-calibration time, second the distribution time, and finally the STC setting.
Since Actel recommends post-calibration for temperature drift over time, post-calibration shall be enabled and the post-calibration time, $\mathrm{t}_{\text {post-cal }}$, can be computed by EQ 17. The post-calibration time is $0.24 \mu \mathrm{~s}$.

$$
\mathrm{t}_{\text {post-cal }}=2 \times \mathrm{t}_{\text {ADCCLK }}=0.24 \mu \mathrm{~s}
$$

The distribution time, $\mathrm{t}_{\text {distrib }}$, is equal to $1.2 \mu \mathrm{~s}$ and can be computed using EQ 18.

$$
\begin{equation*}
\mathrm{t}_{\text {distrib }}=\mathrm{N} \times \mathrm{t}_{\text {ADCCLK }}=10 \times 0.12=1.2 \mu \mathrm{~s} \tag{EQ 18}
\end{equation*}
$$

The STC value can now be computed through EQ 19. The sample time is equal to $0.32 \mu \mathrm{~s}$. By rearranging EQ 12 on page 2-104 with a $\mathrm{t}_{\text {sample }}$ of $0.35 \mu \mathrm{~s}$, the STC can be computed.

$$
\begin{gathered}
\mathrm{t}_{\text {sample }}=\mathrm{t}_{\text {conv }}-\mathrm{t}_{\text {post-cal }}-\mathrm{t}_{\text {distrib }}-\mathrm{t}_{\text {sync_read }}-\mathrm{t}_{\text {sync_write }} \\
=1.8 \mu \mathrm{~s}-0.24 \mu \mathrm{~s}-1.2 \mu \mathrm{~s}-0.15 \mu \mathrm{~s}-0.15 \mu \mathrm{~s}=0.32 \mu \mathrm{~s} \\
\text { STC }=\frac{\mathrm{t}_{\text {sample }}}{\mathrm{t}_{\text {ADCCLK }}}-2=\frac{0.35 \mu \mathrm{~s}}{0.12 \mu \mathrm{~s}}-2=2.85
\end{gathered}
$$

And so, STC will be rounded up to 3 to ensure the minimum conversion time is met. The sample time, $\mathrm{t}_{\text {sample }}$, with an STC of 3 , is now equal to $0.36 \mu \mathrm{~s}$.
The total sample time, using EQ 20, can now be summated.

$$
\begin{gather*}
\mathrm{t}_{\text {sync_read }}+\mathrm{t}_{\text {sample }}+\mathrm{t}_{\text {distrib }}+\mathrm{t}_{\text {post-cal }}+\begin{array}{c}
\text { tsync_write }
\end{array}=0.015 \mu \mathrm{~s}+0.36 \mu \mathrm{~s}+1.2 \mu \mathrm{~s}+0.24 \mu \mathrm{~s}+0.015 \mu \mathrm{~s} \\
=1.85 \mu \mathrm{~s} \tag{EQ 20}
\end{gather*}
$$

The optimal setting for the system running at 66 MHz with an ADC for 10-bit mode chosen is listed as follows:

| $\operatorname{TVC}[7: 0]$ | $=1$ | $=0 \times 01$ |
| :--- | :--- | :--- |
| $\operatorname{STC}[7: 0]$ | $=3$ | $=0 \times 03$ |
| $\operatorname{MODE}[3: 0]$ | $=b^{\prime} 0100$ | $=0 \times 4^{*}$ |

*Note that no power-down after every conversion is chosen in this case; however, if the application is power-sensitive, the MODE[2] can be set to ' 0 ', as described above, and it will not affect any performance.

## Integrated Voltage Reference

The Fusion device has an integrated on-chip 2.56 V reference voltage for the ADC. The value of this reference voltage was chosen to make the prescaling and postscaling factors for the prescaler blocks change in a binary fashion. However, if desired, an external reference voltage of up to 3.3 V can be connected between the VAREF and GNDREF pins. The VAREFSEL control pin is used to select the reference voltage.

## Table 2-44 • VAREF Bit Function

| Name | Bit | Function |
| :--- | :---: | :--- |
| VAREF | 0 | Reference voltage selection <br> $0-$ Internal voltage reference selected. VAREF pin outputs 2.56 V. <br> $1-$ Input external voltage reference from VAREF and GNDREF |

## ADC Operation Description

The ADC can be powered down independently of the FPGA core, as an additional control or for powersaving considerations, via the PWRDWN pin of the Analog Block. The PWRDWN pin controls only the comparators in the ADC.
Once the ADC has powered up and been released from reset, ADCRESET, the ADC will initiate a calibration routine designed to provide optimal ADC performance. The Fusion ADC offers a robust calibration scheme to reduce integrated offset and linearity errors. The offset and linearity errors of the main capacitor array are compensated for with an 8-bit calibration capacitor array. The offset/linearity error calibration is carried out in two ways. First, a power-up calibration is carried out when the ADC comes out of reset. This is initiated by the CALIBRATE output of the Analog Block macro and is a fixed number of ADC_CLK cycles (3,840 cycles), as shown in Figure 2-82 on page 2-108. In this mode, the linearity and offset errors of the capacitors are calibrated.
To further compensate for drift and temperature-dependent effects, every conversion is followed by postcalibration of either the offset or a bit of the main capacitor array. The post-calibration ensures that, over time and with temperature, the ADC remains consistent.
After both calibration and the setting of the appropriate configurations, as explained above, the ADC is ready for operation. Setting the ADCSTART signal high for one clock period will initiate the sample and conversion of the analog signal on the channel as configured by CHNUMBER[4:0]. The status signals SAMPLE and BUSY will show when the ADC is sampling and converting (Figure 2-84 on page 2-109). Both SAMPLE and BUSY will initially go high. After the ADC has sampled and held the analog signal, SAMPLE will go low. After the entire operation has completed and the analog signal is converted, BUSY will go low and DATAVALID will go high. This indicates that the digital result is available on the RESULT[11:0] pins.
DATAVALID will remain high until a subsequent ADC_START is issued. The DATAVALID goes low on the rising edge of SYSCLK as shown in Figure 2-83 on page 2-108. The RESULT signals will be kept constant until the ADC finishes the subsequent sample. The next sampled RESULT will be available when DATAVALID goes high again. It is ideal to read the RESULT when DATAVALID is ' 1 '. The RESULT is latched and remains unchanged until the next DATAVLAID rising edge.

## Intra-Conversion

Performing a conversion during power-up, calibration is possible but should be avoided, since the performance is not guaranteed, as shown in Table 2-46 on page 2-119. This is described as intraconversion. Figure 2-85 on page 2-109 shows intra-conversion (conversion that starts before a conversion is finished).

## Injected Conversion

A conversion can be interrupted by another conversion. Before the current conversion is finished, a second conversion can be started by issuing a pulse on signal ADCSTART. When a second conversion is issued before the current conversion is completed, the current conversion would be dropped and the ADC would start the second conversion on the rising edge of the SYSCLK. This is known as injected conversion. Since the ADC is synchronous, the minimum time to issue a second conversion is two clock cycles of SYSCLK after the previous one. Figure 2-86 on page 2-110 shows injected conversion (conversion that starts during the power-up calibration). The total time for calibration still remains 3,840 ADCCLK cycles.
$\qquad$

Timing Diagram


Note: *Refer to EQ 11 on page 2-104 for the calculation on the period of $A D C C L K, t_{A D C C L K}$.
Figure 2-82• Power-Up Calibration Status Signal Timing Diagram


Figure 2-83• Input Setup Time


Notes:

1. Refer to $E Q 12$ on page 2-104 for the calculation on the sample time, $t_{S A M P L E}$.
2. See EQ 20 on page 2-106 for calculation on the conversion time, $t_{\text {Conv }}$.
3. Minimum time to issue an ADCSTART after DATAVALID is 1 SYSCLK period

Figure 2-84•Standard Conversion Status Signal Timing Diagram


Note: ${ }^{*} t_{\text {Conv }}$ represents the conversion time of the second conversion. See EQ 10 on page 2-98 for calculation of the conversion time, $t_{\text {CONV }}$.
Figure 2-85• Intra-Conversion Timing Diagram

Device Architecture


Note: * See EQ 10 on page 2-98 for calculation on the conversion time, $t_{C O N V}$.
Figure 2-86• Injected-Conversion Timing Diagram

Actel Fusion Family of Mixed Signal FPGAs

## ADC Interface Timing

Table 2-45 • ADC Interface Timing
Commercial Temperature Range Conditions: $\mathrm{T}_{\mathrm{J}}=70^{\circ} \mathrm{C}$, Worst-Case VCC $=1.425 \mathrm{~V}$

| Parameter | Description | $\mathbf{- 2}$ | $\mathbf{- 1}$ | Std. | Units |
| :--- | :--- | :---: | :---: | :---: | :---: |
| $\mathrm{t}_{\text {SUMODE }}$ | Mode Pin Setup Time | 0.56 | 0.64 | 0.75 | ns |
| $\mathrm{t}_{\text {HDMODE }}$ | Mode Pin Hold Time | 0.26 | 0.29 | 0.34 | ns |
| $\mathrm{t}_{\text {SUTVC }}$ | Clock Divide Control (TVC) Setup Time | 0.68 | 0.77 | 0.90 | ns |
| $\mathrm{t}_{\text {HDTVC }}$ | Clock Divide Control (TVC) Hold Time | 0.32 | 0.36 | 0.43 | ns |
| $\mathrm{t}_{\text {SUSTC }}$ | Sample Time Control (STC) Setup Time | 1.58 | 1.79 | 2.11 | ns |
| $\mathrm{t}_{\text {HDSTC }}$ | Sample Time Control (STC) Hold Time | 1.27 | 1.45 | 1.71 | ns |
| $\mathrm{t}_{\text {SUVAREFSEL }}$ | Voltage Reference Select (VAREFSEL) Setup Time | 0.00 | 0.00 | 0.00 | ns |
| $\mathrm{t}_{\text {HDVAREFSEL }}$ | Voltage Reference Select (VAREFSEL) Hold Time | 0.67 | 0.76 | 0.89 | ns |
| $\mathrm{t}_{\text {SUCHNUM }}$ | Channel Select (CHNUMBER) Setup Time | 0.90 | 1.03 | 1.21 | ns |
| $\mathrm{t}_{\text {HDCHNUM }}$ | Channel Select (CHNUMBER) Hold Time | 0.00 | 0.00 | 0.00 | ns |
| $\mathrm{t}_{\text {SUADCSTART }}$ | Start of Conversion (ADCSTART) Setup Time | 0.75 | 0.85 | 1.00 | ns |
| $\mathrm{t}_{\text {HDADCSTART }}$ | Start of Conversion (ADCSTART) Hold Time | 0.43 | 0.49 | 0.57 | ns |
| $\mathrm{t}_{\text {CK2QBUSY }}$ | Busy Clock-to-Q | 1.33 | 1.51 | 1.78 | ns |
| $\mathrm{t}_{\text {CK2QCAL }}$ | Power-Up Calibration Clock-to-Q | 0.63 | 0.71 | 0.84 | ns |
| $\mathrm{t}_{\text {CK2QVAL }}$ | Valid Conversion Result Clock-to-Q | 3.12 | 3.55 | 4.17 | ns |
| $\mathrm{t}_{\text {CK2QSAMPLE }}$ | Sample Clock-to-Q | 0.22 | 0.25 | 0.30 | ns |
| $\mathrm{t}_{\text {CK2QRESULT }}$ | Conversion Result Clock-to-Q | 2.53 | 2.89 | 3.39 | ns |
| $\mathrm{t}_{\text {CLR2QBUSY }}$ | Busy Clear-to-Q | 2.06 | 2.35 | 2.76 | ns |
| $\mathrm{t}_{\text {CLR2QCAL }}$ | Power-Up Calibration Clear-to-Q | 2.15 | 2.45 | 2.88 | ns |
| $\mathrm{t}_{\text {CLR2QVAL }}$ | Valid Conversion Result Clear-to-Q | 2.41 | 2.74 | 3.22 | ns |
| $\mathrm{t}_{\text {CLR2QSAMPLE }}$ | Sample Clear-to-Q | 2.17 | 2.48 | 2.91 | ns |
| $\mathrm{t}_{\text {CLR2QRESULT }}$ | Conversion result Clear-to-Q | 2.25 | 2.56 | 3.01 | ns |
| $\mathrm{t}_{\text {RECCLR }}$ | Recovery Time of Clear | 0.00 | 0.00 | 0.00 | ns |
| $\mathrm{t}_{\text {REMCLR }}$ | Removal Time of Clear | 0.63 | 0.72 | 0.84 | ns |
| $\mathrm{t}_{\text {MPWSYSCLK }}$ | Clock Minimum Pulse Width for the ADC | 4.00 | 4.00 | 4.00 | ns |
| $\mathrm{t}_{\text {FMAXSYSCLK }}$ | Clock Maximum Frequency for the ADC | 100.00 | 100.00 | MHz |  |

$\qquad$

## Terminology

## Conversion Time

Conversion time is the interval between the release of the hold state (imposed by the input circuitry of a track-and-hold) and the instant at which the voltage on the sampling capacitor settles to within one LSB of a new input value.

DNL - Differential Non-Linearity
For an ideal ADC, the analog-input levels that trigger any two successive output codes should differ by one LSB (DNL = 0). Any deviation from one LSB in defined as DNL (Figure 2-87).


## Figure 2-87• Differential Non-Linearity (DNL)

## ENOB - Effective Number of Bits

ENOB specifies the dynamic performance of an ADC at a specific input frequency and sampling rate. An ideal ADC's error consists only of quantization of noise. As the input frequency increases, the overall noise (particularly in the distortion components) also increases, thereby reducing the ENOB and SINAD (also see "Signal-to-Noise and Distortion Ratio (SINAD)".) ENOB for a full-scale, sinusoidal input waveform is computed using EQ 21.

$$
E N O B=\frac{S I N A D-1.76}{6.02}
$$

## FS Error - Full-Scale Error

Full-scale error is the difference between the actual value that triggers that transition to full-scale and the ideal analog full-scale transition value. Full-scale error equals offset error plus gain error.

## Gain Error

The gain error of an ADC indicates how well the slope of an actual transfer function matches the slope of the ideal transfer function. Gain error is usually expressed in LSB or as a percent of full-scale (\%FSR). Gain error is the full-scale error minus the offset error (Figure 2-88).


Figure 2-88•Gain Error

## Gain Error Drift

Gain-error drift is the variation in gain error due to a change in ambient temperature, typically expressed in $\mathrm{ppm} /{ }^{\circ} \mathrm{C}$.
$\qquad$

## INL - Integral Non-Linearity

INL is the deviation of an actual transfer function from a straight line. After nullifying offset and gain errors, the straight line is either a best-fit straight line or a line drawn between the end points of the transfer function (Figure 2-89).


Figure 2-89• Integral Non-Linearity (INL)

## LSB - Least Significant Bit

In a binary number, the LSB is the least weighted bit in the group. Typically, the LSB is the furthest right bit. For an ADC, the weight of an LSB equals the full-scale voltage range of the converter divided by $2^{\mathrm{N}}$, where $N$ is the converter's resolution.

EQ 22 shows the calculation for a 10-bit ADC with a unipolar full-scale voltage of 2.56 V :

$$
1 \mathrm{LSB}=\left(2.56 \mathrm{~V} / 2^{10}\right)=2.5 \mathrm{mV}
$$

## No Missing Codes

An ADC has no missing codes if it produces all possible digital codes in response to a ramp signal applied to the analog input.

## Offset Error

Offset error indicates how well the actual transfer function matches the ideal transfer function at a single point. For an ideal ADC, the first transition occurs at 0.5 LSB above zero. The offset voltage is measured by applying an analog input such that the ADC outputs all zeroes and increases until the first transition occurs (Figure 2-90).


## Figure 2-90 • Offset Error

## Resolution

ADC resolution is the number of bits used to represent an analog input signal. To more accurately replicate the analog signal, resolution needs to be increased.

## Sampling Rate

Sampling rate or sample frequency, specified in samples per second (sps), is the rate at which an ADC acquires (samples) the analog input.

## SNR - Signal-to-Noise Ratio

SNR is the ratio of the amplitude of the desired signal to the amplitude of the noise signals at a given point in time. For a waveform perfectly reconstructed from digital samples, the theoretical maximum SNR (EQ 23) is the ratio of the full-scale analog input (RMS value) to the RMS quantization error (residual error). The ideal, theoretical minimum ADC noise is caused by quantization error only and results directly from the ADC's resolution ( N bits):

$$
S N R_{\mathrm{dB}[\mathrm{MAX}]}=6.02_{\mathrm{dB}} \times N+1.76_{\mathrm{dB}}
$$

## SINAD - Signal-to-Noise and Distortion

SINAD is the ratio of the rms amplitude to the mean value of the root-sum-square of the all other spectral components, including harmonics, but excluding DC. SINAD is a good indication of the overall dynamic performance of an ADC because it includes all components which make up noise and distortion.

## Total Harmonic Distortion

THD measures the distortion content of a signal, and is specified in decibels relative to the carrier (dBc). THD is the ratio of the RMS sum of the selected harmonics of the input signal to the fundamental itself. Only harmonics within the Nyquist limit are included in the measurement.
$\qquad$

## TUE - Total Unadjusted Error

TUE is a comprehensive specification that includes linearity errors, gain error, and offset error. It is the worst-case deviation from the ideal device performance. TUE is a static specification (Figure 2-91).


Figure 2-91• Total Unadjusted Error (TUE)

## Typical Performance Characteristics

Temperature Errror vs. Die Temperature


Figure 2-92• Temperature Error

Temperature Error vs. Interconnect Capacitance


Figure 2-93• Effect of External Sensor Capacitance
$\qquad$


Figure 2-94• Temperature Reading Noise When Averaging is Used

Actel Fusion Family of Mixed Signal FPGAs

## Analog System Characteristics

Table 2-46• Analog Channel Specifications
Commercial Temperature Range Conditions, $\mathrm{T}_{\mathrm{J}}=85^{\circ} \mathrm{C}$ (unless noted otherwise),
Typical: VCC33A = 3.3 V, VCC $=1.5 \mathrm{~V}$

| Parameter | Description | Condition | Min. | Typ. | Max. | Units |
| :--- | :--- | :--- | :--- | :--- | :--- | :--- |
| VoItage Monitor Using Analog Pads AV, AC and AT (using prescaler) |  |  |  |  |  |  |
|  | Input Voltage (Prescaler) | Refer to Table 3-2 on page 3-3 |  |  |  |  |
| VINAP | Uncalibrated Gain and <br> Offset Errors | Refer to Table 2-48 on <br> page 2-124 |  |  |  |  |
|  | Calibrated Gain and <br> Offset Errors | Refer to Table 2-49 on <br> page 2-125 |  |  |  |  |
|  | Bandwidth1 |  |  |  | 100 | KHz |
|  | Input Resistance | Refer to Table 3-3 on page 3-4 |  |  |  |  |
|  | Scaling Factor | Prescaler modes (Table 2-54 on <br> page 2-132) |  |  |  | $\mu \mathrm{s}$ |

Current Monitor Using Analog Pads AV and AC

| $\mathrm{V}_{\text {RSM }}{ }^{1}$ | Maximum Differential Input Voltage |  |  |  | VAREF / 10 | mV |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  | Resolution | Refer to "Current Monitor" section |  |  |  |  |
|  | Common Mode Range |  |  |  | -10.5 to +12 | V |
| CMRR | Common Mode Rejection Ratio | DC - 1 KHz |  | 60 |  | dB |
|  |  | $1 \mathrm{KHz}-10 \mathrm{KHz}$ |  | 50 |  | dB |
|  |  | > 10 KHz |  | 30 |  | dB |
| $\mathrm{t}_{\mathrm{CMSHI}}$ | Strobe High time |  | $\begin{aligned} & \text { ADC } \\ & \text { conv. } \\ & \text { time } \end{aligned}$ |  | 200 | $\mu \mathrm{s}$ |
| $\mathrm{t}_{\text {CMSHI }}$ | Strobe Low time |  | 5 |  |  | $\mu \mathrm{s}$ |
| $\mathrm{t}_{\text {CMSHI }}$ | Settling time |  | 0.02 |  |  | $\mu \mathrm{s}$ |
|  | Accuracy | Input differential voltage > 50 mV |  |  | $\begin{gathered} -2-(0.05 \times \\ \left.V_{R S M}\right) \text { to }+2+ \\ \left(0.05 \times V_{R S M}\right) \end{gathered}$ | mV |

## Notes:

1. $V_{R S M}$ is the maximum voltage drop across the current sense resistor.
2. Analog inputs used as digital inputs can tolerate the same voltage limits as the corresponding analog pad. There is no reliability concern on digital inputs as long as $V_{\text {IND }}$ does not exceed these limits.
3. $V_{\text {IND }}$ is limited to $V_{C C 33 A}+0.2$ to allow reaching 10 MHz input frequency.
4. An averaging of 1,024 samples (LPF setting in Analog System Builder) is required and the maximum capacitance allowed across the AT pins is 500 pF .
5. The temperature offset is a fixed positive value.
6. The high current mode has a maximum power limit of 20 mW . Appropriate current limit resistors must be used, based on voltage on the pad.
7. When using SmartGen Analog System Builder, CalibIP is required to obtain 0 offset. For further details on CalibIP, refer to the "Temperature, Voltage, and Current Calibration in Fusion FPGAs" chapter of the Fusion FPGA Fabric User's Guide.

Device Architecture

Table 2-46• Analog Channel Specifications (continued)
Commercial Temperature Range Conditions, $\mathrm{T}_{\mathrm{J}}=85^{\circ} \mathrm{C}$ (unless noted otherwise), Typical: VCC33A $=3.3 \mathrm{~V}, \mathrm{VCC}=1.5 \mathrm{~V}$

| Parameter | Description | Condition | Min. | Typ. | Max. | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Temperature Monitor Using Analog Pad AT |  |  |  |  |  |  |
| External <br> Temperature <br> Monitor <br> (external diode <br> 2N3904, $\left.\mathrm{T}_{J}=25^{\circ} \mathrm{C}\right)^{4}$ | Resolution | 8-bit ADC | 4 |  |  | ${ }^{\circ} \mathrm{C}$ |
|  |  | 10-bit ADC | 1 |  |  | ${ }^{\circ} \mathrm{C}$ |
|  |  | 12-bit ADC | 0.25 |  |  | ${ }^{\circ} \mathrm{C}$ |
|  | Offset ${ }^{5}$ | AFS090, AFS250 | 5 |  |  | ${ }^{\circ} \mathrm{C}$ |
|  |  | AFS600, AFS1500 uncalibrated ${ }^{7}$ | 11 |  |  | ${ }^{\circ} \mathrm{C}$ |
|  |  | AFS600, AFS1500 calibrated ${ }^{7}$ | 0 |  |  | ${ }^{\circ} \mathrm{C}$ |
|  | Accuracy |  |  | $\pm 3$ | $\pm 5$ | ${ }^{\circ} \mathrm{C}$ |
|  | External Sensor Source Current | High level, TMSTBx $=0$ |  | 10 |  | $\mu \mathrm{A}$ |
|  |  | Low level, TMSTBx = 1 |  | 100 |  | $\mu \mathrm{A}$ |
|  | Max Capacitance on AT pad |  |  |  | 1.3 | nF |
| Internal <br> Temperature <br> Monitor | Resolution | 8-bit ADC | 4 |  |  | ${ }^{\circ} \mathrm{C}$ |
|  |  | 10-bit ADC | 1 |  |  | ${ }^{\circ} \mathrm{C}$ |
|  |  | 12-bit ADC | 0.25 |  |  | ${ }^{\circ} \mathrm{C}$ |
|  | Offset ${ }^{5}$ | AFS090, AFS250 | 5 |  |  | ${ }^{\circ} \mathrm{C}$ |
|  |  | AFS600, AFS1500 uncalibrated ${ }^{7}$ | 11 |  |  | ${ }^{\circ} \mathrm{C}$ |
|  |  | AFS600, AFS1500 calibrated ${ }^{7}$ | 0 |  |  | ${ }^{\circ} \mathrm{C}$ |
|  | Accuracy |  |  | $\pm 3$ | $\pm 5$ | ${ }^{\circ} \mathrm{C}$ |
| $\mathrm{t}_{\text {TMSHI }}$ | Strobe High time |  | 10 |  | 105 | $\mu \mathrm{s}$ |
| $\mathrm{t}_{\text {TMSLO }}$ | Strobe Low time |  | 5 |  |  | $\mu \mathrm{s}$ |
| $\mathrm{t}_{\text {TMSSET }}$ | Settling time |  | 5 |  |  | $\mu \mathrm{s}$ |

Notes:

1. $V_{R S M}$ is the maximum voltage drop across the current sense resistor.
2. Analog inputs used as digital inputs can tolerate the same voltage limits as the corresponding analog pad. There is no reliability concern on digital inputs as long as $V_{\text {IND }}$ does not exceed these limits.
3. $V_{I N D}$ is limited to $V_{C C 33 A}+0.2$ to allow reaching 10 MHz input frequency.
4. An averaging of 1,024 samples (LPF setting in Analog System Builder) is required and the maximum capacitance allowed across the AT pins is 500 pF .
5. The temperature offset is a fixed positive value.
6. The high current mode has a maximum power limit of 20 mW . Appropriate current limit resistors must be used, based on voltage on the pad.
7. When using SmartGen Analog System Builder, CalibIP is required to obtain 0 offset. For further details on CalibIP, refer to the "Temperature, Voltage, and Current Calibration in Fusion FPGAs" chapter of the Fusion FPGA Fabric User's Guide.

Table 2-46• Analog Channel Specifications (continued)
Commercial Temperature Range Conditions, $\mathrm{T}_{\mathrm{J}}=85^{\circ} \mathrm{C}$ (unless noted otherwise), Typical: VCC33A = 3.3 V, VCC $=1.5 \mathrm{~V}$

| Parameter | Description | Condition | Min. | Typ. | Max. | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Digital Input using Analog Pads AV, AC and AT |  |  |  |  |  |  |
| $\mathrm{V}_{\text {IND }}{ }^{2,3}$ | Input Voltage | Refer to Table 3-2 on page 3-3 |  |  |  |  |
| $\mathrm{V}_{\text {HYSDIN }}$ | Hysteresis |  |  | 0.3 |  | V |
| $\mathrm{V}_{\text {IHDIN }}$ | Input High |  |  | 1.2 |  | V |
| $V_{\text {ILDIN }}$ | Input Low |  |  | 0.9 |  | V |
| $\mathrm{V}_{\text {MPWDIN }}$ | Minimum Pulse With |  | 50 |  |  | ns |
| $\mathrm{F}_{\text {DIN }}$ | Maximum Frequency |  |  |  | 10 | MHz |
| $\mathrm{I}_{\text {STBDIN }}$ | Input Leakage Current |  |  | 2 |  | $\mu \mathrm{A}$ |
| $\mathrm{I}_{\text {DYNDIN }}$ | Dynamic Current |  |  | 20 |  | $\mu \mathrm{A}$ |
| $\mathrm{t}_{\text {INDIN }}$ | Input Delay |  |  | 10 |  | ns |

## Gate Driver Output Using Analog Pad AG

| $\mathrm{V}_{\mathrm{G}}$ | Voltage Range | Refer to Table 3-2 on page 3-3 |  |  |  |  |
| :--- | :--- | :--- | :---: | :---: | :---: | :---: |
| $\mathrm{I}_{\mathrm{G}}$ | Output Current Drive | High Current Mode ${ }^{6}$ at 1.0 V |  |  | $\pm 20$ | mA |
|  |  | Low Current Mode: $\pm 1 \mu \mathrm{~A}$ | 0.8 | 1.0 | 1.3 | $\mu \mathrm{~A}$ |
|  |  | Low Current Mode: $\pm 3 \mu \mathrm{~A}$ | 2.0 | 2.7 | 3.3 | $\mu \mathrm{~A}$ |
|  | Low Current Mode: $\pm 10 \mu \mathrm{~A}$ | 7.4 | 9.0 | 11.5 | $\mu \mathrm{~A}$ |  |
|  | Maximum Off Current | Low Current Mode: $\pm 30 \mu \mathrm{~A}$ | 21.0 | 27.0 | 32.0 | $\mu \mathrm{~A}$ |
| $\mathrm{I}_{\text {OFFG }}$ | Maximum switching rate | High Current Mode ${ }^{6}$ at $1.0 \mathrm{~V}, 1$ <br> $\mathrm{k} \Omega$ resistive load |  | 1.3 |  | 100 |
| $\mathrm{~F}_{\mathrm{G}}$ |  | Low Current Mode: <br> $\pm 1 \mu \mathrm{~A}, 3 \mathrm{M} \Omega$ resistive load |  | 3 |  | MHz |
|  |  | Low Current Mode: <br> $\pm 3 \mu \mathrm{~A}, 1 \mathrm{M} \Omega$ resistive load |  | 7 |  | KHz |
|  | Low Current Mode: <br> $\pm 10 \mu \mathrm{~A}, 300 \mathrm{k} \Omega$ resistive load |  | 25 |  | KHz |  |
|  | Low Current Mode: <br> $\pm 30 \mu \mathrm{~A}, 105 \mathrm{k} \Omega$ resistive load |  | 78 |  | KHz |  |

## Notes:

1. $V_{R S M}$ is the maximum voltage drop across the current sense resistor.
2. Analog inputs used as digital inputs can tolerate the same voltage limits as the corresponding analog pad. There is no reliability concern on digital inputs as long as $V_{\text {IND }}$ does not exceed these limits.
3. $V_{I N D}$ is limited to $V_{C C 33 A}+0.2$ to allow reaching 10 MHz input frequency.
4. An averaging of 1,024 samples (LPF setting in Analog System Builder) is required and the maximum capacitance allowed across the $A T$ pins is 500 pF .
5. The temperature offset is a fixed positive value.
6. The high current mode has a maximum power limit of 20 mW . Appropriate current limit resistors must be used, based on voltage on the pad.
7. When using SmartGen Analog System Builder, CalibIP is required to obtain 0 offset. For further details on CalibIP, refer to the "Temperature, Voltage, and Current Calibration in Fusion FPGAs" chapter of the Fusion FPGA Fabric User's Guide.

Table 2-47 • ADC Characteristics in Direct Input Mode
Commercial Temperature Range Conditions, $\mathrm{T}_{\mathrm{J}}=85^{\circ} \mathrm{C}$ (unless noted otherwise), Typical: VCC33A $=3.3 \mathrm{~V}, \mathrm{VCC}=1.5 \mathrm{~V}$

| Parameter | Description | Condition | Min. | Typ. | Max. | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Direct Input using Analog Pad AV, AC, AT |  |  |  |  |  |  |
| $V_{\text {INADC }}$ | Input Voltage (Direct Input) | Refer to Table 3-2 on page 3-3 |  |  |  |  |
| $\mathrm{C}_{\text {INADC }}$ | Input Capacitance | Channel not selected |  | 7 |  | pF |
|  |  | Channel selected but not sampling |  | 8 |  | pF |
|  |  | Channel selected and sampling |  | 18 |  | pF |
| ZINADC | Input Impedance | 8-bit mode |  | 2 |  | $\mathrm{k} \Omega$ |
|  |  | 10-bit mode |  | 2 |  | $\mathrm{k} \Omega$ |
|  |  | 12-bit mode |  | 2 |  | $\mathrm{k} \Omega$ |

Analog Reference Voltage VAREF

|  | VAREF | $\mathrm{T}_{J}=25^{\circ} \mathrm{C}$ | 2.537 | 2.56 | 2.583 | V |
| :--- | :--- | :--- | :---: | :---: | :---: | :---: |
|  | Temperature Drift of <br> Internal Reference |  |  | 65 |  | $\mathrm{ppm} /{ }^{\circ} \mathrm{C}$ |
|  | External Reference |  | 2.527 |  | VCC33A +0.05 | V |

ADC Accuracy (using external reference)

| DC Accuracy |  |  |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: |
| TUE | Total Unadjusted Error | 8-bit mode | 0.29 |  | LSB |
|  |  | 10-bit mode | 0.72 |  | LSB |
|  |  | 12-bit mode | 1.8 |  | LSB |
| INL | Integral Non-Linearity | 8-bit mode | 0.20 | 0.25 | LSB |
|  |  | 10-bit mode | 0.32 | 0.43 | LSB |
|  |  | 12-bit mode | 1.71 | 1.80 | LSB |
| DNL | Differential Non-Linearity (no missing code) | 8-bit mode | 0.20 | 0.24 | LSB |
|  |  | 10-bit mode | 0.60 | 0.65 | LSB |
|  |  | 12-bit mode | 2.40 | 2.48 | LSB |
|  | Offset Error | 8-bit mode | 0.01 | 0.17 | LSB |
|  |  | 10-bit mode | 0.05 | 0.20 | LSB |
|  |  | 12-bit mode | 0.20 | 0.40 | LSB |
|  | Gain Error | 8-bit mode | 0.0004 | 0.003 | LSB |
|  |  | 10-bit mode | 0.002 | 0.011 | LSB |
|  |  | 12-bit mode | 0.007 | 0.044 | LSB |
|  | Gain Error (with internal reference) | All modes | 2 |  | \% FSR |

## Notes:

1. Accuracy of the external reference is $2.56 \mathrm{~V} \pm 4.6 \mathrm{mV}$.
2. Data is based on characterization.
3. The sample rate is time-shared among active analog inputs.

Table 2-47 • ADC Characteristics in Direct Input Mode (continued)
Commercial Temperature Range Conditions, $\mathrm{T}_{\mathrm{J}}=85^{\circ} \mathrm{C}$ (unless noted otherwise), Typical: VCC33A $=3.3 \mathrm{~V}, \mathrm{VCC}=1.5 \mathrm{~V}$

| Parameter | Description | Condition | Min. | Typ. | Max. | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Dynamic Performance |  |  |  |  |  |  |
| SNR | Signal-to-Noise Ratio | 8-bit mode | 48.0 | 49.5 |  | dB |
|  |  | 10-bit mode | 58.0 | 60.0 |  | dB |
|  |  | 12-bit mode | 62.9 | 64.5 |  | dB |
| SINAD | Signal-to-Noise Distortion | 8-bit mode | 47.6 | 49.5 |  | dB |
|  |  | 10-bit mode | 57.4 | 59.8 |  | dB |
|  |  | 12-bit mode | 62.0 | 64.2 |  | dB |
| THD | Total Harmonic Distortion | 8-bit mode |  | -74.4 | -63.0 | dBc |
|  |  | 10-bit mode |  | -78.3 | -63.0 | dBc |
|  |  | 12-bit mode |  | -77.9 | -64.4 | dBc |
| ENOB | Effective Number of Bits | 8-bit mode | 7.6 | 7.9 |  | bits |
|  |  | 10-bit mode | 9.5 | 9.6 |  | bits |
|  |  | 12-bit mode | 10.0 | 10.4 |  | bits |
| Conversion Rate |  |  |  |  |  |  |
|  | Conversion Time | 8-bit mode | 1.7 |  |  | $\mu \mathrm{s}$ |
|  |  | 10-bit mode | 1.8 |  |  | $\mu \mathrm{s}$ |
|  |  | 12-bit mode | 2 |  |  | $\mu \mathrm{s}$ |
|  | Sample Rate | 8-bit mode |  |  | 600 | Ksps |
|  |  | 10-bit mode |  |  | 550 | Ksps |
|  |  | 12-bit mode |  |  | 500 | Ksps |

## Notes:

1. Accuracy of the external reference is $2.56 \mathrm{~V} \pm 4.6 \mathrm{mV}$.
2. Data is based on characterization.
3. The sample rate is time-shared among active analog inputs.

Table 2-48• Uncalibrated Analog Channel Accuracy*
Worst-Case Industrial Conditions, $\mathrm{T}_{\mathrm{J}}=85^{\circ} \mathrm{C}$

|  |  | Total Channel Error (LSB) |  |  | Channel Input Offset Error (LSB) |  |  | Channel Input Offset Error (mV) |  |  | Channel Gain Error (\%FSR) |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Analog Pad | Prescaler Range (V) | Neg. Max. | Med. | Pos. <br> Max. | Neg <br> Max | Med. | Pos. Max. | Neg. <br> Max. | Med. | Pos. Max. | Min. | Typ. | Max. |
| Positive Range |  | ADC in 10-Bit Mode |  |  |  |  |  |  |  |  |  |  |  |
| AV, AC | 16 | -22 | -2 | 12 | -11 | -2 | 14 | -169 | -32 | 224 | 3 | 0 | -3 |
|  | 8 | -40 | -5 | 17 | -11 | -5 | 21 | -87 | -40 | 166 | 2 | 0 | -4 |
|  | 4 | -45 | -9 | 24 | -16 | -11 | 36 | -63 | -43 | 144 | 2 | 0 | -4 |
|  | 2 | -70 | -19 | 33 | -33 | -20 | 66 | -66 | -39 | 131 | 2 | 0 | -4 |
|  | 1 | -25 | -7 | 5 | -11 | -3 | 26 | -11 | -3 | 26 | 3 | -1 | -3 |
|  | 0.5 | -41 | -12 | 8 | -12 | -7 | 38 | -6 | -4 | 19 | 3 | -1 | -3 |
|  | 0.25 | -53 | -14 | 19 | -20 | -14 | 40 | -5 | -3 | 10 | 5 | 0 | -4 |
|  | 0.125 | -89 | -29 | 24 | -40 | -28 | 88 | -5 | -4 | 11 | 7 | 0 | -5 |
| AT | 16 | -3 | 9 | 15 | -4 | 0 | 4 | -64 | 5 | 64 | 1 | 0 | -1 |
|  | 4 | -10 | 2 | 15 | -11 | -2 | 11 | -44 | -8 | 44 | 1 | 0 | -1 |
| Negative Range |  | ADC in 10-Bit Mode |  |  |  |  |  |  |  |  |  |  |  |
| AV, AC | 16 | -35 | -10 | 9 | -24 | -6 | 9 | -383 | -96 | 148 | 5 | -1 | -6 |
|  | 8 | -65 | -19 | 12 | -34 | -12 | 9 | -268 | -99 | 75 | 5 | -1 | -5 |
|  | 4 | -86 | -28 | 21 | -64 | -24 | 19 | -254 | -96 | 76 | 5 | -1 | -6 |
|  | 2 | -136 | -53 | 37 | -115 | -42 | 39 | -230 | -83 | 78 | 6 | -2 | -7 |
|  | 1 | -98 | -35 | 8 | -39 | -8 | 15 | -39 | -8 | 15 | 10 | -3 | -10 |
|  | 0.5 | -121 | -46 | 7 | -54 | -14 | 18 | -27 | -7 | 9 | 10 | -4 | -11 |
|  | 0.25 | -149 | -49 | 19 | -72 | -16 | 40 | -18 | -4 | 10 | 14 | -4 | -12 |
|  | 0.125 | -188 | -67 | 38 | -112 | -27 | 56 | -14 | -3 | 7 | 16 | -5 | -14 |

Note: *Channel Accuracy includes prescaler and ADC accuracies. For 12-bit mode, multiply the LSB count by 4. For 8 -bit mode, divide the LSB count by 4. Gain remains the same.

Table 2-49 • Calibrated Analog Channel Accuracy 1,2,3 Worst-Case Industrial Conditions, $\mathrm{T}_{\mathbf{J}}=85^{\circ} \mathrm{C}$

|  |  | Condition | Total Channel Error (LSB) |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: |
| Analog Pad | Prescaler Range (V) | Input Voltage ${ }^{4}$ (V) | Negative Max. | Median | Positive Max. |
| Positive Range |  |  | ADC in 10-Bit Mode |  |  |
| AV, AC | 16 | 0.300 to 12.0 | -6 | 1 | 6 |
|  | 8 | 0.250 to 8.00 | -6 | 0 | 6 |
|  | 4 | 0.200 to 4.00 | -7 | -1 | 7 |
|  | 2 | 0.150 to 2.00 | -7 | 0 | 7 |
|  | 1 | 0.050 to 1.00 | -6 | -1 | 6 |
| AT | 16 | 0.300 to 16.0 | -5 | 0 | 5 |
|  | 4 | 0.100 to 4.00 | -7 | -1 | 7 |
| Negative Range |  |  | ADC in 10-Bit Mode |  |  |
| AV, AC | 16 | -0.400 to -10.5 | -7 | 1 | 9 |
|  | 8 | -0.350 to -8.00 | -7 | -1 | 7 |
|  | 4 | -0.300 to -4.00 | -7 | -2 | 9 |
|  | 2 | -0.250 to -2.00 | -7 | -2 | 7 |
|  | 1 | -0.050 to -1.00 | -16 | -1 | 20 |

## Notes:

1. Channel Accuracy includes prescaler and ADC accuracies. For 12-bit mode, multiply the LSB count by 4. For 8-bit mode, divide the LSB count by 4. Overall accuracy remains the same.
2. Requires enabling Analog Calibration using SmartGen Analog System Builder. For further details, refer to the "Temperature, Voltage, and Current Calibration in Fusion FPGAs" chapter of the Fusion FPGA Fabric User's Guide.
3. Calibrated with two-point calibration methodology, using $20 \%$ and $80 \%$ full-scale points.
4. The lower limit of the input voltage is determined by the prescaler input offset.
$\qquad$

Table 2-50 • Analog Channel Accuracy: Monitoring Standard Positive Voltages Typical Conditions, $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$

| $\begin{array}{l}\text { Input Voltage } \\ \text { (V) }\end{array}$ | Calibrated Typical Error per Positive Prescaler Setting ${ }^{\mathbf{1}}$ (\%FSR) |  |  |  |  |  |  |  |
| :--- | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | \(\left.\begin{array}{c}Direct ADC 2,3 <br>

(\%FSR)\end{array}\right]\)

Notes:

1. Requires enabling Analog Calibration using SmartGen Analog System Builder. For further details, refer to the "Temperature, Voltage, and Current Calibration in Fusion FPGAs" chapter of the Fusion FPGA Fabric User's Guide.
2. Direct ADC mode using an external VAREF of $2.56 \mathrm{~V} \pm 4.6 \mathrm{VV}$, without Analog Calibration macro.
3. For input greater than 2.56 V , the $A D C$ output will saturate. A higher VAREF or prescaler usage is recommended.

## Examples

## Calculating Accuracy for an Uncalibrated Analog Channel

## Formula

For a given prescaler range, EQ 24 gives the output voltage.
Output Voltage $=($ Channel Output Offset in V) + (Input Voltage $x$ Channel Gain)
EQ 24
where
Channel Output offset in V = Channel Output offset in LSBs x Equivalent voltage per LSB
Channel Gain Factor = 1+ (\% Channel Gain / 100)

## Example

Input Voltage $=5 \mathrm{~V}$
Chosen Prescaler range $=8 \mathrm{~V}$ range
Refer to Table 2-48 on page 2-124.

Max. Output Voltage $=($ Max Positive output offset $)+($ Input Voltage $\times$ Max Gain Factor $)$

Max. Positive output offset $=(8$ LSB $) \times(8 \mathrm{mV}$ per LSB in 10-bit mode $)$
Max. Positive output offset $=64 \mathrm{mV}$
Max. Gain $=1+(2 / 100)$
Max. Gain $=1.02$
Max. Output Voltage $=(64 \mathrm{mV})+(5 \mathrm{~V} \times 1.02)$
Max. Output Voltage $=5.164 \mathrm{~V}$

Similarly,

Min. Output Voltage $=($ Min. Negative output offset $)+($ Input Voltage $\times$ Min. Gain $)$
$=(-136 \mathrm{mV})+(5 \mathrm{~V} \times 0.98)=4.764 \mathrm{~V}$

## Calculating Accuracy for a Calibrated Analog Channel

Formula
For a given prescaler range, EQ 25 gives the output voltage.
Output Voltage $=$ Channel TUE in V + Input Voltage
EQ 25
where
Channel TUE in V = Channel TUE in LSBs x Equivalent voltage per LSB

## Example

Input Voltage $=5 \mathrm{~V}$
Chosen Prescaler range $=8 \mathrm{~V}$ range
Refer to Table 2-49 on page 2-125.

Max. Output Voltage $=$ Max. Channel TUE in V + Input Voltage
Max. Channel TUE in $V=(6 \mathrm{LSB}) \times(8 \mathrm{mV}$ per LSB in 10-bit mode $)=48 \mathrm{mV}$
Max. Output Voltage $=48 \mathrm{mV}+5 \mathrm{~V}=5.048 \mathrm{~V}$

Similarly,
Min Output Voltage $=$ Min Channel TUE in V + Input Voltage $=(-48 \mathrm{mV})+5 \mathrm{~V}=4.952 \mathrm{~V}$

## Calculating LSBs from a Given Error Budget

Formula
For a given prescaler range,
LSB count $= \pm$ (Input Voltage $\times$ Required $\%$ error) $/($ Equivalent voltage per LSB)

## Example

Input Voltage $=5 \mathrm{~V}$
Required error margin=1\%
Refer to Table 2-49 on page 2-125.
Equivalent voltage per $\mathrm{LSB}=16 \mathrm{mV}$ for a 16 V prescaler, with ADC in 10-bit mode
LSB Count $= \pm(5.0 \mathrm{~V} \times 1 \%) /(0.016)$
LSB Count $= \pm 3.125$
Equivalent voltage per LSB $=\mathbf{8} \mathbf{~ m V}$ for an 8 V prescaler, with ADC in 10-bit mode
LSB Count $= \pm(5.0 \mathrm{~V} \times 1 \%) /(0.008)$
LSB Count $= \pm 6.25$
The 8 V prescaler satisfies the calculated LSB count accuracy requirement (see Table 2-49 on page 2-125).
$\qquad$

## Analog Configuration MUX

The ACM is the interface between the FPGA, the Analog Block configurations, and the real-time counter. Actel Libero IDE will generate IP that will load and configure the Analog Block via the ACM. However, users are not limited to using the Libero IDE IP. This section provides a detailed description of the ACM's register map, truth tables for proper configuration of the Analog Block and RTC, as well as timing waveforms so users can access and control the ACM directly from their designs.
The Analog Block contains four 8-bit latches per Analog Quad that are initialized through the ACM. These latches act as configuration bits for Analog Quads. The ACM block runs from the core voltage supply ( 1.5 V ).
Access to the ACM is achieved via 8-bit address and data busses with enables. The pin list is provided in Table 2-36 on page 2-82. The ACM clock speed is limited to a maximum of 10 MHz , more than sufficient to handle the low-bandwidth requirements of configuring the Analog Block and the RTC (sub-block of the Analog Block).
Table 2-51 decodes the ACM address space and maps it to the corresponding Analog Quad and configuration byte for that quad.

Table 2-51 • ACM Address Decode Table for Analog Quad

| ACMADDR [7:0] in Decimal | Name | Description | Associated Peripheral |
| :---: | :---: | :---: | :---: |
| 0 | - | - | Analog Quad |
| 1 | AQ0 | Byte 0 | Analog Quad |
| 2 | AQ0 | Byte 1 | Analog Quad |
| 3 | AQ0 | Byte 2 | Analog Quad |
| 4 | AQ0 | Byte 3 | Analog Quad |
| 5 | AQ1 | Byte 0 | Analog Quad |
|  | $\cdot$ |  | Analog Quad |
| 36 | AQ8 | Byte 3 | Analog Quad |
| 37 | AQ9 | Byte 0 | Analog Quad |
| 38 | AQ9 | Byte 1 | Analog Quad |
| 39 | AQ9 | Byte 2 | Analog Quad |
| 40 | AQ9 | Byte 3 | Analog Quad |
| 41 |  | Undefined | Analog Quad |
| - | . | Undefined | Analog Quad |
| 63 |  | Undefined | RTC |
| 64 | COUNTER0 | Counter bits 7:0 | RTC |
| 65 | COUNTER1 | Counter bits 15:8 | RTC |
| 66 | COUNTER2 | Counter bits 23:16 | RTC |
| 67 | COUNTER3 | Counter bits 31:24 | RTC |
| 68 | COUNTER4 | Counter bits 39:32 | RTC |
| 72 | MATCHREG0 | Match register bits 7:0 | RTC |

$\qquad$

Table 2-51 • ACM Address Decode Table for Analog Quad (continued)

| ACMADDR [7:0] in <br> Decimal | Name | Description | Associated <br> Peripheral |
| :--- | :---: | :---: | :---: |
| 73 | MATCHREG1 | Match register bits 15:8 | RTC |
| 74 | MATCHREG2 | Match register bits 23:16 | RTC |
| 75 | MATCHREG3 | Match register bits 31:24 | RTC |
| 76 | MATCHREG4 | Match register bits 39:32 | RTC |
| 80 | MATCHBITS0 | Individual match bits 7:0 | RTC |
| 81 | MATCHBITS1 | Individual match bits 15:8 | RTC |
| 82 | MATCHBITS2 | Individual match bits 23:16 | RTC |
| 83 | MATCHBITS3 | Individual match bits 31:24 | RTC |
| 84 | MATCHBITS4 | Individual match bits 39:32 | RTC |
| 88 | CTRL_STAT | Control (write) / Status (read) register <br> bits 7:0 | RTC |

Note: ACMADDR bytes 1 to 40 pertain to the Analog Quads; bytes 64 to 89 pertain to the RTC.
ACM Characteristics ${ }^{1}$


Figure 2-95•ACM Write Waveform


Figure 2-96•ACM Read Waveform

1. When addressing the RTC addresses (i.e., ACMADDR 64 to 89), there is no timing generator, and the rc_osc, byte_en, and aq_wen signals have no impact.
$\qquad$

## Timing Characteristics

Table 2-52 • Analog Configuration Multiplexer (ACM) Timing
Commercial Temperature Range Conditions: $\mathrm{T}_{\mathrm{J}}=70^{\circ} \mathrm{C}$, Worst-Case VCC $=1.425 \mathrm{~V}$

| Parameter | Description | $\mathbf{- 2}$ | $\mathbf{- 1}$ | Std. | Units |
| :--- | :--- | :---: | :---: | :---: | :---: |
| $\mathrm{t}_{\text {CLKQACM }}$ | Clock-to-Q of the ACM | 19.73 | 22.48 | 26.42 | ns |
| $\mathrm{t}_{\text {SUDACM }}$ | Data Setup time for the ACM | 4.39 | 5.00 | 5.88 | ns |
| $\mathrm{t}_{\text {HDACM }}$ | Data Hold time for the ACM | 0.00 | 0.00 | 0.00 | ns |
| $\mathrm{t}_{\text {SUAACM }}$ | Address Setup time for the ACM | 4.73 | 5.38 | 6.33 | ns |
| $\mathrm{t}_{\text {HAACM }}$ | Address Hold time for the ACM | 0.00 | 0.00 | 0.00 | ns |
| $\mathrm{t}_{\text {SUEACM }}$ | Enable Setup time for the ACM | 3.93 | 4.48 | 5.27 | ns |
| $\mathrm{t}_{\text {HEACM }}$ | Enable Hold time for the ACM | 0.00 | 0.00 | 0.00 | ns |
| $\mathrm{t}_{\text {MPWARACM }}$ | Asynchronous Reset Minimum Pulse Width for the | 10.00 | 10.00 | 10.00 | ns |
| $\mathrm{t}_{\text {REMARACM }}$ | CM | Asynchronous Reset Removal time for the ACM | 12.98 | 14.79 | 17.38 |
| $\mathrm{t}_{\text {RECARACM }}$ | Asynchronous Reset Recovery time for the ACM | 12.98 | 14.79 | 17.38 | ns |
| $\mathrm{t}_{\text {MPWCLKACM }}$ | Clock Minimum Pulse Width for the ACM | 45.00 | 45.00 | 45.00 | ns |
| $\mathrm{t}_{\text {FMAXCLKACM }}$ | lock Maximum Frequency for the ACM | 10.00 | 10.00 | 10.00 | MHz |

## Analog Quad ACM Description

Table 2-53 maps out the ACM space associated with configuration of the Analog Quads within the Analog Block. Table 2-53 shows the byte assignment within each quad and the function of each bit within each byte. Subsequent tables will explain each bit setting and how it corresponds to a particular configuration. After 3.3 V and 1.5 V are applied to Fusion, Analog Quad configuration registers are loaded with default settings until the initialization and configuration state machine changes them to userdefined settings.

Table 2-53• Analog Quad ACM Byte Assignment

| Byte | Bit | Signal (Bx) | Function | Default Setting |
| :---: | :---: | :---: | :---: | :---: |
| Byte 0 <br> (AV) | 0 | B0[0] | Scaling factor control - prescaler | Highest voltage range |
|  | 1 | B0[1] |  |  |
|  | 2 | B0[2] |  |  |
|  | 3 | B0[3] | Analog MUX select | Prescaler |
|  | 4 | B0[4] | Current monitor switch | Off |
|  | 5 | B0[5] | Direct analog input switch | Off |
|  | 6 | B0[6] | Selects V-pad polarity | Positive |
|  | 7 | B0[7] | Prescaler op amp mode | Power-down |
| Byte 1 | 0 | B1[0] | Scaling factor control - prescaler | Highest voltage range |
| (AC) | 1 | B1[1] |  |  |
|  | 2 | B1[2] |  |  |
|  | 3 | B1[3] | Analog MUX select | Prescaler |
|  | 4 | B1[4] |  |  |
|  | 5 | B1[5] | Direct analog input switch | Off |
|  | 6 | B1[6] | Selects C-pad polarity | Positive |
|  | 7 | B1[7] | Prescaler op amp mode | Power-down |
| Byte 2 | 0 | B2[0] | Internal chip temperature monitor | Off |
| (AG) | 1 | B2[1] | Spare | - |
|  | 2 | B2[2] | Current drive control | Lowest current |
|  | 3 | B2[3] |  |  |
|  | 4 | B2[4] | Spare | - |
|  | 5 | B2[5] | Spare | - |
|  | 6 | B2[6] | Selects G-pad polarity | Positive |
|  | 7 | B2[7] | Selects low/high drive | Low drive |
| Byte 3 | 0 | B3[0] | Scaling factor control - prescaler | Highest voltage range |
|  | 1 | B3[1] |  |  |
|  | 2 | B3[2] |  |  |
|  | 3 | B3[3] | Analog MUX select | Prescaler |
|  | 4 | B3[4] |  |  |
|  | 5 | B3[5] | Direct analog input switch | Off |
|  | 6 | B3[6] | - | - |
|  | 7 | B3[7] | Prescaler op amp mode | Power-down |

Table 2-54 details the settings available to control the prescaler values of the AV, AC, and AT pins. Note that the AT pin has a reduced number of available prescaler values.

Table 2-54•Prescaler Control Truth Table—AV (x=0), AC (x=1), and AT (x=3)

| Control Lines Bx[2:0] | Scaling Factor, Pad to ADC Input | $\begin{aligned} & \text { LSB for an } \\ & \text { 8-Bit } \\ & \text { Conversion }{ }^{2} \\ & (\mathrm{mV}) \end{aligned}$ | LSB for a $10-$ Bit Conversion ${ }^{2}$ $(\mathrm{mV})$ | LSB for a $12-$ Bit Conversion ${ }^{2}$ (mV) | Full-Scale Voltage | Range Name |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $000{ }^{1}$ | 0.15625 | 64 | 16 | 4 | 16.368 V | 16 V |
| 001 | 0.3125 | 32 | 8 | 2 | 8.184 V | 8 V |
| $010{ }^{1}$ | 0.625 | 16 | 4 | 1 | 4.092 V | 4 V |
| 011 | 1.25 | 8 | 2 | 0.5 | 2.046 V | 2 V |
| 100 | 2.5 | 4 | 1 | 0.25 | 1.023 V | 1 V |
| 101 | 5.0 | 2 | 0.5 | 0.125 | 0.5115 V | 0.5 V |
| 110 | 10.0 | 1 | 0.25 | 0.0625 | 0.25575 V | 0.25 V |
| 111 | 20.0 | 0.5 | 0.125 | 0.03125 | 0.127875 V | 0.125 V |

Notes:

1. These are the only valid ranges for the Temperature Monitor Block Prescaler.
2. $L S B$ voltage equivalences assume VAREF $=2.56 \mathrm{~V}$.

Table 2-55 details the settings available to control the MUX within each of the AV, AC, and AT circuits. This MUX determines whether the signal routed to the ADC is the direct analog input, prescaled signal, or output of either the Current Monitor Block or the Temperature Monitor Block.
Table 2-55 • Analog Multiplexer Truth Table—AV $(x=0)$, AC $(x=1)$, and AT $(x=3)$

| Control Lines Bx[4] | Control Lines Bx[3] | ADC Connected To |
| :---: | :---: | :--- |
| 0 | 0 | Prescaler |
| 0 | 1 | Direct input |
| 1 | 0 | Current amplifier temperature monitor |
| 1 | 1 | Not valid |

Table 2-56 details the settings available to control the Direct Analog Input switch for the AV, AC, and AT pins.

Table 2-56• Direct Analog Input Switch Control Truth Table—AV (x=0), AC (x=1), and AT (x=3)

| Control Lines Bx[5] | Direct Input Switch |
| :---: | :---: |
| 0 | Off |
| 1 | On |

Table 2-57 details the settings available to control the polarity of the signals coming to the AV, AC, and AT pins. Note that the only valid setting for the AT pin is logic 0 to support positive voltages.

Table 2-57•Voltage Polarity Control Truth Table—AV ( $x=0$ ), AC $(x=1)$, and AT $(x=3) *$

| Control Lines Bx[6] | Input Signal Polarity |
| :---: | :---: |
| 0 | Positive |
| 1 | Negative |

Note: *The B3[6] signal for the AT pad should be kept at logic 0 to accept only positive voltages.

Table 2-58 details the settings available to either power down or enable the prescaler associated with the analog inputs AV, AC, and AT.
Table 2-58 • Prescaler Op Amp Power-Down Truth Table—AV (x=0), AC (x=1), and AT (x=3)

| Control Lines Bx[7] | Prescaler Op Amp |
| :---: | :---: |
| 0 | Power-down |
| 1 | Operational |

Table 2-59 details the settings available to enable the Current Monitor Block associated with the AC pin.
Table 2-59 • Current Monitor Input Switch Control Truth Table—AV (x=0)

| Control Lines B0[4] | Current Monitor Input Switch |
| :---: | :---: |
| 0 | Off |
| 1 | On |

Table 2-60 details the settings available to configure the drive strength of the gate drive when not in highdrive mode.

Table 2-60 • Low-Drive Gate Driver Current Truth Table (AG)

| Control Lines B2[3] | Control Lines B2[2] | Current ( $\mu \mathrm{A})$ |
| :---: | :---: | :---: |
| 0 | 0 | 1 |
| 0 | 1 | 3 |
| 1 | 0 | 10 |
| 1 | 1 | 30 |

Table 2-61 details the settings available to set the polarity of the gate driver (either p-channel- or n-channel-type devices).
Table 2-61 • Gate Driver Polarity Truth Table (AG)

| Control Lines B2[6] | Gate Driver Polarity |
| :---: | :---: |
| 0 | Positive |
| 1 | Negative |

Table 2-62 details the settings available to turn on the Gate Driver and set whether high-drive mode is on or off.

Table 2-62 • Gate Driver Control Truth Table (AG)

| Control Lines B2[7] | GDON | Gate Driver |
| :---: | :---: | :---: |
| 0 | 0 | Off |
| 0 | 1 | Low drive on |
| 1 | 0 | Off |
| 1 | 1 | High drive on |

Table 2-63 details the settings available to turn on and off the chip internal temperature monitor.
Table 2-63 • Internal Temperature Monitor Control Truth Table

| Control Lines B2[0] | PDTMB | Chip Internal Temperature Monitor |
| :---: | :---: | :---: |
| 0 | 0 | Off |
| 1 | 1 | On |

## User I/Os

## Introduction

Fusion devices feature a flexible I/O structure, supporting a range of mixed voltages ( $1.5 \mathrm{~V}, 1.8 \mathrm{~V}, 2.5 \mathrm{~V}$, and 3.3 V ) through a bank-selectable voltage. Table 2-65, Table 2-66, Table 2-67, and Table 2-68 on page 2-137 show the voltages and the compatible I/O standards. I/Os provide programmable slew rates, drive strengths, weak pull-up, and weak pull-down circuits. 3.3 V PCl and $3.3 \mathrm{~V} \mathrm{PCI}-\mathrm{X}$ are 5 V -tolerant. See the " 5 V Input Tolerance" section on page 2-146 for possible implementations of 5 V tolerance.
All I/Os are in a known state during power-up, and any power-up sequence is allowed without current impact. Refer to the "I/O Power-Up and Supply Voltage Thresholds for Power-On Reset (Commercial and Industrial)" section on page 3-5 for more information. In low power standby or sleep mode ( $\mathrm{V}_{\mathrm{CC}}$ is OFF, $\mathrm{V}_{\mathrm{CC} 33 \mathrm{~A}}$ is $\mathrm{ON}, \mathrm{V}_{\mathrm{CCI}}$ is ON ) or when the resource is not used, digital inputs are tristated, digital outputs are tristated, and digital bibufs (input/output) are tristated.

## I/O Tile

The Fusion I/O tile provides a flexible, programmable structure for implementing a large number of I/O standards. In addition, the registers available in the I/O tile in selected I/O banks can be used to support high-performance register inputs and outputs, with register enable if desired (Figure 2-97 on page 2-135). The registers can also be used to support the JESD-79C DDR standard within the I/O structure (see the "Double Data Rate (DDR) Support" section on page 2-141 for more information).
As depicted in Figure 2-98 on page 2-140, all I/O registers share one CLR port. The output register and output enable register share one CLK port. Refer to the "I/O Registers" section on page 2-140 for more information.

## I/O Banks and I/O Standards Compatibility

The digital I/Os are grouped into I/O voltage banks. There are three digital I/O banks on the AFS090 and AFS250 devices and four digital I/O banks on the AFS600 and AFS1500 devices. Figure 2-111 on page 2-160 and Figure 2-112 on page 2-161 show the bank configuration by device. The north side of the I/O in the AFS600 and AFS1500 devices comprises two banks of Actel Pro I/Os. The Actel Pro I/Os support a wide number of voltage-referenced I/O standards in addition to the multitude of single-ended and differential I/O standards common throughout all Actel digital I/Os. Each I/O voltage bank has dedicated I/O supply and ground voltages ( $\mathrm{V}_{\mathrm{CC}} / \mathrm{GNDQ}$ for input buffers and $\mathrm{V}_{\mathrm{CC}} / \mathrm{GND}$ for output buffers). Because of these dedicated supplies, only I/Os with compatible standards can be assigned to the same I/O voltage bank. Table 2-66 and Table 2-67 on page 2-136 show the required voltage compatibility values for each of these voltages.
For more information about I/O and global assignments to I/O banks, refer to the specific pin table of the device in the "Package Pin Assignments" on page 4-1 and the "User I/O Naming Convention" section on page 2-160.
Each Pro I/O bank is divided into minibanks. Any user I/O in a $V_{R E F}$ minibank (a minibank is the region of scope of a $V_{\text {REF }}$ pin) can be configured as a $V_{R E F}$ pin (Figure 2-97 on page 2-135). Only one $V_{R E F}$ pin is needed to control the entire $V_{\text {REF }}$ minibank. The location and scope of the $V_{\text {REF }}$ minibanks can be determined by the I/O name. For details, see the "User I/O Naming Convention" section on page 2-160.
Table 2-67 on page 2-136 shows the I/O standards supported by Fusion devices and the corresponding voltage levels.
I/O standards are compatible if the following are true:

- Their $\mathrm{V}_{\mathrm{CCI}}$ values are identical.
- If both of the standards need a $\mathrm{V}_{\mathrm{REF}}$, their $\mathrm{V}_{\mathrm{REF}}$ values must be identical (Pro I/O only).


Figure 2-97• Fusion Pro I/O Bank Detail Showing VREF Minibanks (north side ofAFS600 and AFS1500)
Table 2-64•I/O Standards Supported by Bank Type

| I/O Bank | Single-Ended I/O Standards | Differential I/O Standards | Voltage-Referenced | HotSwap |
| :---: | :---: | :---: | :---: | :---: |
| Standard I/O | LVTTL/LVCMOS 3.3 V , LVCMOS 2.5 V / 1.8 V / 1.5 V, LVCMOS 2.5/5.0 V | - | - | Yes |
| Advanced I/O | LVTTL/LVCMOS 3.3 V , <br> LVCMOS 2.5 V / 1.8 V / 1.5 V , <br> LVCMOS 2.5/5.0 V, 3.3 V PCI / <br> $3.3 \mathrm{~V} \mathrm{PCI-X}$ | LVPECL and LVDS | - | - |
| Pro I/O | LVTTL/LVCMOS 3.3 V , <br> LVCMOS 2.5 V / 1.8 V / 1.5 V , <br> LVCMOS 2.5/5.0 V, 3.3 V PCI / <br> $3.3 \mathrm{~V} \mathrm{PCI-X}$ | LVPECL and LVDS | GTL+ 2.5 V / 3.3 V, GTL <br> $2.5 \mathrm{~V} / 3.3 \mathrm{~V}$, HSTL Class I and II, SSTL2 Class I and II, SSTL3 Class I and II | Yes |

$\qquad$

Table 2-65 • I/O Bank Support by Device

| I/O Bank | AFS090 | AFS250 | AFS600 | AFS1500 |
| :--- | :---: | :---: | :---: | :---: |
| Standard I/O | N | N | - | - |
| Advanced I/O | E, W | E, W | E, W | E, W |
| Pro I/O | - | - | N | N |
| Analog Quad | S | S | S | S |

Note: $E=$ East side of the device
W = West side of the device
$N=$ North side of the device
$S=$ South side of the device
Table 2-66 • Fusion VCCI Voltages and Compatible Standards

| $\mathrm{V}_{\text {ccl }}$ (typical) | Compatible Standards |
| :---: | :---: |
| 3.3 V | LVTTL/LVCMOS 3.3, PCI 3.3, SSTL3 (Class I and II),* GTL+ 3.3, GTL 3.3,* LVPECL |
| 2.5 V | LVCMOS 2.5, LVCMOS 2.5/5.0, SSTL2 (Class I and II),* GTL+ 2.5,* GTL 2.5,* LVDS, BLVDS, MLVDS |
| 1.8 V | LVCMOS 1.8 |
| 1.5 V | LVCMOS 1.5, HSTL (Class I), * HSTL (Class II)* |

Table 2-67• Fusion VREF Voltages and Compatible Standards*

| $\mathrm{V}_{\text {REF }}$ (typical) | Compatible Standards |
| :--- | :--- |
| 1.5 V | SSTL3 (Class I and II) |
| 1.25 V | SSTL2 (Class I and II) |
| 1.0 V | GTL+ 2.5, GTL+ 3.3 |
| 0.8 V | GTL 2.5, GTL 3.3 |
| 0.75 V | HSTL (Class I), HSTL (Class II) |

Note: */O standards supported by Pro I/O banks.

Table 2-68• Fusion Standard and Advanced I/O Features

|  | Minibank Voltage (typical) | $\begin{aligned} & > \\ & \infty \\ & \\ & 0 \\ & \sum_{0}^{0} \\ & \vdots \\ & E \end{aligned}$ | $\begin{aligned} & > \\ & \text { in } \\ & \dot{N} \\ & 0 \\ & \sum \sum \\ & \sum \\ & \end{aligned}$ | $\begin{aligned} & > \\ & \infty \\ & i \\ & i \\ & 0 \\ & 0 \\ & \sum \sum \\ & \vdots \end{aligned}$ | $\begin{aligned} & > \\ & 10 \\ & i \\ & 0 \\ & 0 \\ & \sum_{0}^{0} \\ & 3 \end{aligned}$ | $\begin{aligned} & x \\ & \bar{U} \\ & \underline{n} \\ & \overline{0} \\ & \text { D } \\ & \text { M } \end{aligned}$ |  | $\stackrel{5}{10}$ <br> $\stackrel{N}{\mathbf{N}}$ <br> + | $\begin{aligned} & \underset{\sim}{S} \\ & \underset{\sim}{1} \\ & \hline \end{aligned}$ |  |  |  |  | 0 <br> 0 <br> 0 <br> +1 <br> 10 <br> 0 <br> 0 <br> 0 |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| 3.3 V | - |  |  |  |  |  |  |  |  |  |  |  |  |  |  |
|  | 0.80 V |  |  |  |  |  |  |  |  |  |  |  |  |  |  |
|  | 1.00 V |  |  |  |  |  |  |  |  |  |  |  |  |  |  |
|  | 1.50 V |  |  |  |  |  |  |  |  |  |  |  |  |  |  |
| 2.5 V | - |  |  |  |  |  |  |  |  |  |  |  |  |  |  |
|  | 0.80 V |  |  |  |  |  |  |  |  |  |  |  |  |  |  |
|  | 1.00 V |  |  |  |  |  |  |  |  |  |  |  |  |  |  |
|  | 1.25 V |  |  |  |  |  |  |  |  |  |  |  |  |  |  |
| 1.8 V | - |  |  |  |  |  |  |  |  |  |  |  |  |  |  |
| 1.5 V | - |  |  |  |  |  |  |  |  |  |  |  |  |  |  |
|  | 0.75 V |  |  |  |  |  |  |  |  |  |  |  |  |  |  |

Note: White box: Allowable I/O standard combinations Gray box: Illegal I/O standard combinations

## Features Supported on Pro I/Os

Table 2-69 lists all features supported by transmitter/receiver for single-ended and differential I/Os.
Table 2-69 • Fusion Pro I/O Features

| Feature | Description |
| :---: | :---: |
| Single-ended and voltagereferenced transmitter features | - Hot insertion in every mode except PCI or 5 V input tolerant (these modes use clamp diodes and do not allow hot insertion) <br> - Activation of hot insertion (disabling the clamp diode) is selectable by I/Os. <br> - Weak pull-up and pull-down <br> - Two slew rates <br> - Skew between output buffer enable/disable time: 2 ns delay (rising edge) and 0 ns delay (falling edge); see "Selectable Skew between Output Buffer Enable/Disable Time" on page 2-151 for more information <br> - Five drive strengths <br> - 5 V -tolerant receiver (" 5 V Input Tolerance" section on page 2-146) <br> - LVTTL/LVCMOS 3.3 V outputs compatible with 5 V TTL inputs (" 5 V Output Tolerance" section on page 2-150) <br> - High performance (Table 2-73 on page 2-145) |
| Single-ended receiver features | - Schmitt trigger option <br> - ESD protection <br> - Programmable delay: 0 ns if bypassed, 0.625 ns with ' 000 ' setting, 6.575 ns with ' 111 ' setting, $0.85-n s$ intermediate delay increments (at $25^{\circ} \mathrm{C}, 1.5 \mathrm{~V}$ ) <br> - High performance (Table 2-73 on page 2-145) <br> - Separate ground planes, GND/GNDQ, for input buffers only to avoid outputinduced noise in the input circuitry |
| Voltage-referenced differential receiver features | - Programmable Delay: 0 ns if bypassed, 0.625 ns with ' 000 ' setting, 6.575 ns with ' 111 ' setting, $0.85-n s$ intermediate delay increments (at $25^{\circ} \mathrm{C}, 1.5 \mathrm{~V}$ ) <br> - High performance (Table 2-73 on page 2-145) <br> - Separate ground planes, GND/GNDQ, for input buffers only to avoid outputinduced noise in the input circuitry |
| CMOS-style LVDS, BLVDS, M-LVDS, or LVPECL transmitter | - Two I/Os and external resistors are used to provide a CMOS-style LVDS, BLVDS, M-LVDS, or LVPECL transmitter solution. <br> - Activation of hot insertion (disabling the clamp diode) is selectable by I/Os. <br> - Weak pull-up and pull-down <br> - Fast slew rate |
| LVDS/LVPECL differential receiver features | - ESD protection <br> - High performance (Table 2-73 on page 2-145) <br> - Programmable delay: 0.625 ns with ' 000 ' setting, 6.575 ns with ' 111 ' setting, 0.85 -ns intermediate delay increments (at $25^{\circ} \mathrm{C}, 1.5 \mathrm{~V}$ ) <br> - Separate input buffer ground and power planes to avoid output-induced noise in the input circuitry |

$\qquad$

Table 2-70 • Maximum I/O Frequency for Single-Ended, Voltage-Referenced, and Differential I/Os; All I/O Bank Types (maximum drive strength and high slew selected)

| Specification | Performance Up To |
| :--- | :---: |
| LVTTL/LVCMOS 3.3 V | 200 MHz |
| LVCMOS 2.5 V | 250 MHz |
| LVCMOS 1.8 V | 200 MHz |
| LVCMOS 1.5 V | 130 MHz |
| PCI | 200 MHz |
| PCI-X | 200 MHz |
| HSTL-I | 300 MHz |
| HSTL-II | 300 MHz |
| SSTL2-I | 300 MHz |
| SSTL2-II | 300 MHz |
| SSTL3-I | 300 MHz |
| SSTL3-II | 300 MHz |
| GTL+3.3 V | 300 MHz |
| GTL+2.5 V | 300 MHz |
| GTL 3.3 V | 300 MHz |
| GTL 2.5 V | 300 MHz |
| LVDS | 350 MHz |
| LVPECL | 300 MHz |

$\qquad$

## I/O Registers

Each I/O module contains several input, output, and enable registers. Refer to Figure 2-98 for a simplified representation of the I/O block.
The number of input registers is selected by a set of switches (not shown in Figure 2-98) between registers to implement single or differential data transmission to and from the FPGA core. The Designer software sets these switches for the user.
A common CLR/PRE signal is employed by all I/O registers when I/O register combining is used. Input register 2 does not have a CLR/PRE pin, as this register is used for DDR implementation. The I/O register combining must satisfy some rules.


Note: Fusion I/Os have registers to support DDR functionality (see the "Double Data Rate (DDR) Support" section on page 2-141 for more information).
Figure 2-98•I/O Block Logical Representation

## Double Data Rate (DDR) Support

Fusion Pro I/Os support 350 MHz DDR inputs and outputs. In DDR mode, new data is present on every transition of the clock signal. Clock and data lines have identical bandwidths and signal integrity requirements, making it very efficient for implementing very high-speed systems.
DDR interfaces can be implemented using HSTL, SSTL, LVDS, and LVPECL I/O standards. In addition, high-speed DDR interfaces can be implemented using LVDS I/O.

## Input Support for DDR

The basic structure to support a DDR input is shown in Figure 2-99. Three input registers are used to capture incoming data, which is presented to the core on each rising edge of the I/O register clock.
Each I/O tile on Fusion devices supports DDR inputs.

## Output Support for DDR

The basic DDR output structure is shown in Figure 2-100 on page 2-142. New data is presented to the output every half clock cycle. Note: DDR macros and I/O registers do not require additional routing. The combiner automatically recognizes the DDR macro and pushes its registers to the I/O register area at the edge of the chip. The routing delay from the I/O registers to the I/O buffers is already taken into account in the DDR macro.
Refer to the Actel application note Using DDR for Fusion Devices for more information.


Figure 2-99• DDR Input Register Support in Fusion Devices
$\qquad$


Figure 2-100•DDR Output Support in Fusion Devices

## Hot-Swap Support

Hot-swapping (also called hot plugging) is the operation of hot insertion or hot removal of a card in (or from) a powered-up system. The levels of hot-swap support and examples of related applications are described in Table 2-71. The I/Os also need to be configured in hot insertion mode if hot plugging compliance is required.

Table 2-71 • Levels of Hot-Swap Support

| Hot <br> Swapping <br> Level | Description | Power Applied to Device | Bus State | Card Ground Connection | Device Circuitry Connected to Bus Pins | Example of Application with Cards that Contain Fusion Devices | Compliance of Fusion Devices |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| 1 | Cold-swap | No | - |  | - | System and card with Actel FPGA chip are powered down, then card gets plugged into system, then power supplies are turned on for system but not for FPGA on card. | Compliant I/Os can but do not have to be set to hot insertion mode. |
| 2 | Hot-swap while reset | Yes | Held in reset state | Must be made and maintained for 1 ms before, during, and after insertion/ removal |  | In PCI hot plug specification, reset control circuitry isolates the card busses until the card supplies are at their nominal operating levels and stable. | Compliant I/Os can but do not have to be set to hot insertion mode. |
| 3 | Hot-swap while bus idle | Yes | Held idle (no ongoing I/O processes during insertion/re moval) | Same as Level 2 | Must remain glitch-free during power-up or power-down | Board bus shared with card bus is "frozen," and there is no toggling activity on bus. It is critical that the logic states set on the bus signal do not get disturbed during card insertion/removal. | Compliant with cards with two levels of staging. I/Os have to be set to hot insertion mode. |
| 4 | Hot-swap on an active bus | Yes | Bus may have active I/O processes ongoing, but device being inserted or removed must be idle. | Same as Level 2 | Same as Level 3 | There is activity on the system bus, and it is critical that the logic states set on the bus signal do not get disturbed during card insertion/removal. | Compliant with cards with two levels of staging. I/Os have to be set to hot insertion mode. |

For Fusion devices requiring Level 3 and/or Level 4 compliance, the board drivers connected to Fusion $\mathrm{I} / \mathrm{Os}$ need to have $10 \mathrm{k} \Omega$ (or lower) output drive resistance at hot insertion, and $1 \mathrm{k} \Omega$ (or lower) output drive resistance at hot removal. This is the resistance of the transmitter sending a signal to the Fusion I/O, and no additional resistance is needed on the board. If that cannot be assured, three levels of staging can be used to meet Level 3 and/or Level 4 compliance. Cards with two levels of staging should have the following sequence:

1. Grounds
2. Powers, l/Os, other pins

## Cold-Sparing Support

Cold-sparing means that a subsystem with no power applied (usually a circuit board) is electrically connected to the system that is in operation. This means that all input buffers of the subsystem must present very high input impedance with no power applied so as not to disturb the operating portion of the system.
Pro I/O banks and standard I/O banks fully support cold-sparing.
For Pro I/O banks, standards such as PCI that require I/O clamp diodes, can also achieve cold-sparing compliance, since clamp diodes get disconnected internally when the supplies are at 0 V .
For Advanced I/O banks, since the I/O clamp diode is always active, cold-sparing can be accomplished either by employing a bus switch to isolate the device I/Os from the rest of the system or by driving each advanced I/O pin to 0 V .
If Standard I/O banks are used in applications requiring cold-sparing, a discharge path from the power supply to ground should be provided. This can be done with a discharge resistor or a switched resistor. This is necessary because the standard I/O buffers do not have built-in I/O clamp diodes.
If a resistor is chosen, the resistor value must be calculated based on decoupling capacitance on a given power supply on the board (this decoupling capacitor is in parallel with the resistor). The RC time constant should ensure full discharge of supplies before cold-sparing functionality is required. The resistor is necessary to ensure that the power pins are discharged to ground every time there is an interruption of power to the device.
I/O cold-sparing may add additional current if the pin is configured with either a pull-up or pull down resistor and driven in the opposite direction. A small static current is induced on each IO pin when the pin is driven to a voltage opposite to the weak pull resistor. The current is equal to the voltage drop across the input pin divided by the pull resistor. Please refer to Table 2-92 on page 2-171, Table 2-93 on page 2-171, and Table 2-94 on page 2-173 for the specific pull resistor value for the corresponding I/O standard.
For example, assuming an LVTTL 3.3 V input pin is configured with a weak Pull-up resistor, a current will flow through the pull-up resistor if the input pin is driven low. For an LVTTL 3.3 V , pull-up resistor is $\sim 45$ $\mathrm{k} \Omega$ and the resulting current is equal to $3.3 \mathrm{~V} / 45 \mathrm{k} \Omega=73 \mu \mathrm{~A}$ for the $\mathrm{I} / \mathrm{O}$ pin. This is true also when a weak pull-down is chosen and the input pin is driven high. Avoiding this current can be done by driving the input low when a weak pull-down resistor is used, and driving it high when a weak pull-up resistor is used.
In Active and Static modes, this current draw can occur in the following cases:

- Input buffers with pull-up, driven low
- Input buffers with pull-down, driven high
- Bidirectional buffers with pull-up, driven low
- Bidirectional buffers with pull-down, driven high
- Output buffers with pull-up, driven low
- Output buffers with pull-down, driven high
- Tristate buffers with pull-up, driven low
- Tristate buffers with pull-down, driven high


## Electrostatic Discharge (ESD) Protection

Fusion devices are tested per JEDEC Standard JESD22-A114-B.
Fusion devices contain clamp diodes at every I/O, global, and power pad. Clamp diodes protect all device pads against damage from ESD as well as from excessive voltage transients.
Each I/O has two clamp diodes. One diode has its positive $(\mathrm{P})$ side connected to the pad and its negative $(\mathrm{N})$ side connected to $\mathrm{V}_{\mathrm{CcI}}$. The second diode has its P side connected to GND and its N side connected to the pad. During operation, these diodes are normally biased in the Off state, except when transient voltage is significantly above $\mathrm{V}_{\mathrm{CCI}}$ or below GND levels.
By selecting the appropriate I/O configuration, the diode is turned on or off. Refer to Table 2-72 and Table 2-73 on page 2-145 for more information about I/O standards and the clamp diode.
The second diode is always connected to the pad, regardless of the I/O configuration selected.
Table 2-72•Fusion Standard and Advanced I/O - Hot-Swap and 5 V Input Tolerance Capabilities

| I/O Assignment | Clamp Diode |  | Hot Insertion |  | 5 V Input Tolerance ${ }^{1}$ |  | Input <br> Buffer | Output Buffer |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  | Standard I/O | $\begin{array}{\|c\|} \hline \text { Advanced } \\ \text { I/O } \end{array}$ | Standard I/O | $\begin{array}{\|c} \hline \text { Advanced } \\ \text { I/O } \end{array}$ | Standard I/O | $\begin{array}{\|c\|} \hline \text { Advanced } \\ 1 / 0 \end{array}$ |  |  |
| 3.3 V LVTTL/LVCMOS | No | Yes | Yes | No | Yes ${ }^{1}$ | Yes ${ }^{1}$ | Enable | Disabled |
| $3.3 \mathrm{~V} \mathrm{PCI}, \mathrm{3.3} \mathrm{~V} \mathrm{PCI-X}$ | N/A | Yes | N/A | No | N/A | Yes ${ }^{1}$ | Enable | Disabled |
| LVCMOS 2.5 V | No | Yes | Yes | No | No | No | Enable | Disabled |
| LVCMOS $2.5 \mathrm{~V} / 5.0 \mathrm{~V}$ | N/A | Yes | N/A | No | N/A | Yes ${ }^{2}$ | Enabled | Disabled |
| LVCMOS 1.8 V | No | Yes | Yes | No | No | No | Enable | Disabled |
| LVCMOS 1.5 V | No | Yes | Yes | No | No | No | Enabled | Disabled |
| Differential, LVDS/BLVDS/MLVDS/ LVPECL ${ }^{3}$ | N/A | Yes | N/A | No | N/A | No | Enabled | Disabled |

Notes:

1. Can be implemented with an external IDT bus switch, resistor divider, or Zener with resistor.
2. Can be implemented with an external resistor and an internal clamp diode.
3. Bidirectional LVPECL buffers are not supported. I/Os can be configured as either input buffers or output buffers.

Table 2-73 • Fusion Pro I/O - Hot-Swap and 5 V Input Tolerance Capabilities

| I/O Assignment | Clamp <br> Diode | Hot <br> Insertion | 5 V Input <br> Tolerance | Input Buffer | Output Buffer |
| :--- | :---: | :---: | :---: | :---: | :---: |
| $3.3 \mathrm{~V} \mathrm{LVTTL/LVCMOS}$ | No | Yes | Yes $^{1}$ | Enabled/Disabled |  |
| $3.3 \mathrm{~V} \mathrm{PCI}, \mathrm{3.3} \mathrm{~V} \mathrm{PCI-X}$ | Yes | No | Yes $^{1}$ | Enabled/Disabled |  |
| LVCMOS $2.5 \mathrm{~V}^{3}$ | No | Yes | No | Enabled/Disabled |  |
| LVCMOS $2.5 \mathrm{~V} / 5.0 \mathrm{~V}^{3}$ | Yes | No | Yes $^{2}$ | Enabled/Disabled |  |
| LVCMOS 1.8 V | No | Yes | No | Enabled/Disabled |  |
| LVCMOS 1.5 V | No | Yes | No | Enabled/Disabled |  |
| Voltage-Referenced Input Buffer | No | Yes | No | Enabled/Disabled |  |
| Differential, LVDS/BLVDS/M-LVDS/LVPECL ${ }^{4}$ | No | Yes | No | Enabled/Disabled |  | Notes:

1. Can be implemented with an external IDT bus switch, resistor divider, or Zener with resistor.
2. Can be implemented with an external resistor and an internal clamp diode.
3. In the SmartGen, FlashROM, Flash Memory System Builder, and Analog System Builder User's Guide, select the LVCMOS5 macro for the LVCMOS $2.5 \mathrm{~V} / 5.0 \mathrm{~V}$ I/O standard or the LVCMOS25 macro for the LVCMOS 2.5 V I/O standard.
4. Bidirectional LVPECL buffers are not supported. I/Os can be configured as either input buffers or output buffers.

## 5 V Input Tolerance

I/Os can support 5 V input tolerance when LVTTL 3.3 V , LVCMOS 3.3 V , LVCMOS $2.5 \mathrm{~V} / 5 \mathrm{~V}$, and LVCMOS 2.5 V configurations are used (see Table 2-74 on page 2-149 for more details). There are four recommended solutions (see Figure 2-101 to Figure 2-104 on page 2-148 for details of board and macro setups) to achieve 5 V receiver tolerance. All the solutions meet a common requirement of limiting the voltage at the input to 3.6 V or less. In fact, the $\mathrm{I} / \mathrm{O}$ absolute maximum voltage rating is 3.6 V , and any voltage above 3.6 V may cause long-term gate oxide failures.

## Solution 1

The board-level design needs to ensure that the reflected waveform at the pad does not exceed the limits provided in Table 3-4 on page 3-4. This is a long-term reliability requirement.
This scheme will also work for a $3.3 \mathrm{~V} \mathrm{PCI} / \mathrm{PCl}-\mathrm{X}$ configuration, but the internal diode should not be used for clamping, and the voltage must be limited by the two external resistors, as explained below. Relying on the diode clamping would create an excessive pad DC voltage of $3.3 \mathrm{~V}+0.7 \mathrm{~V}=4 \mathrm{~V}$.
The following are some examples of possible resistor values (based on a simplified simulation model with no line effects and $10 \Omega$ transmitter output resistance, where Rtx_out_high $=\left(\mathrm{V}_{\mathrm{CCI}}-\mathrm{V}_{\mathrm{OH}}\right) / \mathrm{I}_{\mathrm{OH}}$, Rtx_out_low $=\mathrm{V}_{\mathrm{OL}} / \mathrm{I}_{\mathrm{OL}}$ ).
Example 1 (high speed, high current):
Rtx_out_high = Rtx_out_low = $10 \Omega$
$\mathrm{R} 1=36 \Omega( \pm 5 \%), \mathrm{P}(\mathrm{r} 1) \min =0.069 \Omega$
$\mathrm{R} 2=82 \Omega( \pm 5 \%), \mathrm{P}(\mathrm{r} 2) \min =0.158 \Omega$
Imax_tx $=5.5 \mathrm{~V} /(82$ * $0.95+36$ * $0.95+10)=45.04 \mathrm{~mA}$
$t_{\text {RISE }}=t_{\text {FALL }}=0.85 \mathrm{~ns}$ at C_pad_load $=10 \mathrm{pF}$ (includes up to $25 \%$ safety margin)
$\mathrm{t}_{\text {RISE }}=\mathrm{t}_{\text {FALL }}=4 \mathrm{~ns}$ at C_pad_load $=50 \mathrm{pF}$ (includes up to $25 \%$ safety margin)
Example 2 (low-medium speed, medium current):
Rtx_out_high = Rtx_out_low $=10 \Omega$
$\mathrm{R} 1=220 \Omega( \pm 5 \%), \mathrm{P}(\mathrm{r} 1) \min =0.018 \Omega$
$R 2=390 \Omega( \pm 5 \%), P(r 2) \min =0.032 \Omega$
Imax_tx $=5.5 \mathrm{~V} /(220 * 0.95+390 * 0.95+10)=9.17 \mathrm{~mA}$
$t_{\text {RISE }}=t_{\text {FALL }}=4 \mathrm{~ns}$ at C_pad_load $=10 \mathrm{pF}$ (includes up to $25 \%$ safety margin)
$t_{\text {RISE }}=t_{\text {FALL }}=20 \mathrm{~ns}$ at C_pad_load $=50 \mathrm{pF}$ (includes up to $25 \%$ safety margin)
Other values of resistors are also allowed as long as the resistors are sized appropriately to limit the voltage at the receiving end to $2.5 \mathrm{~V}<\mathrm{Vin}(\mathrm{rx})<3.6 \mathrm{~V}$ when the transmitter sends a logic 1 . This range of Vin_dc(rx) must be assured for any combination of transmitter supply ( $5 \mathrm{~V} \pm 0.5 \mathrm{~V}$ ), transmitter output resistance, and board resistor tolerances.

Temporary overshoots are allowed according to Table 3-4 on page 3-4.

## Solution 1



Figure 2-101•Solution 1

## Solution 2

The board-level design must ensure that the reflected waveform at the pad does not exceed limits provided in Table 3-4 on page 3-4. This is a long-term reliability requirement.
This scheme will also work for a $3.3 \mathrm{~V} \mathrm{PCI} / \mathrm{PCI}-\mathrm{X}$ configuration, but the internal diode should not be used for clamping, and the voltage must be limited by the external resistors and Zener, as shown in Figure 2102. Relying on the diode clamping would create an excessive pad DC voltage of $3.3 \mathrm{~V}+0.7 \mathrm{~V}=4 \mathrm{~V}$.

## Solution 2



Figure 2-102•Solution 2
$\qquad$

## Solution 3

The board-level design must ensure that the reflected waveform at the pad does not exceed limits provided in Table 3-4 on page 3-4. This is a long-term reliability requirement.
This scheme will also work for a $3.3 \mathrm{~V} \mathrm{PCI} / \mathrm{PCIX}$ configuration, but the internal diode should not be used for clamping, and the voltage must be limited by the bus switch, as shown in Figure 2-103. Relying on the diode clamping would create an excessive pad DC voltage of $3.3 \mathrm{~V}+0.7 \mathrm{~V}=4 \mathrm{~V}$.

## Solution 3



Figure 2-103• Solution 3

## Solution 4

## Solution 4



Figure 2-104•Solution 4

Table 2-74 • Comparison Table for 5 V-Compliant Receiver Scheme

| Schem e | Board Components | Speed | Current Limitations |
| :---: | :---: | :---: | :---: |
| 1 | Two resistors | Low to high ${ }^{1}$ | Limited by transmitter's drive strength |
| 2 | Resistor and Zener 3.3 V | Medium | Limited by transmitter's drive strength |
| 3 | Bus switch | High | N/A |
| 4 | Minimum resistor value ${ }^{2}$ $\begin{aligned} & R=47 \Omega \text { at } T_{J}=70^{\circ} \mathrm{C} \\ & R=150 \Omega \text { at } T_{J}=85^{\circ} \mathrm{C} \\ & R=420 \Omega \text { at } T_{J}=100^{\circ} \mathrm{C} \end{aligned}$ | Medium | Maximum diode current at $100 \%$ duty cycle, signal constantly at '1' <br> 52.7 mA at $\mathrm{T}_{\mathrm{J}}=70^{\circ} \mathrm{C} / 10$-year lifetime <br> 16.5 mA at $\mathrm{T}_{\mathrm{J}}=85^{\circ} \mathrm{C} / 10$-year lifetime <br> 5.9 mA at $\mathrm{T}_{\mathrm{J}}=100^{\circ} \mathrm{C} / 10$-year lifetime <br> For duty cycles other than $100 \%$, the currents can be increased by a factor $=1 /$ (duty cycle). <br> Example: $20 \%$ duty cycle at $70^{\circ} \mathrm{C}$ <br> Maximum current $=(1 / 0.2) * 52.7 \mathrm{~mA}=5$ * $52.7 \mathrm{~mA}=263.5$ mA |

Notes:

1. Speed and current consumption increase as the board resistance values decrease.
2. Resistor values ensure I/O diode long-term reliability.

## 5 V Output Tolerance

Fusion I/Os must be set to 3.3 V LVTTL or 3.3 V LVCMOS mode to reliably drive 5 V TTL receivers. It is also critical that there be NO external I/O pull-up resistor to 5 V , since this resistor would pull the I/O pad voltage beyond the 3.6 V absolute maximum value and consequently cause damage to the I/O.
When set to 3.3 V LVTTL or 3.3 V LVCMOS mode, Fusion I/Os can directly drive signals into 5 V TTL receivers. In fact, $\mathrm{VOL}=0.4 \mathrm{~V}$ and $\mathrm{VOH}=2.4 \mathrm{~V}$ in both 3.3 V LVTTL and 3.3 V LVCMOS modes exceed the $\mathrm{VIL}=0.8 \mathrm{~V}$ and $\mathrm{VIH}=2 \mathrm{~V}$ level requirements of 5 V TTL receivers. Therefore, level ' 1 ' and level ' 0 ' will be recognized correctly by 5 V TTL receivers.

## Simultaneously Switching Outputs and PCB Layout

- Simultaneously switching outputs (SSOs) can produce signal integrity problems on adjacent signals that are not part of the SSO bus. Both inductive and capacitive coupling parasitics of bond wires inside packages and of traces on PCBs will transfer noise from SSO busses onto signals adjacent to those busses. Additionally, SSOs can produce ground bounce noise and $\mathrm{V}_{\mathrm{CCI}}$ dip noise. These two noise types are caused by rapidly changing currents through GND and $\mathrm{V}_{\mathrm{CCI}}$ package pin inductances during switching activities:
- Ground bounce noise voltage $=\mathrm{L}(\mathrm{GND})$ * di/dt
- VCCI dip noise voltage $=\mathrm{L}(\mathrm{VCCI})^{*}$ di/dt

Any group of four or more input pins switching on the same clock edge is considered an SSO bus. The shielding should be done both on the board and inside the package unless otherwise described.
In-package shielding can be achieved in several ways; the required shielding will vary depending on whether pins next to SSO bus are LVTTL/LVCMOS inputs, LVTTL/LVCMOS outputs, or GTL/SSTL/HSTL/LVDS/LVPECL inputs and outputs. Board traces in the vicinity of the SSO bus have to be adequately shielded from mutual coupling and inductive noise that can be generated by the SSO bus. Also, noise generated by the SSO bus needs to be reduced inside the package.
PCBs perform an important function in feeding stable supply voltages to the IC and, at the same time, maintaining signal integrity between devices.
Key issues that need to considered are as follows:

- Power and ground plane design and decoupling network design
- Transmission line reflections and terminations


## Selectable Skew between Output Buffer Enable/Disable Time

The configurable skew block is used to delay the output buffer assertion (enable) without affecting deassertion (disable) time.


Figure 2-105 • Block Diagram of Output Enable Path


Figure 2-106• Timing Diagram (option1: bypasses skew circuit)


Figure 2-107• Timing Diagram (option 2: enables skew circuit)
$\qquad$

At the system level, the skew circuit can be used in applications where transmission activities on bidirectional data lines need to be coordinated. This circuit, when selected, provides a timing margin that can prevent bus contention and subsequent data loss or transmitter overstress due to transmitter-totransmitter current shorts. Figure 2-108 presents an example of the skew circuit implementation in a bidirectional communication system. Figure 2-109 shows how bus contention is created, and Figure 2110 on page 2-153 shows how it can be avoided with the skew circuit.


Figure 2-108• Example of Implementation of Skew Circuits in Bidirectional Transmission Systems Using Fusion Devices


Figure 2-109 • Timing Diagram (bypasses skew circuit)


Result: No Bus Contention
Figure 2-110• Timing Diagram (with skew circuit selected)

## Weak Pull-Up and Weak Pull-Down Resistors

Fusion devices support optional weak pull-up and pull-down resistors for each I/O pin. When the I/O is pulled up, it is connected to the $\mathrm{V}_{\mathrm{CCI}}$ of its corresponding I/O bank. When it is pulled down, it is connected to GND. Refer to Table 2-94 on page 2-173 for more information.

## Slew Rate Control and Drive Strength

Fusion devices support output slew rate control: high and low. The high slew rate option is recommended to minimize the propagation delay. This high-speed option may introduce noise into the system if appropriate signal integrity measures are not adopted. Selecting a low slew rate reduces this kind of noise but adds some delays in the system. Low slew rate is recommended when bus transients are expected. Drive strength should also be selected according to the design requirements and noise immunity of the system.
The output slew rate and multiple drive strength controls are available in LVTTL/LVCMOS 3.3 V , LVCMOS 2.5 V , LVCMOS $2.5 \mathrm{~V} / 5.0 \mathrm{~V}$ input, LVCMOS 1.8 V , and LVCMOS 1.5 V . All other I/O standards have a high output slew rate by default.
For Fusion slew rate and drive strength specifications, refer to the appropriate I/O bank table:

- Fusion Standard I/O (Table 2-75 on page 2-154)
- Fusion Advanced I/O (Table 2-76 on page 2-154)
- Fusion Pro I/O (Table 2-77 on page 2-154)

Table 2-80 on page 2-157 lists the default values for the above selectable I/O attributes as well as those that are preset for each I/O standard.
$\qquad$

Refer to Table 2-75, Table 2-76, and Table 2-77 on page 2-154 for SLEW and OUT_DRIVE settings. Table 2-78 on page 2-155 and Table 2-79 on page 2-156 list the I/O default attributes. Table 2-80 on page 2-157 lists the voltages for the supported I/O standards.
Table 2-75 • Fusion Standard I/O Standards-OUT_DRIVE Settings

| I/O Standards | OUT_DRIVE (mA) |  |  |  |  |  |
| :--- | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  | $\mathbf{2}$ | $\mathbf{4}$ | $\mathbf{6}$ | $\mathbf{8}$ | Slew |  |
| LVTTL/LVCMOS 3.3 V | $\checkmark$ | $\checkmark$ | $\checkmark$ | $\checkmark$ | High | Low |
| LVCMOS 2.5 V | $\checkmark$ | $\checkmark$ | $\checkmark$ | $\checkmark$ | High | Low |
| LVCMOS 1.8 V | $\checkmark$ | $\checkmark$ | - | - | High | Low |
| LVCMOS 1.5 V | $\checkmark$ | - | - | - | High | Low |

Table 2-76• Fusion Advanced I/O Standards-SLEW and OUT_DRIVE Settings

| I/O Standards | OUT_DRIVE (mA) |  |  |  |  |  |  |  |
| :--- | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  | $\mathbf{2}$ | $\mathbf{4}$ | $\mathbf{6}$ | $\mathbf{8}$ | $\mathbf{1 2}$ | $\mathbf{1 6}$ | Slew |  |
| LVTTL/LVCMOS 3.3 V | $\checkmark$ | $\checkmark$ | $\checkmark$ | $\checkmark$ | $\checkmark$ | $\checkmark$ | High | Low |
| LVCMOS 2.5 V | $\checkmark$ | $\checkmark$ | $\checkmark$ | $\checkmark$ | $\checkmark$ | - | High | Low |
| LVCMOS 1.8 V | $\checkmark$ | $\checkmark$ | $\checkmark$ | $\checkmark$ | - | - | High | Low |
| LVCMOS 1.5 V | $\checkmark$ | $\checkmark$ | - | - | - | - | High | Low |

Table 2-77• Fusion Pro I/O Standards-SLEW and OUT_DRIVE Settings

| I/O Standards | OUT_DRIVE (mA) |  |  |  |  |  |  |  |  |
| :--- | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  | $\mathbf{2}$ | $\mathbf{4}$ | $\mathbf{6}$ | $\mathbf{8}$ | $\mathbf{1 2}$ | $\mathbf{1 6}$ | $\mathbf{2 4}$ | Slew |  |
| LVTTL/LVCMOS 3.3 V | $\checkmark$ | $\checkmark$ | $\checkmark$ | $\checkmark$ | $\checkmark$ | $\checkmark$ | $\checkmark$ | High | Low |
| LVCMOS 2.5 V | $\checkmark$ | $\checkmark$ | $\checkmark$ | $\checkmark$ | $\checkmark$ | $\checkmark$ | $\checkmark$ | High | Low |
| LVCMOS $2.5 \mathrm{~V} / 5.0 \mathrm{~V}$ | $\checkmark$ | $\checkmark$ | $\checkmark$ | $\checkmark$ | $\checkmark$ | $\checkmark$ | $\checkmark$ | High | Low |
| LVCMOS 1.8 V | $\checkmark$ | $\checkmark$ | $\checkmark$ | $\checkmark$ | $\checkmark$ | $\checkmark$ | - | High | Low |
| LVCMOS 1.5 V | $\checkmark$ | $\checkmark$ | $\checkmark$ | $\checkmark$ | $\checkmark$ | - | - | High | Low |

Table 2-78• Fusion Pro I/O Default Attributes

| I/O Standards | SLEW (output only) | OUT DRIVE (output only) |  |  |  |  |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $\begin{aligned} & \hline \text { LVTTL/LVCMO } \\ & \text { S } 3.3 \mathrm{~V} \end{aligned}$ | Refer to the following tables for more information: <br> Table 2-75 on page 2-154 <br> Table 2-76 on page 2-154 <br> Table 2-77 on page 2-154 | Refer to the following tables for more information: <br> Table 2-75 on page 2-154 <br> Table 2-76 on page 2-154 <br> Table 2-77 on page 2-154 | Off | None | 35 pF | - | Off | 0 | Off |
| LVCMOS 2.5 V |  |  | Off | None | 35 pF | - | Off | 0 | Off |
| $\begin{aligned} & \text { LVCMOS } \\ & 2.5 / 5.0 \mathrm{~V} \end{aligned}$ |  |  | Off | None | 35 pF | - | Off | 0 | Off |
| LVCMOS 1.8 V |  |  | Off | None | 35 pF | - | Off | 0 | Off |
| LVCMOS 1.5 V |  |  | Off | None | 35 pF | - | Off | 0 | Off |
| $\mathrm{PCI}(3.3 \mathrm{~V})$ |  |  | Off | None | 10 pF | - | Off | 0 | Off |
| PCI-X (3.3 V) |  |  | Off | None | 10 pF | - | Off | 0 | Off |
| GTL+ (3.3 V) |  |  | Off | None | 10 pF | - | Off | 0 | Off |
| GTL+ (2.5 V) |  |  | Off | None | 10 pF | - | Off | 0 | Off |
| GTL (3.3 V) |  |  | Off | None | 10 pF | - | Off | 0 | Off |
| GTL (2.5 V) |  |  | Off | None | 10 pF | - | Off | 0 | Off |
| HSTL Class I |  |  | Off | None | 20 pF | - | Off | 0 | Off |
| HSTL Class II |  |  | Off | None | 20 pF | - | Off | 0 | Off |
| SSTL2 <br> Class I and II |  |  | Off | None | 30 pF | - | Off | 0 | Off |
| SSTL3 <br> Class I and II |  |  | Off | None | 30 pF | - | Off | 0 | Off |
| LVDS, BLVDS, M-LVDS |  |  | Off | None | 0 pF | - | Off | 0 | Off |
| LVPECL |  |  | Off | None | 0 pF | - | Off | 0 | Off |

$\qquad$

Table 2-79• Advanced I/O Default Attributes

| I/O Standards | SLEW (output only) | OUT_DRIVE (output only) |  | ل1 |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| LVTTL/LVCMOS 3.3 V | Refer to the following tables for more information: <br> Table 2-75 on page 2-154 <br> Table 2-76 on page 2-154 <br> Table 2-77 on page 2-154 | Refer to the following tables for more information: <br> Table 2-75 on page 2-154 <br> Table 2-76 on page 2-154 <br> Table 2-77 on page 2-154 | Off | None | 35 pF | - |
| LVCMOS 2.5 V |  |  | Off | None | 35 pF | - |
| LVCMOS 2.5/5.0 V |  |  | Off | None | 35 pF | - |
| LVCMOS 1.8 V |  |  | Off | None | 35 pF | - |
| LVCMOS 1.5 V |  |  | Off | None | 35 pF | - |
| $\mathrm{PCI}(3.3 \mathrm{~V})$ |  |  | Off | None | 10 pF | - |
| PCI-X (3.3 V) |  |  | Off | None | 10 pF | - |
| LVDS, BLVDS, M-LVDS |  |  | Off | None | - | - |
| LVPECL |  |  | Off | None | - | - |

Table 2-80 • Fusion Pro I/O Supported Standards and Corresponding VREF and VTT Voltages

| I/O Standard | Input/Output Supply Voltage ( $\mathrm{V}_{\mathrm{CCI} \text { _TYP }}$ ) | Input Reference Voltage ( $\mathrm{V}_{\text {REF_TYP }}$ ) | Board Termination Voltage ( $\mathrm{V}_{\mathrm{TT} \text { _TYP }}$ ) |
| :---: | :---: | :---: | :---: |
| LVTTL/LVCMOS 3.3 V | 3.30 V | - | - |
| LVCMOS 2.5 V | 2.50 V | - | - |
| LVCMOS $2.5 \mathrm{~V} / 5.0 \mathrm{~V}$ Input | 2.50 V | - | - |
| LVCMOS 1.8 V | 1.80 V | - | - |
| LVCMOS 1.5 V | 1.50 V | - | - |
| PCI 3.3 V | 3.30 V | - | - |
| PCI-X 3.3 V | 3.30 V | - | - |
| GTL+ 3.3 V | 3.30 V | 1.00 V | 1.50 V |
| GTL+2.5 V | 2.50 V | 1.00 V | 1.50 V |
| GTL 3.3 V | 3.30 V | 0.80 V | 1.20 V |
| GTL 2.5 V | 2.50 V | 0.80 V | 1.20 V |
| HSTL Class I | 1.50 V | 0.75 V | 0.75 V |
| HSTL Class II | 1.50 V | 0.75 V | 0.75 V |
| SSTL3 Class I | 3.30 V | 1.50 V | 1.50 V |
| SSTL3 Class II | 3.30 V | 1.50 V | 1.50 V |
| SSTL2 Class I | 2.50 V | 1.25 V | 1.25 V |
| SSTL2 Class II | 2.50 V | 1.25 V | 1.25 V |
| LVDS, BLVDS, <br> LVDS  | 2.50 V | - | - |
| LVPECL | 3.30 V | - | - |

$\qquad$

## I/O Software Support

In the Fusion development software, default settings have been defined for the various I/O standards supported. Changes can be made to the default settings via the use of attributes; however, not all I/O attributes are applicable for all I/O standards. Table 2-81 and Table 2-82 list the valid I/O attributes that can be manipulated by the user for each I/O standard.
Single-ended I/O standards in Fusion support up to five different drive strengths.
Table 2-81• Fusion Standard and Advanced I/O Attributes vs. I/O Standard Applications

| IIO Standards | SLEW <br> (output <br> only) | SKEW <br> (output only) | (all macros <br> with OE)* | RES_PULL | OUT_LOAD <br> (output only) | COMBINE_REGISTER |
| :--- | :---: | :---: | :---: | :---: | :---: | :---: |
| LVTTL/LVCMOS 3.3 V | $\checkmark$ | $\checkmark$ | $\checkmark$ | $\checkmark$ | $\checkmark$ | $\checkmark$ |
| LVCMOS 2.5 V | $\checkmark$ | $\checkmark$ | $\checkmark$ | $\checkmark$ | $\checkmark$ | $\checkmark$ |
| LVCMOS $2.5 / 5.0 \mathrm{~V}$ | $\checkmark$ | $\checkmark$ | $\checkmark$ | $\checkmark$ | $\checkmark$ | $\checkmark$ |
| LVCMOS 1.8 V | $\checkmark$ | $\checkmark$ | $\checkmark$ | $\checkmark$ | $\checkmark$ | $\checkmark$ |
| LVCMOS 1.5 V | $\checkmark$ | $\checkmark$ | $\checkmark$ | $\checkmark$ | $\checkmark$ | $\checkmark$ |
| PCI (3.3 V) |  |  | $\checkmark$ |  | $\checkmark$ | $\checkmark$ |
| PCI-X (3.3 V) | $\checkmark$ |  | $\checkmark$ |  | $\checkmark$ | $\checkmark$ |
| LVDS, BLVDS, M-LVDS |  |  | $\checkmark$ |  |  | $\checkmark$ |
| LVPECL |  |  |  |  |  | $\checkmark$ |

Note: *This feature does not apply to the standard I/O banks, which are the north I/O banks of AFS090 and AFS250 devices
$\qquad$

Table 2-82• Fusion Pro I/O Attributes vs. I/O Standard Applications

| I/O Standards |  |  |  |  |  |  |  |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| LVTTL/LVCMOS 3.3 V | $\checkmark$ | $\checkmark$ | $\checkmark$ | $\checkmark$ | $\checkmark$ | $\checkmark$ | $\checkmark$ | $\checkmark$ | $\checkmark$ | $\checkmark$ |
| LVCMOS 2.5 V | $\checkmark$ | $\checkmark$ | $\checkmark$ | $\checkmark$ | $\checkmark$ | $\checkmark$ | $\checkmark$ | $\checkmark$ | $\checkmark$ | $\checkmark$ |
| LVCMOS 2.5/5.0 V | $\checkmark$ | $\checkmark$ | $\checkmark$ | $\checkmark$ | $\checkmark$ | $\checkmark$ | $\checkmark$ | $\checkmark$ | $\checkmark$ | $\checkmark$ |
| LVCMOS 1.8 V | $\checkmark$ | $\checkmark$ | $\checkmark$ | $\checkmark$ | $\checkmark$ | $\checkmark$ | $\checkmark$ | $\checkmark$ | $\checkmark$ | $\checkmark$ |
| LVCMOS 1.5 V | $\checkmark$ | $\checkmark$ | $\checkmark$ | $\checkmark$ | $\checkmark$ | $\checkmark$ | $\checkmark$ | $\checkmark$ | $\checkmark$ | $\checkmark$ |
| $\mathrm{PCI}(3.3 \mathrm{~V}$ ) |  |  | $\checkmark$ |  | $\checkmark$ | $\checkmark$ | $\checkmark$ | $\checkmark$ |  |  |
| PCI-X (3.3 V) | $\checkmark$ |  | $\checkmark$ |  | $\checkmark$ | $\checkmark$ | $\checkmark$ | $\checkmark$ |  |  |
| GTL+ (3.3 V) |  |  | $\checkmark$ |  | $\checkmark$ | $\checkmark$ | $\checkmark$ | $\checkmark$ |  | $\checkmark$ |
| GTL+ (2.5 V) |  |  | $\checkmark$ |  | $\checkmark$ | $\checkmark$ | $\checkmark$ | $\checkmark$ |  | $\checkmark$ |
| GTL (3.3 V) |  |  | $\checkmark$ |  | $\checkmark$ | $\checkmark$ | $\checkmark$ | $\checkmark$ |  | $\checkmark$ |
| GTL (2.5 V) |  |  | $\checkmark$ |  | $\checkmark$ | $\checkmark$ | $\checkmark$ | $\checkmark$ |  | $\checkmark$ |
| HSTL Class I |  |  | $\checkmark$ |  | $\checkmark$ | $\checkmark$ | $\checkmark$ | $\checkmark$ |  | $\checkmark$ |
| HSTL Class II |  |  | $\checkmark$ |  | $\checkmark$ | $\checkmark$ | $\checkmark$ | $\checkmark$ |  | $\checkmark$ |
| SSTL2 Class I and II |  |  | $\checkmark$ |  | $\checkmark$ | $\checkmark$ | $\checkmark$ | $\checkmark$ |  | $\checkmark$ |
| SSTL3 Class I and II |  |  | $\checkmark$ |  | $\checkmark$ | $\checkmark$ | $\checkmark$ | $\checkmark$ |  | $\checkmark$ |
| LVDS, BLVDS, M-LVDS |  |  | $\checkmark$ |  |  | $\checkmark$ | $\checkmark$ | $\checkmark$ |  | $\checkmark$ |
| LVPECL |  |  |  |  |  | $\checkmark$ | $\checkmark$ | $\checkmark$ |  | $\checkmark$ |

$\qquad$

## User I/O Naming Convention

Due to the comprehensive and flexible nature of Fusion device user I/Os, a naming scheme is used to show the details of the I/O (Figure 2-111 on page 2-160 and Figure 2-112 on page 2-161). The name identifies to which I/O bank it belongs, as well as the pairing and pin polarity for differential I/Os.
$\mathrm{I} / \mathrm{O}$ Nomenclature $=\mathrm{Gmn} / \mathrm{IOuxwByVz}$
Gmn is only used for I/Os that also have CCC access-i.e., global pins.
G = Global
$m=$ Global pin location associated with each CCC on the device: A (northwest corner), B (northeast corner), C (east middle), D (southeast corner), E (southwest corner), and F (west middle).
$\mathrm{n}=$ Global input MUX and pin number of the associated Global location m, either A0, A1, A2, B0, B1, B2, C0, C1, or C2. Figure 2-22 on page 2-27 shows the three input pins per clock source MUX at CCC location $m$.
$\mathrm{u}=\mathrm{I} / \mathrm{O}$ pair number in the bank, starting at 00 from the northwest I/O bank and proceeding in a clockwise direction.
$x \quad=P$ (Positive) or $N$ (Negative) for differential pairs, or $R$ (Regular - single-ended) for the I/Os that support singleended and voltage-referenced I/O standards only. U (Positive-LVDS only) or V (Negative-LVDS only) restrict the I/O differential pair from being selected as an LVPECL pair.
$\mathrm{w}=\mathrm{D}$ (Differential Pair), P (Pair), or $S$ (Single-Ended). D (Differential Pair) if both members of the pair are bonded out to adjacent pins or are separated only by one GND or NC pin; $P$ (Pair) if both members of the pair are bonded out but do not meet the adjacency requirement; or $S$ (Single-Ended) if the I/O pair is not bonded out. For Differential ( $D$ ) pairs, adjacency for ball grid packages means only vertical or horizontal. Diagonal adjacency does not meet the requirements for a true differential pair.
B = Bank
y = Bank number (0-3). The Bank number starts at 0 from the northwest I/O bank and proceeds in a clockwise direction.
V = Reference voltage
z = Minibank number


Figure 2-111 • Naming Conventions of Fusion Devices with Three Digital I/O Banks

Pro I/O Bank


Figure 2-112 • Naming Conventions of Fusion Devices with Four I/O Banks

## User I/O Characteristics

## Timing Model



Figure 2-113 • Timing Model
Operating Conditions: -2 Speed, Commercial Temperature Range ( $\mathrm{T}_{\mathrm{J}}=70^{\circ} \mathrm{C}$ ), Worst-Case VCC $=1.425 \mathrm{~V}$


Figure 2-114•Input Buffer Timing Model and Delays (example)
$\qquad$


Figure 2-115• Output Buffer Model and Delays (example)


Figure 2-116• Tristate Output Buffer Timing Model and Delays (example)

## Overview of I/O Performance

Summary of I/O DC Input and Output Levels - Default I/O Software Settings
Table 2-83• Summary of Maximum and Minimum DC Input and Output Levels Applicable to Commercial and Industrial Conditions Applicable to Pro I/Os

\begin{tabular}{|c|c|c|c|c|c|c|c|c|c|c|}
\hline \multirow[b]{2}{*}{I/O Standard} \& \multirow[b]{2}{*}{Drive Strength} \& \multirow[b]{2}{*}{\begin{tabular}{l}
Slew \\
Rate
\end{tabular}} \& \multicolumn{2}{|r|}{VIL} \& \multicolumn{2}{|l|}{VIH} \& \multirow[t]{2}{*}{\[
\begin{gathered}
\hline \text { VOL } \\
\hline \text { Max. } \\
\text { V }
\end{gathered}
\]} \& \multirow[t]{2}{*}{\[
\begin{gathered}
\hline \mathrm{VOH} \\
\hline \mathrm{Min} . \\
\mathrm{V}
\end{gathered}
\]} \& \multirow[t]{2}{*}{\[
\begin{array}{|l|}
\hline \mathrm{I}_{\mathrm{OL}} \\
\hline \mathrm{~mA} \\
\hline
\end{array}
\]} \& \multirow[t]{2}{*}{IOH

mA} <br>

\hline \& \& \& Min. V \& \[
$$
\begin{gathered}
\text { Max. } \\
\text { V }
\end{gathered}
$$

\] \& Min. V \& | Max. |
| :--- |
| V | \& \& \& \& <br>


\hline | 3.3 V LVTTL / |
| :--- |
| 3.3 V LVCMOS | \& 12 mA \& High \& -0.3 \& 0.8 \& 2 \& 3.6 \& 0.4 \& 2.4 \& 12 \& 12 <br>

\hline 2.5 V LVCMOS \& 12 mA \& High \& -0.3 \& 0.7 \& 1.7 \& 3.6 \& 0.7 \& 1.7 \& 12 \& 12 <br>
\hline 1.8 V LVCMOS \& 12 mA \& High \& -0.3 \& 0.35 * VCCI \& 0.65 * VCCI \& 3.6 \& 0.45 \& VCCI-0.45 \& 12 \& 12 <br>
\hline 1.5 V LVCMOS \& 12 mA \& High \& -0.3 \& 0.35 * VCCI \& 0.65 * VCCI \& 3.6 \& 0.25 * VCCI \& 0.75 * VCCI \& 12 \& 12 <br>
\hline 3.3 V PCI \& \multicolumn{10}{|c|}{Per PCI Specification} <br>
\hline 3.3 V PCI-X \& \multicolumn{10}{|c|}{Per PCI-X Specification} <br>
\hline 3.3 V GTL \& $25 \mathrm{~mA}^{2}$ \& High \& -0.3 \& VREF-0.05 \& VREF + 0.05 \& 3.6 \& 0.4 \& - \& 25 \& 25 <br>
\hline 2.5 V GTL \& $25 \mathrm{~mA}^{2}$ \& High \& -0.3 \& VREF-0.05 \& VREF + 0.05 \& 3.6 \& 0.4 \& - \& 25 \& 25 <br>
\hline 3.3 V GTL+ \& 35 mA \& High \& -0.3 \& VREF - 0.1 \& VREF + 0.1 \& 3.6 \& 0.6 \& - \& 51 \& 51 <br>
\hline 2.5 V GTL+ \& 33 mA \& High \& -0.3 \& VREF - 0.1 \& VREF + 0.1 \& 3.6 \& 0.6 \& - \& 40 \& 40 <br>
\hline HSTL (I) \& 8 mA \& High \& -0.3 \& VREF - 0.1 \& VREF + 0.1 \& 3.6 \& 0.4 \& $\mathrm{VCCI}-0.4$ \& 8 \& 8 <br>
\hline HSTL (II) \& $15 \mathrm{~mA}^{2}$ \& High \& -0.3 \& VREF - 0.1 \& VREF + 0.1 \& 3.6 \& 0.4 \& $\mathrm{VCCI}-0.4$ \& 15 \& 15 <br>
\hline SSTL2 (I) \& 15 mA \& High \& -0.3 \& VREF - 0.2 \& VREF + 0.2 \& 3.6 \& 0.54 \& $\mathrm{VCCI}-0.62$ \& 15 \& 15 <br>
\hline SSTL2 (II) \& 18 mA \& High \& -0.3 \& VREF - 0.2 \& VREF + 0.2 \& 3.6 \& 0.35 \& $\mathrm{VCCI}-0.43$ \& 18 \& 18 <br>
\hline SSTL3 (I) \& 14 mA \& High \& -0.3 \& VREF - 0.2 \& VREF + 0.2 \& 3.6 \& 0.7 \& $\mathrm{VCCI}-1.1$ \& 14 \& 14 <br>
\hline SSTL3 (II) \& 21 mA \& High \& -0.3 \& VREF - 0.2 \& VREF + 0.2 \& 3.6 \& 0.5 \& $\mathrm{VCCI}-0.9$ \& 21 \& 21 <br>
\hline
\end{tabular}

Notes:

1. Currents are measured at $85^{\circ} \mathrm{C}$ junction temperature.
2. Output drive strength is below JEDEC specification.
3. Output slew rate can be extracted by the IBIS models.

Table 2-84•Summary of Maximum and Minimum DC Input and Output Levels Applicable to Commercial and Industrial Conditions Applicable to Advanced I/Os

| I/O Standard | Drive Strength | Slew Rate | VIL |  | VIH |  | VOL | $\begin{gathered} \hline \mathrm{VOH} \\ \hline \mathrm{Min} . \\ \mathrm{V} \end{gathered}$ | $\frac{\mathrm{I}_{\mathrm{OL}}}{\mathrm{~mA}}$ | $\begin{aligned} & \hline \mathrm{I}_{\mathrm{OH}} \\ & \mathrm{~mA} \end{aligned}$ |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  | $\begin{gathered} \text { Min. } \\ \text { V } \end{gathered}$ | $\begin{gathered} \text { Max. } \\ \text { V } \end{gathered}$ | $\begin{gathered} \text { Min. } \\ \mathrm{V} \end{gathered}$ | $\begin{gathered} \operatorname{Max} . \\ \text { V } \end{gathered}$ | $\begin{gathered} \text { Max. } \\ \text { V } \end{gathered}$ |  |  |  |
| 3.3 V LVTTL 3.3 V LVCMOS | 12 mA | High | -0.3 | 0.8 | 2 | 3.6 | 0.4 | 2.4 | 12 | 12 |
| 2.5 V LVCMOS | 12 mA | High | -0.3 | 0.7 | 1.7 | 2.7 | 0.7 | 1.7 | 12 | 12 |
| 1.8 V LVCMOS | 12 mA | High | -0.3 | 0.35 * VCCI | 0.65 * VCCI | 1.9 | 0.45 | $\mathrm{VCCI}-0.45$ | 12 | 12 |
| 1.5 V LVCMOS | 12 mA | High | -0.3 | 0.35 * VCCI | 0.65 * VCCI | 1.575 | 0.25 * VCCI | $0.75{ }^{*} \mathrm{~V}_{\text {ClI }}$ | 12 | 12 |
| 3.3 V PCI | Per PCl specifications |  |  |  |  |  |  |  |  |  |
| 3.3 V PCI-X | Per PCI-X specifications |  |  |  |  |  |  |  |  |  |

Note: Currents are measured at $85^{\circ} \mathrm{C}$ junction temperature.

Actel Fusion Family of Mixed Signal FPGAs

Table 2-85 • Summary of Maximum and Minimum DC Input and Output Levels Applicable to Commercial and Industrial Conditions Applicable to Standard I/Os

| I/O Standard | Drive Strength | Slew Rate | VIL |  | VIH |  | $\frac{\text { VOL }}{\frac{\text { Max. }}{\text { V }}}$ | $\begin{gathered} \mathrm{VOH} \\ \hline \text { Min. } \\ \mathrm{V} \end{gathered}$ | $\mathrm{I}_{\mathrm{OL}}$ <br> mA | $\mathrm{IOH}_{\mathrm{OH}}$ <br> mA |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  | Min. V | $\begin{gathered} \text { Max. } \\ \text { V } \end{gathered}$ | $\begin{gathered} \text { Min. } \\ V \end{gathered}$ | $\begin{gathered} \text { Max. } \\ \text { V } \end{gathered}$ |  |  |  |  |
| 3.3 V LVTTL <br> 3.3 V LVCMOS | 8 mA | High | -0.3 | 0.8 | 2 | 3.6 | 0.4 | 2.4 | 8 | 8 |
| 2.5 V LVCMOS | 8 mA | High | -0.3 | 0.7 | 1.7 | 3.6 | 0.7 | 1.7 | 8 | 8 |
| 1.8 V LVCMOS | 4 mA | High | -0.3 | 0.35 * VCCI | 0.65 * VCCI | 3.6 | 0.45 | $\mathrm{VCCI}-0.45$ | 4 | 4 |
| 1.5 V LVCMOS | 2 mA | High | -0.3 | 0.35 * VCCI | 0.65 * VCCI | 3.6 | 0.25 * VCCI | 0.75 * VCCI | 2 | 2 |

Note: Currents are measured at $85^{\circ} \mathrm{C}$ junction temperature.
Table 2-86•Summary of Maximum and Minimum DC Input Levels Applicable to Commercial and Industrial Conditions
Applicable to All I/O Bank Types

| DC I/O Standards | Commercial ${ }^{1}$ |  | Industrial ${ }^{2}$ |  |
| :---: | :---: | :---: | :---: | :---: |
|  | $\mathrm{ILL}^{3}$ | $\mathrm{IIH}^{4}$ | $I_{\text {IL }}{ }^{3}$ | $\mathrm{IIH}^{4}$ |
|  | $\mu \mathrm{A}$ | $\mu \mathrm{A}$ | $\mu \mathrm{A}$ | $\mu \mathrm{A}$ |
| 3.3 V LVTTL / 3.3 V LVCMOS | 10 | 10 | 15 | 15 |
| 2.5 V LVCMOS | 10 | 10 | 15 | 15 |
| 1.8 V LVCMOS | 10 | 10 | 15 | 15 |
| 1.5 V LVCMOS | 10 | 10 | 15 | 15 |
| 3.3 V PCI | 10 | 10 | 15 | 15 |
| $3.3 \mathrm{~V} \mathrm{PCI-X}$ | 10 | 10 | 15 | 15 |
| 3.3 V GTL | 10 | 10 | 15 | 15 |
| 2.5 V GTL | 10 | 10 | 15 | 15 |
| 3.3 V GTL+ | 10 | 10 | 15 | 15 |
| 2.5 V GTL+ | 10 | 10 | 15 | 15 |
| HSTL (I) | 10 | 10 | 15 | 15 |
| HSTL (II) | 10 | 10 | 15 | 15 |
| SSTL2 (I) | 10 | 10 | 15 | 15 |
| SSTL2 (II) | 10 | 10 | 15 | 15 |
| SSTL3 (I) | 10 | 10 | 15 | 15 |
| SSTL3 (II) | 10 | 10 | 15 | 15 |

Notes:

1. Commercial range ( $0^{\circ} \mathrm{C}<T_{J}<85^{\circ} \mathrm{C}$ )
2. Industrial range $\left(-40^{\circ} \mathrm{C}<T_{J}<100^{\circ} \mathrm{C}\right)$
3. $I_{I L}$ is the input leakage current per I/O pin over recommended operation conditions where $-0.3 \mathrm{~V}<V_{\text {IN }}<V_{\text {IL }}$.
4. $I_{I H}$ is the input leakage current per I/O pin over recommended operating conditions VIH < VIN < VCCI. Input current is larger when operating outside recommended ranges.

# Summary of I/O Timing Characteristics - Default I/O Software Settings 

Table 2-87• Summary of AC Measuring Points
Applicable to All I/O Bank Types

| Standard | Input Reference Voltage ( $\mathrm{V}_{\text {REF_TYP }}$ ) | Board Termination Voltage ( $\mathrm{V}_{\text {TT_REF }}$ ) | Measuring Trip Point ( $\mathrm{V}_{\text {trip }}$ ) |
| :---: | :---: | :---: | :---: |
| 3.3 V LVTTL / 3.3 V LVCMOS | - | - | 1.4 V |
| 2.5 V LVCMOS | - | - | 1.2 V |
| 1.8 V LVCMOS | - | - | 0.90 V |
| 1.5 V LVCMOS | - | - | 0.75 V |
| 3.3 V PCI | - | - | $\begin{aligned} & 0.285 \text { * } \mathrm{VCCI}(\mathrm{RR}) \\ & 0.615 \text { * } \mathrm{VCCI}(\mathrm{FF})) \end{aligned}$ |
| 3.3 V PCI-X | - | - | $\begin{aligned} & 0.285 \text { * } \mathrm{VCCI}(R R) \\ & 0.615 \text { * } \mathrm{VCCI} \text { (FF) } \end{aligned}$ |
| 3.3 V GTL | 0.8 V | 1.2 V | VREF |
| 2.5 V GTL | 0.8 V | 1.2 V | VREF |
| 3.3 V GTL+ | 1.0 V | 1.5 V | VREF |
| 2.5 V GTL+ | 1.0 V | 1.5 V | VREF |
| HSTL (I) | 0.75 V | 0.75 V | VREF |
| HSTL (II) | 0.75 V | 0.75 V | VREF |
| SSTL2 (I) | 1.25 V | 1.25 V | VREF |
| SSTL2 (II) | 1.25 V | 1.25 V | VREF |
| SSTL3 (I) | 1.5 V | 1.485 V | VREF |
| SSTL3 (II) | 1.5 V | 1.485 V | VREF |
| LVDS | - | - | Cross point |
| LVPECL | - | - | Cross point |

Table 2-88•I/O AC Parameter Definitions

| Parameter |  |
| :--- | :--- |
| $t_{\text {DP }}$ | Data to Pad delay through the Output Buffer |
| $t_{\text {PY }}$ | Pad to Data delay through the Input Buffer with Schmitt trigger disabled |
| $t_{\text {DOUT }}$ | Data to Output Buffer delay through the I/O interface |
| $t_{\text {EOUT }}$ | Enable to Output Buffer Tristate Control delay through the I/O interface |
| $t_{\text {DIN }}$ | Input Buffer to Data delay through the I/O interface |
| $t_{\text {PYS }}$ | Pad to Data delay through the Input Buffer with Schmitt trigger enabled |
| $t_{\text {HZ }}$ | Enable to Pad delay through the Output Buffer-High to Z |
| $t_{\text {ZH }}$ | Enable to Pad delay through the Output Buffer-Z to High |
| $t_{\text {LZ }}$ | Enable to Pad delay through the Output Buffer-Low to Z |
| $t_{\text {ZL }}$ | Enable to Pad delay through the Output Buffer-Z to Low |
| $t_{\text {ZHS }}$ | Enable to Pad delay through the Output Buffer with delayed enable-Z to High |
| $t_{\text {ZLS }}$ | Enable to Pad delay through the Output Buffer with delayed enable-Z to Low |

Table 2-89 • Summary of I/O Timing Characteristics - Software Default Settings
Commercial Temperature Range Conditions: $\mathrm{T}_{\mathrm{J}}=70^{\circ} \mathrm{C}$, Worst-Case VCC $=1.425 \mathrm{~V}$, Worst-Case VCCI = I/O Standard Dependent Applicable to Pro I/Os

| I/O Standard |  |  |  |  | $\begin{aligned} & 5 \\ & \hline 0 \\ & \hline \end{aligned}$ | $\stackrel{0}{\square}$ | Zِ | $\stackrel{\searrow}{ \pm}$ | Oた | $$ | $\stackrel{\text { N }}{ }$ | $\xrightarrow{\text { T }}$ | $\pm$ | $\xrightarrow{\text { N }}$ | $\begin{array}{r} n \\ N \end{array}$ | $\begin{array}{r} n \\ \stackrel{n}{N} \\ \hline \end{array}$ | - |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| 3.3 V LVTTL/ <br> 3.3 V LVCMOS | 12 mA | High | 35 | - | 0.49 | 2.74 | 0.03 | 0.90 | 1.17 | 0.32 | 2.79 | 2.14 | 2.45 | 2.70 | 4.46 | 3.81 | ns |
| 2.5 V LVCMOS | 12 mA | High | 35 | - | 0.49 | 2.80 | 0.03 | 1.13 | 1.24 | 0.32 | 2.85 | 2.61 | 2.51 | 2.61 | 4.52 | 4.28 | ns |
| 1.8 V LVCMOS | 12 mA | High | 35 | - | 0.49 | 2.83 | 0.03 | 1.08 | 1.42 | 0.32 | 2.89 | 2.31 | 2.79 | 3.16 | 4.56 | 3.98 | ns |
| 1.5 V LVCMOS | 12 mA | High | 35 | - | 0.49 | 3.30 | 0.03 | 1.27 | 1.60 | 0.32 | 3.36 | 2.70 | 2.96 | 3.27 | 5.03 | 4.37 | ns |
| 3.3 V PCI | Per PCI spec | High | 10 | $25^{2}$ | 0.49 | 2.09 | 0.03 | 0.78 | 1.25 | 0.32 | 2.13 | 1.49 | 2.45 | 2.70 | 3.80 | 3.16 | ns |
| 3.3 V PCI-X | $\begin{gathered} \text { Per } \\ \text { PCI-X } \\ \text { spec } \end{gathered}$ | High | 10 | $25^{2}$ | 0.49 | 2.09 | 0.03 | 0.77 | 1.17 | 0.32 | 2.13 | 1.49 | 2.45 | 2.70 | 3.80 | 3.16 | ns |
| 3.3 V GTL | 25 mA | High | 10 | 25 | 0.49 | 1.55 | 0.03 | 2.19 | - | 0.32 | 1.52 | 1.55 | 0.00 | 0.00 | 3.19 | 3.22 | ns |
| 2.5 V GTL | 25 mA | High | 10 | 25 | 0.49 | 1.59 | 0.03 | 1.83 | - | 0.32 | 1.61 | 1.59 | 0.00 | 0.00 | 3.28 | 3.26 | ns |
| 3.3 V GTL+ | 35 mA | High | 10 | 25 | 0.49 | 1.53 | 0.03 | 1.19 | - | 0.32 | 1.56 | 1.53 | 0.00 | 0.00 | 3.23 | 3.20 | ns |
| 2.5 V GTL+ | 33 mA | High | 10 | 25 | 0.49 | 1.65 | 0.03 | 1.13 | - | 0.32 | 1.68 | 1.57 | 0.00 | 0.00 | 3.35 | 3.24 | ns |
| HSTL (I) | 8 mA | High | 20 | 50 | 0.49 | 2.37 | 0.03 | 1.59 | - | 0.32 | 2.42 | 2.35 | 0.00 | 0.00 | 4.09 | 4.02 | ns |
| HSTL (II) | 15 mA | High | 20 | 25 | 0.49 | 2.26 | 0.03 | 1.59 | - | 0.32 | 2.30 | 2.03 | 0.00 | 0.00 | 3.97 | 3.70 | ns |
| SSTL2 (I) | 17 mA | High | 30 | 50 | 0.49 | 1.59 | 0.03 | 1.00 | - | 0.32 | 1.62 | 1.38 | 0.00 | 0.00 | 3.29 | 3.05 | ns |
| SSTL2 (II) | 21 mA | High | 30 | 25 | 0.49 | 1.62 | 0.03 | 1.00 | - | 0.32 | 1.65 | 1.32 | 0.00 | 0.00 | 3.32 | 2.99 | ns |
| SSTL3 (I) | 16 mA | High | 30 | 50 | 0.49 | 1.72 | 0.03 | 0.93 | - | 0.32 | 1.75 | 1.37 | 0.00 | 0.00 | 3.42 | 3.04 | ns |
| SSTL3 (II) | 24 mA | High | 30 | 25 | 0.49 | 1.54 | 0.03 | 0.93 | - | 0.32 | 1.57 | 1.25 | 0.00 | 0.00 | 3.24 | 2.92 | ns |
| LVDS | 24 mA | High | - | - | 0.49 | 1.57 | 0.03 | 1.36 | - | - | - | - | - | - | - | - | ns |
| LVPECL | 24 mA | High | - | - | 0.49 | 1.60 | 0.03 | 1.22 | - | - | - | - | - | - | - | - | ns |

Notes:

1. For specific junction temperature and voltage-supply levels, refer to Table 3-6 on page 3-7 for derating values.
2. Resistance is used to measure I/O propagation delays as defined in PCI specifications. See Figure 2-121 on page 2-199 for connectivity. This resistor is not required during normal operation.

Table 2-90 • Summary of I/O Timing Characteristics - Software Default Settings Commercial Temperature Range Conditions: $\mathrm{T}_{\mathrm{J}}=70^{\circ} \mathrm{C}$, Worst-Case VCC $=1.425 \mathrm{~V}$, Worst-Case VCCI = I/O Standard Dependent Applicable to Advanced I/Os

| I/O Standard |  |  |  |  | $5$ | $\xrightarrow{0}$ | さِ | $\stackrel{\text { a }}{\substack{\text { a }}}$ |  | N | $\stackrel{\text { T }}{\text { N }}$ | N | $\stackrel{\mathrm{N}}{+}$ | $\stackrel{N}{N}$ | $\stackrel{N}{N}$ | $\stackrel{n}{5}$ |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $\begin{aligned} & \text { 3.3 V LVTTL/ } \\ & \text { 3.3 V LVCMOS } \end{aligned}$ | 12 mA | High | 35 pF | - | 0.49 | 2.64 | 0.03 | 0.90 | 0.32 | 2.69 | 2.11 | 2.40 | 2.68 | 4.36 | 3.78 | ns |
| 2.5 V LVCMOS | 12 mA | High | 35 pF | - | 0.49 | 2.66 | 0.03 | 0.98 | 0.32 | 2.71 | 2.56 | 2.47 | 2.57 | 4.38 | 4.23 | ns |
| 1.8 V LVCMOS | 12 mA | High | 35 pF | - | 0.49 | 2.64 | 0.03 | 0.91 | 0.32 | 2.69 | 2.27 | 2.76 | 3.05 | 4.36 | 3.94 | ns |
| 1.5 V LVCMOS | 12 mA | High | 35 pF | - | 0.49 | 3.05 | 0.03 | 1.07 | 0.32 | 3.10 | 2.67 | 2.95 | 3.14 | 4.77 | 4.34 | ns |
| 3.3 V PCI | $\begin{gathered} \text { Per PCI } \\ \text { spec } \end{gathered}$ | High | 10 pF | $25^{2}$ | 0.49 | 2.00 | 0.03 | 0.65 | 0.32 | 2.04 | 1.46 | 2.40 | 2.68 | 3.71 | 3.13 | ns |
| 3.3 V PCI-X | $\left\|\begin{array}{c} \text { Per PCI-X } \\ \text { spec } \end{array}\right\|$ | High | 10 pF | $25^{2}$ | 0.49 | 2.00 | 0.03 | 0.62 | 0.32 | 2.04 | 1.46 | 2.40 | 2.68 | 3.71 | 3.13 | ns |
| LVDS | 24 mA | High | - | - | 0.49 | 1.37 | 0.03 | 1.20 | N/A | N/A | N/A | N/A | N/A | N/A | N/A | ns |
| LVPECL | 24 mA | High | - | - | 0.49 | 1.34 | 0.03 | 1.05 | N/A | N/A | N/A | N/A | N/A | N/A | N/A | ns |

Notes:

1. For specific junction temperature and voltage-supply levels, refer to Table 3-6 on page 3-7 for derating values.
2. Resistance is used to measure I/O propagation delays as defined in PCl specifications. See Figure 2-121 on page 2-199 for connectivity. This resistor is not required during normal operation.

Table 2-91 • Summary of I/O Timing Characteristics - Software Default Settings Commercial Temperature Range Conditions: $\mathrm{T}_{\mathrm{J}}=70^{\circ} \mathrm{C}$, Worst-Case VCC $=1.425 \mathrm{~V}$, Worst-Case VCCI = I/O Standard Dependent Applicable to Standard I/Os

| I/O Standard |  |  |  |  | $\begin{array}{r}5 \\ \hline\end{array}$ | ¢ | ² | $\pm$ | 5 <br> + <br> + | $\stackrel{N}{N}$ | + | N | $\pm$ | $\stackrel{\square}{5}$ |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| 3.3 V LVTTL/ <br> 3.3 V LVCMOS | 8 mA | High | 35 pF | - | 0.49 | 3.29 | 0.03 | 0.75 | 0.32 | 3.36 | 2.80 | 1.79 | 2.01 | ns |
| 2.5 V LVCMOS | 8 mA | High | 35 pF | - | 0.49 | 3.56 | 0.03 | 0.96 | 0.32 | 3.40 | 3.56 | 1.78 | 1.91 | ns |
| 1.8 V LVCMOS | 4 mA | High | 35 pF | - | 0.49 | 4.74 | 0.03 | 0.90 | 0.32 | 4.02 | 4.74 | 1.80 | 1.85 | ns |
| 1.5 V LVCMOS | 2 mA | High | 35pF | - | 0.49 | 5.71 | 0.03 | 1.06 | 0.32 | 4.71 | 5.71 | 1.83 | 1.83 | ns |

Note: For specific junction temperature and voltage-supply levels, refer to Table 3-6 on page 3-7 for derating values.

## Detailed I/O DC Characteristics

Table 2-92 • Input Capacitance

| Symbol | Definition | Conditions | Min. | Max. | Units |
| :--- | :--- | :---: | :---: | :---: | :---: |
| $\mathrm{C}_{\mathrm{IN}}$ | Input capacitance | $\mathrm{V}_{\mathrm{IN}}=0, \mathrm{f}=1.0 \mathrm{MHz}$ |  | 8 | pF |
| $\mathrm{C}_{\mathrm{INCLK}}$ | Input capacitance on the clock pin | $\mathrm{V}_{\mathrm{IN}}=0, \mathrm{f}=1.0 \mathrm{MHz}$ |  | 8 | pF |

Table 2-93 • I/O Output Buffer Maximum Resistances ${ }^{1}$

| Standard | Drive Strength | RPULL-DOWN (ohms) ${ }^{2}$ | $\mathrm{R}_{\text {PULL-UP }}$ (ohms) ${ }^{3}$ |
| :---: | :---: | :---: | :---: |
| Applicable to Pro I/O Banks |  |  |  |
| 3.3 V LVTTL / 3.3 V LVCMOS | 4 mA | 100 | 300 |
|  | 8 mA | 50 | 150 |
|  | 12 mA | 25 | 75 |
|  | 16 mA | 17 | 50 |
|  | 24 mA | 11 | 33 |
| 2.5 V LVCMOS | 4 mA | 100 | 200 |
|  | 8 mA | 50 | 100 |
|  | 12 mA | 25 | 50 |
|  | 16 mA | 20 | 40 |
|  | 24 mA | 11 | 22 |
| 1.8 V LVCMOS | 2 mA | 200 | 225 |
|  | 4 mA | 100 | 112 |
|  | 6 mA | 50 | 56 |
|  | 8 mA | 50 | 56 |
|  | 12 mA | 20 | 22 |
|  | 16 mA | 20 | 22 |
| 1.5 V LVCMOS | 2 mA | 200 | 224 |
|  | 4 mA | 100 | 112 |
|  | 6 mA | 67 | 75 |
|  | 8 mA | 33 | 37 |
|  | 12 mA | 33 | 37 |
| 3.3 V PCI/PCI-X | Per PCI/PCI-X specification | 25 | 75 |
| 3.3 V GTL | 25 mA | 11 | - |
| 2.5 V GTL | 25 mA | 14 | - |
| 3.3 V GTL+ | 35 mA | 12 | - |
| 2.5 V GTL+ | 33 mA | 15 | - |

## Notes:

1. These maximum values are provided for informational reasons only. Minimum output buffer resistance values depend on $V_{c c}$, drive strength selection, temperature, and process. For board design considerations and detailed output buffer resistances, use the corresponding IBIS models located on the Actel website: http://www.actel.com/techdocs/models/ibis.html.
2. $R_{(P U L L-D O W N-M A X)}=V O L$ spec $/ I_{O L s p e c}$
3. $R_{\text {(PULL-UP-MAX) }}=($ VCCImax $-V O H s p e c) / I_{\text {OHspec }}$

Table 2-93 • I/O Output Buffer Maximum Resistances ${ }^{1}$ (continued)

| Standard | Drive Strength | $\mathbf{R}_{\text {PULL-Down }^{2}}^{\text {(ohms) }^{2}}$ | $\mathbf{R}_{\text {PULL-UP }}$ <br> $\mathbf{( o h m s ) ~}^{3}$ |
| :--- | :---: | :---: | :---: |
| HSTL (I) | 8 mA | 50 | 50 |
| HSTL (II) | 15 mA | 25 | 25 |
| SSTL2 (I) | 17 mA | 27 | 31 |
| SSTL2 (II) | 21 mA | 13 | 15 |
| SSTL3 (I) | 16 mA | 44 | 69 |
| SSTL3 (II) | 24 mA | 18 | 32 |

Applicable to Advanced I/O Banks

| 3.3 V LVTTL / 3.3 V LVCMOS | 2 mA | 100 | 300 |
| :---: | :---: | :---: | :---: |
|  | 4 mA | 100 | 300 |
|  | 6 mA | 50 | 150 |
|  | 8 mA | 50 | 150 |
|  | 12 mA | 25 | 75 |
|  | 16 mA | 17 | 50 |
|  | 24 mA | 11 | 33 |
| 2.5 V LVCMOS | 2 mA | 100 | 200 |
|  | 4 mA | 100 | 200 |
|  | 6 mA | 50 | 100 |
|  | 8 mA | 50 | 100 |
|  | 12 mA | 25 | 50 |
|  | 16 mA | 20 | 40 |
|  | 24 mA | 11 | 22 |
| 1.8 V LVCMOS | 2 mA | 200 | 225 |
|  | 4 mA | 100 | 112 |
|  | 6 mA | 50 | 56 |
|  | 8 mA | 50 | 56 |
|  | 12 mA | 20 | 22 |
|  | 16 mA | 20 | 22 |
| 1.5 V LVCMOS | 2 mA | 200 | 224 |
|  | 4 mA | 100 | 112 |
|  | 6 mA | 67 | 75 |
|  | 8 mA | 33 | 37 |
|  | 12 mA | 33 | 37 |
| $3.3 \mathrm{~V} \mathrm{PCI} / \mathrm{PCI}-\mathrm{X}$ | Per PCI/PCI-X specification | 25 | 75 |

## Notes:

1. These maximum values are provided for informational reasons only. Minimum output buffer resistance values depend on $V_{C C}$, drive strength selection, temperature, and process. For board design considerations and detailed output buffer resistances, use the corresponding IBIS models located on the Actel website: http://www.actel.com/techdocs/models/ibis.html.
2. $R_{(P U L L-D O W N-M A X)}=V O L$ spec $/ I_{\text {OLspec }}$
3. $R_{\text {(PULL-UP-MAX) }}=($ VCCImax $-V O H s p e c) / I_{\text {OHspec }}$

Actel Fusion Family of Mixed Signal FPGAs

Table 2-93 • I/O Output Buffer Maximum Resistances ${ }^{1}$ (continued)

| Standard | Drive Strength | $R_{\text {PULL-DOWN }}$ $(\mathrm{ohms})^{2}$ | $\mathrm{R}_{\text {PULL-UP }}$ (ohms) ${ }^{3}$ |
| :---: | :---: | :---: | :---: |
| Applicable to Standard I/O Banks |  |  |  |
| 3.3 V LVTTL / 3.3 V LVCMOS | 2 mA | 100 | 300 |
|  | 4 mA | 100 | 300 |
|  | 6 mA | 50 | 150 |
|  | 8 mA | 50 | 150 |
| 2.5 V LVCMOS | 2 mA | 100 | 200 |
|  | 4 mA | 100 | 200 |
|  | 6 mA | 50 | 100 |
|  | 8 mA | 50 | 100 |
| 1.8 V LVCMOS | 2 mA | 200 | 225 |
|  | 4 mA | 100 | 112 |
| 1.5 V LVCMOS | 2 mA | 200 | 224 |

Notes:

1. These maximum values are provided for informational reasons only. Minimum output buffer resistance values depend on $V_{C C}$, drive strength selection, temperature, and process. For board design considerations and detailed output buffer resistances, use the corresponding IBIS models located on the Actel website: http://www.actel.com/techdocs/models/ibis.html.
2. $R_{\text {(PULL-DOWN-MAX) }}=V O L$ spec $/ I_{\text {OLspec }}$
3. $R_{\text {(PULL-UP-MAX) }}=(V C C I m a x-V O H s p e c) / I_{\text {OHspec }}$

Table 2-94 • I/O Weak Pull-Up/Pull-Down Resistances Minimum and Maximum Weak Pull-Up/Pull-Down Resistance Values

| VCCI | $\mathbf{R}_{\text {(WEAK PULL-UP) }}^{\text {( }}$ ( |  | $\mathbf{R}_{\text {(WEAK PULL-DOWN) }}{ }^{2}$ <br> (ohms) |  |
| :--- | :---: | :---: | :---: | :---: |
|  | Min. | Max. | Min. | Max. |
|  | 10 k | 45 k | 10 k | 45 k |
| 2.5 V | 11 k | 55 k | 12 k | 74 k |
| 1.8 V | 18 k | 70 k | 17 k | 110 k |
| 1.5 V | 19 k | 90 k | 19 k | 140 k |

Notes:

1. $R_{\text {(WEAK PULL-DOWN-MAX) }}=$ VOLspec / I WEAK PULL-DOWN-MIN
2. $R_{\text {(WEAK PULL-UP-MAX })}=($ VCCImax - VOHspec) $) / I_{\text {WEAK PULL-UP-MIN }}$

Device Architecture

Table 2-95 • I/O Short Currents $\mathrm{I}_{\mathrm{OSH}} / \mathrm{I}_{\mathrm{OSL}}$

|  | Drive Strength | $\mathrm{I}_{\text {OSH }}(\mathrm{mA})^{*}$ | $\mathrm{I}_{\text {OSL }}(\mathrm{mA})^{*}$ |
| :---: | :---: | :---: | :---: |
| Applicable to Pro I/O Banks |  |  |  |
| 3.3 V LVTTL / 3.3 V LVCMOS | 4 mA | 25 | 27 |
|  | 8 mA | 51 | 54 |
|  | 12 mA | 103 | 109 |
|  | 16 mA | 132 | 127 |
|  | 24 mA | 268 | 181 |
| 2.5 V LVCMOS | 4 mA | 16 | 18 |
|  | 8 mA | 32 | 37 |
|  | 12 mA | 65 | 74 |
|  | 16 mA | 83 | 87 |
|  | 24 mA | 169 | 124 |
| 1.8 V LVCMOS | 2 mA | 9 | 11 |
|  | 4 mA | 17 | 22 |
|  | 6 mA | 35 | 44 |
|  | 8 mA | 45 | 51 |
|  | 12 mA | 91 | 74 |
|  | 16 mA | 91 | 74 |
| 1.5 V LVCMOS | 2 mA | 13 | 16 |
|  | 4 mA | 25 | 33 |
|  | 6 mA | 32 | 39 |
|  | 8 mA | 66 | 55 |
|  | 12 mA | 66 | 55 |
| Applicable to Advanced I/O Banks |  |  |  |
| 3.3 V LVTTL / 3.3 V LVCMOS | 2 mA | 25 | 27 |
|  | 4 mA | 25 | 27 |
|  | 6 mA | 51 | 54 |
|  | 8 mA | 51 | 54 |
|  | 12 mA | 103 | 109 |
|  | 16 mA | 132 | 127 |
|  | 24 mA | 268 | 181 |
| 3.3 V LVCMOS | 2 mA | 25 | 27 |
|  | 4 mA | 25 | 27 |
|  | 6 mA | 51 | 54 |
|  | 8 mA | 51 | 54 |
|  | 12 mA | 103 | 109 |
|  | 16 mA | 132 | 127 |
|  | 24 mA | 268 | 181 |

Note: ${ }^{*} T_{J}=100^{\circ} \mathrm{C}$

Actel Fusion Family of Mixed Signal FPGAs
Table 2-95•I/O Short Currents IOSH $/ I_{\mathrm{OSL}}$ (continued)

|  | Drive Strength | $\mathrm{I}_{\text {OSH }}(\mathrm{mA})^{*}$ | $\mathrm{I}_{\text {OSL }}(\mathrm{mA})^{*}$ |
| :---: | :---: | :---: | :---: |
| 2.5 V LVCMOS | 2 mA | 16 | 18 |
|  | 4 mA | 16 | 18 |
|  | 6 mA | 32 | 37 |
|  | 8 mA | 32 | 37 |
|  | 12 mA | 65 | 74 |
|  | 16 mA | 83 | 87 |
|  | 24 mA | 169 | 124 |
| 1.8 V LVCMOS | 2 mA | 9 | 11 |
|  | 4 mA | 17 | 22 |
|  | 6 mA | 35 | 44 |
|  | 8 mA | 45 | 51 |
|  | 12 mA | 91 | 74 |
|  | 16 mA | 91 | 74 |
| 1.5 V LVCMOS | 2 mA | 13 | 16 |
|  | 4 mA | 25 | 33 |
|  | 6 mA | 32 | 39 |
|  | 8 mA | 66 | 55 |
|  | 12 mA | 66 | 55 |
| $3.3 \mathrm{~V} \mathrm{PCI} / \mathrm{PCI}-\mathrm{X}$ | Per PCI/PCI-X specification | 103 | 109 |
| Applicable to Standard I/O Banks |  |  |  |
| 3.3 V LVTTL / 3.3 V LVCMOS | 2 mA | 25 | 27 |
|  | 4 mA | 25 | 27 |
|  | 6 mA | 51 | 54 |
|  | 8 mA | 51 | 54 |
| 2.5 V LVCMOS | 2 mA | 16 | 18 |
|  | 4 mA | 16 | 18 |
|  | 6 mA | 32 | 37 |
|  | 8 mA | 32 | 37 |
| 1.8 V LVCMOS | 2 mA | 9 | 11 |
|  | 4 mA | 17 | 22 |
| 1.5 V LVCMOS | 2 mA | 13 | 16 |

Note: ${ }^{*} T_{J}=100^{\circ} \mathrm{C}$
The length of time an I/O can withstand $\mathrm{I}_{\mathrm{OSH}} / \mathrm{I}_{\mathrm{OSL}}$ events depends on the junction temperature. The reliability data below is based on a $3.3 \mathrm{~V}, 36 \mathrm{~mA}$ I/O setting, which is the worst case for this type of analysis.
For example, at $100^{\circ} \mathrm{C}$, the short current condition would have to be sustained for more than six months to cause a reliability concern. The I/O design does not contain any short circuit protection, but such protection would only be needed in extremely prolonged stress conditions.
$\qquad$

Table 2-96 • Short Current Event Duration before Failure

| Temperature | Time before Failure |
| :--- | :---: |
| $-40^{\circ} \mathrm{C}$ | $>20$ years |
| $0^{\circ} \mathrm{C}$ | $>20$ years |
| $25^{\circ} \mathrm{C}$ | $>20$ years |
| $70^{\circ} \mathrm{C}$ | 5 years |
| $85^{\circ} \mathrm{C}$ | 2 years |
| $100^{\circ} \mathrm{C}$ | 6 months |

Table 2-97•Schmitt Trigger Input Hysteresis Hysteresis Voltage Value (typ.) for Schmitt Mode Input Buffers

| Input Buffer Configuration | Hysteresis Value (typ.) |
| :--- | :---: |
| 3.3 V LVTTL/LVCMOS/PCI/PCI-X (Schmitt trigger mode) | 240 mV |
| 2.5 V LVCMOS (Schmitt trigger mode) | 140 mV |
| 1.8 V LVCMOS (Schmitt trigger mode) | 80 mV |
| 1.5 V LVCMOS (Schmitt trigger mode) | 60 mV |

Table 2-98 • I/O Input Rise Time, Fall Time, and Related I/O Reliability

| Input Buffer | Input Rise/Fall Time (min.) | Input Rise/Fall Time (max.) | Reliability |
| :--- | :---: | :---: | :---: |
| LVTTL/LVCMOS (Schmitt trigger <br> disabled) | No requirement | $10 \mathrm{~ns}^{*}$ | 20 years $\left(100^{\circ} \mathrm{C}\right)$ |
| LVTTL/LVCMOS (Schmitt trigger <br> enabled) | No requirement | No requirement, but input <br> noise voltage cannot exceed <br> Schmitt hysteresis | 20 years $\left(100^{\circ} \mathrm{C}\right)$ |
| HSTL/SSTL/GTL | No requirement | $10 \mathrm{~ns}^{*}$ | 10 years $\left(100^{\circ} \mathrm{C}\right)$ |
| LVDS/BLVDS/M-LVDS/LVPECL | No requirement | $10 \mathrm{~ns}^{*}$ | 10 years $\left(100^{\circ} \mathrm{C}\right)$ |

Note: *The maximum input rise/fall time is related only to the noise induced into the input buffer trace. If the noise is low, the rise time and fall time of input buffers, when Schmitt trigger is disabled, can be increased beyond the maximum value. The longer the rise/fall times, the more susceptible the input signal is to the board noise. Actel recommends signal integrity evaluation/characterization of the system to ensure there is no excessive noise coupling into input signals.

## Single-Ended I/O Characteristics

### 3.3 V LVTTL / 3.3 V LVCMOS

Low-Voltage Transistor-Transistor Logic is a general-purpose standard (EIA/JESD) for 3.3 V applications. It uses an LVTTL input buffer and push-pull output buffer. The 3.3 V LVCMOS standard is supported as part of the 3.3 V LVTTL support.
Table 2-99• Minimum and Maximum DC Input and Output Levels

| 3.3 V LVTTL I |
| :--- | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| 3.3 V LVCMOS |$\quad \boldsymbol{y y}$ VIL

## Applicable to Pro I/O Banks

| 4 mA | -0.3 | 0.8 | 2 | 3.6 | 0.4 | 2.4 | 4 | 4 | 27 | 25 | 10 | 10 |
| :--- | :--- | :--- | :--- | :--- | :--- | :--- | :--- | :--- | :--- | :--- | :--- | :--- |
| 8 mA | -0.3 | 0.8 | 2 | 3.6 | 0.4 | 2.4 | 8 | 8 | 54 | 51 | 10 | 10 |
| 12 mA | -0.3 | 0.8 | 2 | 3.6 | 0.4 | 2.4 | 12 | 12 | 109 | 103 | 10 | 10 |
| 16 mA | -0.3 | 0.8 | 2 | 3.6 | 0.4 | 2.4 | 16 | 16 | 127 | 132 | 10 | 10 |
| 24 mA | -0.3 | 0.8 | 2 | 3.6 | 0.4 | 2.4 | 24 | 24 | 181 | 268 | 10 | 10 |

## Applicable to Advanced I/O Banks

| 2 mA | -0.3 | 0.8 | 2 | 3.6 | 0.4 | 2.4 | 2 | 2 | 27 | 25 | 10 | 10 |
| :--- | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| 4 mA | -0.3 | 0.8 | 2 | 3.6 | 0.4 | 2.4 | 4 | 4 | 27 | 25 | 10 | 10 |
| 6 mA | -0.3 | 0.8 | 2 | 3.6 | 0.4 | 2.4 | 6 | 6 | 54 | 51 | 10 | 10 |
| 8 mA | -0.3 | 0.8 | 2 | 3.6 | 0.4 | 2.4 | 8 | 8 | 54 | 51 | 10 | 10 |
| 12 mA | -0.3 | 0.8 | 2 | 3.6 | 0.4 | 2.4 | 12 | 12 | 109 | 103 | 10 | 10 |
| 16 mA | -0.3 | 0.8 | 2 | 3.6 | 0.4 | 2.4 | 16 | 16 | 127 | 132 | 10 | 10 |
| 24 mA | -0.3 | 0.8 | 2 | 3.6 | 0.4 | 2.4 | 24 | 24 | 181 | 268 | 10 | 10 |

Applicable to Standard I/O Banks

| 2 mA | -0.3 | 0.8 | 2 | 3.6 | 0.4 | 2.4 | 2 | 2 | 27 | 25 | 10 | 10 |
| :--- | :--- | :--- | :--- | :--- | :--- | :--- | :--- | :--- | :--- | :--- | :--- | :--- |
| 4 mA | -0.3 | 0.8 | 2 | 3.6 | 0.4 | 2.4 | 4 | 4 | 27 | 25 | 10 | 10 |
| 6 mA | -0.3 | 0.8 | 2 | 3.6 | 0.4 | 2.4 | 6 | 6 | 54 | 51 | 10 | 10 |
| 8 mA | -0.3 | 0.8 | 2 | 3.6 | 0.4 | 2.4 | 8 | 8 | 54 | 51 | 10 | 10 |

Notes:

1. $I_{\text {IL }}$ is the input leakage current per I/O pin over recommended operation conditions where $-0.3 V<$ VIN $<$ VIL.
2. $I_{I H}$ is the input leakage current per I/O pin over recommended operating conditions VIH < VIN < VCCI. Input current is larger when operating outside recommended ranges.
3. Currents are measured at high temperature $\left(100^{\circ} \mathrm{C}\right.$ junction temperature) and maximum voltage.
4. Currents are measured at $85^{\circ} \mathrm{C}$ junction temperature.
5. Software default selection highlighted in gray.



Figure 2-117•AC Loading
$\qquad$

Table 2-100 • AC Waveforms, Measuring Points, and Capacitive Loads

| Input Low (V) | Input High (V) | Measuring Point* (V) | $\mathrm{V}_{\text {REF }}$ (typ.) (V) | C $_{\text {LOAD }}$ (pF) |
| :--- | :---: | :---: | :---: | :---: |
| 0 | 3.3 | 1.4 | - | 35 |

Note: $\quad *$ Measuring point $=V_{\text {trip }}$. See Table 2-87 on page 2-168 for a complete table of trip points.

## Timing Characteristics

Table 2-101•3.3 V LVTTL / 3.3 V LVCMOS Low Slew
Commercial Temperature Range Conditions: $\mathrm{T}_{\mathrm{J}}=70^{\circ} \mathrm{C}$, Worst-Case VCC $=1.425 \mathrm{~V}$, Worst-Case VCCI $=3.0 \mathrm{~V}$
Applicable to Pro I/Os

| Drive Strength | Spee d Grade | $t_{\text {dout }}$ | $\mathrm{t}_{\mathrm{DP}}$ | $\mathrm{t}_{\text {din }}$ | $\mathrm{t}_{\mathrm{PY}}$ | $\mathrm{t}_{\text {PYS }}$ | $\mathrm{t}_{\text {EOUT }}$ | $\mathrm{t}_{\mathrm{zL}}$ | $\mathrm{t}_{\mathrm{zH}}$ | $\mathrm{t}_{\text {Lz }}$ | $\mathrm{t}_{\mathrm{HZ}}$ | $\mathrm{t}_{\mathrm{zLS}}$ | $\mathrm{t}_{\text {zHS }}$ | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| 4 mA | Std. | 0.66 | 11.01 | 0.04 | 1.20 | 1.57 | 0.43 | 11.21 | 9.05 | 2.69 | 2.44 | 13.45 | 11.29 | ns |
|  | -1 | 0.56 | 9.36 | 0.04 | 1.02 | 1.33 | 0.36 | 9.54 | 7.70 | 2.29 | 2.08 | 11.44 | 9.60 | ns |
|  | -2 | 0.49 | 8.22 | 0.03 | 0.90 | 1.17 | 0.32 | 8.37 | 6.76 | 2.01 | 1.82 | 10.04 | 8.43 | ns |
| 8 mA | Std. | 0.66 | 7.86 | 0.04 | 1.20 | 1.57 | 0.43 | 8.01 | 6.44 | 3.04 | 3.06 | 10.24 | 8.68 | ns |
|  | -1 | 0.56 | 6.69 | 0.04 | 1.02 | 1.33 | 0.36 | 6.81 | 5.48 | 2.58 | 2.61 | 8.71 | 7.38 | ns |
|  | -2 | 0.49 | 5.87 | 0.03 | 0.90 | 1.17 | 0.32 | 5.98 | 4.81 | 2.27 | 2.29 | 7.65 | 6.48 | ns |
| 12 mA | Std. | 0.66 | 6.03 | 0.04 | 1.20 | 1.57 | 0.43 | 6.14 | 5.02 | 3.28 | 3.47 | 8.37 | 7.26 | ns |
|  | -1 | 0.56 | 5.13 | 0.04 | 1.02 | 1.33 | 0.36 | 5.22 | 4.27 | 2.79 | 2.95 | 7.12 | 6.17 | ns |
|  | -2 | 0.49 | 4.50 | 0.03 | 0.90 | 1.17 | 0.32 | 4.58 | 3.75 | 2.45 | 2.59 | 6.25 | 5.42 | ns |
| 16 mA | Std. | 0.66 | 5.62 | 0.04 | 1.20 | 1.57 | 0.43 | 5.72 | 4.72 | 3.32 | 3.58 | 7.96 | 6.96 | ns |
|  | -1 | 0.56 | 4.78 | 0.04 | 1.02 | 1.33 | 0.36 | 4.87 | 4.02 | 2.83 | 3.04 | 6.77 | 5.92 | ns |
|  | -2 | 0.49 | 4.20 | 0.03 | 0.90 | 1.17 | 0.32 | 4.27 | 3.53 | 2.48 | 2.67 | 5.94 | 5.20 | ns |
| 24 mA | Std. | 0.66 | 5.24 | 0.04 | 1.20 | 1.57 | 0.43 | 5.34 | 4.69 | 3.39 | 3.96 | 7.58 | 6.93 | ns |
|  | -1 | 0.56 | 4.46 | 0.04 | 1.02 | 1.33 | 0.36 | 4.54 | 3.99 | 2.88 | 3.37 | 6.44 | 5.89 | ns |
|  | -2 | 0.49 | 3.92 | 0.03 | 0.90 | 1.17 | 0.32 | 3.99 | 3.50 | 2.53 | 2.96 | 5.66 | 5.17 | ns |

Note: For the derating values at specific junction temperature and voltage supply levels, refer to Table 3-7 on page 3-9.

Table 2-102 • 3.3 V LVTTL / 3.3 V LVCMOS High Slew
Commercial Temperature Range Conditions: $\mathrm{T}_{\mathrm{J}}=70^{\circ} \mathrm{C}$, Worst-Case VCC $=1.425 \mathrm{~V}$, Worst-Case $\mathrm{V}_{\mathrm{cCI}}=3.0 \mathrm{~V}$
Applicable to Pro I/Os

| Drive Strength | Speed Grade | $t_{\text {dout }}$ | $\mathrm{t}_{\mathrm{DP}}$ | $\mathrm{t}_{\text {DIN }}$ | $\mathrm{t}_{\mathrm{PY}}$ | $\mathrm{t}_{\text {PYS }}$ | $\begin{gathered} \mathrm{t}_{\text {EOU }} \\ \mathrm{T} \end{gathered}$ | $\mathrm{t}_{\mathrm{zL}}$ | $\mathrm{t}_{\mathrm{zH}}$ | $\mathrm{t}_{\mathrm{Lz}}$ | $\mathrm{t}_{\mathrm{HZ}}$ | $\mathrm{t}_{\text {zLS }}$ | $\mathrm{t}_{\mathrm{zHS}}$ | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| 4 mA | Std. | 0.66 | 7.88 | 0.04 | 1.20 | 1.57 | 0.43 | 8.03 | 6.70 | 2.69 | 2.59 | 10.26 | 8.94 | ns |
|  | -1 | 0.56 | 6.71 | 0.04 | 1.02 | 1.33 | 0.36 | 6.83 | 5.70 | 2.29 | 2.20 | 8.73 | 7.60 | ns |
|  | -2 | 0.49 | 5.89 | 0.03 | 0.90 | 1.17 | 0.32 | 6.00 | 5.01 | 2.01 | 1.93 | 7.67 | 6.67 | ns |
| 8 mA | Std. | 0.66 | 5.08 | 0.04 | 1.20 | 1.57 | 0.43 | 5.17 | 4.14 | 3.05 | 3.21 | 7.41 | 6.38 | ns |
|  | -1 | 0.56 | 4.32 | 0.04 | 1.02 | 1.33 | 0.36 | 4.40 | 3.52 | 2.59 | 2.73 | 6.30 | 5.43 | ns |
|  | -2 | 0.49 | 3.79 | 0.03 | 0.90 | 1.17 | 0.32 | 3.86 | 3.09 | 2.28 | 2.40 | 5.53 | 4.76 | ns |
| 12 mA | Std. | 0.66 | 3.67 | 0.04 | 1.20 | 1.57 | 0.43 | 3.74 | 2.87 | 3.28 | 3.61 | 5.97 | 5.11 | ns |
|  | -1 | 0.56 | 3.12 | 0.04 | 1.02 | 1.33 | 0.36 | 3.18 | 2.44 | 2.79 | 3.07 | 5.08 | 4.34 | ns |
|  | -2 | 0.49 | 2.74 | 0.03 | 0.90 | 1.17 | 0.32 | 2.79 | 2.14 | 2.45 | 2.70 | 4.46 | 3.81 | ns |
| 16 mA | Std. | 0.66 | 3.46 | 0.04 | 1.20 | 1.57 | 0.43 | 3.53 | 2.61 | 3.33 | 3.72 | 5.76 | 4.84 | ns |
|  | -1 | 0.56 | 2.95 | 0.04 | 1.02 | 1.33 | 0.36 | 3.00 | 2.22 | 2.83 | 3.17 | 4.90 | 4.12 | ns |
|  | -2 | 0.49 | 2.59 | 0.03 | 0.90 | 1.17 | 0.32 | 2.63 | 1.95 | 2.49 | 2.78 | 4.30 | 3.62 | ns |
| 24 mA | Std. | 0.66 | 3.21 | 0.04 | 1.20 | 1.57 | 0.43 | 3.27 | 2.16 | 3.39 | 4.13 | 5.50 | 4.39 | ns |
|  | -1 | 0.56 | 2.73 | 0.04 | 1.02 | 1.33 | 0.36 | 2.78 | 1.83 | 2.88 | 3.51 | 4.68 | 3.74 | ns |
|  | -2 | 0.49 | 2.39 | 0.03 | 0.90 | 1.17 | 0.32 | 2.44 | 1.61 | 2.53 | 3.08 | 4.11 | 3.28 | ns |

Note: For the derating values at specific junction temperature and voltage supply levels, refer to Table 3-7 on page 3-9.
$\qquad$

Table 2-103 • 3.3 V LVTTL I 3.3 V LVCMOS Low Slew
Commercial Temperature Range Conditions: $\mathrm{T}_{\mathrm{J}}=70^{\circ} \mathrm{C}$, Worst-Case VCC $=1.425 \mathrm{~V}$, Worst-Case VCCI $=3.0 \mathrm{~V}$
Applicable to Advanced IOs


Note: For the derating values at specific junction temperature and voltage supply levels, refer to Table 3-7 on page 3-9.

Table 2-104 • 3.3 V LVTTL I 3.3 V LVCMOS High Slew
Commercial Temperature Range Conditions: $\mathrm{T}_{\mathrm{J}}=70^{\circ} \mathrm{C}$, Worst-Case VCC $=1.425 \mathrm{~V}$, Worst-Case VCCI $=3.0 \mathrm{~V}$
Applicable to Advanced I/Os

| Drive Strength | Speed Grade | $\mathrm{t}_{\text {DOUT }}$ | $\mathrm{t}_{\mathrm{DP}}$ | $\mathrm{t}_{\text {DIN }}$ | $\mathrm{t}_{\mathrm{PY}}$ | $\mathrm{t}_{\text {EOUT }}$ | $\mathrm{t}_{\mathrm{zL}}$ | $\mathrm{t}_{\mathrm{zH}}$ | $\mathrm{t}_{\text {LZ }}$ | $\mathrm{t}_{\mathrm{HZ}}$ | $\mathrm{t}_{\mathrm{zLS}}$ | $\mathrm{t}_{\text {ZHS }}$ | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| 4 mA | Std. | 0.66 | 7.66 | 0.04 | 1.20 | 0.43 | 7.80 | 6.59 | 2.65 | 2.61 | 10.03 | 8.82 | ns |
|  | -1 | 0.56 | 6.51 | 0.04 | 1.02 | 0.36 | 6.63 | 5.60 | 2.25 | 2.22 | 8.54 | 7.51 | ns |
|  | -2 | 0.49 | 5.72 | 0.03 | 0.90 | 0.32 | 5.82 | 4.92 | 1.98 | 1.95 | 7.49 | 6.59 | ns |
| 8 mA | Std. | 0.66 | 4.91 | 0.04 | 1.20 | 0.43 | 5.00 | 4.07 | 2.99 | 3.20 | 7.23 | 6.31 | ns |
|  | -1 | 0.56 | 4.17 | 0.04 | 1.02 | 0.36 | 4.25 | 3.46 | 2.54 | 2.73 | 6.15 | 5.36 | ns |
|  | -2 | 0.49 | 3.66 | 0.03 | 0.90 | 0.32 | 3.73 | 3.04 | 2.23 | 2.39 | 5.40 | 4.71 | ns |
| 12 mA | Std. | 0.66 | 3.53 | 0.04 | 1.20 | 0.43 | 3.60 | 2.82 | 3.21 | 3.58 | 5.83 | 5.06 | ns |
|  | -1 | 0.56 | 3.00 | 0.04 | 1.02 | 0.36 | 3.06 | 2.40 | 2.73 | 3.05 | 4.96 | 4.30 | ns |
|  | -2 | 0.49 | 2.64 | 0.03 | 0.90 | 0.32 | 2.69 | 2.11 | 2.40 | 2.68 | 4.36 | 3.78 | ns |
| 16 mA | Std. | 0.66 | 3.33 | 0.04 | 1.20 | 0.43 | 3.39 | 2.56 | 3.26 | 3.68 | 5.63 | 4.80 | ns |
|  | -1 | 0.56 | 2.83 | 0.04 | 1.02 | 0.36 | 2.89 | 2.18 | 2.77 | 3.13 | 4.79 | 4.08 | ns |
|  | -2 | 0.49 | 2.49 | 0.03 | 0.90 | 0.32 | 2.53 | 1.91 | 2.44 | 2.75 | 4.20 | 3.58 | ns |
| 24 mA | Std. | 0.66 | 3.08 | 0.04 | 1.20 | 0.43 | 3.13 | 2.12 | 3.32 | 4.06 | 5.37 | 4.35 | ns |
|  | -1 | 0.56 | 2.62 | 0.04 | 1.02 | 0.36 | 2.66 | 1.80 | 2.83 | 3.45 | 4.57 | 3.70 | ns |
|  | -2 | 0.49 | 2.30 | 0.03 | 0.90 | 0.32 | 2.34 | 1.58 | 2.48 | 3.03 | 4.01 | 3.25 | ns |

Note: For the derating values at specific junction temperature and voltage supply levels, refer to Table 3-7 on page 3-9.

Table 2-105 • 3.3 V LVTTL / 3.3 V LVCMOS Low Slew
Commercial Temperature Range Conditions: $\mathrm{T}_{\mathrm{J}}=70^{\circ} \mathrm{C}$, Worst-Case VCC $=1.425 \mathrm{~V}$, Worst-Case VCCI $=3.0 \mathrm{~V}$
Applicable to Standard I/Os

| Drive Strength | Speed Grade | $\mathrm{t}_{\text {DOUT }}$ | $\mathrm{t}_{\mathrm{DP}}$ | $\mathrm{t}_{\text {DIN }}$ | $\mathrm{t}_{\mathrm{PY}}$ | $\mathrm{t}_{\text {EOUT }}$ | $\mathrm{t}_{\mathrm{zL}}$ | $\mathrm{t}_{\mathrm{zH}}$ | $\mathrm{t}_{\mathrm{Lz}}$ | $t_{\text {Hz }}$ | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| 2 mA | Std. | 0.66 | 9.46 | 0.04 | 1.00 | 0.43 | 9.64 | 8.54 | 2.07 | 2.04 | ns |
|  | -1 | 0.56 | 8.05 | 0.04 | 0.85 | 0.36 | 8.20 | 7.27 | 1.76 | 1.73 | ns |
|  | -2 | 0.49 | 7.07 | 0.03 | 0.75 | 0.32 | 7.20 | 6.38 | 1.55 | 1.52 | ns |
| 4 mA | Std. | 0.66 | 9.46 | 0.04 | 1.00 | 0.43 | 9.64 | 8.54 | 2.07 | 2.04 | ns |
|  | -1 | 0.56 | 8.05 | 0.04 | 0.85 | 0.36 | 8.20 | 7.27 | 1.76 | 1.73 | ns |
|  | -2 | 0.49 | 7.07 | 0.03 | 0.75 | 0.32 | 7.20 | 6.38 | 1.55 | 1.52 | ns |
| 6 mA | Std. | 0.66 | 6.57 | 0.04 | 1.00 | 0.43 | 6.69 | 5.98 | 2.40 | 2.57 | ns |
|  | -1 | 0.56 | 5.59 | 0.04 | 0.85 | 0.36 | 5.69 | 5.09 | 2.04 | 2.19 | ns |
|  | -2 | 0.49 | 4.91 | 0.03 | 0.75 | 0.32 | 5.00 | 4.47 | 1.79 | 1.92 | ns |
| 8 mA | Std. | 0.66 | 6.57 | 0.04 | 1.00 | 0.43 | 6.69 | 5.98 | 2.40 | 2.57 | ns |
|  | -1 | 0.56 | 5.59 | 0.04 | 0.85 | 0.36 | 5.69 | 5.09 | 2.04 | 2.19 | ns |
|  | -2 | 0.49 | 4.91 | 0.03 | 0.75 | 0.32 | 5.00 | 4.47 | 1.79 | 1.92 | ns |

Note: For the derating values at specific junction temperature and voltage supply levels, refer to Table 3-7 on page 3-9.
$\qquad$

Table 2-106 • 3.3 V LVTTL I 3.3 V LVCMOS High Slew
Commercial Temperature Range Conditions: $\mathrm{T}_{\mathrm{J}}=70^{\circ} \mathrm{C}$, Worst-Case VCC $=1.425 \mathrm{~V}$, Worst-Case VCCI $=3.0 \mathrm{~V}$
Applicable to Standard I/Os

| Drive Strength | Speed Grade | $\mathrm{t}_{\text {dout }}$ | $\mathrm{t}_{\mathrm{DP}}$ | $\mathrm{t}_{\text {DIN }}$ | $\mathrm{t}_{\mathrm{PY}}$ | $\mathrm{t}_{\text {EOUT }}$ | $\mathrm{t}_{\mathrm{zL}}$ | $\mathrm{t}_{\mathrm{zH}}$ | $\mathrm{t}_{\mathrm{Lz}}$ | $t_{\text {Hz }}$ | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| 2 mA | Std. | 0.66 | 7.07 | 0.04 | 1.00 | 0.43 | 7.20 | 6.23 | 2.07 | 2.15 | ns |
|  | -1 | 0.56 | 6.01 | 0.04 | 0.85 | 0.36 | 6.12 | 5.30 | 1.76 | 1.83 | ns |
|  | $-2^{2}$ | 0.49 | 5.28 | 0.03 | 0.75 | 0.32 | 5.37 | 4.65 | 1.55 | 1.60 | ns |
| 4 mA | Std. | 0.66 | 7.07 | 0.04 | 1.00 | 0.43 | 7.20 | 6.23 | 2.07 | 2.15 | ns |
|  | -1 | 0.56 | 6.01 | 0.04 | 0.85 | 0.36 | 6.12 | 5.30 | 1.76 | 1.83 | ns |
|  | -2 | 0.49 | 5.28 | 0.03 | 0.75 | 0.32 | 5.37 | 4.65 | 1.55 | 1.60 | ns |
| 6 mA | Std. | 0.66 | 4.41 | 0.04 | 1.00 | 0.43 | 4.49 | 3.75 | 2.39 | 2.69 | ns |
|  | -1 | 0.56 | 3.75 | 0.04 | 0.85 | 0.36 | 3.82 | 3.19 | 2.04 | 2.29 | ns |
|  | -2 | 0.49 | 3.29 | 0.03 | 0.75 | 0.32 | 3.36 | 2.80 | 1.79 | 2.01 | ns |
| 8 mA | Std. | 0.66 | 4.41 | 0.04 | 1.00 | 0.43 | 4.49 | 3.75 | 2.39 | 2.69 | ns |
|  | -1 | 0.56 | 3.75 | 0.04 | 0.85 | 0.36 | 3.82 | 3.19 | 2.04 | 2.29 | ns |
|  | -2 | 0.49 | 3.29 | 0.03 | 0.75 | 0.32 | 3.36 | 2.80 | 1.79 | 2.01 | ns |

Note: For the derating values at specific junction temperature and voltage supply levels, refer to Table 3-7 on page 3-9.
$\qquad$
Actel Fusion Family of Mixed Signal FPGAs

### 2.5 V LVCMOS

Low-Voltage CMOS for 2.5 V is an extension of the LVCMOS standard (JESD8-5) used for generalpurpose 2.5 V applications. It uses a 5 V -tolerant input buffer and push-pull output buffer.

Table 2-107 • Minimum and Maximum DC Input and Output Levels

| 2.5 V |  |  |  |  |  |  |  |  |  |  |  |  |
| :--- | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| LVCMOS | VIL |  | VIH |  | VOL | VOH | $\mathrm{I}_{\mathrm{OL}}$ | $\mathrm{I}_{\mathrm{OH}}$ | $\mathrm{I}_{\mathrm{OSL}}$ | $\mathrm{I}_{\mathrm{OSH}}$ | $\mathrm{I}_{\mathrm{IL}}{ }^{1}$ | $\mathrm{I}_{\mathrm{IH}}{ }^{2}$ |
| Drive <br> Strength | Min. <br> V | Max. <br> V | Min. <br> V | Max. <br> V | Max. <br> V | Min. <br> V | mA | mA | Max. <br> mA | Max. <br> $\mathrm{mA}^{3}$ | $\mu A^{4}$ | $\mu A^{4}$ |

## Applicable to Pro I/O Banks

| 4 mA | -0.3 | 0.7 | 1.7 | 3.6 | 0.7 | 1.7 | 4 | 4 | 18 | 16 | 10 | 10 |
| :--- | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| 8 mA | -0.3 | 0.7 | 1.7 | 3.6 | 0.7 | 1.7 | 8 | 8 | 37 | 32 | 10 | 10 |
| 12 mA | -0.3 | 0.7 | 1.7 | 3.6 | 0.7 | 1.7 | 12 | 12 | 74 | 65 | 10 | 10 |
| 16 mA | -0.3 | 0.7 | 1.7 | 3.6 | 0.7 | 1.7 | 16 | 16 | 87 | 83 | 10 | 10 |
| 24 mA | -0.3 | 0.7 | 1.7 | 3.6 | 0.7 | 1.7 | 24 | 24 | 124 | 169 | 10 | 10 |

Applicable to Advanced I/O Banks

| 2 mA | -0.3 | 0.7 | 1.7 | 2.7 | 0.7 | 1.7 | 2 | 2 | 18 | 16 | 10 | 10 |
| :--- | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| 4 mA | -0.3 | 0.7 | 1.7 | 2.7 | 0.7 | 1.7 | 4 | 4 | 18 | 16 | 10 | 10 |
| 6 mA | -0.3 | 0.7 | 1.7 | 2.7 | 0.7 | 1.7 | 6 | 6 | 37 | 32 | 10 | 10 |
| 8 mA | -0.3 | 0.7 | 1.7 | 2.7 | 0.7 | 1.7 | 8 | 8 | 37 | 32 | 10 | 10 |
| 12 mA | -0.3 | 0.7 | 1.7 | 2.7 | 0.7 | 1.7 | 12 | 12 | 74 | 65 | 10 | 10 |
| 16 mA | -0.3 | 0.7 | 1.7 | 2.7 | 0.7 | 1.7 | 16 | 16 | 87 | 83 | 10 | 10 |
| 24 mA | -0.3 | 0.7 | 1.7 | 2.7 | 0.7 | 1.7 | 24 | 24 | 124 | 169 | 10 | 10 |

Applicable to Standard I/O Banks

| 2 mA | -0.3 | 0.7 | 1.7 | 3.6 | 0.7 | 1.7 | 2 | 2 | 18 | 16 | 10 | 10 |
| :--- | :--- | :--- | :--- | :--- | :--- | :--- | :--- | :--- | :--- | :--- | :--- | :--- |
| 4 mA | -0.3 | 0.7 | 1.7 | 3.6 | 0.7 | 1.7 | 4 | 4 | 18 | 16 | 10 | 10 |
| 6 mA | -0.3 | 0.7 | 1.7 | 3.6 | 0.7 | 1.7 | 6 | 6 | 37 | 32 | 10 | 10 |
| 8 mA | -0.3 | 0.7 | 1.7 | 3.6 | 0.7 | 1.7 | 8 | 8 | 37 | 32 | 10 | 10 |

Notes:

1. $I_{\text {IL }}$ is the input leakage current per I/O pin over recommended operation conditions where $-0.3 V<V I N<V I L$.
2. $I_{I H}$ is the input leakage current per I/O pin over recommended operating conditions VIH < VIN < VCCI. Input current is larger when operating outside recommended ranges.
3. Currents are measured at high temperature $\left(100^{\circ} \mathrm{C}\right.$ junction temperature) and maximum voltage.
4. Currents are measured at $85^{\circ} \mathrm{C}$ junction temperature.
5. Software default selection highlighted in gray.


Figure 2-118•AC Loading
Table 2-108• AC Waveforms, Measuring Points, and Capacitive Loads

| Input Low (V) | Input High (V) | Measuring Point* (V) | VREF (typ.) (V) | C $_{\text {LOAD }}$ (pF) |
| :--- | :---: | :---: | :---: | :---: |
| 0 | 2.5 | 1.2 | - | 35 |

Note: $\quad$ *Measuring point $=V_{\text {trip }}$. See Table 2-87 on page 2-168 for a complete table of trip points.
$\qquad$

## Timing Characteristics

Table 2-109 • 2.5 V LVCMOS Low Slew
Commercial Temperature Range Conditions: $\mathrm{T}_{\mathrm{J}}=70^{\circ} \mathrm{C}$, Worst-Case VCC $=1.425 \mathrm{~V}$, Worst-Case VCCI $=2.3 \mathrm{~V}$ Applicable to Pro I/Os

| Drive Strength | Speed Grade | $t_{\text {dout }}$ | $\mathrm{t}_{\mathrm{DP}}$ | $\mathrm{t}_{\text {DIN }}$ | $\mathrm{t}_{\mathrm{PY}}$ | $\mathrm{t}_{\text {PYS }}$ | teout | $\mathrm{t}_{\mathrm{zL}}$ | $\mathrm{t}_{\mathrm{zH}}$ | $\mathrm{t}_{\mathrm{Lz}}$ | $\mathrm{t}_{\mathrm{HZ}}$ | $\mathrm{t}_{\mathrm{zLS}}$ | $\mathrm{t}_{\mathrm{zHS}}$ | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| 4 mA | Std. | 0.60 | 12.00 | 0.04 | 1.51 | 1.66 | 0.43 | 12.23 | 11.61 | 2.72 | 2.20 | 14.46 | 13.85 | ns |
|  | -1 | 0.51 | 10.21 | 0.04 | 1.29 | 1.41 | 0.36 | 10.40 | 9.88 | 2.31 | 1.87 | 12.30 | 11.78 | ns |
|  | -2 | 0.45 | 8.96 | 0.03 | 1.13 | 1.24 | 0.32 | 9.13 | 8.67 | 2.03 | 1.64 | 10.80 | 10.34 | ns |
| 8 mA | Std. | 0.60 | 8.73 | 0.04 | 1.51 | 1.66 | 0.43 | 8.89 | 8.01 | 3.10 | 2.93 | 11.13 | 10.25 | ns |
|  | -1 | 0.51 | 7.43 | 0.04 | 1.29 | 1.41 | 0.36 | 7.57 | 6.82 | 2.64 | 2.49 | 9.47 | 8.72 | ns |
|  | -2 | 0.45 | 6.52 | 0.03 | 1.13 | 1.24 | 0.32 | 6.64 | 5.98 | 2.32 | 2.19 | 8.31 | 7.65 | ns |
| 12 mA | Std. | 0.66 | 6.77 | 0.04 | 1.51 | 1.66 | 0.43 | 6.90 | 6.11 | 3.37 | 3.39 | 9.14 | 8.34 | ns |
|  | -1 | 0.56 | 5.76 | 0.04 | 1.29 | 1.41 | 0.36 | 5.87 | 5.20 | 2.86 | 2.89 | 7.77 | 7.10 | ns |
|  | -2 | 0.49 | 5.06 | 0.03 | 1.13 | 1.24 | 0.32 | 5.15 | 4.56 | 2.51 | 2.53 | 6.82 | 6.23 | ns |
| 16 mA | Std. | 0.66 | 6.31 | 0.04 | 1.51 | 1.66 | 0.43 | 6.42 | 5.73 | 3.42 | 3.52 | 8.66 | 7.96 | ns |
|  | -1 | 0.56 | 5.37 | 0.04 | 1.29 | 1.41 | 0.36 | 5.46 | 4.87 | 2.91 | 3.00 | 7.37 | 6.77 | ns |
|  | -2 | 0.49 | 4.71 | 0.03 | 1.13 | 1.24 | 0.32 | 4.80 | 4.28 | 2.56 | 2.63 | 6.47 | 5.95 | ns |
| 24 mA | Std. | 0.66 | 5.93 | 0.04 | 1.51 | 1.66 | 0.43 | 6.04 | 5.70 | 3.49 | 4.00 | 8.28 | 7.94 | ns |
|  | -1 | 0.56 | 5.05 | 0.04 | 1.29 | 1.41 | 0.36 | 5.14 | 4.85 | 2.97 | 3.40 | 7.04 | 6.75 | ns |
|  | -2 | 0.49 | 4.43 | 0.03 | 1.13 | 1.24 | 0.32 | 4.51 | 4.26 | 2.61 | 2.99 | 6.18 | 5.93 | ns |

Note: For the derating values at specific junction temperature and voltage supply levels, refer to Table 3-7 on page 3-9.

Table 2-110 • 2.5 V LVCMOS High Slew
Commercial Temperature Range Conditions: $\mathrm{T}_{\mathrm{J}}=70^{\circ} \mathrm{C}$, Worst-Case VCC $=1.425 \mathrm{~V}$, Worst-Case VCCI $=2.3 \mathrm{~V}$ Applicable to Pro I/Os

| Drive Strength | Speed Grade | $\mathrm{t}_{\text {DOUT }}$ | $\mathrm{t}_{\mathrm{DP}}$ | $\mathrm{t}_{\text {DIN }}$ | $\mathrm{t}_{\mathrm{PY}}$ | $\mathrm{t}_{\text {PYS }}$ | $\mathrm{t}_{\text {EOUT }}$ | $\mathrm{t}_{\mathrm{zL}}$ | $\mathrm{t}_{\mathrm{zH}}$ | $\mathrm{t}_{\text {Lz }}$ | $\mathrm{t}_{\mathrm{Hz}}$ | $\mathrm{t}_{\mathrm{zLS}}$ | $\mathrm{t}_{\mathrm{zHS}}$ | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| 4 mA | Std. | 0.60 | 8.82 | 0.04 | 1.51 | 1.66 | 0.43 | 8.13 | 8.82 | 2.72 | 2.29 | 10.37 | 11.05 | ns |
|  | -1 | 0.51 | 7.50 | 0.04 | 1.29 | 1.41 | 0.36 | 6.92 | 7.50 | 2.31 | 1.95 | 8.82 | 9.40 | ns |
|  | -2 | 0.45 | 6.58 | 0.03 | 1.13 | 1.24 | 0.32 | 6.07 | 6.58 | 2.03 | 1.71 | 7.74 | 8.25 | ns |
| 8 mA | Std. | 0.60 | 5.27 | 0.04 | 1.51 | 1.66 | 0.43 | 5.27 | 5.27 | 3.10 | 3.03 | 7.50 | 7.51 | ns |
|  | -1 | 0.51 | 4.48 | 0.04 | 1.29 | 1.41 | 0.36 | 4.48 | 4.48 | 2.64 | 2.58 | 6.38 | 6.38 | ns |
|  | -2 | 0.45 | 3.94 | 0.03 | 1.13 | 1.24 | 0.32 | 3.93 | 3.94 | 2.32 | 2.26 | 5.60 | 5.61 | ns |
| 12 mA | Std. | 0.66 | 3.74 | 0.04 | 1.51 | 1.66 | 0.43 | 3.81 | 3.49 | 3.37 | 3.49 | 6.05 | 5.73 | ns |
|  | -1 | 0.56 | 3.18 | 0.04 | 1.29 | 1.41 | 0.36 | 3.24 | 2.97 | 2.86 | 2.97 | 5.15 | 4.87 | ns |
|  | -2 | 0.49 | 2.80 | 0.03 | 1.13 | 1.24 | 0.32 | 2.85 | 2.61 | 2.51 | 2.61 | 4.52 | 4.28 | ns |
| 16 mA | Std. | 0.66 | 3.53 | 0.04 | 1.51 | 1.66 | 0.43 | 3.59 | 3.12 | 3.42 | 3.62 | 5.83 | 5.35 | ns |
|  | -1 | 0.56 | 3.00 | 0.04 | 1.29 | 1.41 | 0.36 | 3.06 | 2.65 | 2.91 | 3.08 | 4.96 | 4.55 | ns |
|  | -2 | 0.49 | 2.63 | 0.03 | 1.13 | 1.24 | 0.32 | 2.68 | 2.33 | 2.56 | 2.71 | 4.35 | 4.00 | ns |
| 24 mA | Std. | 0.66 | 3.26 | 0.04 | 1.51 | 1.66 | 0.43 | 3.32 | 2.48 | 3.49 | 4.11 | 5.56 | 4.72 | ns |
|  | -1 | 0.56 | 2.77 | 0.04 | 1.29 | 1.41 | 0.36 | 2.83 | 2.11 | 2.97 | 3.49 | 4.73 | 4.01 | ns |
|  | -2 | 0.49 | 2.44 | 0.03 | 1.13 | 1.24 | 0.32 | 2.48 | 1.85 | 2.61 | 3.07 | 4.15 | 3.52 | ns |

Note: For the derating values at specific junction temperature and voltage supply levels, refer to Table 3-7 on page 3-9.
$\qquad$

Table 2-111 • 2.5 V LVCMOS Low Slew
Commercial Temperature Range Conditions: $\mathrm{T}_{\mathrm{J}}=70^{\circ} \mathrm{C}$, Worst-Case VCC $=1.425 \mathrm{~V}$, Worst-Case VCCI $=2.3 \mathrm{~V}$
Applicable to Advanced IOs


Note: For the derating values at specific junction temperature and voltage supply levels, refer to Table 3-7 on page 3-9.

Actel Fusion Family of Mixed Signal FPGAs

Table 2-112 • 2.5 V LVCMOS High Slew
Commercial Temperature Range Conditions: $\mathrm{T}_{\mathrm{J}}=70^{\circ} \mathrm{C}$, Worst-Case VCC $=1.425 \mathrm{~V}$,
Worst-Case VCCI $=2.3 \mathrm{~V}$
Applicable to Advanced I/Os

| Drive Strength | Speed Grade | $\mathrm{t}_{\text {DOUT }}$ | $t_{\text {DP }}$ | $\mathrm{t}_{\text {DIN }}$ | $\mathrm{t}_{\mathrm{PY}}$ | $\mathrm{t}_{\text {EOUT }}$ | $\mathrm{t}_{\mathrm{zL}}$ | $\mathrm{t}_{\mathrm{zH}}$ | $\mathrm{t}_{\mathrm{Lz}}$ | $\mathrm{t}_{\mathrm{HZ}}$ | $\mathrm{t}_{\mathrm{zLS}}$ | $\mathrm{t}_{\mathrm{zHS}}$ | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| 4 mA | Std. | 0.66 | 8.66 | 0.04 | 1.31 | 0.43 | 7.83 | 8.66 | 2.68 | 2.30 | 10.07 | 10.90 | ns |
|  | -1 | 0.56 | 7.37 | 0.04 | 1.11 | 0.36 | 6.66 | 7.37 | 2.28 | 1.96 | 8.56 | 9.27 | ns |
|  | -2 | 0.49 | 6.47 | 0.03 | 0.98 | 0.32 | 5.85 | 6.47 | 2.00 | 1.72 | 7.52 | 8.14 | ns |
| 8 mA | Std. | 0.66 | 5.17 | 0.04 | 1.31 | 0.43 | 5.04 | 5.17 | 3.05 | 3.00 | 7.27 | 7.40 | ns |
|  | -1 | 0.56 | 4.39 | 0.04 | 1.11 | 0.36 | 4.28 | 4.39 | 2.59 | 2.55 | 6.19 | 6.30 | ns |
|  | -2 | 0.49 | 3.86 | 0.03 | 0.98 | 0.32 | 3.76 | 3.86 | 2.28 | 2.24 | 5.43 | 5.53 | ns |
| 12 mA | Std. | 0.66 | 3.56 | 0.04 | 1.31 | 0.43 | 3.63 | 3.43 | 3.30 | 3.44 | 5.86 | 5.67 | ns |
|  | -1 | 0.56 | 3.03 | 0.04 | 1.11 | 0.36 | 3.08 | 2.92 | 2.81 | 2.92 | 4.99 | 4.82 | ns |
|  | -2 | 0.49 | 2.66 | 0.03 | 0.98 | 0.32 | 2.71 | 2.56 | 2.47 | 2.57 | 4.38 | 4.23 | ns |
| 16 mA | Std. | 0.66 | 3.35 | 0.04 | 1.31 | 0.43 | 3.41 | 3.06 | 3.36 | 3.55 | 5.65 | 5.30 | ns |
|  | -1 | 0.56 | 2.85 | 0.04 | 1.11 | 0.36 | 2.90 | 2.60 | 2.86 | 3.02 | 4.81 | 4.51 | ns |
|  | -2 | 0.49 | 2.50 | 0.03 | 0.98 | 0.32 | 2.55 | 2.29 | 2.51 | 2.65 | 4.22 | 3.96 | ns |
| 24 mA | Std. | 0.66 | 3.56 | 0.04 | 1.31 | 0.43 | 3.63 | 3.43 | 3.30 | 3.44 | 5.86 | 5.67 | ns |
|  | -1 | 0.56 | 3.03 | 0.04 | 1.11 | 0.36 | 3.08 | 2.92 | 2.81 | 2.92 | 4.99 | 4.82 | ns |
|  | -2 | 0.49 | 2.66 | 0.03 | 0.98 | 0.32 | 2.71 | 2.56 | 2.47 | 2.57 | 4.38 | 4.23 | ns |

Note: For the derating values at specific junction temperature and voltage supply levels, refer to Table 3-7 on page 3-9.

Table 2-113 • 2.5 V LVCMOS Low Slew
Commercial Temperature Range Conditions: $\mathrm{T}_{\mathrm{J}}=70^{\circ} \mathrm{C}$, Worst-Case VCC $=1.425 \mathrm{~V}$, Worst-Case VCCI $=2.3 \mathrm{~V}$
Applicable to Standard I/Os

| Drive Strength | Speed Grade | $\mathrm{t}_{\text {DOUT }}$ | $\mathrm{t}_{\mathrm{DP}}$ | $\mathrm{t}_{\text {DIN }}$ | $\mathrm{t}_{\mathrm{PY}}$ | $\mathrm{t}_{\text {EOUT }}$ | $\mathrm{t}_{\mathrm{zL}}$ | $\mathrm{t}_{\mathrm{zH}}$ | $\mathrm{t}_{\mathrm{Lz}}$ | $\mathrm{t}_{\mathrm{Hz}}$ | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| 2 mA | Std. | 0.66 | 11.00 | 0.04 | 1.29 | 0.43 | 10.37 | 11.00 | 2.03 | 1.83 | ns |
|  | -1 | 0.56 | 9.35 | 0.04 | 1.10 | 0.36 | 8.83 | 9.35 | 1.73 | 1.56 | ns |
|  | -2 | 0.49 | 8.21 | 0.03 | 0.96 | 0.32 | 7.75 | 8.21 | 1.52 | 1.37 | ns |
| 4 mA | Std. | 0.66 | 11.00 | 0.04 | 1.29 | 0.43 | 10.37 | 11.00 | 2.03 | 1.83 | ns |
|  | -1 | 0.56 | 9.35 | 0.04 | 1.10 | 0.36 | 8.83 | 9.35 | 1.73 | 1.56 | ns |
|  | -2 | 0.49 | 8.21 | 0.03 | 0.96 | 0.32 | 7.75 | 8.21 | 1.52 | 1.37 | ns |
| 6 mA | Std. | 0.66 | 7.50 | 0.04 | 1.29 | 0.43 | 7.36 | 7.50 | 2.39 | 2.46 | ns |
|  | -1 | 0.56 | 6.38 | 0.04 | 1.10 | 0.36 | 6.26 | 6.38 | 2.03 | 2.10 | ns |
|  | -2 | 0.49 | 5.60 | 0.03 | 0.96 | 0.32 | 5.49 | 5.60 | 1.78 | 1.84 | ns |
| 8 mA | Std. | 0.66 | 7.50 | 0.04 | 1.29 | 0.43 | 7.36 | 7.50 | 2.39 | 2.46 | ns |
|  | -1 | 0.56 | 6.38 | 0.04 | 1.10 | 0.36 | 6.26 | 6.38 | 2.03 | 2.10 | ns |
|  | -2 | 0.49 | 5.60 | 0.03 | 0.96 | 0.32 | 5.49 | 5.60 | 1.78 | 1.84 | ns |

Note: For the derating values at specific junction temperature and voltage supply levels, refer to Table 3-7 on page 3-9.
$\qquad$

Table 2-114 • 2.5 V LVCMOS High Slew
Commercial Temperature Range Conditions: $\mathrm{T}_{\mathrm{J}}=70^{\circ} \mathrm{C}$, Worst-Case VCC $=1.425 \mathrm{~V}$,
Worst-Case VCCI $=2.3 \mathrm{~V}$
Applicable to Standard I/Os

| Drive Strength | Speed Grade | $t_{\text {DOUT }}$ | $\mathrm{t}_{\mathrm{DP}}$ | $\mathrm{t}_{\text {DIN }}$ | $t_{\text {PY }}$ | $\mathrm{t}_{\text {EOUT }}$ | $\mathrm{t}_{\mathrm{zL}}$ | $\mathrm{t}_{\mathrm{zH}}$ | $\mathrm{t}_{\mathrm{Lz}}$ | $\mathrm{t}_{\mathrm{Hz}}$ | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| 2 mA | Std. | 0.66 | 8.20 | 0.04 | 1.29 | 0.43 | 7.24 | 8.20 | 2.03 | 1.91 | ns |
|  | -1 | 0.56 | 6.98 | 0.04 | 1.10 | 0.36 | 6.16 | 6.98 | 1.73 | 1.62 | ns |
|  | -2 | 0.49 | 6.13 | 0.03 | 0.96 | 0.32 | 5.41 | 6.13 | 1.52 | 1.43 | ns |
| 4 mA | Std. | 0.66 | 8.20 | 0.04 | 1.29 | 0.43 | 7.24 | 8.20 | 2.03 | 1.91 | ns |
|  | -1 | 0.56 | 6.98 | 0.04 | 1.10 | 0.36 | 6.16 | 6.98 | 1.73 | 1.62 | ns |
|  | -2 | 0.49 | 6.13 | 0.03 | 0.96 | 0.32 | 5.41 | 6.13 | 1.52 | 1.43 | ns |
| 6 mA | Std. | 0.66 | 4.77 | 0.04 | 1.29 | 0.43 | 4.55 | 4.77 | 2.38 | 2.55 | ns |
|  | -1 | 0.56 | 4.05 | 0.04 | 1.10 | 0.36 | 3.87 | 4.05 | 2.03 | 2.17 | ns |
|  | -2 | 0.49 | 3.56 | 0.03 | 0.96 | 0.32 | 3.40 | 3.56 | 1.78 | 1.91 | ns |
| 8 mA | Std. | 0.66 | 4.77 | 0.04 | 1.29 | 0.43 | 4.55 | 4.77 | 2.38 | 2.55 | ns |
|  | -1 | 0.56 | 4.05 | 0.04 | 1.10 | 0.36 | 3.87 | 4.05 | 2.03 | 2.17 | ns |
|  | -2 | 0.49 | 3.56 | 0.03 | 0.96 | 0.32 | 3.40 | 3.56 | 1.78 | 1.91 | ns |

Note: For the derating values at specific junction temperature and voltage supply levels, refer to Table 3-7 on page 3-9.
$\qquad$

### 1.8 V LVCMOS

Low-Voltage CMOS for 1.8 V is an extension of the LVCMOS standard (JESD8-5) used for generalpurpose 1.8 V applications. It uses a 1.8 V input buffer and push-pull output buffer.

Table 2-115 • Minimum and Maximum DC Input and Output Levels

| 1.8 V |  |  |  |  |  |  |  |  |  |  |  |  |
| :--- | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| LVCMOS | VIL |  | VIH |  | VOL | VOH | $\mathrm{I}_{\mathrm{OL}}$ | $\mathrm{I}_{\mathrm{OH}}$ | $\mathrm{I}_{\mathrm{OSL}}$ | $\mathrm{I}_{\mathrm{OSH}}$ | $\mathrm{I}_{\mathrm{IL}} \mathbf{I}^{\mathbf{1}}$ | $\mathrm{I}_{\mathrm{IH}^{2}}$ |
| Drive <br> Strength | Min. <br> V | Max. <br> V | Min. <br> V | Max. <br> V | Max. <br> V | Min. <br> V | mA | mA | Max. <br> $\mathrm{mA}^{3}$ | Max. <br> $\mathrm{mA}^{3}$ | ${\mu A^{4}}$ | $\mu \mathrm{\mu A}^{4}$ |

## Applicable to Pro I/O Banks

| 2 mA | -0.3 | $0.35{ }^{*} \mathrm{VCCI}$ | $0.65{ }^{*} \mathrm{VCCI}$ | 3.6 | 0.45 | $\mathrm{VCCI}-0.45$ | 2 | 2 | 11 | 9 | 10 | 10 |
| :--- | :---: | :--- | :--- | :--- | :--- | :--- | :--- | :--- | :--- | :--- | :--- | :--- |
| 4 mA | -0.3 | $0.35{ }^{*} \mathrm{VCCI}$ | $0.65{ }^{*} \mathrm{VCCI}$ | 3.6 | 0.45 | $\mathrm{VCCI}-0.45$ | 4 | 4 | 22 | 17 | 10 | 10 |
| 6 mA | -0.3 | $0.35{ }^{*} \mathrm{VCCI}$ | $0.65{ }^{*} \mathrm{VCCI}$ | 3.6 | 0.45 | $\mathrm{VCCI}-0.45$ | 6 | 6 | 44 | 35 | 10 | 10 |
| 8 mA | -0.3 | $0.35{ }^{*} \mathrm{VCCI}$ | $0.65{ }^{*} \mathrm{VCCI}$ | 3.6 | 0.45 | $\mathrm{VCCI}-0.45$ | 8 | 8 | 51 | 45 | 10 | 10 |
| 12 mA | -0.3 | $0.35{ }^{*} \mathrm{VCCI}$ | $0.65{ }^{*} \mathrm{VCCI}$ | 3.6 | 0.45 | $\mathrm{VCCI}-0.45$ | 12 | 12 | 74 | 91 | 10 | 10 |
| 16 mA | -0.3 | $0.35{ }^{*} \mathrm{VCCI}$ | $0.65{ }^{*} \mathrm{VCCI}$ | 3.6 | 0.45 | $\mathrm{VCCI}-0.45$ | 16 | 16 | 74 | 91 | 10 | 10 |

## Applicable to Advanced I/O Banks

| 2 mA | -0.3 | $0.35{ }^{*} \mathrm{VCCI}$ | $0.65 * \mathrm{VCCI}$ | 1.9 | 0.45 | $\mathrm{VCCI}-0.45$ | 2 | 2 | 11 | 9 | 10 | 10 |
| :--- | :---: | :--- | :--- | :--- | :--- | :--- | :--- | :--- | :--- | :--- | :--- | :--- | :--- |
| 4 mA | -0.3 | $0.35^{*} \mathrm{VCCI}$ | $0.65{ }^{*} \mathrm{VCCI}$ | 1.9 | 0.45 | $\mathrm{VCCI}-0.45$ | 4 | 4 | 22 | 17 | 10 | 10 |
| 6 mA | -0.3 | $0.35{ }^{*} \mathrm{VCCI}$ | $0.65{ }^{*} \mathrm{VCCI}$ | 1.9 | 0.45 | $\mathrm{VCCI}-0.45$ | 6 | 6 | 44 | 35 | 10 | 10 |
| 8 mA | -0.3 | $0.35{ }^{*} \mathrm{VCCI}$ | $0.65{ }^{*} \mathrm{VCCI}$ | 1.9 | 0.45 | $\mathrm{VCCI}-0.45$ | 8 | 8 | 51 | 45 | 10 | 10 |
| 12 mA | -0.3 | $0.35{ }^{*} \mathrm{VCCI}$ | $0.65{ }^{*} \mathrm{VCCI}$ | 1.9 | 0.45 | $\mathrm{VCCI}-0.45$ | 12 | 12 | 74 | 91 | 10 | 10 |
| 16 mA | -0.3 | $0.35{ }^{*} \mathrm{VCCI}$ | $0.65{ }^{*} \mathrm{VCCI}$ | 1.9 | 0.45 | $\mathrm{VCCI}-0.45$ | 16 | 16 | 74 | 91 | 10 | 10 |

## Applicable to Standard I/O Banks

| 2 mA | -0.3 | $0.35 * \mathrm{VCCI}$ | $0.65 * \mathrm{VCCI}$ | 3.6 | 0.45 | $\mathrm{VCCI}-0.45$ | 2 | 2 | 11 | 9 | 10 | 10 |
| :--- | :--- | :--- | :--- | :--- | :--- | :--- | :--- | :--- | :--- | :--- | :--- | :--- |
| 4 mA | -0.3 | $0.35 * \mathrm{VCCI}$ | $0.65 * \mathrm{VCCI}$ | 3.6 | 0.45 | $\mathrm{VCCI}-0.45$ | 4 | 4 | 22 | 17 | 10 | 10 |

Notes:

1. $I_{\text {IL }}$ is the input leakage current per I/O pin over recommended operation conditions where $-0.3 \mathrm{~V}<\mathrm{VIN}<$ VIL.
2. $I_{I H}$ is the input leakage current per I/O pin over recommended operating conditions VIH < VIN < VCCI. Input current is larger when operating outside recommended ranges.
3. Currents are measured at high temperature $\left(100^{\circ} \mathrm{C}\right.$ junction temperature) and maximum voltage.
4. Currents are measured at $85^{\circ} \mathrm{C}$ junction temperature.
5. Software default selection highlighted in gray.


Figure 2-119•AC Loading
Table 2-116 • AC Waveforms, Measuring Points, and Capacitive Loads

| Input Low (V) | Input Low (V) | Measuring Point* (V) | VREF (typ.) (V) | C $_{\text {LOAD (pF) }}$ |
| :--- | :---: | :---: | :---: | :---: |
| 0 | 1.8 | 0.9 | - | 35 |

Note: *Measuring point $=V_{\text {trip }}$. See Table 2-87 on page 2-168 for a complete table of trip points.
$\qquad$

## Timing Characteristics

Table 2-117•1.8 V LVCMOS Low Slew
Commercial Temperature Range Conditions: $\mathrm{T}_{\mathrm{J}}=70^{\circ} \mathrm{C}$, Worst-Case VCC $=1.425 \mathrm{~V}$,
Worst-Case VCCI =1.7 V
Applicable to Pro I/Os

| Drive Strength | Speed Grade | $\mathrm{t}_{\text {DOUT }}$ | $\mathrm{t}_{\mathrm{DP}}$ | $\mathrm{t}_{\text {DIN }}$ | $\mathrm{t}_{\mathrm{PY}}$ | $\mathrm{t}_{\text {PYS }}$ | $\mathrm{t}_{\text {EOUT }}$ | $\mathrm{t}_{\mathrm{zL}}$ | $\mathrm{t}_{\mathrm{zH}}$ | $\mathrm{t}_{\mathrm{Lz}}$ | $\mathrm{t}_{\mathrm{HZ}}$ | $\mathrm{t}_{\mathrm{zLS}}$ | $\mathrm{t}_{\text {zHS }}$ | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| 2 mA | Std. | 0.66 | 15.84 | 0.04 | 1.45 | 1.91 | 0.43 | 15.65 | 15.84 | 2.78 | 1.58 | 17.89 | 18.07 | ns |
|  | -1 | 0.56 | 13.47 | 0.04 | 1.23 | 1.62 | 0.36 | 13.31 | 13.47 | 2.37 | 1.35 | 15.22 | 15.37 | ns |
|  | -2 | 0.49 | 11.83 | 0.03 | 1.08 | 1.42 | 0.32 | 11.69 | 11.83 | 2.08 | 1.18 | 13.36 | 13.50 | ns |
| 4 mA | Std. | 0.66 | 11.39 | 0.04 | 1.45 | 1.91 | 0.43 | 11.60 | 10.76 | 3.26 | 2.77 | 13.84 | 12.99 | ns |
|  | -1 | 0.56 | 9.69 | 0.04 | 1.23 | 1.62 | 0.36 | 9.87 | 9.15 | 2.77 | 2.36 | 11.77 | 11.05 | ns |
|  | -2 | 0.49 | 8.51 | 0.03 | 1.08 | 1.42 | 0.32 | 8.66 | 8.03 | 2.43 | 2.07 | 10.33 | 9.70 | ns |
| 8 mA | Std. | 0.66 | 8.97 | 0.04 | 1.45 | 1.91 | 0.43 | 9.14 | 8.10 | 3.57 | 3.36 | 11.37 | 10.33 | ns |
|  | -1 | 0.56 | 7.63 | 0.04 | 1.23 | 1.62 | 0.36 | 7.77 | 6.89 | 3.04 | 2.86 | 9.67 | 8.79 | ns |
|  | -2 | 0.49 | 6.70 | 0.03 | 1.08 | 1.42 | 0.32 | 6.82 | 6.05 | 2.66 | 2.51 | 8.49 | 7.72 | ns |
| 12 mA | Std. | 0.66 | 8.35 | 0.04 | 1.45 | 1.91 | 0.43 | 8.50 | 7.59 | 3.64 | 3.52 | 10.74 | 9.82 | ns |
|  | -1 | 0.56 | 7.10 | 0.04 | 1.23 | 1.62 | 0.36 | 7.23 | 6.45 | 3.10 | 3.00 | 9.14 | 8.35 | ns |
|  | -2 | 0.49 | 6.24 | 0.03 | 1.08 | 1.42 | 0.32 | 6.35 | 5.66 | 2.72 | 2.63 | 8.02 | 7.33 | ns |
| 16 mA | Std. | 0.66 | 7.94 | 0.04 | 1.45 | 1.91 | 0.43 | 8.09 | 7.56 | 3.74 | 4.11 | 10.32 | 9.80 | ns |
|  | -1 | 0.56 | 6.75 | 0.04 | 1.23 | 1.62 | 0.36 | 6.88 | 6.43 | 3.18 | 3.49 | 8.78 | 8.33 | ns |
|  | -2 | 0.49 | 5.93 | 0.03 | 1.08 | 1.42 | 0.32 | 6.04 | 5.65 | 2.79 | 3.07 | 7.71 | 7.32 | ns |

Note: For the derating values at specific junction temperature and voltage supply levels, refer to Table 3-7 on page 3-9.
$\qquad$

Table 2-118•1.8 V LVCMOS High Slew
Commercial Temperature Range Conditions: $\mathrm{T}_{\mathrm{J}}=70^{\circ} \mathrm{C}$, Worst-Case VCC $=1.425 \mathrm{~V}$, Worst-Case VCCI $=1.7 \mathrm{~V}$
Applicable to Pro I/Os

| Drive Strength | Speed Grade | $\mathrm{t}_{\text {dout }}$ | $\mathrm{t}_{\mathrm{DP}}$ | $\mathrm{t}_{\text {DIN }}$ | $\mathrm{t}_{\mathrm{PY}}$ | $\mathrm{t}_{\text {PYS }}$ | $\mathrm{t}_{\text {EOUT }}$ | $\mathrm{t}_{\mathrm{zL}}$ | $\mathrm{t}_{\mathrm{zH}}$ | $\mathrm{t}_{\mathrm{Lz}}$ | $\mathrm{t}_{\mathrm{Hz}}$ | $\mathrm{t}_{\mathrm{zLS}}$ | $\mathrm{t}_{\mathrm{zHS}}$ | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| 2 mA | Std. | 0.66 | 12.10 | 0.04 | 1.45 | 1.91 | 0.43 | 9.59 | 12.10 | 2.78 | 1.64 | 11.83 | 14.34 | ns |
|  | -1 | 0.56 | 10.30 | 0.04 | 1.23 | 1.62 | 0.36 | 8.16 | 10.30 | 2.37 | 1.39 | 10.06 | 12.20 | ns |
|  | -2 | 0.49 | 9.04 | 0.03 | 1.08 | 1.42 | 0.32 | 7.16 | 9.04 | 2.08 | 1.22 | 8.83 | 10.71 | ns |
| 4 mA | Std. | 0.66 | 7.05 | 0.04 | 1.45 | 1.91 | 0.43 | 6.20 | 7.05 | 3.25 | 2.86 | 8.44 | 9.29 | ns |
|  | -1 | 0.56 | 6.00 | 0.04 | 1.23 | 1.62 | 0.36 | 5.28 | 6.00 | 2.76 | 2.44 | 7.18 | 7.90 | ns |
|  | -2 | 0.49 | 5.27 | 0.03 | 1.08 | 1.42 | 0.32 | 4.63 | 5.27 | 2.43 | 2.14 | 6.30 | 6.94 | ns |
| 8 mA | Std. | 0.66 | 4.52 | 0.04 | 1.45 | 1.91 | 0.43 | 4.47 | 4.52 | 3.57 | 3.47 | 6.70 | 6.76 | ns |
|  | -1 | 0.56 | 3.85 | 0.04 | 1.23 | 1.62 | 0.36 | 3.80 | 3.85 | 3.04 | 2.95 | 5.70 | 5.75 | ns |
|  | -2 | 0.49 | 3.38 | 0.03 | 1.08 | 1.42 | 0.32 | 3.33 | 3.38 | 2.66 | 2.59 | 5.00 | 5.05 | ns |
| 12 mA | Std. | 0.66 | 4.12 | 0.04 | 1.45 | 1.91 | 0.43 | 4.20 | 3.99 | 3.63 | 3.62 | 6.43 | 6.23 | ns |
|  | -1 | 0.56 | 3.51 | 0.04 | 1.23 | 1.62 | 0.36 | 3.57 | 3.40 | 3.09 | 3.08 | 5.47 | 5.30 | ns |
|  | -2 | 0.49 | 3.08 | 0.03 | 1.08 | 1.42 | 0.32 | 3.14 | 2.98 | 2.71 | 2.71 | 4.81 | 4.65 | ns |
| 16 mA | Std. | 0.66 | 3.80 | 0.04 | 1.45 | 1.91 | 0.43 | 3.87 | 3.09 | 3.73 | 4.24 | 6.10 | 5.32 | ns |
|  | -1 | 0.56 | 3.23 | 0.04 | 1.23 | 1.62 | 0.36 | 3.29 | 2.63 | 3.18 | 3.60 | 5.19 | 4.53 | ns |
|  | -2 | 0.49 | 2.83 | 0.03 | 1.08 | 1.42 | 0.32 | 2.89 | 2.31 | 2.79 | 3.16 | 4.56 | 3.98 | ns |

Note: For the derating values at specific junction temperature and voltage supply levels, refer to Table 3-7 on page 3-9.

Table 2-119 • 1.8 V LVCMOS Low Slew
Commercial Temperature Range Conditions: $\mathrm{T}_{\mathrm{J}}=70^{\circ} \mathrm{C}$, Worst-Case VCC $=1.425 \mathrm{~V}$, Worst-Case VCCI $=1.7 \mathrm{~V}$
Applicable to Advanced I/Os

| Drive Strength | Speed Grade | $\mathrm{t}_{\text {DOUT }}$ | $\mathrm{t}_{\mathrm{DP}}$ | $t_{\text {DIN }}$ | $\mathrm{t}_{\mathrm{PY}}$ | $\mathrm{t}_{\text {EOUT }}$ | $\mathrm{t}_{\mathrm{zL}}$ | $\mathrm{t}_{\mathrm{zH}}$ | $\mathrm{t}_{\mathrm{Lz}}$ | $\mathrm{t}_{\mathrm{Hz}}$ | $\mathrm{t}_{\text {zLS }}$ | $\mathrm{t}_{\mathrm{zHS}}$ | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| 2 mA | Std. | 0.66 | 15.53 | 0.04 | 1.31 | 0.43 | 14.11 | 15.53 | 2.78 | 1.60 | 16.35 | 17.77 | ns |
|  | -1 | 0.56 | 13.21 | 0.04 | 1.11 | 0.36 | 12.01 | 13.21 | 2.36 | 1.36 | 13.91 | 15.11 | ns |
|  | $-2^{2}$ | 0.49 | 11.60 | 0.03 | 0.98 | 0.32 | 10.54 | 11.60 | 2.07 | 1.19 | 12.21 | 13.27 | ns |
| 4 mA | Std. | 0.66 | 10.48 | 0.04 | 1.31 | 0.43 | 10.41 | 10.48 | 3.23 | 2.73 | 12.65 | 12.71 | ns |
|  | -1 | 0.56 | 8.91 | 0.04 | 1.11 | 0.36 | 8.86 | 8.91 | 2.75 | 2.33 | 10.76 | 10.81 | ns |
|  | -2 | 0.49 | 7.82 | 0.03 | 0.98 | 0.32 | 7.77 | 7.82 | 2.41 | 2.04 | 9.44 | 9.49 | ns |
| 8 mA | Std. | 0.66 | 8.05 | 0.04 | 1.31 | 0.43 | 8.20 | 7.84 | 3.54 | 3.27 | 10.43 | 10.08 | ns |
|  | -1 | 0.56 | 6.85 | 0.04 | 1.11 | 0.36 | 6.97 | 6.67 | 3.01 | 2.78 | 8.88 | 8.57 | ns |
|  | -2 | 0.49 | 6.01 | 0.03 | 0.98 | 0.32 | 6.12 | 5.86 | 2.64 | 2.44 | 7.79 | 7.53 | ns |
| 12 mA | Std. | 0.66 | 7.50 | 0.04 | 1.31 | 0.43 | 7.64 | 7.30 | 3.61 | 3.41 | 9.88 | 9.53 | ns |
|  | -1 | 0.56 | 6.38 | 0.04 | 1.11 | 0.36 | 6.50 | 6.21 | 3.07 | 2.90 | 8.40 | 8.11 | ns |
|  | -2 | 0.49 | 5.60 | 0.03 | 0.98 | 0.32 | 5.71 | 5.45 | 2.69 | 2.55 | 7.38 | 7.12 | ns |
| 16 mA | Std. | 0.66 | 7.29 | 0.04 | 1.31 | 0.43 | 7.23 | 7.29 | 3.71 | 3.95 | 9.47 | 9.53 | ns |
|  | -1 | 0.56 | 6.20 | 0.04 | 1.11 | 0.36 | 6.15 | 6.20 | 3.15 | 3.36 | 8.06 | 8.11 | ns |
|  | -2 | 0.49 | 5.45 | 0.03 | 0.98 | 0.32 | 5.40 | 5.45 | 2.77 | 2.95 | 7.07 | 7.12 | ns |

Note: For the derating values at specific junction temperature and voltage supply levels, refer to Table 3-7 on page 3-9.

Actel Fusion Family of Mixed Signal FPGAs

Table 2-120 • 1.8 V LVCMOS High Slew
Commercial Temperature Range Conditions: $\mathrm{T}_{\mathrm{J}}=70^{\circ} \mathrm{C}$, Worst-Case VCC $=1.425 \mathrm{~V}$, Worst-Case VCCI =1.7 V
Applicable to Advanced I/Os

| Drive Strength | Speed Grade | $\mathrm{t}_{\text {DOUT }}$ | $\mathrm{t}_{\mathrm{DP}}$ | $\mathrm{t}_{\text {DIN }}$ | $\mathrm{t}_{\mathrm{PY}}$ | $\mathrm{t}_{\text {EOUT }}$ | $\mathrm{t}_{\mathrm{zL}}$ | $\mathrm{t}_{\mathrm{zH}}$ | $\mathrm{t}_{\mathrm{Lz}}$ | $\mathrm{t}_{\mathrm{Hz}}$ | $\mathrm{t}_{\mathrm{zLS}}$ | $\mathrm{t}_{\text {zHS }}$ | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| 2 mA | Std. | 0.66 | 11.86 | 0.04 | 1.22 | 0.43 | 9.14 | 11.86 | 2.77 | 1.66 | 11.37 | 14.10 | ns |
|  | -1 | 0.56 | 10.09 | 0.04 | 1.04 | 0.36 | 7.77 | 10.09 | 2.36 | 1.41 | 9.67 | 11.99 | ns |
|  | -2 | 0.49 | 8.86 | 0.03 | 0.91 | 0.32 | 6.82 | 8.86 | 2.07 | 1.24 | 8.49 | 10.53 | ns |
| 4 mA | Std. | 0.66 | 6.91 | 0.04 | 1.22 | 0.43 | 5.86 | 6.91 | 3.22 | 2.84 | 8.10 | 9.15 | ns |
|  | -1 | 0.56 | 5.88 | 0.04 | 1.04 | 0.36 | 4.99 | 5.88 | 2.74 | 2.41 | 6.89 | 7.78 | ns |
|  | -2 | 0.49 | 5.16 | 0.03 | 0.91 | 0.32 | 4.38 | 5.16 | 2.41 | 2.12 | 6.05 | 6.83 | ns |
| 8 mA | Std. | 0.66 | 4.45 | 0.04 | 1.22 | 0.43 | 4.18 | 4.45 | 3.53 | 3.38 | 6.42 | 6.68 | ns |
|  | -1 | 0.56 | 3.78 | 0.04 | 1.04 | 0.36 | 3.56 | 3.78 | 3.00 | 2.88 | 5.46 | 5.69 | ns |
|  | -2 | 0.49 | 3.32 | 0.03 | 0.91 | 0.32 | 3.12 | 3.32 | 2.64 | 2.53 | 4.79 | 4.99 | ns |
| 12 mA | Std. | 0.66 | 3.92 | 0.04 | 1.22 | 0.43 | 3.93 | 3.92 | 3.60 | 3.52 | 6.16 | 6.16 | ns |
|  | -1 | 0.56 | 3.34 | 0.04 | 1.04 | 0.36 | 3.34 | 3.34 | 3.06 | 3.00 | 5.24 | 5.24 | ns |
|  | -2 | 0.49 | 2.93 | 0.03 | 0.91 | 0.32 | 2.93 | 2.93 | 2.69 | 2.63 | 4.60 | 4.60 | ns |
| 16 mA | Std. | 0.66 | 3.53 | 0.04 | 1.22 | 0.43 | 3.60 | 3.04 | 3.70 | 4.08 | 5.84 | 5.28 | ns |
|  | -1 | 0.56 | 3.01 | 0.04 | 1.04 | 0.36 | 3.06 | 2.59 | 3.15 | 3.47 | 4.96 | 4.49 | ns |
|  | -2 | 0.49 | 2.64 | 0.03 | 0.91 | 0.32 | 2.69 | 2.27 | 2.76 | 3.05 | 4.36 | 3.94 | ns |

Note: For the derating values at specific junction temperature and voltage supply levels, refer to Table 3-7 on page 3-9.

Table 2-121•1.8 V LVCMOS Low Slew
Commercial Temperature Range Conditions: $\mathrm{T}_{\mathrm{J}}=70^{\circ} \mathrm{C}$, Worst-Case VCC $=1.425 \mathrm{~V}$,
Worst-Case VCCI $=1.7 \mathrm{~V}$
Applicable to Standard I/Os

| Drive Strength | Speed Grade | $\mathrm{t}_{\text {dout }}$ | $\mathrm{t}_{\mathrm{DP}}$ | $\mathrm{t}_{\text {DIN }}$ | $\mathrm{t}_{\mathrm{PY}}$ | $\mathrm{t}_{\text {EOUT }}$ | $\mathrm{t}_{\mathrm{ZL}}$ | $\mathrm{t}_{\mathrm{zH}}$ | $\mathrm{t}_{\mathrm{Lz}}$ | $\mathrm{t}_{\mathrm{Hz}}$ | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| 2 mA | Std. | 0.66 | 15.01 | 0.04 | 1.20 | 0.43 | 13.15 | 15.01 | 1.99 | 1.99 | ns |
|  | -1 | 0.56 | 12.77 | 0.04 | 1.02 | 0.36 | 11.19 | 12.77 | 1.70 | 1.70 | ns |
|  | -2 | 0.49 | 11.21 | 0.03 | 0.90 | 0.32 | 9.82 | 11.21 | 1.49 | 1.49 | ns |
| 4 mA | Std. | 0.66 | 10.10 | 0.04 | 1.20 | 0.43 | 9.55 | 10.10 | 2.41 | 2.37 | ns |
|  | -1 | 0.56 | 8.59 | 0.04 | 1.02 | 0.36 | 8.13 | 8.59 | 2.05 | 2.02 | ns |
|  | -2 | 0.49 | 7.54 | 0.03 | 0.90 | 0.32 | 7.13 | 7.54 | 1.80 | 1.77 | ns |

Note: For the derating values at specific junction temperature and voltage supply levels, refer to Table 3-7 on page 3-9.
$\qquad$

Table 2-122•1.8 V LVCMOS High Slew
Commercial Temperature Range Conditions: $\mathrm{T}_{\mathrm{J}}=70^{\circ} \mathrm{C}$, Worst-Case VCC $=1.425 \mathrm{~V}$, Worst-Case VCCI $=1.7 \mathrm{~V}$
Applicable to Standard I/Os

| Drive Strength | Speed Grade | $t_{\text {DOUT }}$ | $\mathrm{t}_{\mathrm{DP}}$ | $\mathrm{t}_{\text {DIN }}$ | $\mathrm{t}_{\mathrm{PY}}$ | $\mathrm{t}_{\text {EOUT }}$ | $\mathrm{t}_{\mathrm{zL}}$ | $\mathrm{t}_{\mathrm{zH}}$ | $\mathrm{t}_{\mathrm{Lz}}$ | $\mathrm{t}_{\mathrm{HZ}}$ | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| 2 mA | Std. | 0.66 | 11.21 | 0.04 | 1.20 | 0.43 | 8.53 | 11.21 | 1.99 | 1.21 | ns |
|  | -1 | 0.56 | 9.54 | 0.04 | 1.02 | 0.36 | 7.26 | 9.54 | 1.69 | 1.03 | ns |
|  | -2 | 0.49 | 8.37 | 0.03 | 0.90 | 0.32 | 6.37 | 8.37 | 1.49 | 0.90 | ns |
| 4 mA | Std. | 0.66 | 6.34 | 0.04 | 1.20 | 0.43 | 5.38 | 6.34 | 2.41 | 2.48 | ns |
|  | -1 | 0.56 | 5.40 | 0.04 | 1.02 | 0.36 | 4.58 | 5.40 | 2.05 | 2.11 | ns |
|  | -2 | 0.49 | 4.74 | 0.03 | 0.90 | 0.32 | 4.02 | 4.74 | 1.80 | 1.85 | ns |

Note: For the derating values at specific junction temperature and voltage supply levels, refer to Table 3-7 on page 3-9.
$\qquad$

### 1.5 V LVCMOS (JESD8-11)

Low-Voltage CMOS for 1.5 V is an extension of the LVCMOS standard (JESD8-5) used for generalpurpose 1.5 V applications. It uses a 1.5 V input buffer and push-pull output buffer.

Table 2-123•Minimum and Maximum DC Input and Output Levels

| 1.5 V <br> LVCMOS | VIL |  | $\mathrm{V}_{\mathbf{I H}}$ |  | VOL | $\mathrm{V}_{\mathrm{OH}}$ | $\mathrm{I}_{\mathrm{OL}}$ | IOH | IOSL | $\mathrm{l}_{\text {OSH }}$ | $\mathrm{IIL}^{1}$ | ${ }_{1 H}{ }^{2}$ |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Drive Strength | Min. V | Max. <br> V | Min. V | Max. <br> V | Max. V | Min. V | mA | mA | Max. $m A^{3}$ | Max. $m A^{3}$ | $\mu \mathrm{A}^{4}$ | $\mu A^{4}$ |

## Applicable to Pro I/O Banks

| 2 mA | -0.3 | 0.35 * VCCI | 0.65 * VCCI | 3.6 | 0.25 * VCCI | 0.75 * VCCI | 2 | 2 | 16 | 13 | 10 | 10 |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| 4 mA | -0.3 | 0.35 * VCCI | 0.65 * VCCI | 3.6 | 0.25 * VCCI | 0.75 * VCCI | 4 | 4 | 33 | 25 | 10 | 10 |
| 6 mA | -0.3 | 0.35 * VCCI | 0.65 * VCCI | 3.6 | 0.25 * VCCI | 0.75 * VCCI | 6 | 6 | 39 | 32 | 10 | 10 |
| 8 mA | -0.3 | 0.35 * VCCI | 0.65 * VCCI | 3.6 | 0.25 * VCCI | 0.75 * VCCI | 8 | 8 | 55 | 66 | 10 | 10 |
| 12 mA | -0.3 | 0.35 * VCCI | 0.65 * VCCI | 3.6 | 0.25 * VCCI | 0.75 * VCCI | 12 | 12 | 55 | 66 | 10 | 10 |

## Applicable to Advanced I/O Banks

| 2 mA | -0.3 | 0.35 * VCCI | 0.65 * VCCI | 1.575 | 0.25 * VCCI | 0.75 * VCCI | 2 | 2 | 16 | 13 | 10 | 10 |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| 4 mA | -0.3 | 0.35 * VCCI | 0.65 * VCCI | 1.575 | 0.25 * VCCI | 0.75 * VCCI | 4 | 4 | 33 | 25 | 10 | 10 |
| 6 mA | -0.3 | 0.35 * VCCI | 0.65 * VCCI | 1.575 | 0.25 * VCCI | 0.75 * VCCI | 6 | 6 | 39 | 32 | 10 | 10 |
| 8 mA | -0.3 | 0.35 * VCCI | 0.65 * VCCI | 1.575 | 0.25 * VCCI | 0.75 * VCCI | 8 | 8 | 55 | 66 | 10 | 10 |
| 12 mA | -0.3 | 0.35 * VCCI | 0.65 * VCCI | 1.575 | 0.25 * VCCI | 0.75 * VCCI | 12 | 12 | 55 | 66 | 10 | 10 |

Applicable to Pro I/O Banks

| 2 mA | -0.3 | $0.35 * \mathrm{VCCI}$ | $0.65 * \mathrm{VCCI}$ | 3.6 | $0.25 * \mathrm{VCCI}$ | $0.75{ }^{*} \mathrm{~V}_{\mathrm{CCI}}$ | 2 | 2 | 16 | 13 | 10 | 10 |
| :--- | :--- | :--- | :--- | :--- | :--- | :--- | :--- | :--- | :--- | :--- | :--- | :--- |

Notes:

1. $I_{\text {IL }}$ is the input leakage current per I/O pin over recommended operation conditions where $-0.3 \mathrm{~V}<$ VIN $<$ VIL.
2. $I_{I H}$ is the input leakage current per I/O pin over recommended operating conditions VIH < VIN < VCCI. Input current is larger when operating outside recommended ranges.
3. Currents are measured at high temperature $\left(100^{\circ} \mathrm{C}\right.$ junction temperature) and maximum voltage.
4. Currents are measured at $85^{\circ} \mathrm{C}$ junction temperature.
5. Software default selection highlighted in gray.


## Figure 2-120•AC Loading

Table 2-124•AC Waveforms, Measuring Points, and Capacitive Loads

| Input Low (V) | Input High (V) | Measuring Point* (V) | VREF (typ.) (V) | C LOAD (pF) $^{(0.5}$ |
| :--- | :---: | :---: | :---: | :---: |
| 0 | 1.5 | 0.75 | - | 35 |

Note: *Measuring point $=V_{\text {trip }}$. See Table 2-87 on page 2-168 for a complete table of trip points.

Device Architecture

## Timing Characteristics

Table 2-125 • 1.5 V LVCMOS Low Slew
Commercial Temperature Range Conditions: $\mathrm{T}_{\mathrm{J}}=70^{\circ} \mathrm{C}$, Worst-Case VCC $=1.425 \mathrm{~V}$, Worst-Case VCCI =1.4 V Applicable to Pro I/Os

| Drive Strength | Speed Grade | $\mathrm{t}_{\text {dout }}$ | $\mathrm{t}_{\mathrm{DP}}$ | $t_{\text {DIN }}$ | $\mathrm{t}_{\mathrm{PY}}$ | $\mathrm{t}_{\text {PYS }}$ | $\mathrm{t}_{\text {EOUT }}$ | $\mathrm{t}_{\mathrm{zL}}$ | $\mathrm{t}_{\mathrm{zH}}$ | $\mathrm{t}_{\mathrm{Lz}}$ | $\mathrm{t}_{\mathrm{Hz}}$ | $\mathrm{t}_{\mathrm{zLS}}$ | $\mathrm{t}_{\text {ZHS }}$ | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| 2 mA | Std. | 0.66 | 14.11 | 0.04 | 1.70 | 2.14 | 0.43 | 14.37 | 13.14 | 3.40 | 2.68 | 16.61 | 15.37 | ns |
|  | -1 | 0.56 | 12.00 | 0.04 | 1.44 | 1.82 | 0.36 | 12.22 | 11.17 | 2.90 | 2.28 | 14.13 | 13.08 | ns |
|  | -2 | 0.49 | 10.54 | 0.03 | 1.27 | 1.60 | 0.32 | 10.73 | 9.81 | 2.54 | 2.00 | 12.40 | 11.48 | ns |
| 4 mA | Std. | 0.66 | 11.23 | 0.04 | 1.70 | 2.14 | 0.43 | 11.44 | 9.87 | 3.77 | 3.36 | 13.68 | 12.10 | ns |
|  | -1 | 0.56 | 9.55 | 0.04 | 1.44 | 1.82 | 0.36 | 9.73 | 8.39 | 3.21 | 2.86 | 11.63 | 10.29 | ns |
|  | -2 | 0.49 | 8.39 | 0.03 | 1.27 | 1.60 | 0.32 | 8.54 | 7.37 | 2.81 | 2.51 | 10.21 | 9.04 | ns |
| 8 mA | Std. | 0.66 | 10.45 | 0.04 | 1.70 | 2.14 | 0.43 | 10.65 | 9.24 | 3.84 | 3.55 | 12.88 | 11.48 | ns |
|  | -1 | 0.56 | 8.89 | 0.04 | 1.44 | 1.82 | 0.36 | 9.06 | 7.86 | 3.27 | 3.02 | 10.96 | 9.76 | ns |
|  | -2 | 0.49 | 7.81 | 0.03 | 1.27 | 1.60 | 0.32 | 7.95 | 6.90 | 2.87 | 2.65 | 9.62 | 8.57 | ns |
| 12 mA | Std. | 0.66 | 10.02 | 0.04 | 1.70 | 2.14 | 0.43 | 10.20 | 9.23 | 3.97 | 4.22 | 12.44 | 11.47 | ns |
|  | -1 | 0.56 | 8.52 | 0.04 | 1.44 | 1.82 | 0.36 | 8.68 | 7.85 | 3.38 | 3.59 | 10.58 | 9.75 | ns |
|  | -2 | 0.49 | 7.48 | 0.03 | 1.27 | 1.60 | 0.32 | 7.62 | 6.89 | 2.97 | 3.15 | 9.29 | 8.56 | ns |

Note: For the derating values at specific junction temperature and voltage supply levels, refer to Table 3-7 on page 3-9.

Table 2-126 • 1.5 V LVCMOS High Slew
Commercial Temperature Range Conditions: $\mathrm{T}_{\mathrm{J}}=70^{\circ} \mathrm{C}$, Worst-Case VCC $=1.425 \mathrm{~V}$,
Worst-Case VCCI $=1.4 \mathrm{~V}$
Applicable to Pro I/Os

| Drive Strength | Speed Grade | $\mathrm{t}_{\text {DOUT }}$ | $t_{\text {DP }}$ | $\mathrm{t}_{\text {DIN }}$ | $\mathrm{t}_{\mathrm{PY}}$ | $\mathrm{t}_{\mathrm{PYS}}$ | $\begin{gathered} \mathrm{t}_{\mathrm{EOU}} \\ \mathrm{~T} \end{gathered}$ | $\mathrm{t}_{\mathrm{zL}}$ | $\mathrm{t}_{\mathrm{zH}}$ | $\mathrm{t}_{\mathrm{LZ}}$ | $\mathrm{t}_{\mathrm{HZ}}$ | $\mathrm{t}_{\mathrm{zLS}}$ | $\mathrm{t}_{\mathrm{zHS}}$ | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| 2 mA | Std. | 0.66 | 8.53 | 0.04 | 1.70 | 2.14 | 0.43 | 7.26 | 8.53 | 3.39 | 2.79 | 9.50 | 10.77 | ns |
|  | -1 | 0.56 | 7.26 | 0.04 | 1.44 | 1.82 | 0.36 | 6.18 | 7.26 | 2.89 | 2.37 | 8.08 | 9.16 | ns |
|  | -2 | 0.49 | 6.37 | 0.03 | 1.27 | 1.60 | 0.32 | 5.42 | 6.37 | 2.53 | 2.08 | 7.09 | 8.04 | ns |
| 4 mA | Std. | 0.66 | 5.41 | 0.04 | 1.70 | 2.14 | 0.43 | 5.22 | 5.41 | 3.75 | 3.48 | 7.45 | 7.65 | ns |
|  | -1 | 0.56 | 4.60 | 0.04 | 1.44 | 1.82 | 0.36 | 4.44 | 4.60 | 3.19 | 2.96 | 6.34 | 6.50 | ns |
|  | -2 | 0.49 | 4.04 | 0.03 | 1.27 | 1.60 | 0.32 | 3.89 | 4.04 | 2.80 | 2.60 | 5.56 | 5.71 | ns |
| 8 mA | Std. | 0.66 | 4.80 | 0.04 | 1.70 | 2.14 | 0.43 | 4.89 | 4.75 | 3.83 | 3.67 | 7.13 | 6.98 | ns |
|  | -1 | 0.56 | 4.09 | 0.04 | 1.44 | 1.82 | 0.36 | 4.16 | 4.04 | 3.26 | 3.12 | 6.06 | 5.94 | ns |
|  | -2 | 0.49 | 3.59 | 0.03 | 1.27 | 1.60 | 0.32 | 3.65 | 3.54 | 2.86 | 2.74 | 5.32 | 5.21 | ns |
| 12 mA | Std. | 0.66 | 4.42 | 0.04 | 1.70 | 2.14 | 0.43 | 4.50 | 3.62 | 3.96 | 4.37 | 6.74 | 5.86 | ns |
|  | -1 | 0.56 | 3.76 | 0.04 | 1.44 | 1.82 | 0.36 | 3.83 | 3.08 | 3.37 | 3.72 | 5.73 | 4.98 | ns |
|  | -2 | 0.49 | 3.30 | 0.03 | 1.27 | 1.60 | 0.32 | 3.36 | 2.70 | 2.96 | 3.27 | 5.03 | 4.37 | ns |

Note: For the derating values at specific junction temperature and voltage supply levels, refer to Table 3-7 on page 3-9.

Table 2-127•1.5 V LVCMOS Low Slew
Commercial Temperature Range Conditions: $\mathrm{T}_{\mathrm{J}}=70^{\circ} \mathrm{C}$, Worst-Case VCC $=1.425 \mathrm{~V}$, Worst-Case VCCI $=1.4 \mathrm{~V}$
Applicable to Advanced I/Os

| Drive Strength | Speed Grade | $t_{\text {DOUT }}$ | $\mathrm{t}_{\mathrm{DP}}$ | $\mathrm{t}_{\text {DIN }}$ | $\mathrm{t}_{\mathrm{PY}}$ | $\mathrm{t}_{\text {EOUT }}$ | $\mathrm{t}_{\mathrm{zL}}$ | $\mathrm{t}_{\mathrm{zH}}$ | $\mathrm{t}_{\text {LZ }}$ | $t_{\text {Hz }}$ | $\mathrm{t}_{\mathrm{zLS}}$ | $\mathrm{t}_{\mathrm{zHS}}$ | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| 2 mA | Std. | 0.66 | 12.78 | 0.04 | 1.31 | 0.43 | 12.81 | 12.78 | 3.40 | 2.64 | 15.05 | 15.02 | ns |
|  | -1 | 0.56 | 10.87 | 0.04 | 1.11 | 0.36 | 10.90 | 10.87 | 2.89 | 2.25 | 12.80 | 12.78 | ns |
|  | -2 | 0.49 | 9.55 | 0.03 | 0.98 | 0.32 | 9.57 | 9.55 | 2.54 | 1.97 | 11.24 | 11.22 | ns |
| 4 mA | Std. | 0.66 | 10.01 | 0.04 | 1.31 | 0.43 | 10.19 | 9.55 | 3.75 | 3.27 | 12.43 | 11.78 | ns |
|  | -1 | 0.56 | 8.51 | 0.04 | 1.11 | 0.36 | 8.67 | 8.12 | 3.19 | 2.78 | 10.57 | 10.02 | ns |
|  | -2 | 0.49 | 7.47 | 0.03 | 0.98 | 0.32 | 7.61 | 7.13 | 2.80 | 2.44 | 9.28 | 8.80 | ns |
| 8 mA | Std. | 0.66 | 9.33 | 0.04 | 1.31 | 0.43 | 9.51 | 8.89 | 3.83 | 3.43 | 11.74 | 11.13 | ns |
|  | -1 | 0.56 | 7.94 | 0.04 | 1.11 | 0.36 | 8.09 | 7.56 | 3.26 | 2.92 | 9.99 | 9.47 | ns |
|  | -2 | 0.49 | 6.97 | 0.03 | 0.98 | 0.32 | 7.10 | 6.64 | 2.86 | 2.56 | 8.77 | 8.31 | ns |
| 12 mA | Std. | 0.66 | 8.91 | 0.04 | 1.31 | 0.43 | 9.07 | 8.89 | 3.95 | 4.05 | 11.31 | 11.13 | ns |
|  | -1 | 0.56 | 7.58 | 0.04 | 1.11 | 0.36 | 7.72 | 7.57 | 3.36 | 3.44 | 9.62 | 9.47 | ns |
|  | -2 | 0.49 | 6.65 | 0.03 | 0.98 | 0.32 | 6.78 | 6.64 | 2.95 | 3.02 | 8.45 | 8.31 | ns |

Note: For the derating values at specific junction temperature and voltage supply levels, refer to Table 3-7 on page 3-9.

Table 2-128•1.5 V LVCMOS High Slew
Commercial Temperature Range Conditions: $\mathrm{T}_{\mathrm{J}}=70^{\circ} \mathrm{C}$, Worst-Case VCC $=1.425 \mathrm{~V}$,
Worst-Case VCCI $=1.4 \mathrm{~V}$
Applicable to Advanced I/Os

| Drive Strength | Speed <br> Grade | $\mathrm{t}_{\text {DOUT }}$ | $t_{\text {DP }}$ | $\mathrm{t}_{\text {DIN }}$ | $\mathrm{t}_{\mathrm{PY}}$ | $\mathrm{t}_{\text {EOUT }}$ | $\mathrm{t}_{\mathrm{zL}}$ | $\mathrm{t}_{\mathrm{zH}}$ | $\mathrm{t}_{\mathrm{LZ}}$ | $t_{H Z}$ | $\mathrm{t}_{\mathrm{zLS}}$ | $\mathrm{t}_{\mathrm{zHS}}$ | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| 2 mA | Std. | 0.66 | 8.36 | 0.04 | 1.44 | 0.43 | 6.82 | 8.36 | 3.39 | 2.77 | 9.06 | 10.60 | ns |
|  | -1 | 0.56 | 7.11 | 0.04 | 1.22 | 0.36 | 5.80 | 7.11 | 2.88 | 2.35 | 7.71 | 9.02 | ns |
|  | -2 | 0.49 | 6.24 | 0.03 | 1.07 | 0.32 | 5.10 | 6.24 | 2.53 | 2.06 | 6.76 | 7.91 | ns |
| 4 mA | Std. | 0.66 | 5.31 | 0.04 | 1.44 | 0.43 | 4.85 | 5.31 | 3.74 | 3.40 | 7.09 | 7.55 | ns |
|  | -1 | 0.56 | 4.52 | 0.04 | 1.22 | 0.36 | 4.13 | 4.52 | 3.18 | 2.89 | 6.03 | 6.42 | ns |
|  | -2 | 0.49 | 3.97 | 0.03 | 1.07 | 0.32 | 3.62 | 3.97 | 2.79 | 2.54 | 5.29 | 5.64 | ns |
| 8 mA | Std. | 0.66 | 4.67 | 0.04 | 1.44 | 0.43 | 4.55 | 4.67 | 3.82 | 3.56 | 6.78 | 6.90 | ns |
|  | -1 | 0.56 | 3.97 | 0.04 | 1.22 | 0.36 | 3.87 | 3.97 | 3.25 | 3.03 | 5.77 | 5.87 | ns |
|  | -2 | 0.49 | 3.49 | 0.03 | 1.07 | 0.32 | 3.40 | 3.49 | 2.85 | 2.66 | 5.07 | 5.16 | ns |
| 12 mA | Std. | 0.66 | 4.08 | 0.04 | 1.44 | 0.43 | 4.15 | 3.58 | 3.94 | 4.20 | 6.39 | 5.81 | ns |
|  | -1 | 0.56 | 3.47 | 0.04 | 1.22 | 0.36 | 3.53 | 3.04 | 3.36 | 3.58 | 5.44 | 4.95 | ns |
|  | -2 | 0.49 | 3.05 | 0.03 | 1.07 | 0.32 | 3.10 | 2.67 | 2.95 | 3.14 | 4.77 | 4.34 | ns |

Note: For the derating values at specific junction temperature and voltage supply levels, refer to Table 3-7 on page 3-9.
$\qquad$

Table 2-129•1.5 V LVCMOS Low Slew
Commercial Temperature Range Conditions: $\mathrm{T}_{\mathrm{J}}=70^{\circ} \mathrm{C}$, Worst-Case VCC $=1.425 \mathrm{~V}$, Worst-Case VCCI $=1.4 \mathrm{~V}$
Applicable to Standard I/Os

| Drive Strength | Speed Grade | $\mathrm{t}_{\text {dout }}$ | $\mathrm{t}_{\mathrm{DP}}$ | $\mathrm{t}_{\text {din }}$ | $\mathrm{t}_{\mathrm{PY}}$ | $\mathrm{t}_{\text {EOUT }}$ | $\mathrm{t}_{\mathrm{zL}}$ | $\mathrm{t}_{\mathrm{zH}}$ | $\mathrm{t}_{\mathrm{Lz}}$ | $\mathrm{t}_{\mathrm{HZ}}$ | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| 2 mA | Std. | 0.66 | 12.33 | 0.04 | 1.42 | 0.43 | 11.79 | 12.33 | 2.45 | 2.32 | ns |
|  | -1 | 0.56 | 10.49 | 0.04 | 1.21 | 0.36 | 10.03 | 10.49 | 2.08 | 1.98 | ns |
|  | -2 | 0.49 | 9.21 | 0.03 | 1.06 | 0.32 | 8.81 | 9.21 | 1.83 | 1.73 | ns |

Note: For the derating values at specific junction temperature and voltage supply levels, refer to Table 3-7 on page 3-9.

Table 2-130 • 1.5 V LVCMOS High Slew
Commercial Temperature Range Conditions: $\mathrm{T}_{\mathrm{J}}=70^{\circ} \mathrm{C}$, Worst-Case VCC $=1.425 \mathrm{~V}$, Worst-Case VCCI = 1.4 V Applicable to Standard I/Os

| Drive Strength | Speed Grade | $\mathrm{t}_{\text {DOUT }}$ | $t_{\text {DP }}$ | $\mathrm{t}_{\text {DIN }}$ | $t_{P Y}$ | $\mathrm{t}_{\text {EOUT }}$ | $\mathrm{t}_{\mathrm{zL}}$ | $\mathrm{t}_{\mathrm{zH}}$ | $t_{L Z}$ | $t_{H Z}$ | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| 2 mA | Std. | 0.66 | 7.65 | 0.04 | 1.42 | 0.43 | 6.31 | 7.65 | 2.45 | 2.45 | ns |
|  | -1 | 0.56 | 6.50 | 0.04 | 1.21 | 0.36 | 5.37 | 6.50 | 2.08 | 2.08 | ns |
|  | -2 | 0.49 | 5.71 | 0.03 | 1.06 | 0.32 | 4.71 | 5.71 | 1.83 | 1.83 | ns |

Note: For the derating values at specific junction temperature and voltage supply levels, refer to Table 3-7 on page 3-9.

### 3.3 V PCI, 3.3 V PCI-X

The Peripheral Component Interface for 3.3 V standard specifies support for 33 MHz and 66 MHz PCI Bus applications.

Table 2-131• Minimum and Maximum DC Input and Output Levels

| 3.3 V PCI/PCI-X | VIL |  | VIH |  | VOL | $\mathrm{V}_{\mathrm{OH}}$ | $\mathrm{I}_{\mathrm{OL}}$ | $\mathrm{IOH}^{\text {O }}$ | IOSL | $\mathrm{I}_{\text {OSH }}$ | $\mathrm{ILL}^{1}$ | $\mathrm{I}_{\mathrm{IH}}{ }^{2}$ |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Drive Strength | Min. V | Max. V | Min. V | Max. <br> V | Max. V | Min. V | mA | mA | Max. $m A^{3}$ | $\begin{aligned} & \operatorname{Max} . \\ & \mathrm{mA}^{3} \end{aligned}$ | $\mu \mathrm{A}^{4}$ | $\mu \mathrm{A}^{4}$ |
| Per PCI specification | Per PCI curves |  |  |  |  |  |  |  |  |  | 10 | 10 |

Notes:

1. $I_{\text {IL }}$ is the input leakage current per I/O pin over recommended operation conditions where $-0.3 \mathrm{~V}<$ VIN $<$ VIL.
2. $I_{I H}$ is the input leakage current per I/O pin over recommended operating conditions VIH < VIN < VCCI. Input current is larger when operating outside recommended ranges.
3. Currents are measured at high temperature $\left(100^{\circ} \mathrm{C}\right.$ junction temperature) and maximum voltage.
4. Currents are measured at $85^{\circ} \mathrm{C}$ junction temperature.

AC loadings are defined per the $\mathrm{PCI} / \mathrm{PCl}-\mathrm{X}$ specifications for the datapath; Actel loadings for enable path characterization are described in Figure 2-121.


| $R=1 \mathrm{k}$ |
| :--- | :--- |
| Test Point |
| Enable Path |
| $\begin{array}{l}R \text { to VCCI for } t_{\mathrm{LZ}} / t_{\mathrm{ZL}} / t_{\mathrm{ZLS}} \\ R \text { to GND for } t_{\mathrm{HZ}} / t_{\mathrm{ZH}} / t_{\mathrm{ZHS}} \\ 10 \mathrm{pF} \text { for } \mathrm{t}_{\mathrm{ZH}} / t_{\mathrm{ZHS}} / t_{\mathrm{ZL}} / t_{\mathrm{ZLS}} \\ 5 \mathrm{pF} \text { for } \mathrm{t}_{\mathrm{HZ}} / t_{\mathrm{LZ}}\end{array}$ |

## Figure 2-121•AC Loading

AC loadings are defined per $\mathrm{PCI} / \mathrm{PCI}-\mathrm{X}$ specifications for the data path; Actel loading for tristate is described in Table 2-132.

Table 2-132• AC Waveforms, Measuring Points, and Capacitive Loads

| Input Low (V) | Input High (V) | Measuring Point* (V) | VREF (typ.) (V) | C $_{\text {LOAD }}$ (pF) |
| :--- | :---: | :---: | :---: | :---: |
| 0 | 3.3 | $0.285^{*} \mathrm{~V}_{\mathrm{CCI}}$ for $\mathrm{t}_{\mathrm{DP}(\mathrm{R})}$ | - | 10 |
|  |  | $0.615^{*} \mathrm{~V}_{\mathrm{CCI}}$ for $\mathrm{t}_{\mathrm{DP}(\mathrm{F})}$ |  |  |

Note: $\quad$ *Measuring point $=V_{\text {trip }}$. See Table 2-87 on page 2-168 for a complete table of trip points.
$\qquad$

## Timing Characteristics

Table 2-133 • 3.3 V PCI/PCI-X
Commercial Temperature Range Conditions: $\mathrm{T}_{\mathrm{J}}=70^{\circ} \mathrm{C}$, Worst-Case VCC $=1.425 \mathrm{~V}$, Worst-Case VCCI $=3.0 \mathrm{~V}$
Applicable to Pro lOOs

| Speed <br> Grade | $\mathbf{t}_{\text {bOUT }}$ | $\mathbf{t}_{\mathbf{D P}}$ | $\mathbf{t}_{\mathbf{D I N}}$ | $\mathbf{t}_{\mathbf{P Y}}$ | $\mathbf{t}_{\mathbf{P Y S}}$ | $\mathbf{t}_{\mathbf{E O U T}}$ | $\mathbf{t}_{\mathbf{z L}}$ | $\mathbf{t}_{\mathbf{z H}}$ | $\mathbf{t}_{\mathbf{L Z}}$ | $\mathbf{t}_{\mathbf{H Z}}$ | $\mathbf{t}_{\mathbf{Z L S}}$ | $\mathbf{t}_{\mathbf{Z H S}}$ | $\mathbf{U n i t s}$ |
| :--- | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Std. | 0.66 | 2.81 | 0.04 | 1.05 | 1.67 | 0.43 | 2.86 | 2.00 | 3.28 | 3.61 | 5.09 | 4.23 | ns |
| -1 | 0.56 | 2.39 | 0.04 | 0.89 | 1.42 | 0.36 | 2.43 | 1.70 | 2.79 | 3.07 | 4.33 | 3.60 | ns |
| -2 | 0.49 | 2.09 | 0.03 | 0.78 | 1.25 | 0.32 | 2.13 | 1.49 | 2.45 | 2.70 | 3.80 | 3.16 | ns |

Note: For the derating values at specific junction temperature and voltage supply levels, refer to Table 3-7 on page 3-9.

Table 2-134 • 3.3 V PCI/PCI-X
Commercial Temperature Range Conditions: $\mathrm{T}_{\mathrm{J}}=70^{\circ} \mathrm{C}$, Worst-Case VCC $=1.425 \mathrm{~V}$, Worst-Case VCCI $=3.0 \mathrm{~V}$
Applicable to Advanced IOs

| Speed <br> Grade | $\mathbf{t}_{\text {bOUT }}$ | $\mathbf{t}_{\text {DP }}$ | $\mathbf{t}_{\text {DIN }}$ | $\mathbf{t}_{\mathbf{P Y}}$ | $\mathbf{t}_{\text {PMS }}$ | $\mathbf{t}_{\text {GOUT }}$ | $\mathbf{t}_{\mathbf{Z L}}$ | $\mathbf{t}_{\mathbf{Z H}}$ | $\mathbf{t}_{\mathrm{LZ}}$ | $\mathbf{t}_{\mathbf{H Z}}$ | $\mathbf{t}_{\mathbf{Z L S}}$ | $\mathbf{t}_{\mathbf{Z H S}}$ | $\mathbf{U n i t s}$ |
| :--- | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Std. | 0.66 | 2.68 | 0.04 | 0.86 | 0.43 | 2.73 | 1.95 | 3.21 | 3.58 | 4.97 | 4.19 | 0.66 | ns |
| -1 | 0.56 | 2.28 | 0.04 | 0.73 | 0.36 | 2.32 | 1.66 | 2.73 | 3.05 | 4.22 | 3.56 | 0.56 | ns |
| -2 | 0.49 | 2.00 | 0.03 | 0.65 | 0.32 | 2.04 | 1.46 | 2.40 | 2.68 | 3.71 | 3.13 | 0.49 | ns |

Note: For the derating values at specific junction temperature and voltage supply levels, refer to Table 3-7 on page 3-9.

Actel Fusion Family of Mixed Signal FPGAs

## Voltage Referenced I/O Characteristics

### 3.3 V GTL

Gunning Transceiver Logic is a high-speed bus standard (JESD8-3). It provides a differential amplifier input buffer and an open-drain output buffer. The $\mathrm{V}_{\mathrm{CCI}}$ pin should be connected to 3.3 V .

Table 2-135 • Minimum and Maximum DC Input and Output Levels

| 3.3 V GTL | VIL |  | VIH |  | VOL | VOH | $\mathrm{I}_{\mathrm{OL}}$ | $\mathrm{I}_{\mathrm{OH}}$ | Iost | $\mathrm{I}_{\text {OSH }}$ | $\mathrm{ILL}^{1}$ | $\mathrm{IHH}^{2}$ |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Drive Strength | Min. V | Max. V | Min. V | Max. V | Max. V | Min. V | mA | mA | Max. $m A^{3}$ | Max. $\mathrm{mA}^{3}$ | $\mu \mathrm{A}^{4}$ | $\mu A^{4}$ |
| $25 \mathrm{~mA}^{3}$ | -0.3 | VREF - 0.05 | VREF + 0.05 | 3.6 | 0.4 | - | 25 | 25 | 181 | 268 | 10 | 10 |

Notes:

1. $I_{I L}$ is the input leakage current per I/O pin over recommended operation conditions where $-0.3 V<V_{I N}<V_{\text {IL }}$.
2. $I_{I H}$ is the input leakage current per I/O pin over recommended operating conditions $V_{I H}<V_{I N}<V_{C C I}$. Input current is larger when operating outside recommended ranges.
3. Currents are measured at high temperature $\left(100^{\circ} \mathrm{C}\right.$ junction temperature) and maximum voltage.
4. Currents are measured at $85^{\circ} \mathrm{C}$ junction temperature.


Figure 2-122•AC Loading
Table 2-136• AC Waveforms, Measuring Points, and Capacitive Loads

| Input Low (V) | Input High (V) | Measuring Point* (V) | VREF (typ.) (V) | $\mathrm{V}_{\mathrm{TT}}$ (typ.) (V) | C $_{\text {LOAD }}$ (pF) |
| :--- | :---: | :---: | :---: | :---: | :---: |
| VREF - 0.05 | VREF +0.05 | 0.8 | 0.8 | 1.2 | 10 |

Note: $\quad$ *Measuring point $=V_{\text {trip }}$. See Table 2-87 on page 2-168 for a complete table of trip points.

## Timing Characteristics

Table 2-137•3.3 V GTL
Commercial Temperature Range Conditions: $\mathrm{T}_{\mathrm{J}}=70^{\circ} \mathrm{C}$, Worst-Case VCC $=1.425 \mathrm{~V}$, Worst-Case VCCI $=3.0 \mathrm{~V}$, VREF $=0.8 \mathrm{~V}$

| Speed <br> Grade | $\mathbf{t}_{\text {DOUT }}$ | $\mathbf{t}_{\text {DP }}$ | $\mathbf{t}_{\text {DIN }}$ | $\mathbf{t}_{\mathbf{P Y}}$ | $\mathbf{t}_{\text {EOUT }}$ | $\mathbf{t}_{\mathbf{Z L}}$ | $\mathbf{t}_{\mathbf{Z H}}$ | $\mathbf{t}_{\mathrm{LZ}}$ | $\mathbf{t}_{\mathrm{HZ}}$ | $\mathbf{t}_{\mathbf{z L S}}$ | $\mathbf{t}_{\mathbf{Z H S}}$ | Units |
| :--- | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Std. | 0.66 | 2.08 | 0.04 | 2.93 | 0.43 | 2.04 | 2.08 |  |  | 4.27 | 4.31 | ns |
| -1 | 0.56 | 1.77 | 0.04 | 2.50 | 0.36 | 1.73 | 1.77 |  |  | 3.63 | 3.67 | ns |
| -2 | 0.49 | 1.55 | 0.03 | 2.19 | 0.32 | 1.52 | 1.55 |  |  | 3.19 | 3.22 | ns |

Note: For the derating values at specific junction temperature and voltage supply levels, refer to Table 3-7 on page 3-9.
$\qquad$

### 2.5 V GTL

Gunning Transceiver Logic is a high-speed bus standard (JESD8-3). It provides a differential amplifier input buffer and an open-drain output buffer. The $\mathrm{V}_{\mathrm{CCI}}$ pin should be connected to 2.5 V .

Table 2-138• Minimum and Maximum DC Input and Output Levels


Notes:

1. $I_{I L}$ is the input leakage current per I/O pin over recommended operation conditions where $-0.3 \mathrm{~V}<$ VII $<$ VIL.
2. $I_{I H}$ is the input leakage current per I/O pin over recommended operating conditions VIH < VIN < VCCI. Input current is larger when operating outside recommended ranges.
3. Currents are measured at high temperature $\left(100^{\circ} \mathrm{C}\right.$ junction temperature) and maximum voltage.
4. Currents are measured at $85^{\circ} \mathrm{C}$ junction temperature.


Figure 2-123 • AC Loading
Table 2-139 • AC Waveforms, Measuring Points, and Capacitive Loads

| Input Low (V) | Input High (V) | Measuring Point* (V) | VREF (typ.) (V) | VTT (typ.) (V) | C $_{\text {LoAD (pF) }}$ |
| :--- | :---: | :---: | :---: | :---: | :---: |
| VREF -0.05 | VREF +0.05 | 0.8 | 0.8 | 1.2 | 10 |

Note: $\quad$ *Measuring point $=V_{\text {trip }}$. See Table 2-87 on page 2-168 for a complete table of trip points.

## Timing Characteristics

Table 2-140•2.5 V GTL
Commercial Temperature Range Conditions: $\mathrm{TJ}=70^{\circ} \mathrm{C}$, Worst-Case VCC $=1.425 \mathrm{~V}$, Worst-Case VCCI $=3.0 \mathrm{~V}$, VREF $=0.8 \mathrm{~V}$

| Speed <br> Grade | $\mathbf{t}_{\text {OUT }}$ | $\mathbf{t}_{\mathbf{D P}}$ | $\mathbf{t}_{\mathbf{D I N}}$ | $\mathbf{t}_{\mathbf{P Y}}$ | $\mathbf{t}_{\mathbf{E O U T}}$ | $\mathbf{t}_{\mathbf{Z L}}$ | $\mathbf{t}_{\mathbf{Z H}}$ | $\mathbf{t}_{\mathbf{L Z}}$ | $\mathbf{t}_{\mathbf{H Z}}$ | $\mathbf{t}_{\mathbf{Z L S}}$ | $\mathbf{t}_{\mathbf{Z H S}}$ | Units |
| :--- | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Std. | 0.66 | 2.13 | 0.04 | 2.46 | 0.43 | 2.16 | 2.13 |  |  | 4.40 | 4.36 | ns |
| -1 | 0.56 | 1.81 | 0.04 | 2.09 | 0.36 | 1.84 | 1.81 |  |  | 3.74 | 3.71 | ns |
| -2 | 0.49 | 1.59 | 0.03 | 1.83 | 0.32 | 1.61 | 1.59 |  |  | 3.28 | 3.26 | ns |

Note: For the derating values at specific junction temperature and voltage supply levels, refer to Table 3-7 on page 3-9.
$\qquad$
Actel Fusion Family of Mixed Signal FPGAs

### 3.3 V GTL+

Gunning Transceiver Logic Plus is a high-speed bus standard (JESD8-3). It provides a differential amplifier input buffer and an open-drain output buffer. The VCCI pin should be connected to 3.3 V .

Table 2-141•Minimum and Maximum DC Input and Output Levels

| 3.3 V GTL+ | VIL |  | VIH |  | $\mathrm{V}_{\mathrm{OL}}$ | VOH | $\mathrm{I}_{\mathrm{OL}}$ | $\mathrm{IOH}^{\text {O}}$ | IOSL | $\mathrm{I}_{\text {OSH }}$ | $\mathrm{ILL}^{1}$ | $\mathrm{IH}^{2}$ |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Drive Strength | $\begin{gathered} \text { Min. } \\ \mathrm{V} \end{gathered}$ | Max. <br> V | $\begin{gathered} \text { Min. } \\ \mathrm{V} \end{gathered}$ | $\begin{gathered} \text { Max. } \\ \mathrm{V} \end{gathered}$ | Max. <br> V | Min. V | mA | mA | $\begin{aligned} & \operatorname{Max} . \\ & \mathrm{mA}^{3} \end{aligned}$ | $\begin{aligned} & \operatorname{Max} . \\ & \mathrm{mA}^{3} \end{aligned}$ | $\mu \mathrm{A}^{4}$ | $\mu \mathrm{A}^{4}$ |
| 35 mA | -0.3 | VREF - 0.1 | VREF + 0.1 | 3.6 | 0.6 | - | 35 | 35 | 181 | 268 | 10 | 10 |

## Notes:

1. $I_{\text {IL }}$ is the input leakage current per I/O pin over recommended operation conditions where $-0.3 \mathrm{~V}<$ VIN $<$ VIL.
2. $I_{I H}$ is the input leakage current per I/O pin over recommended operating conditions VIH < VIN < VCCI. Input current is larger when operating outside recommended ranges.
3. Currents are measured at high temperature $\left(100^{\circ} \mathrm{C}\right.$ junction temperature) and maximum voltage.
4. Currents are measured at $85^{\circ} \mathrm{C}$ junction temperature.


Figure 2-124 • AC Loading
Table 2-142• AC Waveforms, Measuring Points, and Capacitive Loads

| Input Low (V) | Input High (V) | Measuring Point* (V) | VREF (typ.) (V) | $\mathrm{V}_{\mathrm{TT}}$ (typ.) (V) | $\mathrm{C}_{\text {LOAD }}$ (pF) |
| :--- | :---: | :---: | :---: | :---: | :---: |
| VREF -0.1 | VREF +0.1 | 1.0 | 1.0 | 1.5 | 10 |

Note: $\quad * M e a s u r i n g ~ p o i n t ~=~ V_{\text {trip }}$. See Table 2-87 on page 2-168 for a complete table of trip points.

## Timing Characteristics

Table 2-143 • 3.3 V GTL+
Commercial Temperature Range Conditions: $\mathrm{T}_{\mathrm{J}}=70^{\circ} \mathrm{C}$, Worst-Case VCC $=1.425 \mathrm{~V}$, Worst-Case VCCI = 3.0 V, VREF = 1.0 V

| Speed <br> Grade | $\mathbf{t}_{\text {DOUT }}$ | $\mathbf{t}_{\mathbf{D P}}$ | $\mathbf{t}_{\text {DIN }}$ | $\mathbf{t}_{\mathbf{P Y}}$ | $\mathbf{t}_{\text {EOUT }}$ | $\mathbf{t}_{\mathbf{z L}}$ | $\mathbf{t}_{\mathbf{Z H}}$ | $\mathbf{t}_{\mathbf{L Z}}$ | $\mathbf{t}_{\mathbf{H Z}}$ | $\mathbf{t}_{\mathbf{Z L S}}$ | $\mathbf{t}_{\mathbf{Z H S}}$ | Units |
| :--- | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Std. | 0.66 | 2.06 | 0.04 | 1.59 | 0.43 | 2.09 | 2.06 |  |  | 4.33 | 4.29 | ns |
| -1 | 0.56 | 1.75 | 0.04 | 1.35 | 0.36 | 1.78 | 1.75 |  |  | 3.68 | 3.65 | ns |
| -2 | 0.49 | 1.53 | 0.03 | 1.19 | 0.32 | 1.56 | 1.53 |  |  | 3.23 | 3.20 | ns |

Note: For the derating values at specific junction temperature and voltage supply levels, refer to Table 3-7 on page 3-9.
$\qquad$

### 2.5 V GTL+

Gunning Transceiver Logic Plus is a high-speed bus standard (JESD8-3). It provides a differential amplifier input buffer and an open-drain output buffer. The VCCI pin should be connected to 2.5 V .

Table 2-144•Minimum and Maximum DC Input and Output Levels

| $\begin{aligned} & \text { 2.5 V } \\ & \text { GTL+ } \end{aligned}$ | VIL |  | VIH |  | VOL | VOH | $\mathrm{I}_{\text {OL }}$ | $\mathrm{IOH}^{\prime}$ | Iost | losh | $\mathrm{IIL}^{1}$ | $\mathrm{IHH}^{2}$ |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Drive Strength | Min. V | Max. V | Min. V | Max. V | Max. V | Min. V | mA | mA | Max. $\mathrm{mA}^{3}$ | Max. $m A^{3}$ | $\mu A^{4}$ | $\mu \mathrm{A}^{4}$ |
| 33 mA | -0.3 | VREF - 0.1 | VREF + 0.1 | 3.6 | 0.6 | - | 33 | 33 | 124 | 169 | 10 | 10 |

Notes:

1. $I_{I L}$ is the input leakage current per I/O pin over recommended operation conditions where $-0.3 \mathrm{~V}<$ VIN $<$ VIL.
2. $I_{I H}$ is the input leakage current per I/O pin over recommended operating conditions VIH < VIN < VCCI. Input current is larger when operating outside recommended ranges.
3. Currents are measured at high temperature $\left(100^{\circ} \mathrm{C}\right.$ junction temperature) and maximum voltage.
4. Currents are measured at $85^{\circ} \mathrm{C}$ junction temperature.


Figure 2-125•AC Loading
Table 2-145•AC Waveforms, Measuring Points, and Capacitive Loads

| Input Low (V) | Input High (V) | Measuring Point* (V) | VREF (typ.) (V) | VTT (typ.) (V) | C LOAD (pF) $^{\text {(VREF }-0.1}$ |
| :--- | :---: | :---: | :---: | :---: | :---: |
| VREF +0.1 | 1.0 | 1.0 | 1.5 | 10 |  |

Note: $\quad *$ Measuring point $=V_{\text {trip }}$. See Table 2-87 on page 2-168 for a complete table of trip points.

## Timing Characteristics

Table 2-146•2.5 V GTL+
Commercial Temperature Range Conditions: $\mathrm{T}_{\mathrm{J}}=70^{\circ} \mathrm{C}$, Worst-Case VCC $=1.425 \mathrm{~V}$, Worst-Case VCCI $=2.3 \mathrm{~V}$, VREF $=1.0 \mathrm{~V}$

| Speed <br> Grade | $\mathbf{t}_{\text {DOUT }}$ | $\mathbf{t}_{\mathbf{D P}}$ | $\mathbf{t}_{\mathbf{D I N}}$ | $\mathbf{t}_{\mathbf{P Y}}$ | $\mathbf{t}_{\mathbf{E O U T}}$ | $\mathbf{t}_{\mathbf{Z L}}$ | $\mathbf{t}_{\mathbf{Z H}}$ | $\mathbf{t}_{\mathbf{L Z}}$ | $\mathbf{t}_{\mathbf{H Z}}$ | $\mathbf{t}_{\mathbf{Z L S}}$ | $\mathbf{t}_{\mathbf{Z H S}}$ | $\mathbf{U n i t s}$ |
| :--- | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Std. | 0.66 | 2.21 | 0.04 | 1.51 | 0.43 | 2.25 | 2.10 |  |  | 4.48 | 4.34 | ns |
| -1 | 0.56 | 1.88 | 0.04 | 1.29 | 0.36 | 1.91 | 1.79 |  |  | 3.81 | 3.69 | ns |
| -2 | 0.49 | 1.65 | 0.03 | 1.13 | 0.32 | 1.68 | 1.57 |  |  | 3.35 | 4.34 | ns |

Note: For the derating values at specific junction temperature and voltage supply levels, refer to Table 3-7 on page 3-9.

Actel Fusion Family of Mixed Signal FPGAs

## HSTL Class I

High-Speed Transceiver Logic is a general-purpose high-speed 1.5 V bus standard (EIA/JESD8-6). Fusion devices support Class I. This provides a differential amplifier input buffer and a push-pull output buffer.

Table 2-147• Minimum and Maximum DC Input and Output Levels

| HSTL Class I | VIL |  | VIH |  | VOL | VOH | $\mathrm{I}_{\mathrm{OL}}$ | IOH | Iost | Iosh | $\mathrm{IIL}^{1}$ | $\mathrm{IHH}^{2}$ |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Drive Strength | Min. V | Max. V | Min. V | Max. V | Max. V | Min. V | mA | mA | Max. $\mathrm{mA}^{3}$ | Max. $\mathrm{mA}^{3}$ | $\mu \mathrm{A}^{4}$ | $\mu \mathrm{A}^{4}$ |
| 8 mA | -0.3 | VREF - 0.1 | VREF + 0.1 | 3.6 | 0.4 | $\mathrm{VCCI}-0.4$ | 8 | 8 | 39 | 32 | 10 | 10 |

Notes:

1. $I_{I L}$ is the input leakage current per I/O pin over recommended operation conditions where $-0.3 V<V I N<V I L$.
2. $I_{I H}$ is the input leakage current per I/O pin over recommended operating conditions VIH < VIN < VCCI. Input current is larger when operating outside recommended ranges.
3. Currents are measured at high temperature $\left(100^{\circ} \mathrm{C}\right.$ junction temperature) and maximum voltage.
4. Currents are measured at $85^{\circ} \mathrm{C}$ junction temperature.


## Figure 2-126•AC Loading

Table 2-148• AC Waveforms, Measuring Points, and Capacitive Loads

| Input Low (V) | Input High (V) | Measuring Point* (V) | VREF (typ.) (V) | VTT (typ.) (V) | C $_{\text {LOAD }}$ (pF) |
| :--- | :---: | :---: | :---: | :---: | :---: |
| VREF - 0.1 | VREF +0.1 | 0.75 | 0.75 | 0.75 | 20 |

Note: $\quad$ *Measuring point $=V_{\text {trip }}$. See Table 2-87 on page 2-168 for a complete table of trip points.

## Timing Characteristics

Table 2-149• HSTL Class I
Commercial Temperature Range Conditions: $\mathrm{T}_{\mathrm{J}}=70^{\circ} \mathrm{C}$, Worst-Case VCC $=1.425 \mathrm{~V}$, Worst-Case VCCI =1.4 V, VREF = 0.75 V

| Speed <br> Grade | $\mathbf{t}_{\text {DOUT }}$ | $\mathbf{t}_{\text {DP }}$ | $\mathbf{t}_{\text {DIN }}$ | $\mathbf{t}_{\mathbf{P Y}}$ | $\mathbf{t}_{\text {EOUT }}$ | $\mathbf{t}_{\mathbf{Z L}}$ | $\mathbf{t}_{\mathbf{Z H}}$ | $\mathbf{t}_{\mathbf{L Z}}$ | $\mathbf{t}_{\mathbf{H Z}}$ | $\mathbf{t}_{\mathbf{Z L S}}$ | $\mathbf{t}_{\mathbf{Z H S}}$ | $\mathbf{U n i t s}$ |
| :--- | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Std. | 0.66 | 3.18 | 0.04 | 2.12 | 0.43 | 3.24 | 3.14 |  |  | 5.47 | 5.38 | ns |
| -1 | 0.56 | 2.70 | 0.04 | 1.81 | 0.36 | 2.75 | 2.67 |  |  | 4.66 | 4.58 | ns |
| -2 | 0.49 | 2.37 | 0.03 | 1.59 | 0.32 | 2.42 | 2.35 |  |  | 4.09 | 4.02 | ns |

Note: For the derating values at specific junction temperature and voltage supply levels, refer to Table 3-7 on page 3-9.
$\qquad$

## HSTL Class II

High-Speed Transceiver Logic is a general-purpose high-speed 1.5 V bus standard (EIA/JESD8-6). Fusion devices support Class II. This provides a differential amplifier input buffer and a push-pull output buffer.

Table 2-150 • Minimum and Maximum DC Input and Output Levels

| HSTL Class II | VIL |  | $\mathrm{V}_{\mathrm{IH}}$ |  | VOL | VOH | $\mathrm{I}_{\mathrm{OL}}$ | $\mathrm{IOH}^{\text {O}}$ | IOSL | losh | $\mathrm{ILL}^{1}$ | $\mathrm{IH}^{2}$ |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Drive Strength | Min. V | Max. <br> V | Min. V | Max. V | Max. V | Min. V | mA | mA | Max. $m A^{3}$ | Max. $m A^{3}$ | $\mu \mathrm{A}^{4}$ | $\mu A^{4}$ |
| $15 \mathrm{~mA}^{3}$ | -0.3 | VREF - 0.1 | VREF + 0.1 | 3.6 | 0.4 | $\mathrm{VCCI}-0.4$ | 15 | 15 | 55 | 66 | 10 | 10 |

Note:

1. $I_{I L}$ is the input leakage current per I/O pin over recommended operation conditions where $-0.3 \mathrm{~V}<$ VIN $<$ VIL.
2. $I_{I H}$ is the input leakage current per I/O pin over recommended operating conditions VIH < VIN < VCCI. Input current is larger when operating outside recommended ranges.
3. Currents are measured at high temperature $\left(100^{\circ} \mathrm{C}\right.$ junction temperature) and maximum voltage.
4. Currents are measured at $85^{\circ} \mathrm{C}$ junction temperature.
5. Output drive strength is below JEDEC specification.


Figure 2-127•AC Loading
Table 2-151 • AC Waveforms, Measuring Points, and Capacitive Loads

| Input Low (V) | Input High (V) | Measuring Point* (V) | VREF (typ.) (V) | $\mathrm{V}_{\mathrm{TT}}$ (typ.) (V) | C $_{\text {LOAD }}$ (pF) |
| :--- | :---: | :---: | :---: | :---: | :---: |
| VREF -0.1 | VREF +0.1 | 0.75 | 0.75 | 0.75 | 20 |

Note: *Measuring point $=V_{\text {trip }}$. See Table 2-87 on page 2-168 for a complete table of trip points.

## Timing Characteristics

Table 2-152 • HSTL Class II
Commercial Temperature Range Conditions: $\mathrm{T}_{\mathrm{J}}=70^{\circ} \mathrm{C}$, Worst-Case VCC $=1.425 \mathrm{~V}$, Worst-Case VCCI $=1.4 \mathrm{~V}$, VREF $=0.75 \mathrm{~V}$

| Speed <br> Grade | $\mathbf{t}_{\text {DOUT }}$ | $\mathbf{t}_{\text {DP }}$ | $\mathbf{t}_{\text {DIN }}$ | $\mathbf{t}_{\mathbf{P Y}}$ | $\mathbf{t}_{\text {EOUT }}$ | $\mathbf{t}_{\mathbf{Z L}}$ | $\mathbf{t}_{\mathbf{Z H}}$ | $\mathbf{t}_{\mathrm{LZ}}$ | $\mathbf{t}_{\mathbf{H Z}}$ | $\mathbf{t}_{\mathbf{Z L S}}$ | $\mathbf{t}_{\mathbf{Z H S}}$ | $\mathbf{U n i t s}$ |
| :--- | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Std. | 0.66 | 3.02 | 0.04 | 2.12 | 0.43 | 3.08 | 2.71 |  |  | 5.32 | 4.95 | ns |
| -1 | 0.56 | 2.57 | 0.04 | 1.81 | 0.36 | 2.62 | 2.31 |  |  | 4.52 | 4.21 | ns |
| -2 | 0.49 | 2.26 | 0.03 | 1.59 | 0.32 | 2.30 | 2.03 |  |  | 3.97 | 3.70 | ns |

Note: For the derating values at specific junction temperature and voltage supply levels, refer to Table 3-7 on page 3-9.
$\qquad$
Actel Fusion Family of Mixed Signal FPGAs

## SSTL2 Class I

Stub-Speed Terminated Logic for 2.5 V memory bus standard (JESD8-9). Fusion devices support Class I. This provides a differential amplifier input buffer and a push-pull output buffer.

Table 2-153•Minimum and Maximum DC Input and Output Levels

| SSTL2 Class I | VIL |  | VIH |  | VOL | VOH | $\mathrm{I}_{\text {OL }}$ | IOH | IosL | $\mathrm{I}_{\text {OSH }}$ | $\mathrm{ILL}^{1}$ | $\mathrm{IHH}^{2}$ |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Drive Strength | Min. V | Max. V | Min. V | Max. V | $\begin{gathered} \operatorname{Max} . \\ \text { V } \end{gathered}$ | Min. V | mA | mA | Max. $\mathrm{mA}^{3}$ | Max. $m A^{3}$ | $\mu \mathrm{A}^{4}$ | $\mu \mathrm{A}^{4}$ |
| 15 mA | -0.3 | VREF - 0.2 | VREF + 0.2 | 3.6 | 0.54 | $\mathrm{VCCI}-0.62$ | 15 | 15 | 87 | 83 | 10 | 10 |

Notes:

1. $I_{\text {IL }}$ is the input leakage current per I/O pin over recommended operation conditions where $-0.3 \mathrm{~V}<$ VIN $<$ VIL.
2. $I_{I H}$ is the input leakage current per I/O pin over recommended operating conditions VIH < VIN < VCCI. Input current is larger when operating outside recommended ranges.
3. Currents are measured at high temperature $\left(100^{\circ} \mathrm{C}\right.$ junction temperature) and maximum voltage.
4. Currents are measured at $85^{\circ} \mathrm{C}$ junction temperature.


Figure 2-128•AC Loading
Table 2-154 • AC Waveforms, Measuring Points, and Capacitive Loads

| Input Low (V) | Input High (V) | Measuring Point* (V) | VREF (typ.) (V) | VTT (typ.) (V) | C LoAd (pF) $^{\text {VREF }-0.2}$ |
| :--- | :---: | :---: | :---: | :---: | :---: |
| VREF +0.2 | 1.25 | 1.25 | 1.25 | 30 |  |

Note: $\quad * M e a s u r i n g ~ p o i n t ~=~ V_{\text {trip }}$. See Table 2-87 on page 2-168 for a complete table of trip points.

## Timing Characteristics

Table 2-155 • SSTL 2 Class I
Commercial Temperature Range Conditions: $\mathrm{T}_{\mathrm{J}}=70^{\circ} \mathrm{C}$, Worst-Case VCC $=1.425 \mathrm{~V}$, Worst-Case VCCI = 2.3 V, VREF = 1.25 V

| Speed <br> Grade | $\mathbf{t}_{\text {DOUT }}$ | $\mathbf{t}_{\mathbf{D P}}$ | $\mathbf{t}_{\mathbf{D I N}}$ | $\mathbf{t}_{\mathbf{P Y}}$ | $\mathbf{t}_{\mathbf{E O U T}}$ | $\mathbf{t}_{\mathbf{Z L}}$ | $\mathbf{t}_{\mathbf{Z H}}$ | $\mathbf{t}_{\mathbf{L Z}}$ | $\mathbf{t}_{\mathbf{H Z}}$ | $\mathbf{t}_{\mathbf{Z L S}}$ | $\mathbf{t}_{\mathbf{Z H S}}$ | $\mathbf{U n i t s}$ |
| :--- | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Std. | 0.66 | 2.13 | 0.04 | 1.33 | 0.43 | 2.17 | 1.85 |  |  | 4.40 | 4.08 | ns |
| -1 | 0.56 | 1.81 | 0.04 | 1.14 | 0.36 | 1.84 | 1.57 |  |  | 3.74 | 3.47 | ns |
| -2 | 0.49 | 1.59 | 0.03 | 1.00 | 0.32 | 1.62 | 1.38 |  |  | 3.29 | 3.05 | ns |

Note: For the derating values at specific junction temperature and voltage supply levels, refer to Table 3-7 on page 3-9.
$\qquad$

## SSTL2 Class II

Stub-Speed Terminated Logic for 2.5 V memory bus standard (JESD8-9). Fusion devices support Class II. This provides a differential amplifier input buffer and a push-pull output buffer.

Table 2-156• Minimum and Maximum DC Input and Output Levels

| SSTL2 Class II | VIL |  | $\mathrm{V}_{\mathbf{I H}}$ |  | VOL | VOH | $\mathrm{I}_{\mathrm{OL}}$ | $\mathrm{IOH}^{\text {I }}$ | IOSL | $\mathrm{I}_{\text {OSH }}$ | $\mathrm{IIL}^{1}$ | $\mathrm{IH}^{2}$ |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Drive Strength | Min. V | $\begin{gathered} \text { Max. } \\ \mathrm{V} \end{gathered}$ | $\begin{gathered} \text { Min. } \\ \mathrm{V} \end{gathered}$ | Max. <br> V | $\begin{gathered} \text { Max. } \\ \text { V } \end{gathered}$ | $\begin{gathered} \text { Min. } \\ V \end{gathered}$ | mA | mA | $\begin{aligned} & \operatorname{Max} . \\ & m A^{3} \end{aligned}$ | $\begin{aligned} & \operatorname{Max} . \\ & \mathrm{mA}^{3} \end{aligned}$ | $\mu \mathrm{A}^{4}$ | $\mu \mathrm{A}^{4}$ |
| 18 mA | -0.3 | VREF - 0.2 | VREF + 0.2 | 3.6 | 0.35 | $\mathrm{VCCI}-0.43$ | 18 | 18 | 124 | 169 | 10 | 10 |

Notes:

1. $I_{\text {IL }}$ is the input leakage current per I/O pin over recommended operation conditions where $-0.3 \mathrm{~V}<$ VIN $<$ VIL.
2. $I_{I H}$ is the input leakage current per I/O pin over recommended operating conditions VIH < VIN < VCCI. Input current is larger when operating outside recommended ranges.
3. Currents are measured at high temperature $\left(100^{\circ} \mathrm{C}\right.$ junction temperature) and maximum voltage.
4. Currents are measured at $85^{\circ} \mathrm{C}$ junction temperature.


Figure 2-129•AC Loading
Table 2-157• AC Waveforms, Measuring Points, and Capacitive Loads

| Input Low (V) | Input High (V) | Measuring Point* (V) | VREF (typ.) (V) | VTT (typ.) (V) | C $_{\text {LOAD (pF) }}$ |
| :--- | :---: | :---: | :---: | :---: | :---: |
| VREF -0.2 | VREF +0.2 | 1.25 | 1.25 | 1.25 | 30 |

Note: *Measuring point $=V_{\text {trip }}$. See Table 2-87 on page 2-168 for a complete table of trip points.

## Timing Characteristics

Table 2-158•SSTL 2 Class II
Commercial Temperature Range Conditions: $\mathrm{T}_{\mathrm{J}}=70^{\circ} \mathrm{C}$, Worst-Case VCC $=1.425 \mathrm{~V}$, Worst-Case VCCI = 2.3 V, VREF = 1.25 V

| Speed <br> Grade | $\mathbf{t}_{\text {DOUT }}$ | $\mathbf{t}_{\mathbf{D P}}$ | $\mathbf{t}_{\text {DIN }}$ | $\mathbf{t}_{\mathbf{P Y}}$ | $\mathbf{t}_{\text {EOUT }}$ | $\mathbf{t}_{\mathbf{Z L}}$ | $\mathbf{t}_{\mathbf{Z H}}$ | $\mathbf{t}_{\mathbf{L Z}}$ | $\mathbf{t}_{\mathbf{H Z}}$ | $\mathbf{t}_{\mathbf{Z L S}}$ | $\mathbf{t}_{\mathbf{Z H S}}$ | Units |
| :--- | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Std. | 0.66 | 2.17 | 0.04 | 1.33 | 0.43 | 2.21 | 1.77 |  |  | 4.44 | 4.01 | ns |
| -1 | 0.56 | 1.84 | 0.04 | 1.14 | 0.36 | 1.88 | 1.51 |  |  | 3.78 | 3.41 | ns |
| -2 | 0.49 | 1.62 | 0.03 | 1.00 | 0.32 | 1.65 | 1.32 |  |  | 3.32 | 2.99 | ns |

Note: For the derating values at specific junction temperature and voltage supply levels, refer to Table 3-7 on page 3-9.

Actel Fusion Family of Mixed Signal FPGAs

## SSTL3 Class I

Stub-Speed Terminated Logic for 3.3 V memory bus standard (JESD8-8). Fusion devices support Class I. This provides a differential amplifier input buffer and a push-pull output buffer.

Table 2-159• Minimum and Maximum DC Input and Output Levels

| SSTL3 Class I | VIL |  | VIH |  | VOL | VOH | $\mathrm{I}_{\mathrm{OL}}$ | $\mathrm{IOH}^{\text {O}}$ | Iost | IOSH | $\mathrm{ILL}^{1}$ | $\mathrm{IHH}^{2}$ |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Drive Strength | Min. V | $\begin{gathered} \text { Max. } \\ \text { V } \end{gathered}$ | Min. V | $\begin{gathered} \text { Max. } \\ \text { V } \end{gathered}$ | $\begin{gathered} \text { Max. } \\ \text { V } \end{gathered}$ | Min. V | mA | mA | $\begin{aligned} & \operatorname{Max} . \\ & \mathrm{mA}^{3} \end{aligned}$ | $\begin{aligned} & \text { Max. } \\ & \mathrm{mA}^{3} \end{aligned}$ | $\mu \mathrm{A}^{4}$ | $\mu \mathrm{A}^{4}$ |
| 14 mA | -0.3 | VREF - 0.2 | VREF + 0.2 | 3.6 | 0.7 | $\mathrm{VCCI}-1.1$ | 14 | 14 | 54 | 51 | 10 | 10 |

Notes:

1. $I_{\text {IL }}$ is the input leakage current per I/O pin over recommended operation conditions where $-0.3 V<$ VIN $<$ VIL.
2. $I_{I H}$ is the input leakage current per I/O pin over recommended operating conditions VIH < VIN < VCCI. Input current is larger when operating outside recommended ranges.
3. Currents are measured at high temperature $\left(100^{\circ} \mathrm{C}\right.$ junction temperature) and maximum voltage.
4. Currents are measured at $85^{\circ} \mathrm{C}$ junction temperature.


## Figure 2-130•AC Loading

Table 2-160 • AC Waveforms, Measuring Points, and Capacitive Loads

| Input Low (V) | Input High (V) | Measuring Point* (V) | VREF (typ.) (V) | VTT (typ.) (V) | C LOAD (pF) $^{\text {LI }}$ ( |
| :--- | :---: | :---: | :---: | :---: | :---: |
| VREF -0.2 | VREF +0.2 | 1.5 | 1.5 | 1.485 | 30 |

Note: *Measuring point $=V_{\text {trip }}$. See Table 2-87 on page 2-168 for a complete table of trip points.

## Timing Characteristics

Table 2-161•SSTL3 Class I
Commercial Temperature Range Conditions: $\mathrm{T}_{\mathrm{J}}=70^{\circ} \mathrm{C}$, Worst-Case VCC $=1.425 \mathrm{~V}$, Worst-Case VCCI = 3.0 V, VREF = 1.5 V

| Speed <br> Grade | $\mathbf{t}_{\mathbf{D O U T}}$ | $\mathbf{t}_{\mathbf{D P}}$ | $\mathbf{t}_{\mathbf{D I N}}$ | $\mathbf{t}_{\mathbf{P Y}}$ | $\mathbf{t}_{\mathbf{E O U T}}$ | $\mathbf{t}_{\mathbf{Z L}}$ | $\mathbf{t}_{\mathbf{Z H}}$ | $\mathbf{t}_{\mathbf{L Z}}$ | $\mathbf{t}_{\mathbf{H Z}}$ | $\mathbf{t}_{\mathbf{Z L S}}$ | $\mathbf{t}_{\mathbf{Z H S}}$ | Units |
| :--- | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Std. | 0.66 | 2.31 | 0.04 | 1.25 | 0.43 | 2.35 | 1.84 |  |  | 4.59 | 4.07 | ns |
| -1 | 0.56 | 1.96 | 0.04 | 1.06 | 0.36 | 2.00 | 1.56 |  |  | 3.90 | 3.46 | ns |
| -2 | 0.49 | 1.72 | 0.03 | 0.93 | 0.32 | 1.75 | 1.37 |  |  | 3.42 | 3.04 | ns |

Note: For the derating values at specific junction temperature and voltage supply levels, refer to Table 3-7 on page 3-9.
$\qquad$

## SSTL3 Class II

Stub-Speed Terminated Logic for 3.3 V memory bus standard (JESD8-8). Fusion devices support Class II. This provides a differential amplifier input buffer and a push-pull output buffer.

Table 2-162• Minimum and Maximum DC Input and Output Levels

| SSTL3 Class II | VIL |  | VIH |  | VOL | VOH | $\mathrm{I}_{\mathrm{OL}}$ | $\mathrm{I}_{\mathrm{OH}}$ | lost | $\mathrm{I}_{\text {OSH }}$ | $\mathrm{ILL}^{1}$ | $\mathrm{IH}^{2}$ |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Drive Strength | Min. V | $\begin{gathered} \text { Max. } \\ \mathrm{V} \end{gathered}$ | $\begin{gathered} \text { Min. } \\ \mathrm{V} \end{gathered}$ | Max. <br> V | $\begin{gathered} \text { Max. } \\ \mathrm{V} \end{gathered}$ | $\begin{gathered} \text { Min. } \\ \mathrm{V} \end{gathered}$ | mA | mA | $\begin{aligned} & \text { Max. } \\ & \mathrm{mA}^{3} \end{aligned}$ | $\begin{aligned} & \text { Max. } \\ & \mathrm{mA}^{3} \end{aligned}$ | $\mu \mathrm{A}^{4}$ | $\mu \mathrm{A}^{4}$ |
| 21 mA | -0.3 | VREF - 0.2 | VREF + 0.2 | 3.6 | 0.5 | $\mathrm{VCCI}-0.9$ | 21 | 21 | 109 | 103 | 10 | 10 |

Notes:

1. $I_{\text {IL }}$ is the input leakage current per I/O pin over recommended operation conditions where $-0.3 \mathrm{~V}<\mathrm{VIN}<$ VIL.
2. $I_{I H}$ is the input leakage current per I/O pin over recommended operating conditions VIH < VIN < VCCI. Input current is larger when operating outside recommended ranges.
3. Currents are measured at high temperature $\left(100^{\circ} \mathrm{C}\right.$ junction temperature) and maximum voltage.
4. Currents are measured at $85^{\circ} \mathrm{C}$ junction temperature.


## Figure 2-131•AC Loading

Table 2-163 • AC Waveforms, Measuring Points, and Capacitive Loads

| Input Low (V) | Input High (V) | Measuring Point* (V) | VREF (typ.) (V) | VTT (typ.) (V) | C $_{\text {LOAD }}$ (pF) |
| :--- | :---: | :---: | :---: | :---: | :---: |
| VREF -0.2 | VREF +0.2 | 1.5 | 1.5 | 1.485 | 30 |

Note: $\quad$ *Measuring point $=V_{\text {trip }}$. See Table 2-87 on page 2-168 for a complete table of trip points.

## Timing Characteristics

Table 2-164 • SSTL3- Class II
Commercial Temperature Range Conditions: $\mathrm{T}_{\mathrm{J}}=70^{\circ} \mathrm{C}$, Worst-Case VCC $=1.425 \mathrm{~V}$, Worst-Case VCCI $=3.0 \mathrm{~V}$, VREF $=1.5 \mathrm{~V}$

| Speed <br> Grade | $\mathbf{t}_{\mathbf{D O U T}}$ | $\mathbf{t}_{\mathbf{D P}}$ | $\mathbf{t}_{\text {DIN }}$ | $\mathbf{t}_{\mathbf{P Y}}$ | $\mathbf{t}_{\mathbf{E O U T}}$ | $\mathbf{t}_{\mathbf{Z L}}$ | $\mathbf{t}_{\mathbf{Z H}}$ | $\mathbf{t}_{\mathbf{L Z}}$ | $\mathbf{t}_{\mathbf{H Z}}$ | $\mathbf{t}_{\mathbf{Z L S}}$ | $\mathbf{t}_{\mathbf{Z H S}}$ | Units |
| :--- | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Std. | 0.66 | 2.07 | 0.04 | 1.25 | 0.43 | 2.10 | 1.67 |  |  | 4.34 | 3.91 | ns |
| -1 | 0.56 | 1.76 | 0.04 | 1.06 | 0.36 | 1.79 | 1.42 |  |  | 3.69 | 3.32 | ns |
| -2 | 0.49 | 1.54 | 0.03 | 0.93 | 0.32 | 1.57 | 1.25 |  |  | 3.24 | 2.92 | ns |

Note: For the derating values at specific junction temperature and voltage supply levels, refer to Table 3-7 on page 3-9.

## Differential I/O Characteristics

Configuration of the I/O modules as a differential pair is handled by the Actel Designer software when the user instantiates a differential I/O macro in the design.
Differential I/Os can also be used in conjunction with the embedded Input Register (InReg), Output Register (OutReg), Enable Register (EnReg), and Double Data Rate (DDR). However, there is no support for bidirectional I/Os or tristates with these standards.

## LVDS

Low-Voltage Differential Signal (ANSI/TIA/EIA-644) is a high-speed differential I/O standard. It requires that one data bit be carried through two signal lines, so two pins are needed. It also requires external resistor termination.
The full implementation of the LVDS transmitter and receiver is shown in an example in Figure 2-132. The building blocks of the LVDS transmitter-receiver are one transmitter macro, one receiver macro, three board resistors at the transmitter end, and one resistor at the receiver end. The values for the three driver resistors are different from those used in the LVPECL implementation because the output standard specifications are different.


Figure 2-132•LVDS Circuit Diagram and Board-Level Implementation
Table 2-165 • Minimum and Maximum DC Input and Output Levels

| DC Parameter | Description | Min. | Typ. | Max. | Units |
| :--- | :--- | :---: | :---: | :---: | :---: |
| VCCI | Supply Voltage | 2.375 | 2.5 | 2.625 | V |
| VOL | Output Low Voltage | 0.9 | 1.075 | 1.25 | V |
| VOH | Input High Voltage | 1.25 | 1.425 | 1.6 | V |
| $\mathrm{I}_{\mathrm{OL}}{ }^{3}$ | Output Low Voltage | 0.65 | 0.91 | 1.16 | mA |
| $\mathrm{I}_{\mathrm{OH}}{ }^{3}$ | Output High Voltage | 0.65 | 0.91 | 1.16 | mA |
| $\mathrm{~V}_{\mathrm{I}}$ | Input Voltage | 0 |  | 2.925 | V |
| $\mathrm{I}_{\mathrm{IL}}{ }^{4,5}$ | Input Low Voltage |  |  | 10 | $\mu \mathrm{~A}$ |
| $\mathrm{I}_{\mathrm{IH}}{ }^{4,6}$ | Input High Voltage |  |  | 10 | $\mu \mathrm{~A}$ |
| $\mathrm{~V}_{\text {ODIFF }}$ | Differential Output Voltage | 250 | 350 | 450 | mV |
| $\mathrm{V}_{\text {OCM }}$ | Output Common Mode Voltage | 1.125 | 1.25 | 1.375 | V |
| $\mathrm{~V}_{\text {ICM }}$ | Input Common Mode Voltage | 0.05 | 1.25 | 2.35 | V |
| $\mathrm{~V}_{\text {IDIFF }}$ | Input Differential Voltage | 100 | 350 |  | mV |

Notes:

1. $\pm 5 \%$
2. Differential input voltage $= \pm 350 \mathrm{mV}$
3. $I_{O L} / I_{O H}$ defined by $V_{\text {ODIFF }}($ (Resistor Network)
4. Currents are measured at $85^{\circ} \mathrm{C}$ junction temperature.
5. $I_{\text {IL }}$ is the input leakage current per I/O pin over recommended operation conditions where $-0.3 \mathrm{~V}<\mathrm{VIN}<$ VIL.
6. $I_{I H}$ is the input leakage current per I/O pin over recommended operating conditions VIH < VIN $<$ VCCI. Input current is larger when operating outside recommended ranges.

Table 2-166• AC Waveforms, Measuring Points, and Capacitive Loads

| Input Low (V) | Input High (V) | Measuring Point* (V) $^{\text {V }}$ ( VEF (typ.) (V) |  |
| :--- | :---: | :---: | :---: |
| 1.075 | 1.325 | Cross point | - |

Note: $\quad *$ Measuring point $=V_{\text {trip }}$. See Table 2-87 on page 2-168 for a complete table of trip points.

## Timing Characteristics

Table 2-167•LVDS
Commercial Temperature Range Conditions: $\mathrm{T}_{\mathrm{J}}=70^{\circ} \mathrm{C}$, Worst-Case VCC $=1.425 \mathrm{~V}$, Worst-Case VCCI $=2.3 \mathrm{~V}$ Applicable to Pro I/Os

| Speed Grade | $\mathbf{t}_{\text {DOUT }}$ | $\mathbf{t}_{\text {DP }}$ | $\mathbf{t}_{\text {DIN }}$ | $\mathbf{t}_{\mathbf{P Y}}$ | Units |
| :--- | :---: | :---: | :---: | :---: | :---: |
| Std. | 0.66 | 2.10 | 0.04 | 1.82 | ns |
| -1 | 0.56 | 1.79 | 0.04 | 1.55 | ns |
| -2 | 0.49 | 1.57 | 0.03 | 1.36 | ns |

Note: For the derating values at specific junction temperature and voltage supply levels, refer to Table 3-7 on page 3-9.

## BLVDS/M-LVDS

Bus LVDS (BLVDS) and Multipoint LVDS (M-LVDS) specifications extend the existing LVDS standard to high-performance multipoint bus applications. Multidrop and multipoint bus configurations can contain any combination of drivers, receivers, and transceivers. Actel LVDS drivers provide the higher drive current required by BLVDS and M-LVDS to accommodate the loading. The driver requires series terminations for better signal quality and to control voltage swing. Termination is also required at both ends of the bus, since the driver can be located anywhere on the bus. These configurations can be implemented using TRIBUF_LVDS and BIBUF_LVDS macros along with appropriate terminations. Multipoint designs using Actel LVDS macros can achieve up to 200 MHz with a maximum of 20 loads. A sample application is given in Figure 2-133. The input and output buffer delays are available in the LVDS section in Table 2-168.
Example: For a bus consisting of 20 equidistant loads, the following terminations provide the required differential voltage, in worst-case industrial operating conditions at the farthest receiver: $\mathrm{R}_{\mathrm{S}}=60 \Omega$ and $\mathrm{R}_{\mathrm{T}}=70 \Omega$, given $\mathrm{Z}_{0}=50 \Omega\left(2{ }^{\prime \prime}\right)$ and $\mathrm{Z}_{\text {stub }}=50 \Omega\left(\sim 1.5^{\prime \prime}\right)$.


Figure 2-133 • BLVDS/M-LVDS Multipoint Application Using LVDS I/O Buffers
$\qquad$

## LVPECL

Low-Voltage Positive Emitter-Coupled Logic (LVPECL) is another differential I/O standard. It requires that one data bit be carried through two signal lines. Like LVDS, two pins are needed. It also requires external resistor termination.

The full implementation of the LVDS transmitter and receiver is shown in an example in Figure 2-134. The building blocks of the LVPECL transmitter-receiver are one transmitter macro, one receiver macro, three board resistors at the transmitter end, and one resistor at the receiver end. The values for the three driver resistors are different from those used in the LVDS implementation because the output standard specifications are different.


Figure 2-134•LVPECL Circuit Diagram and Board-Level Implementation
Table 2-168•Minimum and Maximum DC Input and Output Levels

| DC Parameter | Description | Min. | Max. | Min. | Max. | Min. | Max. | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| VCCI | Supply Voltage | 3.0 |  | 3.3 |  | 3.6 |  | V |
| VOL | Output Low Voltage | 0.96 | 1.27 | 1.06 | 1.43 | 1.30 | 1.57 | V |
| VOH | Output High Voltage | 1.8 | 2.11 | 1.92 | 2.28 | 2.13 | 2.41 | V |
| VIL, VIH | Input Low, Input High Voltages | 0 | 3.3 | 0 | 3.6 | 0 | 3.9 | V |
| $\mathrm{V}_{\text {ODIFF }}$ | Differential Output Voltage | 0.625 | 0.97 | 0.625 | 0.97 | 0.625 | 0.97 | V |
| $\mathrm{V}_{\text {OCM }}$ | Output Common Mode Voltage | 1.762 | 1.98 | 1.762 | 1.98 | 1.762 | 1.98 | V |
| $V_{\text {ICM }}$ | Input Common Mode Voltage | 1.01 | 2.57 | 1.01 | 2.57 | 1.01 | 2.57 | V |
| $V_{\text {IDIFF }}$ | Input Differential Voltage | 300 |  | 300 |  | 300 |  | mV |

Table 2-169 • AC Waveforms, Measuring Points, and Capacitive Loads

| Input Low (V) | Input High (V) | Measuring Point* (V) | $\mathrm{V}_{\text {REF }}$ (typ.) (V) |
| :---: | :---: | :---: | :---: |
| 1.64 | 1.94 | Cross point | - |

Note: *Measuring point $=V_{\text {trip }}$. See Table 2-87 on page 2-168 for a complete table of trip points.

## Timing Characteristics

Table 2-170 • LVPECL
Commercial Temperature Range Conditions: $\mathrm{T}_{\mathrm{J}}=70^{\circ} \mathrm{C}$, Worst-Case VCC $=1.425 \mathrm{~V}$, Worst-Case VCCI $=3.0 \mathrm{~V}$ Applicable to Pro I/Os

| Speed Grade | $\mathbf{t}_{\text {DOUT }}$ | $\mathbf{t}_{\text {DP }}$ | $\mathbf{t}_{\text {DIN }}$ | $\mathbf{t}_{\text {PY }}$ | Units |
| :--- | :---: | :---: | :---: | :---: | :---: |
| Std. | 0.66 | 2.14 | 0.04 | 1.63 | ns |
| -1 | 0.56 | 1.82 | 0.04 | 1.39 | ns |
| -2 | 0.49 | 1.60 | 0.03 | 1.22 | ns |

Note: For the derating values at specific junction temperature and voltage supply levels, refer to Table 3-7 on page 3-9.
$\qquad$

## I/O Register Specifications

Fully Registered I/O Buffers with Synchronous Enable and Asynchronous Preset


Figure 2-135• Timing Model of Registered I/O Buffers with Synchronous Enable and Asynchronous Preset

Actel Fusion Family of Mixed Signal FPGAs

Table 2-171 • Parameter Definitions and Measuring Nodes

| Parameter Name | Parameter Definition | Measuring Nodes (from, to)* |
| :---: | :---: | :---: |
| toclka | Clock-to-Q of the Output Data Register | H, DOUT |
| tosud | Data Setup Time for the Output Data Register | F, H |
| $\mathrm{t}_{\text {OHD }}$ | Data Hold Time for the Output Data Register | F, H |
| tosue | Enable Setup Time for the Output Data Register | G, H |
| $\mathrm{t}_{\text {OHE }}$ | Enable Hold Time for the Output Data Register | G, H |
| $t_{\text {OPRE2Q }}$ | Asynchronous Preset-to-Q of the Output Data Register | L,DOUT |
| torempre | Asynchronous Preset Removal Time for the Output Data Register | L, H |
| torecpre | Asynchronous Preset Recovery Time for the Output Data Register | L, H |
| toectika | Clock-to-Q of the Output Enable Register | H, EOUT |
| toesud | Data Setup Time for the Output Enable Register | J, H |
| $t_{\text {OEHD }}$ | Data Hold Time for the Output Enable Register | J, H |
| toesue | Enable Setup Time for the Output Enable Register | K, H |
| toehe | Enable Hold Time for the Output Enable Register | K, H |
| toepre2Q | Asynchronous Preset-to-Q of the Output Enable Register | I, EOUT |
| toerempre | Asynchronous Preset Removal Time for the Output Enable Register | I, H |
| toerecpre | Asynchronous Preset Recovery Time for the Output Enable Register | I, H |
| ticLKQ | Clock-to-Q of the Input Data Register | A, E |
| tisud | Data Setup Time for the Input Data Register | C, A |
| $\mathrm{t}_{\text {IHD }}$ | Data Hold Time for the Input Data Register | C, A |
| $\mathrm{t}_{\text {ISUE }}$ | Enable Setup Time for the Input Data Register | B, A |
| $\mathrm{t}_{\text {IHE }}$ | Enable Hold Time for the Input Data Register | B, A |
| tIPRE2Q | Asynchronous Preset-to-Q of the Input Data Register | D, E |
| $\mathrm{t}_{\text {IREMPRE }}$ | Asynchronous Preset Removal Time for the Input Data Register | D, A |
| tirecpre | Asynchronous Preset Recovery Time for the Input Data Register | D, A |

Note: *See Figure 2-135 on page 2-214 for more information.
$\qquad$

Fully Registered I/O Buffers with Synchronous Enable and Asynchronous Clear


Figure 2-136• Timing Model of the Registered I/O Buffers with Synchronous Enable and Asynchronous Clear

Actel Fusion Family of Mixed Signal FPGAs

Table 2-172 • Parameter Definitions and Measuring Nodes

| Parameter Name | Parameter Definition | Measuring Nodes (from, to)* |
| :---: | :---: | :---: |
| toclka | Clock-to-Q of the Output Data Register | HH, DOUT |
| tosud | Data Setup Time for the Output Data Register | FF, HH |
| $\mathrm{t}_{\text {OHD }}$ | Data Hold Time for the Output Data Register | FF, HH |
| tosue | Enable Setup Time for the Output Data Register | GG, HH |
| $\mathrm{t}_{\text {OHE }}$ | Enable Hold Time for the Output Data Register | GG, HH |
| tocLR2Q | Asynchronous Clear-to-Q of the Output Data Register | LL, DOUT |
| toremcle | Asynchronous Clear Removal Time for the Output Data Register | LL, HH |
| toreccle | Asynchronous Clear Recovery Time for the Output Data Register | LL, HH |
| $\mathrm{t}_{\text {OECLKQ }}$ | Clock-to-Q of the Output Enable Register | HH, EOUT |
| toesud | Data Setup Time for the Output Enable Register | JJ, HH |
| $\mathrm{t}_{\text {OEHD }}$ | Data Hold Time for the Output Enable Register | JJ, HH |
| toesue | Enable Setup Time for the Output Enable Register | KK, HH |
| $\mathrm{t}_{\text {OEHE }}$ | Enable Hold Time for the Output Enable Register | KK, HH |
| toectr2a | Asynchronous Clear-to-Q of the Output Enable Register | II, EOUT |
| toeremclr | Asynchronous Clear Removal Time for the Output Enable Register | II, HH |
| toerecclr | Asynchronous Clear Recovery Time for the Output Enable Register | II, HH |
| ticLKQ | Clock-to-Q of the Input Data Register | AA, EE |
| tisud | Data Setup Time for the Input Data Register | CC, AA |
| $\mathrm{t}_{\text {IHD }}$ | Data Hold Time for the Input Data Register | CC, AA |
| tisue | Enable Setup Time for the Input Data Register | BB, AA |
| $\mathrm{t}_{\text {IHE }}$ | Enable Hold Time for the Input Data Register | BB, AA |
| tICLR2Q | Asynchronous Clear-to-Q of the Input Data Register | DD, EE |
| tIREMCLR | Asynchronous Clear Removal Time for the Input Data Register | DD, AA |
| $\mathrm{t}_{\text {IRECCLR }}$ | Asynchronous Clear Recovery Time for the Input Data Register | DD, AA |

Note: *See Figure 2-136 on page 2-216 for more information.
$\qquad$

## Input Register



Figure 2-137• Input Register Timing Diagram
Timing Characteristics
Table 2-173 • Input Data Register Propagation Delays
Commercial Temperature Range Conditions: $\mathrm{T}_{\mathrm{J}}=70^{\circ} \mathrm{C}$, Worst-Case VCC $=1.425 \mathrm{~V}$

| Parameter | Description | -2 | -1 | Std. | Units |
| :---: | :---: | :---: | :---: | :---: | :---: |
| ticlkQ | Clock-to-Q of the Input Data Register | 0.24 | 0.27 | 0.32 | ns |
| tisud | Data Setup Time for the Input Data Register | 0.26 | 0.30 | 0.35 | ns |
| $\mathrm{t}_{\text {IHD }}$ | Data Hold Time for the Input Data Register | 0.00 | 0.00 | 0.00 | ns |
| tisue | Enable Setup Time for the Input Data Register | 0.37 | 0.42 | 0.50 | ns |
| $\mathrm{t}_{\text {IHE }}$ | Enable Hold Time for the Input Data Register | 0.00 | 0.00 | 0.00 | ns |
| tICLR2Q | Asynchronous Clear-to-Q of the Input Data Register | 0.45 | 0.52 | 0.61 | ns |
| tIPRE2Q | Asynchronous Preset-to-Q of the Input Data Register | 0.45 | 0.52 | 0.61 | ns |
| tIREMCLR | Asynchronous Clear Removal Time for the Input Data Register | 0.00 | 0.00 | 0.00 | ns |
| tiRECCLR | Asynchronous Clear Recovery Time for the Input Data Register | 0.22 | 0.25 | 0.30 | ns |
| tiREMPRE | Asynchronous Preset Removal Time for the Input Data Register | 0.00 | 0.00 | 0.00 | ns |
| tiRECPRE | Asynchronous Preset Recovery Time for the Input Data Register | 0.22 | 0.25 | 0.30 | ns |
| tiwCLR | Asynchronous Clear Minimum Pulse Width for the Input Data Register | 0.22 | 0.25 | 0.30 | ns |
| timpre | Asynchronous Preset Minimum Pulse Width for the Input Data Register | 0.22 | 0.25 | 0.30 | ns |
| ticKMPWH | Clock Minimum Pulse Width High for the Input Data Register | 0.36 | 0.41 | 0.48 | ns |
| ticKMPWL | Clock Minimum Pulse Width Low for the Input Data Register | 0.32 | 0.37 | 0.43 | ns |

Note: For the derating values at specific junction temperature and voltage supply levels, refer to Table 3-7 on page 3-9.
$\qquad$

## Output Register



Figure 2-138• Output Register Timing Diagram
Timing Characteristics
Table 2-174 • Output Data Register Propagation Delays
Commercial Temperature Range Conditions: $\mathrm{T}_{\mathrm{J}}=70^{\circ} \mathrm{C}$, Worst-Case VCC $=1.425 \mathrm{~V}$

| Parameter | Description | -2 | -1 | Std. | Units |
| :---: | :---: | :---: | :---: | :---: | :---: |
| toclke | Clock-to-Q of the Output Data Register | 0.59 | 0.67 | 0.79 | ns |
| tosud | Data Setup Time for the Output Data Register | 0.31 | 0.36 | 0.42 | ns |
| $\mathrm{t}_{\text {OHD }}$ | Data Hold Time for the Output Data Register | 0.00 | 0.00 | 0.00 | ns |
| tosue | Enable Setup Time for the Output Data Register | 0.44 | 0.50 | 0.59 | ns |
| $\mathrm{t}_{\text {OHE }}$ | Enable Hold Time for the Output Data Register | 0.00 | 0.00 | 0.00 | ns |
| tocLR2Q | Asynchronous Clear-to-Q of the Output Data Register | 0.80 | 0.91 | 1.07 | ns |
| topre2Q | Asynchronous Preset-to-Q of the Output Data Register | 0.80 | 0.91 | 1.07 | ns |
| $\mathrm{t}_{\text {OREMCLR }}$ | Asynchronous Clear Removal Time for the Output Data Register | 0.00 | 0.00 | 0.00 | ns |
| toreccle | Asynchronous Clear Recovery Time for the Output Data Register | 0.22 | 0.25 | 0.30 | ns |
| torempre | Asynchronous Preset Removal Time for the Output Data Register | 0.00 | 0.00 | 0.00 | ns |
| torecpre | Asynchronous Preset Recovery Time for the Output Data Register | 0.22 | 0.25 | 0.30 | ns |
| $\mathrm{t}_{\text {OWCLR }}$ | Asynchronous Clear Minimum Pulse Width for the Output Data Register | 0.22 | 0.25 | 0.30 | ns |
| towpre | Asynchronous Preset Minimum Pulse Width for the Output Data Register | 0.22 | 0.25 | 0.30 | ns |
| tockmpwh | Clock Minimum Pulse Width High for the Output Data Register | 0.36 | 0.41 | 0.48 | ns |
| tockMPWL | Clock Minimum Pulse Width Low for the Output Data Register | 0.32 | 0.37 | 0.43 | ns |

Note: For the derating values at specific junction temperature and voltage supply levels, refer to Table 3-7 on page 3-9.

## Output Enable Register



Figure 2-139• Output Enable Register Timing Diagram
Timing Characteristics
Table 2-175 • Output Enable Register Propagation Delays
Commercial Temperature Range Conditions: $\mathrm{T}_{\mathrm{J}}=70^{\circ} \mathrm{C}$, Worst-Case VCC $=1.425 \mathrm{~V}$

| Parameter | Description | $\mathbf{- 2}$ | $\mathbf{- 1}$ | Std. | Units |
| :--- | :--- | :--- | :--- | :--- | :---: |
| $t_{\text {OECLKQ }}$ | Clock-to-Q of the Output Enable Register | 0.44 | 0.51 | 0.59 | ns |
| $\mathrm{t}_{\text {OESUD }}$ | Data Setup Time for the Output Enable Register | 0.31 | 0.36 | 0.42 | ns |
| $\mathrm{t}_{\text {OEHD }}$ | Data Hold Time for the Output Enable Register | 0.00 | 0.00 | 0.00 | ns |
| $\mathrm{t}_{\text {OESUE }}$ | Enable Setup Time for the Output Enable Register | 0.44 | 0.50 | 0.58 | ns |
| $\mathrm{t}_{\text {OEHE }}$ | Enable Hold Time for the Output Enable Register | 0.00 | 0.00 | 0.00 | ns |
| $\mathrm{t}_{\text {OECLR2Q }}$ | Asynchronous Clear-to-Q of the Output Enable Register | 0.67 | 0.76 | 0.89 | ns |
| $\mathrm{t}_{\text {OEPRE2Q }}$ | Asynchronous Preset-to-Q of the Output Enable Register | 0.67 | 0.76 | 0.89 | ns |
| $\mathrm{t}_{\text {OEREMCLR }}$ | Asynchronous Clear Removal Time for the Output Enable Register | 0.00 | 0.00 | 0.00 | ns |
| $\mathrm{t}_{\text {OERECCLR }}$ | Asynchronous Clear Recovery Time for the Output Enable Register | 0.22 | 0.25 | 0.30 | ns |
| $\mathrm{t}_{\text {OEREMPRE }}$ | Asynchronous Preset Removal Time for the Output Enable Register | 0.00 | 0.00 | 0.00 | ns |
| $\mathrm{t}_{\text {OERECPRE }}$ | Asynchronous Preset Recovery Time for the Output Enable Register | 0.22 | 0.25 | 0.30 | ns |
| $\mathrm{t}_{\text {OEWCLR }}$ | Asynchronous Clear Minimum Pulse Width for the Output Enable <br> Register | 0.22 | 0.25 | 0.30 | ns |
| $\mathrm{t}_{\text {OEWPRE }}$ | Asynchronous Preset Minimum Pulse Width for the Output Enable <br> Register | 0.22 | 0.25 | 0.30 | ns |
| $t_{\text {OECKMPWH }}$ | Clock Minimum Pulse Width High for the Output Enable Register | 0.36 | 0.41 | 0.48 | ns |
| $\mathrm{t}_{\text {OECKMPWL }}$ | Clock Minimum Pulse Width Low for the Output Enable Register | 0.32 | 0.37 | 0.43 | ns |

Note: For the derating values at specific junction temperature and voltage supply levels, refer to Table 3-7 on page 3-9.

## DDR Module Specifications

Input DDR Module


Figure 2-140•Input DDR Timing Model
Table 2-176 • Parameter Definitions

| Parameter Name | Parameter Definition | Measuring Nodes (from, to) |
| :--- | :--- | :---: |
| $t_{\text {DDRICLKQ1 }}$ | Clock-to-Out Out_QR | $\mathrm{B}, \mathrm{D}$ |
| $\mathrm{t}_{\text {DDRICLKQ2 }}$ | Clock-to-Out Out_QF | $\mathrm{B}, \mathrm{E}$ |
| $\mathrm{t}_{\text {DDRISUD }}$ | Data Setup Time of DDR Input | $\mathrm{A}, \mathrm{B}$ |
| $\mathrm{t}_{\text {DDRIHD }}$ | Data Hold Time of DDR Input | $\mathrm{A}, \mathrm{B}$ |
| $\mathrm{t}_{\text {DDRICLR2Q1 }}$ | Clear-to-Out Out_QR | $\mathrm{C}, \mathrm{D}$ |
| $\mathrm{t}_{\text {DDRICLR2Q2 }}$ | Clear-to-Out Out_QF | $\mathrm{C}, \mathrm{E}$ |
| $\mathrm{t}_{\text {DDRIREMCLR }}$ | Clear Removal | $\mathrm{C}, \mathrm{B}$ |
| $\mathrm{t}_{\text {DDRIRECCLR }}$ | Clear Recovery | $\mathrm{C}, \mathrm{B}$ |

$\qquad$


Figure 2-141•Input DDR Timing Diagram
Timing Characteristics
Table 2-177 • Input DDR Propagation Delays
Commercial Temperature Range Conditions: $\mathrm{T}_{\mathrm{J}}=70^{\circ} \mathrm{C}$, Worst-Case VCC $=1.425 \mathrm{~V}$

| Parameter | Description | $\mathbf{- 2}$ | $\mathbf{- 1}$ | Std. | Units |
| :--- | :--- | :---: | :---: | :---: | :---: |
| $\mathrm{t}_{\text {DDRICLKQ1 }}$ | Clock-to-Out Out_QR for Input DDR | 0.39 | 0.44 | 0.52 | ns |
| $\mathrm{t}_{\text {DDRICLKQ2 }}$ | Clock-to-Out Out_QF for Input DDR | 0.27 | 0.31 | 0.37 | ns |
| $\mathrm{t}_{\text {DDRISUD }}$ | Data Setup for Input DDR | 0.28 | 0.32 | 0.38 | ns |
| $\mathrm{t}_{\text {DDRIHD }}$ | Data Hold for Input DDR | 0.00 | 0.00 | 0.00 | ns |
| $\mathrm{t}_{\text {DDRICLR2Q1 }}$ | Asynchronous Clear-to-Out Out_QR for Input DDR | 0.57 | 0.65 | 0.76 | ns |
| $\mathrm{t}_{\text {DDRICLR2Q2 }}$ | Asynchronous Clear-to-Out Out_QF for Input DDR | 0.46 | 0.53 | 0.62 | ns |
| $\mathrm{t}_{\text {DDRIREMCLR }}$ | Asynchronous Clear Removal Time for Input DDR | 0.00 | 0.00 | 0.00 | ns |
| $\mathrm{t}_{\text {DDRIRECCLR }}$ | Asynchronous Clear Recovery Time for Input DDR | 0.22 | 0.25 | 0.30 | ns |
| $\mathrm{t}_{\text {DDRIWCLR }}$ | Asynchronous Clear Minimum Pulse Width for Input DDR | 0.22 | 0.25 | 0.30 | ns |
| $\mathrm{t}_{\text {DDRICKMPWH }}$ | Clock Minimum Pulse Width High for Input DDR | 0.36 | 0.41 | 0.48 | ns |
| $\mathrm{t}_{\text {DDRICKMPWL }}$ | Clock Minimum Pulse Width Low for Input DDR | 0.32 | 0.37 | 0.43 | ns |
| F $_{\text {DDRIMAX }}$ | Maximum Frequency for Input DDR | 1,404 | 1,048 | 1,232 | MHz |

Note: For the derating values at specific junction temperature and voltage supply levels, refer to Table 3-7 on page 3-9.

## Output DDR



Figure 2-142• Output DDR Timing Model
Table 2-178• Parameter Definitions

| Parameter Name | Parameter Definition | Measuring Nodes (From, To) |
| :--- | :---: | :---: |
| t $_{\text {DDROCLKQ }}$ | Clock-to-Out | B, E |
| t $_{\text {DDROCLR2Q }}$ | Asynchronous Clear-to-Out | C, E |
| $\mathrm{t}_{\text {DDROREMCLR }}$ | Clear Removal | C, B |
| $\mathrm{t}_{\text {DDRORECCLR }}$ | Clear Recovery | C, B |
| $\mathrm{t}_{\text {DDROSUD1 }}$ | Data Setup Data_F | $\mathrm{A}, \mathrm{B}$ |
| $\mathrm{t}_{\text {DDROSUD2 }}$ | Data Setup Data_R | $\mathrm{D}, \mathrm{B}$ |
| $\mathrm{t}_{\text {DDROHD1 }}$ | Data Hold Data_F | $\mathrm{A}, \mathrm{B}$ |
| $\mathrm{t}_{\text {DDROHD2 }}$ | Data Hold Data_R | $\mathrm{D}, \mathrm{B}$ |



Figure 2-143• Output DDR Timing Diagram
Timing Characteristics
Table 2-179 • Output DDR Propagation Delays
Commercial Temperature Range Conditions: $\mathrm{T}_{\mathrm{J}}=70^{\circ} \mathrm{C}$, Worst-Case VCC $=1.425 \mathrm{~V}$

| Parameter | Description | $\mathbf{- 2}$ | $\mathbf{- 1}$ | Std. | Units |
| :--- | :--- | :--- | :--- | :--- | :--- |
| $t_{\text {DDROCLKQ }}$ | Clock-to-Out of DDR for Output DDR | 0.70 | 0.80 | 0.94 | ns |
| $\mathrm{t}_{\text {DDROSUD1 }}$ | Data_F Data Setup for Output DDR | 0.38 | 0.43 | 0.51 | ns |
| $\mathrm{t}_{\text {DDROSUD2 }}$ | Data_R Data Setup for Output DDR | 0.38 | 0.43 | 0.51 | ns |
| $\mathrm{t}_{\text {DDROHD1 }}$ | Data_F Data Hold for Output DDR | 0.00 | 0.00 | 0.00 | ns |
| $\mathrm{t}_{\text {DDROHD2 }}$ | Data_R Data Hold for Output DDR | 0.00 | 0.00 | 0.00 | ns |
| $\mathrm{t}_{\text {DDROCLR2Q }}$ | Asynchronous Clear-to-Out for Output DDR | 0.80 | 0.91 | 1.07 | ns |
| $\mathrm{t}_{\text {DDROREMCLR }}$ | Asynchronous Clear Removal Time for Output DDR | 0.00 | 0.00 | 0.00 | ns |
| $\mathrm{t}_{\text {DDRORECCLR }}$ | Asynchronous Clear Recovery Time for Output DDR | 0.22 | 0.25 | 0.30 | ns |
| $\mathrm{t}_{\text {DDROWCLR1 }}$ | Asynchronous Clear Minimum Pulse Width for Output DDR | 0.22 | 0.25 | 0.30 | ns |
| $\mathrm{t}_{\text {DDROCKMPWH }}$ | Clock Minimum Pulse Width High for the Output DDR | 0.36 | 0.41 | 0.48 | ns |
| $\mathrm{t}_{\text {DDROCKMPWL }}$ | Clock Minimum Pulse Width Low for the Output DDR | 0.32 | 0.37 | 0.43 | ns |
| F $_{\text {DDOMAX }}$ | Maximum Frequency for the Output DDR | 1,048 | 1,232 | 1,404 | MHz |

Note: For the derating values at specific junction temperature and voltage supply levels, refer to Table 3-7 on page 3-9.

## Pin Descriptions

## Supply Pins

GND
Ground
Ground supply voltage to the core, I/O outputs, and I/O logic.

## GNDQ Ground (quiet)

Quiet ground supply voltage to input buffers of I/O banks. Within the package, the GNDQ plane is decoupled from the simultaneous switching noise originated from the output buffer ground domain. This minimizes the noise transfer within the package and improves input signal integrity. GNDQ needs to always be connected on the board to GND. Note: In FG256, FG484, and FG676 packages, GNDQ and GND pins are connected within the package and are labeled as GND pins in the respective package pin assignment tables.

## ADCGNDREF Analog Reference Ground

Analog ground reference used by the ADC. This pad should be connected to a quiet analog ground.
GNDA Ground (analog)
Quiet ground supply voltage to the Analog Block of Fusion devices. The use of a separate analog ground helps isolate the analog functionality of the Fusion device from any digital switching noise. A 0.2 V maximum differential voltage between GND and GNDA/GNDQ should apply to system implementation.

## GNDAQ <br> Ground (analog quiet)

Quiet ground supply voltage to the analog I/O of Fusion devices. The use of a separate analog ground helps isolate the analog functionality of the Fusion device from any digital switching noise. A 0.2 V maximum differential voltage between GND and GNDA/GNDQ should apply to system implementation. Note: In FG256, FG484, and FG676 packages, GNDAQ and GNDA pins are connected within the package and are labeled as GNDA pins in the respective package pin assignment tables. In FG256 and

## GNDNVM Flash Memory Ground

Ground supply used by the Fusion device's flash memory block module(s).

## GNDOSC Oscillator Ground

Ground supply for both integrated RC oscillator and crystal oscillator circuit.

## VCC15A Analog Power Supply (1.5 V)

1.5 V clean analog power supply input for use by the 1.5 V portion of the analog circuitry.

## VCC33A Analog Power Supply (3.3 V)

3.3 V clean analog power supply input for use by the 3.3 V portion of the analog circuitry.

## VCC33N Negative 3.3 V Output

This is the -3.3 V output from the voltage converter. A $2.2 \mu \mathrm{~F}$ capacitor must be connected from this pin to ground.

## VCC33PMP Analog Power Supply (3.3 V)

3.3 V clean analog power supply input for use by the analog charge pump. To avoid high current draw, $\mathrm{V}_{\text {CC33PMP }}$ should be powered up simultaneously with or after $\mathrm{V}_{\text {CC33A }}$.
VCCNVM Flash Memory Block Power Supply (1.5 V)
1.5 V power supply input used by the Fusion device's flash memory block module(s). To avoid high current draw, VCC should be powered up before or simultaneously with $\mathrm{V}_{\mathrm{CCNVM}}$.
VCCOSC Oscillator Power Supply (3.3 V)
Power supply for both integrated RC oscillator and crystal oscillator circuit. The internal 100 MHz oscillator, powered by the VCCOSC pin, is needed for device programming, operation of the VDDN33
pump, and eNVM operation. VCCOSC is off only when VCCA is off. VCCOSC must be powered whenever the Fusion device needs to function.

## VCC Core Supply Voltage

Supply voltage to the FPGA core, nominally 1.5 V . VCC is also required for powering the JTAG state machine, in addition to VJTAG. Even when a Fusion device is in bypass mode in a JTAG chain of interconnected devices, both VCC and VJTAG must remain powered to allow JTAG signals to pass through the Fusion device.

## VCCIBx I/O Supply Voltage

Supply voltage to the bank's I/O output buffers and I/O logic. Bx is the I/O bank number. There are either four (AFS090 and AFS250) or five (AFS600 and AFS1500) I/O banks on the Fusion devices plus a dedicated $\mathrm{V}_{\text {JTAG }}$ bank.
Each bank can have a separate VCCI connection. All I/Os in a bank will run off the same VCCIBx supply. VCCI can be $1.5 \mathrm{~V}, 1.8 \mathrm{~V}, 2.5 \mathrm{~V}$, or 3.3 V , nominal voltage. Unused I/O banks should have their corresponding VCCI pins tied to GND.

## VCCPLA/B PLL Supply Voltage

Supply voltage to analog PLL, nominally 1.5 V , where A and B refer to the PLL. AFS090 and AFS250 each have a single PLL. The AFS600 and AFS1500 devices each have two PLLs. Actel recommends tying VCCPLX to VCC and using proper filtering circuits to decouple VCC noise from PLL.
If unused, VCCPLA/B should be tied to GND.

## VCOMPLA/B Ground for West and East PLL

VCOMPLA is the ground of the west PLL (CCC location F) and VCOMPLB is the ground of the east PLL (CCC location C).

## VJTAG JTAG Supply Voltage

Fusion devices have a separate bank for the dedicated JTAG pins. The JTAG pins can be run at any voltage from 1.5 V to 3.3 V (nominal). Isolating the JTAG power supply in a separate I/O bank gives greater flexibility in supply selection and simplifies power supply and PCB design. If the JTAG interface is neither used nor planned to be used, the VJTAG pin together with the TRST pin could be tied to GND. It should be noted that VCC is required to be powered for JTAG operation; VJTAG alone is insufficient. If a Fusion device is in a JTAG chain of interconnected boards and it is desired to power down the board containing the Fusion device, this may be done provided both VJTAG and VCC to the Fusion part remain powered; otherwise, JTAG signals will not be able to transition the Fusion device, even in bypass mode.

## VPUMP Programming Supply Voltage

Fusion devices support single-voltage ISP programming of the configuration flash and FlashROM. For programming, VPUMP should be in the $3.3 \mathrm{~V}+/-5 \%$ range. During normal device operation, VPUMP can be left floating or can be tied to any voltage between 0 V and 3.6 V .
When the VPUMP pin is tied to ground, it shuts off the charge pump circuitry, resulting in no sources of oscillation from the charge pump circuitry.
For proper programming, $0.01 \mu \mathrm{~F}$ and $0.33 \mu \mathrm{~F}$ capacitors (both rated at 16 V ) are to be connected in parallel across VPUMP and GND, and positioned as close to the FPGA pins as possible.

## User-Defined Supply Pins

## $V_{\text {REF }} \quad I / O$ Voltage Reference

Reference voltage for I/O minibanks. Both AFS600 and AFS1500 (north bank only) support Actel Pro I/O. These I/O banks support voltage reference standard I/O. The $\mathrm{V}_{\text {REF }}$ pins are configured by the user from regular I/Os, and any I/O in a bank, except JTAG I/Os, can be designated as the voltage reference I/O. Only certain I/O standards require a voltage reference-HSTL (I) and (II), SSTL2 (I) and (II), SSTL3 (I) and (II), and GTL/GTL+. One $\mathrm{V}_{\text {REF }}$ pin can support the number of I/Os available in its minibank.

## VAREF Analog Reference Voltage

The Fusion device can be configured to generate a 2.56 V internal reference voltage that can be used by the ADC. While using the internal reference, the reference voltage is output on the VAREF pin for use as a system reference. If a different reference voltage is required, it can be supplied by an external source and applied to this pin. The valid range of values that can be supplied to the ADC is 1.0 V to 3.3 V . When VAREF is internally generated by the Fusion device, a bypass capacitor must be connected from this pin to ground. The value of the bypass capacitor should be between $3.3 \mu \mathrm{~F}$ and $22 \mu \mathrm{~F}$, which is based on the needs of the individual designs. The choice of the capacitor value has an impact on the settling time it takes the VAREF signal to reach the required specification of 2.56 V to initiate valid conversions by the ADC. If the lower capacitor value is chosen, the settling time required for VAREF to achieve 2.56 V will be shorter than when selecting the larger capacitor value. The above range of capacitor values supports the accuracy specification of the ADC, which is detailed in the datasheet. Designers choosing the smaller capacitor value will not obtain as much margin in the accuracy as that achieved with a larger capacitor value. Depending on the capacitor value selected in the Analog System Builder, a tool in Libero IDE, an automatic delay circuit will be generated using logic tiles available within the FPGA to ensure that VAREF has achieved the 2.56 V value. Actel recommends customers use $10 \mu \mathrm{~F}$ as the value of the bypass capacitor. Designers choosing to use an external VAREF need to ensure that a stable and clean VAREF source is supplied to the VAREF pin before initiating conversions by the ADC. Designers should also make sure that the ADCRESET signal is deasserted before initiating valid conversions. ${ }^{2}$

## User Pins

## I/O

## User Input/Output

The I/O pin functions as an input, output, tristate, or bidirectional buffer. Input and output signal levels are compatible with the I/O standard selected. Unused I/O pins are configured as inputs with pull-up resistors.
During programming, I/Os become tristated and weakly pulled up to VCCI. With the VCCI and VCC supplies continuously powered up, when the device transitions from programming to operating mode, the I/Os get instantly configured to the desired user configuration.

## Axy Analog Input/Output

Analog I/O pin, where $x$ is the analog pad type ( $C=$ current pad, $G=$ Gate driver pad, $T=$ Temperature pad, $\mathrm{V}=$ Voltage pad) and $y$ is the Analog Quad number ( 0 to 9 ). There is a minimum $1 \mathrm{M} \Omega$ to ground on $A V, A C$, and $A T$. This pin can be left floating when it is unused.

## ATRTN $x$

## Temperature Monitor Return

AT returns are the returns for the temperature sensors. The cathode terminal of the external diodes should be connected to these pins. There is one analog return pin for every two Analog Quads. The $x$ in the ATRTN $x$ designator indicates the quad pairing ( $x=0$ for AQ1 and AQ2, $x=1$ for AQ2 and AQ3, $\ldots$, $x=4$ for AQ8 and AQ9). The signals that drive these pins are called out as ATRETURN $x y$ in the software (where $x$ and $y$ refer to the quads that share the return signal). ATRTN is internally connected to ground. It can be left floating when it is unused. The maximum capacitance allowed across the AT pins is 500 pF .

## GL <br> Globals

GL I/Os have access to certain clock conditioning circuitry (and the PLL) and/or have direct access to the global network (spines). Additionally, the global I/Os can be used as Pro I/Os since they have identical capabilities. Unused GL pins are configured as inputs with pull-up resistors. See more detailed descriptions of global I/O connectivity in the "Clock Conditioning Circuits" section on page 2-23.
Refer to the "User I/O Naming Convention" section on page 2-160 for a description of naming of global pins.

## JTAG Pins

Fusion devices have a separate bank for the dedicated JTAG pins. The JTAG pins can be run at any voltage from 1.5 V to 3.3 V (nominal). VCC must also be powered for the JTAG state machine to operate, even if the device is in bypass mode; VJTAG alone is insufficient. Both VJTAG and VCC to the Fusion part must be supplied to allow JTAG signals to transition the Fusion device.
Isolating the JTAG power supply in a separate I/O bank gives greater flexibility with supply selection and simplifies power supply and PCB design. If the JTAG interface is neither used nor planned to be used, the VJTAG pin together with the TRST pin could be tied to GND.

## TCK Test Clock

Test clock input for JTAG boundary scan, ISP, and UJTAG. The TCK pin does not have an internal pull-up/-down resistor. If JTAG is not used, Actel recommends tying off TCK to GND or VJTAG through a resistor placed close to the FPGA pin. This prevents JTAG operation in case TMS enters an undesired state.
Note that to operate at all VJTAG voltages, $500 \Omega$ to $1 \mathrm{k} \Omega$ will satisfy the requirements. Refer to Table 2-180 for more information.

Table 2-180 • Recommended Tie-Off Values for the TCK and TRST Pins

| VJTAG | Tie-Off Resistance ${ }^{2,3}$ |
| :--- | :---: |
| VJTAG at 3.3 V | $200 \Omega$ to $1 \mathrm{k} \Omega$ |
| VJTAG at 2.5 V | $200 \Omega$ to $1 \mathrm{k} \Omega$ |
| VJTAG at 1.8 V | $500 \Omega$ to $1 \mathrm{k} \Omega$ |
| VJTAG at 1.5 V | $500 \Omega$ to $1 \mathrm{k} \Omega$ |

Notes:

1. Equivalent parallel resistance if more than one device is on JTAG chain.
2. The TCK pin can be pulled up/down.
3. The TRST pin can only be pulled down.

## TDI

## Test Data Input

Serial input for JTAG boundary scan, ISP, and UJTAG usage. There is an internal weak pull-up resistor on the TDI pin.

## TDO Test Data Output

Serial output for JTAG boundary scan, ISP, and UJTAG usage.

## TMS Test Mode Select

The TMS pin controls the use of the IEEE1532 boundary scan pins (TCK, TDI, TDO, TRST). There is an internal weak pull-up resistor on the TMS pin.

## TRST <br> Boundary Scan Reset Pin

The TRST pin functions as an active low input to asynchronously initialize (or reset) the boundary scan circuitry. There is an internal weak pull-up resistor on the TRST pin. If JTAG is not used, an external pulldown resistor could be included to ensure the TAP is held in reset mode. The resistor values must be chosen from Table 2-180 and must satisfy the parallel resistance value requirement. The values in Table 2-180 correspond to the resistor recommended when a single device is used and to the equivalent parallel resistor when multiple devices are connected via a JTAG chain.
In critical applications, an upset in the JTAG circuit could allow entering an undesired JTAG state. In such cases, Actel recommends tying off TRST to GND through a resistor placed close to the FPGA pin. Note that to operate at all VJTAG voltages, $500 \Omega$ to $1 \mathrm{k} \Omega$ will satisfy the requirements.

## Special Function Pins

## NC No Connect

This pin is not connected to circuitry within the device. These pins can be driven to any voltage or can be left floating with no effect on the operation of the device.

## DC Don't Connect

This pin should not be connected to any signals on the PCB. These pins should be left unconnected.

## NCAP Negative Capacitor

Negative Capacitor is where the negative terminal of the charge pump capacitor is connected. A capacitor, with a $2.2 \mu \mathrm{~F}$ recommended value, is required to connect between PCAP and NCAP.

## PCAP <br> Positive Capacitor

Positive Capacitor is where the positive terminal of the charge pump capacitor is connected. A capacitor, with a $2.2 \mu \mathrm{~F}$ recommended value, is required to connect between PCAP and NCAP.

## PUB <br> Push Button

Push button is the connection for the external momentary switch used to turn on the 1.5 V voltage regulator and can be floating if not used.

## PTBASE Pass Transistor Base

Pass Transistor Base is the control signal of the voltage regulator. This pin should be connected to the base of the external pass transistor used with the 1.5 V internal voltage regulator and can be floating if not used.

## PTEM Pass Transistor Emitter

Pass Transistor Emitter is the feedback input of the voltage regulator.
This pin should be connected to the emitter of the external pass transistor used with the 1.5 V internal voltage regulator and can be floating if not used.

## XTAL1 Crystal Oscillator Circuit Input

Input to crystal oscillator circuit. Pin for connecting external crystal, ceramic resonator, RC network, or external clock input. When using an external crystal or ceramic oscillator, external capacitors are also recommended (Please refer to the crystal oscillator manufacturer for proper capacitor value).
If using external RC network or clock input, XTAL1 should be used and XTAL2 left unconnected

## XTAL2 Crystal Oscillator Circuit Input

Input to crystal oscillator circuit. Pin for connecting external crystal, ceramic resonator, RC network, or external clock input. When using an external crystal or ceramic oscillator, external capacitors are also recommended (Please refer to the crystal oscillator manufacturer for proper capacitor value).
If using external RC network or clock input, XTAL1 should be used and XTAL2 left unconnected

## Security

Fusion devices have a built-in 128-bit AES decryption core. The decryption core facilitates secure, insystem programming of the FPGA core array fabric and the FlashROM. The FlashROM and the FPGA core fabric can be programmed independently from each other, allowing the FlashROM to be updated without the need for change to the FPGA core fabric. The AES master key is stored in on-chip nonvolatile memory (flash). The AES master key can be preloaded into parts in a secure programming environment (such as the Actel in-house programming center), and then "blank" parts can be shipped to an untrusted programming or manufacturing center for final personalization with an AES-encrypted bitstream. Late stage product changes or personalization can be implemented easily and securely by simply sending a STAPL file with AES-encrypted data. Secure remote field updates over public networks (such as the Internet) are possible by sending and programming a STAPL file with AES-encrypted data. For more information, refer to the Fusion Security application note.

## 128-Bit AES Decryption

The 128-bit AES standard (FIPS-197) block cipher is the National Institute of Standards and Technology (NIST) replacement for DES (Data Encryption Standard FIPS46-2). AES has been designed to protect sensitive government information well into the 21st century. It replaces the aging DES, which NIST adopted in 1977 as a Federal Information Processing Standard used by federal agencies to protect sensitive, unclassified information. The 128 -bit AES standard has $3.4 \times 10^{38}$ possible 128 -bit key variants, and it has been estimated that it would take 1,000 trillion years to crack 128-bit AES cipher text using exhaustive techniques. Keys are stored (securely) in Fusion devices in nonvolatile flash memory. All programming files sent to the device can be authenticated by the part prior to programming to ensure that bad programming data is not loaded into the part that may possibly damage it. All programming verification is performed on-chip, ensuring that the contents of Fusion devices remain secure.

AES decryption can also be used on the 1,024-bit FlashROM to allow for secure remote updates of the FlashROM contents. This allows for easy, secure support for subscription model products. See the application note Fusion Security for more details.

## AES for Flash Memory

AES decryption can also be used on the flash memory blocks. This allows for the secure update of the flash memory blocks. During runtime, the encrypted data can be clocked in via the JTAG interface. The data can be passed through the internal AES decryption engine, and the decrypted data can then be stored in the flash memory block.

## Programming

Programming can be performed using various programming tools, such as Silicon Sculptor II (BP Micro Systems) or FlashPro3 (Actel).
The user can generate STP programming files from the Designer software and can use these files to program a device.
Fusion devices can be programmed in-system. During programming, $\mathrm{V}_{\mathrm{Ccosc}}$ is needed in order to power the internal 100 MHz oscillator. This oscillator is used as a source for the 20 MHz oscillator that is used to drive the charge pump for programming.

## ISP

Fusion devices support IEEE 1532 ISP via JTAG and require a single $\mathrm{V}_{\text {PUMP }}$ voltage of 3.3 V during programming. In addition, programming via a microcontroller in a target system can be achieved. Refer to the standard or the "In-System Programming (ISP) of Actel's Low Power Flash Devices Using FlashPro4/3/3X" chapter of the Fusion FPGA Fabric User's Guide for more details.

## JTAG IEEE 1532

## Programming with IEEE 1532

Fusion devices support the JTAG-based IEEE1532 standard for ISP. As part of this support, when a Fusion device is in an unprogrammed state, all user I/O pins are disabled. This is achieved by keeping the global IO_EN signal deactivated, which also has the effect of disabling the input buffers. Consequently, the SAMPLE instruction will have no effect while the Fusion device is in this unprogrammed state-different behavior from that of the ProASIC ${ }^{\text {PLUS® }}$ device family. This is done because SAMPLE is defined in the IEEE1532 specification as a noninvasive instruction. If the input buffers were to be enabled by SAMPLE temporarily turning on the I/Os, then it would not truly be a noninvasive instruction. Refer to the standard or the"In-System Programming (ISP) of Actel's Low Power Flash Devices Using FlashPro4/3/3X" chapter of the Fusion FPGA Fabric User's Guide for more details.

## Boundary Scan

Fusion devices are compatible with IEEE Standard 1149.1, which defines a hardware architecture and the set of mechanisms for boundary scan testing. The basic Fusion boundary scan logic circuit is composed of the test access port (TAP) controller, test data registers, and instruction register (Figure 2144 on page 2-232). This circuit supports all mandatory IEEE 1149.1 instructions (EXTEST, SAMPLE/PRELOAD, and BYPASS) and the optional IDCODE instruction (Table 2-182 on page 2-232).
Each test section is accessed through the TAP, which has five associated pins: TCK (test clock input), TDI, TDO (test data input and output), TMS (test mode selector), and TRST (test reset input). TMS, TDI,
and TRST are equipped with pull-up resistors to ensure proper operation when no input data is supplied to them. These pins are dedicated for boundary scan test usage. Refer to the "JTAG Pins" section on page 2-228 for pull-up/-down recommendations for TDO and TCK pins. The TAP controller is a 4-bit state machine ( 16 states) that operates as shown in Figure 2-144 on page 2-232. The 1 s and 0 s represent the values that must be present on TMS at a rising edge of TCK for the given state transition to occur. IR and DR indicate that the instruction register or the data register is operating in that state.

Table 2-181•TRST and TCK Pull-Down Recommendations

| VJTAG | Tie-Off Resistance* |
| :--- | :---: |
| VJTAG at 3.3 V | $200 \Omega$ to $1 \mathrm{k} \Omega$ |
| VJTAG at 2.5 V | $200 \Omega$ to $1 \mathrm{k} \Omega$ |
| VJTAG at 1.8 V | $500 \Omega$ to $1 \mathrm{k} \Omega$ |
| VJTAG at 1.5 V | $500 \Omega$ to $1 \mathrm{k} \Omega$ |

Note: *Equivalent parallel resistance if more than one device is on JTAG chain.
The TAP controller receives two control inputs (TMS and TCK) and generates control and clock signals for the rest of the test logic architecture. On power-up, the TAP controller enters the Test-Logic-Reset state. To guarantee a reset of the controller from any of the possible states, TMS must remain High for five TCK cycles. The TRST pin can also be used to asynchronously place the TAP controller in the Test-Logic-Reset state.
Fusion devices support three types of test data registers: bypass, device identification, and boundary scan. The bypass register is selected when no other register needs to be accessed in a device. This speeds up test data transfer to other devices in a test data path. The 32-bit device identification register is a shift register with four fields (LSB, ID number, part number, and version). The boundary scan register observes and controls the state of each I/O pin. Each I/O cell has three boundary scan register cells, each with a serial-in, serial-out, parallel-in, and parallel-out pin.
The serial pins are used to serially connect all the boundary scan register cells in a device into a boundary scan register chain, which starts at the TDI pin and ends at the TDO pin. The parallel ports are connected to the internal core logic I/O tile and the input, output, and control ports of an I/O buffer to capture and load data into the register to control or observe the logic state of each I/O.


Figure 2-144 • Boundary Scan Chain in Fusion
Table 2-182• Boundary Scan Opcodes

|  | Hex Opcode |
| :--- | :---: |
| EXTEST | 00 |
| HIGHZ | 07 |
| USERCODE | 0 E |
| SAMPLE/PRELOAD | 01 |
| IDCODE | 0 F |
| CLAMP | 05 |
| BYPASS | FF |

## IEEE 1532 Characteristics

JTAG timing delays do not include JTAG I/Os. To obtain complete JTAG timing, add I/O buffer delays to the corresponding standard selected; refer to the I/O timing characteristics in the "User I/Os" section on page 2-134 for more details.

## Timing Characteristics

Table 2-183 • JTAG 1532
Commercial Temperature Range Conditions: $\mathrm{T}_{\mathrm{J}}=70^{\circ} \mathrm{C}$, Worst-Case VCC $=1.425 \mathrm{~V}$

| Parameter | Description | $\mathbf{- 2}$ | $\mathbf{- 1}$ | Std. | Units |
| :--- | :--- | :---: | :---: | :---: | :---: |
| $\mathrm{t}_{\text {DISU }}$ | Test Data Input Setup Time | 0.50 | 0.57 | 0.67 | ns |
| $\mathrm{t}_{\text {DIHD }}$ | Test Data Input Hold Time | 1.00 | 1.13 | 1.33 | ns |
| $\mathrm{t}_{\text {TMSSU }}$ | Test Mode Select Setup Time | 0.50 | 0.57 | 0.67 | ns |
| $\mathrm{t}_{\text {TMDHD }}$ | Test Mode Select Hold Time | 1.00 | 1.13 | 1.33 | ns |
| $\mathrm{t}_{\text {TCK2Q }}$ | Clock to Q (data out) | 6.00 | 6.80 | 8.00 | ns |
| $\mathrm{t}_{\text {RSTB2Q }}$ | Reset to Q (data out) | 20.00 | 22.67 | 26.67 | ns |
| $\mathrm{~F}_{\text {TCKMAX }}$ | TCK Maximum Frequency | 25.00 | 22.00 | 19.00 | MHz |
| $\mathrm{t}_{\text {TRSTREM }}$ | ResetB Removal Time | 0.00 | 0.00 | 0.00 | ns |
| $\mathrm{t}_{\text {TRSTREC }}$ | ResetB Recovery Time | 0.20 | 0.23 | 0.27 | ns |

Note: For the derating values at specific junction temperature and voltage supply levels, refer to Table 3-7 on page 3-9.

Downloaded from Elcodis.com electronic components distributor

## 3 - DC and Power Characteristics

## General Specifications

## Operating Conditions

Stresses beyond those listed in Table 3-1 may cause permanent damage to the device.
Exposure to absolute maximum rated conditions for extended periods may affect device reliability. Devices should not be operated outside the recommended operating ranges specified in Table 3-2 on page 3-3.

Table 3-1 • Absolute Maximum Ratings

| Symbol | Parameter | Commercial | Industrial | Units |
| :---: | :---: | :---: | :---: | :---: |
| VCC | DC core supply voltage | -0.3 to 1.65 | -0.3 to 1.65 | V |
| VJTAG | JTAG DC voltage | -0.3 to 3.75 | -0.3 to 3.75 | V |
| VPUMP | Programming voltage | -0.3 to 3.75 | -0.3 to 3.75 | V |
| VCCPLL | Analog power supply (PLL) | -0.3 to 1.65 | -0.3 to 1.65 | V |
| VCCI | DC I/O output buffer supply voltage | -0.3 to 3.75 | -0.3 to 3.75 | V |
| VI | I/O input voltage ${ }^{1}$ | -0.3 V to 3.6 V (when I/O hot insertion mode is enabled) <br> -0.3 V to ( $\mathrm{VCCI}+1 \mathrm{~V}$ ) or 3.6 V , whichever voltage is lower (when I/O hot-insertion mode is disabled) |  | V |
| VCC33A | +3.3 V power supply | -0.3 to $3.75{ }^{2}$ | -0.3 to $3.75{ }^{2}$ | V |
| VCC33PMP | +3.3 V power supply | -0.3 to $3.75{ }^{2}$ | -0.3 to $3.75{ }^{2}$ | V |
| VAREF | Voltage reference for ADC | -0.3 to 3.75 | -0.3 to 3.75 | V |
| $\mathrm{V}_{\text {CC15A }}$ | Digital power supply for the analog system | -0.3 to 1.65 | -0.3 to 1.65 | V |
| $\mathrm{V}_{\text {CCNVM }}$ | Embedded flash power supply | -0.3 to 1.65 | -0.3 to 1.65 | V |
| $\mathrm{V}_{\text {ccosc }}$ | Oscillator power supply | -0.3 to 3.75 | -0.3 to 3.75 | V |

Notes:

1. The device should be operated within the limits specified by the datasheet. During transitions, the input signal may undershoot or overshoot according to the limits shown in Table 3-4 on page 3-4.
2. Analog data not valid beyond 3.65 V .
3. The high current mode has a maximum power limit of 20 mW . Appropriate current limit resistors must be used, based on voltage on the pad.
4. For flash programming and retention maximum limits, refer to Table 3-5 on page 3-5. For recommended operating limits refer to Table 3-2 on page 3-3.

Table 3-1 • Absolute Maximum Ratings (continued)


Notes:

1. The device should be operated within the limits specified by the datasheet. During transitions, the input signal may undershoot or overshoot according to the limits shown in Table 3-4 on page 3-4.
2. Analog data not valid beyond 3.65 V .
3. The high current mode has a maximum power limit of 20 mW . Appropriate current limit resistors must be used, based on voltage on the pad.
4. For flash programming and retention maximum limits, refer to Table 3-5 on page 3-5. For recommended operating limits refer to Table 3-2 on page 3-3.

Actel Fusion Family of Mixed Signal FPGAs

Table 3-2 • Recommended Operating Conditions

| Symbol | Parameter |  | Commercial | Industrial | Units |
| :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{T}_{\text {J }}$ | Junction temperature |  | 0 to +85 | -40 to +100 | ${ }^{\circ} \mathrm{C}$ |
| VCC | 1.5 V DC core supply voltage |  | 1.425 to 1.575 | 1.425 to 1.575 | V |
| VJTAG | JTAG DC voltage |  | 1.4 to 3.6 | 1.4 to 3.6 | V |
| VPUMP | Programming voltage | Programming mode | 3.15 to 3.45 | 3.15 to 3.45 | V |
|  |  | Operation ${ }^{3}$ | 0 to 3.6 | 0 to 3.6 | V |
| VCCPLL | Analog power supply (PLL) |  | 1.425 to 1.575 | 1.425 to 1.575 | V |
| VCCI | 1.5 V DC supply voltage |  | 1.425 to 1.575 | 1.425 to 1.575 | V |
|  | 1.8 V DC supply voltage |  | 1.7 to 1.9 | 1.7 to 1.9 | V |
|  | 2.5 V DC supply voltage |  | 2.3 to 2.7 | 2.3 to 2.7 | V |
|  | 3.3 V DC supply voltage |  | 3.0 to 3.6 | 3.0 to 3.6 | V |
|  | LVDS differential I/O |  | 2.375 to 2.625 | 2.375 to 2.625 | V |
|  | LVPECL differential I/O |  | 3.0 to 3.6 | 3.0 to 3.6 | V |
| VCC33A | +3.3 V power supply |  | 2.97 to 3.63 | 2.97 to 3.63 | V |
| VCC33PMP | +3.3 V power supply |  | 2.97 to 3.63 | 2.97 to 3.63 | V |
| VAREF | Voltage reference for ADC |  | 2.527 to 2.593 | 2.527 to 2.593 | V |
| VCC15A $^{6}$ | Digital power supply for the analog system |  | 1.425 to 1.575 | 1.425 to 1.575 | V |
| VCCNVM | Embedded flash power supply |  | 1.425 to 1.575 | 1.425 to 1.575 | V |
| VCCOSC | Oscillator power supply |  | 2.97 to 3.63 | 2.97 to 3.63 | V |
| $\mathrm{AV}, \mathrm{AC}{ }^{4}$ | Unpowered, ADC reset asserted or unconfigured |  | -10.5 to 12.0 | -10.5 to 11.6 | V |
|  | Analog input (+16 V to +2 V prescaler range) |  | -0.3 to 12.0 | -0.3 to 11.6 | V |
|  | Analog input (+1 V to +0.125 V prescaler range) |  | -0.3 to 3.6 | -0.3 to 3.6 | V |
|  | Analog input (-16 V to -2 V prescaler range) |  | -10.5 to 0.3 | -10.5 to 0.3 | V |
|  | Analog input (-1 V to -0.125 V prescaler range) |  | -3.6 to 0.3 | -3.6 to 0.3 | V |
|  | Analog input (direct input to ADC) |  | -0.3 to 3.6 | -0.3 to 3.6 | V |
|  | Digital input |  | -0.3 to 12.0 | -0.3 to 11.6 | V |
| $\mathrm{AG}^{4}$ | Unpowered, ADC reset asserted or unconfigured |  | -10.5 to 12.0 | -10.5 to 11.6 | V |
|  | Low Current Mode ( $1 \mu \mathrm{~A}, 3 \mu \mathrm{~A}, 10 \mu \mathrm{~A}, 30 \mu \mathrm{~A})$ |  | -0.3 to 12.0 | -0.3 to 11.6 | V |
|  | Low Current Mode ( $-1 \mu \mathrm{~A},-3 \mu \mathrm{~A},-10 \mu \mathrm{~A},-30 \mu \mathrm{~A}$ ) |  | -10.5 to 0.3 | -10.5 to 0.3 | V |
|  | High Current Mode ${ }^{5}$ |  | -10.5 to 12.0 | -10.5 to 11.6 | V |
| $\mathrm{AT}^{4}$ | Unpowered, ADC reset asserted or unconfigured |  | -0.3 to 15.5 | -0.3 to 14.5 | V |
|  | Analog input (+16 V, +4 V prescaler range) |  | -0.3 to 15.5 | -0.3 to 14.5 | V |
|  | Analog input (direct input to ADC) |  | -0.3 to 3.6 | -0.3 to 3.6 | V |
|  | Digital input |  | -0.3 to 15.5 | -0.3 to 14.5 | V |

## Notes:

1. The ranges given here are for power supplies only. The recommended input voltage ranges specific to each I/O standard are given in Table 2-82 on page 2-159.
2. All parameters representing voltages are measured with respect to GND unless otherwise specified.
3. $V_{\text {PUMP }}$ can be left floating during normal operation (not programming mode).
4. The input voltage may overshoot by up to 500 mV above the Recommended Maximum ( 150 mV in Direct mode), provided the duration of the overshoot is less than $50 \%$ of the operating lifetime of the device.
5. The AG pad should also conform to the limits as specified in Table 2-45 on page 2-111.
6. Violating the $V_{C C 15 A}$ recommended voltage supply during an embedded flash program cycle can corrupt the page being programmed.
$\qquad$

Table 3-3• Input Resistance of Analog Pads

| Pads | Pad Configuration | Prescaler Range | Input Resistance to Ground |
| :--- | :--- | :---: | :---: |
| $\mathrm{AV}, \mathrm{AC}$ | Analog Input (direct input to ADC ) | +16 V to +2 V | $1 \mathrm{M} \Omega$ (typical) |
|  |  | +1 V to +0.125 V | $>10 \mathrm{M} \Omega$ |
|  | Analog Input (positive prescaler) | +16 V to +2 V | $1 \mathrm{M} \Omega$ (typical) |
|  |  | +1 V to +0.125 V | $>10 \mathrm{M} \Omega$ |
|  | Analog Input (negative prescaler) | -16 V to -2 V | $1 \mathrm{M} \Omega$ (typical) |
|  |  | -1 V to -0.125 V | $>10 \mathrm{M} \Omega$ |
|  | Digital input | +16 V to +2 V | $1 \mathrm{M} \Omega$ (typical) |
|  | Current monitor | +16 V to +2 V | $1 \mathrm{M} \Omega$ (typical) |
| AT |  | -16 V to -2 V | $1 \mathrm{M} \Omega$ (typical) |
|  | Analog Input (direct input to ADC) | $+16 \mathrm{~V},+4 \mathrm{~V}$ | $1 \mathrm{M} \Omega$ (typical) |
|  | Analog Input (positive prescaler) | $+16 \mathrm{~V},+4 \mathrm{~V}$ | $1 \mathrm{M} \Omega$ (typical) |
|  | Digital input | $+16 \mathrm{~V},+4 \mathrm{~V}$ | $1 \mathrm{M} \Omega$ (typical) |
|  | Temperature monitor | $+16 \mathrm{~V},+4 \mathrm{~V}$ | $>10 \mathrm{M} \Omega$ |

Table 3-4 • Overshoot and Undershoot Limits ${ }^{1}$

| VCCI | Average VCCI-GND Overshoot or Undershoot <br> Duration as a Percentage of Clock Cycle ${ }^{2}$ | Maximum Overshoot/ <br> Undershoot $^{2}$ |
| :--- | :---: | :---: |
|  | $10 \%$ | 1.4 V |
|  | $5 \%$ | 1.49 V |
| 3.0 V | $10 \%$ | 1.1 V |
|  | 3.3 V | $5 \%$ |
|  | $10 \%$ | 0.19 V |
|  | $5 \%$ | 0.88 V |

Notes:

1. Based on reliability requirements at a junction temperature of $85^{\circ} \mathrm{C}$.
2. The duration is allowed at one cycle out of six clock cycle. If the overshoot/undershoot occurs at one out of two cycles, the maximum overshoot/undershoot has to be reduced by 0.15 V .

Table 3-5 • FPGA Programming, Storage, and Operating Limits

| Product Grade | Storage Temperature | Element | Grade Programming Cycles | Retention |
| :---: | :---: | :---: | :---: | :---: |
| Commercial | Min. $\mathrm{T}_{\mathrm{J}}=0^{\circ} \mathrm{C}$ <br> Min. $\mathrm{T}_{\mathrm{J}}=85^{\circ} \mathrm{C}$ | FPGA/FlashROM | 500 | 20 years |
|  |  | Embedded Flash | < 1,000 | 20 years |
|  |  |  | < 10,000 | 10 years |
|  |  |  | < 15,000 | 5 years |
| Industrial | $\begin{aligned} & \text { Min. } T_{J}=-40^{\circ} \mathrm{C} \\ & \text { Min. } T_{J}=100^{\circ} \mathrm{C} \end{aligned}$ | FPGA/FlashROM | 500 | 20 years |
|  |  | Embedded Flash | < 1,000 | 20 years |
|  |  |  | < 10,000 | 10 years |
|  |  |  | < 15,000 | 5 years |

## I/O Power-Up and Supply Voltage Thresholds for Power-On Reset (Commercial and Industrial)

Sophisticated power-up management circuitry is designed into every Fusion device. These circuits ensure easy transition from the powered off state to the powered up state of the device. The many different supplies can power up in any sequence with minimized current spikes or surges. In addition, the I/O will be in a known state through the power-up sequence. The basic principle is shown in Figure 3-1 on page 3-6.
There are five regions to consider during power-up.
Fusion I/Os are activated only if ALL of the following three conditions are met:

1. VCC and VCCI are above the minimum specified trip points (Figure 3-1).
2. $V C C I>V C C-0.75 \vee$ (typical).
3. Chip is in the operating mode.

## $\mathrm{V}_{\mathrm{CCI}}$ Trip Point:

Ramping up: $0.6 \mathrm{~V}<$ trip_point_up $<1.2 \mathrm{~V}$
Ramping down: $0.5 \mathrm{~V}<$ trip_point_down $<1.1 \mathrm{~V}$
$\mathrm{V}_{\mathrm{Cc}}$ Trip Point:
Ramping up: 0.6 V < trip_point_up < 1.1 V
Ramping down: 0.5 V < trip_point_down < 1 V
VCC and VCCI ramp-up trip points are about 100 mV higher than ramp-down trip points. This specifically built-in hysteresis prevents undesirable power-up oscillations and current surges. Note the following:

- During programming, I/Os become tristated and weakly pulled up to VCCI.
- JTAG supply, PLL power supplies, and charge pump VPUMP supply have no influence on I/O behavior.


## Internal Power-Up Activation Sequence

1. Core
2. Input buffers
3. Output buffers, after 200 ns delay from input buffer activation

## PLL Behavior at Brownout Condition

Actel recommends using monotonic power supplies or voltage regulators to ensure proper power-up behavior. Power ramp-up should be monotonic at least until VCC and VCCPLX exceed brownout activation levels. The $\mathrm{V}_{\mathrm{CC}}$ activation level is specified as 1.1 V worst-case (see Figure 3-1 on page 3-6 for more details).
When PLL power supply voltage and/or VCC levels drop below the VCC brownout levels ( $0.75 \mathrm{~V} \pm 0.25 \mathrm{~V}$ ), the PLL output lock signal goes low and/or the output clock is lost.


Figure 3-1 • I/O State as a Function of VCCI and VCC Voltage Levels

## Thermal Characteristics

## Introduction

The temperature variable in the Actel Designer software refers to the junction temperature, not the ambient, case, or board temperatures. This is an important distinction because dynamic and static power consumption will cause the chip's junction temperature to be higher than the ambient, case, or board temperatures. EQ 1 through EQ 3 give the relationship between thermal resistance, temperature gradient, and power.

$$
\theta_{J A}=\frac{T_{J}-\theta_{A}}{P}
$$

$$
\theta_{J B}=\frac{T_{J}-T_{B}}{P}
$$

$$
\theta_{\mathrm{JC}}=\frac{\mathrm{T}_{\mathrm{J}}-\mathrm{T}_{\mathrm{C}}}{\mathrm{P}}
$$

where
$\theta_{\mathrm{JA}}=$ Junction-to-air thermal resistance
$\theta_{\mathrm{JB}}=$ Junction-to-board thermal resistance
$\theta_{\mathrm{JC}}=$ Junction-to-case thermal resistance
$T_{J}=$ Junction temperature
$\mathrm{T}_{\mathrm{A}}=$ Ambient temperature
$T_{B}=$ Board temperature (measured 1.0 mm away from the package edge)
$T_{C}=$ Case temperature
$\mathrm{P}=$ Total power dissipated by the device
Table 3-6 • Package Thermal Resistance

| Product | Die Size (mm) | $\theta_{\text {JA }}$ |  |  | $\theta_{\text {JC }}$ | $\theta_{\text {JB }}$ | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | Still Air | 1.0 m/s | $2.5 \mathrm{~m} / \mathrm{s}$ |  |  |  |
| AFS090-QN108 | $\mathrm{X}=3.4 ; \mathrm{Y}=4.8$ | 34.5 | 30.0 | 27.7 | 8.1 | 16.7 | ${ }^{\circ} \mathrm{C} / \mathrm{W}$ |
| AFS090-QN180 | $X=3.4 ; Y=4.8$ | 33.3 | 27.6 | 25.7 | 9.2 | 21.2 | ${ }^{\circ} \mathrm{C} / \mathrm{W}$ |
| AFS250-QN180 | $X=4.0 ; Y=5.6$ | 32.2 | 26.5 | 24.7 | 5.7 | 15.0 | ${ }^{\circ} \mathrm{C} / \mathrm{W}$ |
| AFS090-FG256 | $X=3.4 ; Y=4.8$ | 37.7 | 33.9 | 32.2 | 11.5 | 29.7 | ${ }^{\circ} \mathrm{C} / \mathrm{W}$ |
| AFS250-FG256 | $X=4.0 ; Y=5.6$ | 33.7 | 30.0 | 28.3 | 9.3 | 24.8 | ${ }^{\circ} \mathrm{C} / \mathrm{W}$ |
| AFS600-FG256 | $\mathrm{X}=5.10 ; \mathrm{Y}=7.3$ | 28.9 | 25.2 | 23.5 | 6.8 | 19.9 | ${ }^{\circ} \mathrm{C} / \mathrm{W}$ |
| AFS1500-FG256 | $X=7.62 ; Y=9.98$ | 23.3 | 19.6 | 18.0 | 4.3 | 14.2 | ${ }^{\circ} \mathrm{C} / \mathrm{W}$ |
| AFS600-FG484 | $\mathrm{X}=5.10 ; \mathrm{Y}=7.3$ | 21.8 | 18.2 | 16.7 | 7.7 | 16.8 | ${ }^{\circ} \mathrm{C} / \mathrm{W}$ |
| AFS1500-FG484 | $X=7.62 ; Y=9.98$ | 21.6 | 16.8 | 15.2 | 5.6 | 14.9 | ${ }^{\circ} \mathrm{C} / \mathrm{W}$ |

## Theta-JA

Junction-to-ambient thermal resistance ( $\theta_{\mathrm{JA}}$ ) is determined under standard conditions specified by JEDEC (JESD-51), but it has little relevance in actual performance of the product. It should be used with caution but is useful for comparing the thermal performance of one package to another.
A sample calculation showing the maximum power dissipation allowed for the AFS600-FG484 package under forced convection of $1.0 \mathrm{~m} / \mathrm{s}$ and $75^{\circ} \mathrm{C}$ ambient temperature is as follows:

$$
\text { Maximum Power Allowed }=\frac{T_{J(M A X)}-T_{A(M A X)}}{\theta_{J A}}
$$

where

```
0JA}=19.0\mp@subsup{0}{}{\circ}\textrm{C}/\textrm{W}\mathrm{ (taken from Table 3-6 on page 3-7).
TA}=75.0\mp@subsup{0}{}{\circ}\textrm{C
```

$$
\text { Maximum Power Allowed }=\frac{100.00^{\circ} \mathrm{C}-75.00^{\circ} \mathrm{C}}{19.00^{\circ} \mathrm{C} / \mathrm{W}}=1.3 \mathrm{~W}
$$

$E Q 5$
The power consumption of a device can be calculated using the Actel power calculator. The device's power consumption must be lower than the calculated maximum power dissipation by the package. If the power consumption is higher than the device's maximum allowable power dissipation, a heat sink can be attached on top of the case, or the airflow inside the system must be increased.

## Theta-JB

Junction-to-board thermal resistance ( $\theta_{\mathrm{JB}}$ ) measures the ability of the package to dissipate heat from the surface of the chip to the PCB. As defined by the JEDEC (JESD-51) standard, the thermal resistance from junction to board uses an isothermal ring cold plate zone concept. The ring cold plate is simply a means to generate an isothermal boundary condition at the perimeter. The cold plate is mounted on a JEDEC standard board with a minimum distance of 5.0 mm away from the package edge.

## Theta-JC

Junction-to-case thermal resistance ( $\theta_{\mathrm{JC}}$ ) measures the ability of a device to dissipate heat from the surface of the chip to the top or bottom surface of the package. It is applicable for packages used with external heat sinks. Constant temperature is applied to the surface in consideration and acts as a boundary condition. This only applies to situations where all or nearly all of the heat is dissipated through the surface in consideration.

## Calculation for Heat Sink

For example, in a design implemented in an AFS600-FG484 package with $2.5 \mathrm{~m} / \mathrm{s}$ airflow, the power consumption value using the power calculator is 3.00 W . The user-dependent $T_{a}$ and $T_{j}$ are given as follows:
$\mathrm{T}_{\mathrm{J}}=100.00^{\circ} \mathrm{C}$
$\mathrm{T}_{\mathrm{A}}=70.00^{\circ} \mathrm{C}$
From the datasheet:

$$
\begin{aligned}
\theta_{\mathrm{JA}} & =17.00^{\circ} \mathrm{C} / \mathrm{W} \\
\theta_{\mathrm{JC}} & =8.28^{\circ} \mathrm{C} / \mathrm{W}
\end{aligned}
$$

$$
\mathrm{P}=\frac{\mathrm{T}_{\mathrm{J}}-\mathrm{T}_{\mathrm{A}}}{\theta_{\mathrm{JA}}}=\frac{100^{\circ} \mathrm{C}-70^{\circ} \mathrm{C}}{17.00 \mathrm{~W}}=1.76 \mathrm{~W}
$$

The 1.76 W power is less than the required 3.00 W . The design therefore requires a heat sink, or the airflow where the device is mounted should be increased. The design's total junction-to-air thermal resistance requirement can be estimated by EQ 7:

$$
\theta_{\text {ja(total) }}=\frac{T_{J}-\mathrm{T}_{\mathrm{A}}}{\mathrm{P}}=\frac{100^{\circ} \mathrm{C}-70^{\circ} \mathrm{C}}{3.00 \mathrm{~W}}=10.00^{\circ} \mathrm{C} / \mathrm{W}
$$

Determining the heat sink's thermal performance proceeds as follows:

$$
\theta_{\mathrm{JA}(\mathrm{TOTAL})}=\theta_{\mathrm{JC}}+\theta_{\mathrm{CS}}+\theta_{\mathrm{SA}}
$$


where
$\theta_{\mathrm{JA}}=0.37^{\circ} \mathrm{C} / \mathrm{W}$
$=$ Thermal resistance of the interface material between the case and the heat sink, usually provided by the thermal interface manufacturer
$\theta_{S A}=$ Thermal resistance of the heat sink in ${ }^{\circ} \mathrm{C} / \mathrm{W}$

$$
\theta_{\mathrm{SA}}=\theta_{\mathrm{JA}(\mathrm{TOTAL})}-\theta_{\mathrm{JC}}-\theta_{\mathrm{CS}}
$$

$$
\theta_{S A}=13.33^{\circ} \mathrm{C} / \mathrm{W}-8.28^{\circ} \mathrm{C} / \mathrm{W}-0.37^{\circ} \mathrm{C} / \mathrm{W}=5.01^{\circ} \mathrm{C} / \mathrm{W}
$$

A heat sink with a thermal resistance of $5.01^{\circ} \mathrm{C} / \mathrm{W}$ or better should be used. Thermal resistance of heat sinks is a function of airflow. The heat sink performance can be significantly improved with increased airflow.
Carefully estimating thermal resistance is important in the long-term reliability of an Actel FPGA. Design engineers should always correlate the power consumption of the device with the maximum allowable power dissipation of the package selected for that device.
Note: The junction-to-air and junction-to-board thermal resistances are based on JEDEC standard (JESD-51) and assumptions made in building the model. It may not be realized in actual application and therefore should be used with a degree of caution. Junction-to-case thermal resistance assumes that all power is dissipated through the case.

## Temperature and Voltage Derating Factors

Table 3-7 • Temperature and Voltage Derating Factors for Timing Delays (normalized to $\mathrm{T}_{\mathrm{J}}=70^{\circ} \mathrm{C}$, Worst-Case VCC $=1.425 \mathrm{~V}$ )

| Array Voltage <br> VCC (V) | Junction Temperature $\mathbf{(}^{\circ} \mathbf{C}$ ) |  |  |  |  |  |
| :--- | :---: | :---: | :---: | :---: | :---: | :---: |
|  | $\mathbf{- 4 0}^{\circ} \mathbf{C}$ | $\mathbf{0}^{\circ} \mathbf{C}$ | $\mathbf{2 5}^{\circ} \mathbf{C}$ | $\mathbf{7 0}^{\circ} \mathbf{C}$ | $\mathbf{8 5}^{\circ} \mathbf{C}$ | $\mathbf{1 0 0 ^ { \circ } \mathbf { C }}$ |
| 1.425 | 0.88 | 0.93 | 0.95 | 1.00 | 1.02 | 1.05 |
| 1.500 | 0.83 | 0.88 | 0.90 | 0.95 | 0.96 | 0.99 |
| 1.575 | 0.80 | 0.85 | 0.87 | 0.91 | 0.93 | 0.96 |

$\qquad$

## Calculating Power Dissipation

## Quiescent Supply Current

Table 3-8 • AFS1500 Quiescent Supply Current Characteristics

| Parameter | Description | Conditions | Temp. | Min. | Typ. | Max. | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{lcc}^{1}$ | 1.5 V quiescent current | Operational standby ${ }^{4}$, $\mathrm{VCC}=1.575 \mathrm{~V}$ | $\mathrm{T}_{\mathrm{J}}=25^{\circ} \mathrm{C}$ |  | 20 | 40 | mA |
|  |  |  | $\mathrm{T}_{J}=85^{\circ} \mathrm{C}$ |  | 32 | 65 | mA |
|  |  |  | $\mathrm{T}_{J}=100^{\circ} \mathrm{C}$ |  | 59 | 120 | mA |
|  |  | Standby mode ${ }^{5}$ or Sleep mode ${ }^{6}$, VCC $=0 \mathrm{~V}$ |  |  | 0 | 0 | $\mu \mathrm{A}$ |
| ${\operatorname{locs} 33^{2}}^{2}$ | 3.3 V analog supplies current | Operational standby ${ }^{4}$, <br> VCC33 $=3.63 \mathrm{~V}$ | $\mathrm{T}_{\mathrm{J}}=25^{\circ} \mathrm{C}$ |  | 9.8 | 13 | mA |
|  |  |  | $\mathrm{T}_{\mathrm{J}}=85^{\circ} \mathrm{C}$ |  | 10.7 | 14 | mA |
|  |  |  | $\mathrm{T}_{J}=100^{\circ} \mathrm{C}$ |  | 10.8 | 15 | mA |
|  |  | Operational standby, only Analog Quad and -3.3 V output ON, $\mathrm{VCC} 33=3.63 \mathrm{~V}$ | $\mathrm{T}_{J}=25^{\circ} \mathrm{C}$ |  | 0.31 | 2 | mA |
|  |  |  | $\mathrm{T}_{\mathrm{J}}=85^{\circ} \mathrm{C}$ |  | 0.35 | 2 | mA |
|  |  |  | $\mathrm{T}_{J}=100^{\circ} \mathrm{C}$ |  | 0.45 | 2 | mA |
|  |  | Standby mode ${ }^{5}$, VCC33 $=3.63 \mathrm{~V}$ | $\mathrm{T}_{\mathrm{J}}=25^{\circ} \mathrm{C}$ |  | 2.9 | 3.6 | mA |
|  |  |  | $\mathrm{T}_{\mathrm{J}}=85^{\circ} \mathrm{C}$ |  | 2.9 | 4 | mA |
|  |  |  | $\mathrm{T}_{J}=100^{\circ} \mathrm{C}$ |  | 3.3 | 6 | mA |
|  |  | Sleep mode ${ }^{6}$, VCC33 $=3.63 \mathrm{~V}$ | $\mathrm{T}_{\mathrm{J}}=25^{\circ} \mathrm{C}$ |  | 17 | 19 | $\mu \mathrm{A}$ |
|  |  |  | $\mathrm{T}_{J}=85^{\circ} \mathrm{C}$ |  | 18 | 20 | $\mu \mathrm{A}$ |
|  |  |  | $\mathrm{T}_{\mathrm{J}}=100^{\circ} \mathrm{C}$ |  | 24 | 25 | $\mu \mathrm{A}$ |
| $\mathrm{lcCl}^{3}$ | I/O quiescent current | Operational standby ${ }^{4}$, <br> Standby mode, and Sleep Mode ${ }^{6}$, $\mathrm{VCCIx}=3.63 \mathrm{~V}$ | $\mathrm{T}_{\mathrm{J}}=25^{\circ} \mathrm{C}$ |  | 417 | 649 | $\mu \mathrm{A}$ |
|  |  |  | $\mathrm{T}_{J}=85^{\circ} \mathrm{C}$ |  | 417 | 649 | $\mu \mathrm{A}$ |
|  |  |  | $\mathrm{T}_{J}=100^{\circ} \mathrm{C}$ |  | 417 | 649 | $\mu \mathrm{A}$ |

Notes:

1. $I_{C C}$ is the 1.5 V power supplies, $I_{C C}$ and $I_{C C 15 A}$.
2. $I_{\text {ССЗ3А }}$ includes $I_{C С 33 A}, I_{\text {ССЗзРMP }}$, and $I_{\text {CCOSC }}$.
3. $I_{C C I}$ includes all $I_{C C I O}, I_{C C I 1}, I_{C C I 2}$, and $I_{C C I 4}$.
4. Operational standby is when the Fusion device is powered up, all blocks are used, no I/O is toggling, Voltage Regulator is loaded with $200 \mathrm{~mA}, \mathrm{VCC33PMP}$ is ON, XTAL is ON, and ADC is ON.
5. XTAL is configured as high gain, $V_{C C}=V J T A G=V_{P P}=0 V$.
6. Sleep Mode, VCC $=V J T A G=V P P=0 V$.

Table 3-8 • AFS1500 Quiescent Supply Current Characteristics (continued)

| Parameter | Description | Conditions | Temp. | Min. | Typ. | Max. | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| ${ }^{\text {IJTAG }}$ | JTAG I/O quiescent current | Operational standby ${ }^{4}$,$V_{\text {JTAG }}=3.63 \mathrm{~V}$ | $\mathrm{T}_{\mathrm{J}}=25^{\circ} \mathrm{C}$ |  | 80 | 100 | $\mu \mathrm{A}$ |
|  |  |  | $\mathrm{T}_{J}=85^{\circ} \mathrm{C}$ |  | 80 | 100 | $\mu \mathrm{A}$ |
|  |  |  | $\mathrm{T}_{J}=100^{\circ} \mathrm{C}$ |  | 80 | 100 | $\mu \mathrm{A}$ |
|  |  | Standby mode ${ }^{5}$ or Sleep mode ${ }^{6}$, $V_{J T A G}=0 \mathrm{~V}$ |  |  | 0 | 0 | $\mu \mathrm{A}$ |
| IPP | Programming supply current | Non-programming mode,$V_{P P}=3.63 \mathrm{~V}$ | $\mathrm{T}_{\mathrm{J}}=25^{\circ} \mathrm{C}$ |  | 39 | 80 | $\mu \mathrm{A}$ |
|  |  |  | $\mathrm{T}_{\mathrm{J}}=85^{\circ} \mathrm{C}$ |  | 40 | 80 | $\mu \mathrm{A}$ |
|  |  |  | $T_{J}=100^{\circ} \mathrm{C}$ |  | 40 | 80 | $\mu \mathrm{A}$ |
|  |  | Standby mode ${ }^{5}$ or Sleep mode ${ }^{6}$, $V_{P P}=0 V$ |  |  | 0 | 0 | $\mu \mathrm{A}$ |
| ICCNVM | Embedded NVM current | Reset asserted, $\mathrm{V}_{\text {CCNVM }}=1.575 \mathrm{~V}$ | $\mathrm{T}_{J}=25^{\circ} \mathrm{C}$ |  | 50 | 150 | $\mu \mathrm{A}$ |
|  |  |  | $\mathrm{T}_{\mathrm{J}}=85^{\circ} \mathrm{C}$ |  | 50 | 150 | $\mu \mathrm{A}$ |
|  |  |  | $T_{J}=100^{\circ} \mathrm{C}$ |  | 50 | 150 | $\mu \mathrm{A}$ |
| ICCPLL | 1.5 V PLL quiescent current | Operational standby$, \dot{V}_{\mathrm{CCPLL}}=1.575 \mathrm{~V}$ | $\mathrm{T}_{J}=25^{\circ} \mathrm{C}$ |  | 130 | 200 | $\mu \mathrm{A}$ |
|  |  |  | $\mathrm{T}_{J}=85^{\circ} \mathrm{C}$ |  | 130 | 200 | $\mu \mathrm{A}$ |
|  |  |  | $T_{J}=100^{\circ} \mathrm{C}$ |  | 130 | 200 | $\mu \mathrm{A}$ |

Notes:

1. $I_{C C}$ is the 1.5 V power supplies, $I_{C C}$ and $I_{C C 15 A}$.
2. $I_{С С З 3 А ~}$ includes $I_{C С 33 A}, I_{\text {ССЗзРMP }}$, and $I_{\text {CCOSC }}$.
3. $I_{C C I}$ includes all $I_{C C I O}, I_{C C I 1}, I_{C C I 2}$, and $I_{C C I 4}$.
4. Operational standby is when the Fusion device is powered up, all blocks are used, no I/O is toggling, Voltage Regulator is loaded with 200 mA, VCC33PMP is ON, XTAL is ON, and ADC is ON.
5. XTAL is configured as high gain, $V_{C C}=V J T A G=V_{P P}=0 V$.
6. Sleep Mode, VCC $=V J T A G=V_{P P}=0 V$.

Table 3-9 • AFS600 Quiescent Supply Current Characteristics

| Parameter | Description | Conditions | Temp. | Min | Typ | Max | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{ICC}^{1}$ | 1.5 V quiescent current | Operational standby ${ }^{4}$,$V C C=1.575 \mathrm{~V}$ | $\mathrm{T}_{\mathrm{J}}=25^{\circ} \mathrm{C}$ |  | 13 | 25 | mA |
|  |  |  | $\mathrm{T}_{J}=85^{\circ} \mathrm{C}$ |  | 20 | 45 | mA |
|  |  |  | $\mathrm{T}_{\mathrm{J}}=100^{\circ} \mathrm{C}$ |  | 25 | 75 | mA |
|  |  | Standby mode ${ }^{5}$ or Sleep mode ${ }^{6}$, VCC $=0 \mathrm{~V}$ |  |  | 0 | 0 | $\mu \mathrm{A}$ |
| $\mathrm{l}_{\mathrm{CC} 33}{ }^{2}$ | 3.3 V analog supplies current | Operational standby ${ }^{4}$, <br> VCC33 $=3.63 \mathrm{~V}$ | $\mathrm{T}_{\mathrm{J}}=25^{\circ} \mathrm{C}$ |  | 9.8 | 13 | mA |
|  |  |  | $\mathrm{T}_{\mathrm{J}}=85^{\circ} \mathrm{C}$ |  | 10.7 | 14 | mA |
|  |  |  | $\mathrm{T}_{\mathrm{J}}=100^{\circ} \mathrm{C}$ |  | 10.8 | 15 | mA |
|  |  | Operational standby, only Analog Quad and -3.3 V output ON, VCC33 $=3.63 \mathrm{~V}$ | $\mathrm{T}_{J}=25^{\circ} \mathrm{C}$ |  | 0.31 | 2 | mA |
|  |  |  | $\mathrm{T}_{J}=85^{\circ} \mathrm{C}$ |  | 0.35 | 2 | mA |
|  |  |  | $\mathrm{T}_{\mathrm{J}}=100^{\circ} \mathrm{C}$ |  | 0.45 | 2 | mA |
|  |  | $\begin{aligned} & \text { Standby mode } \\ & \text { VCC33 = } 3.63 \text { V } \end{aligned}$ | $\mathrm{T}_{\mathrm{J}}=25^{\circ} \mathrm{C}$ |  | 2.8 | 3.6 | mA |
|  |  |  | $\mathrm{T}_{\mathrm{J}}=85^{\circ} \mathrm{C}$ |  | 2.9 | 4 | mA |
|  |  |  | $\mathrm{T}_{\mathrm{J}}=100^{\circ} \mathrm{C}$ |  | 3.5 | 6 | mA |
|  |  | Sleep mode ${ }^{6}, \mathrm{~V}_{\text {CC33 }}=3.63 \mathrm{~V}$ | $\mathrm{T}_{\mathrm{J}}=25^{\circ} \mathrm{C}$ |  | 17 | 19 | $\mu \mathrm{A}$ |
|  |  |  | $\mathrm{T}_{\mathrm{J}}=85^{\circ} \mathrm{C}$ |  | 18 | 20 | $\mu \mathrm{A}$ |
|  |  |  | $\mathrm{T}_{\mathrm{J}}=100^{\circ} \mathrm{C}$ |  | 24 | 25 | $\mu \mathrm{A}$ |
| $\mathrm{ICCl}^{3}$ | I/O quiescent current | Operational standby ${ }^{4}$,$\mathrm{VCCIx}=3.63 \mathrm{~V}$ | $\mathrm{T}_{\mathrm{J}}=25^{\circ} \mathrm{C}$ |  | 417 | 648 | $\mu \mathrm{A}$ |
|  |  |  | $\mathrm{T}_{\mathrm{J}}=85^{\circ} \mathrm{C}$ |  | 417 | 648 | $\mu \mathrm{A}$ |
|  |  |  | $\mathrm{T}_{\mathrm{J}}=100^{\circ} \mathrm{C}$ |  | 417 | 649 | $\mu \mathrm{A}$ |
| $I_{J T A G}$ | JTAG I/O quiescent current | Operational standby ${ }^{4}$, <br> VJTAG $=3.63 \mathrm{~V}$ | $\mathrm{T}_{\mathrm{J}}=25^{\circ} \mathrm{C}$ |  | 80 | 100 | $\mu \mathrm{A}$ |
|  |  |  | $\mathrm{T}_{\mathrm{J}}=85^{\circ} \mathrm{C}$ |  | 80 | 100 | $\mu \mathrm{A}$ |
|  |  |  | $\mathrm{T}_{\mathrm{J}}=100^{\circ} \mathrm{C}$ |  | 80 | 100 | $\mu \mathrm{A}$ |
|  |  | Standby mode ${ }^{5}$ or Sleep mode ${ }^{6}$, VJTAG $=0 \mathrm{~V}$ |  |  | 0 | 0 | $\mu \mathrm{A}$ |

## Notes:

1. I $I_{C C}$ is the 1.5 V power supplies, $I_{C C}$ and $I_{C C 15 A}$.
2. I $I_{\text {ССззА }}$ includes $I_{\text {ССЗ3A }}, I_{\text {ССЗзРМР }}$, and $I_{\text {CCOSC }}$.
3. I $I_{C C I}$ includes all $I_{C C I O}, I_{C C I 1}, I_{C C I 2}$, and $I_{C C I 4}$.
4. Operational standby is when the Fusion device is powered up, all blocks are used, no I/O is toggling, Voltage Regulator is loaded with $200 \mathrm{~mA}, ~ V C C 33 P M P$ is ON, XTAL is ON, and ADC is ON.
5. $X T A L$ is configured as high gain, $V C C=V J T A G=V_{P P}=0 V$.
6. Sleep Mode, VCC $=V J T A G=V P P=0 V$.

Table 3-9 • AFS600 Quiescent Supply Current Characteristics (continued)

| Parameter | Description | Conditions | Temp. | Min | Typ | Max | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| IPP | Programming supply current | Non-programming mode,$\mathrm{VPP}=3.63 \mathrm{~V}$ | $\mathrm{T}_{J}=25^{\circ} \mathrm{C}$ |  | 36 | 80 | $\mu \mathrm{A}$ |
|  |  |  | $\mathrm{T}_{\mathrm{J}}=85^{\circ} \mathrm{C}$ |  | 36 | 80 | $\mu \mathrm{A}$ |
|  |  |  | $T_{J}=100^{\circ} \mathrm{C}$ |  | 36 | 80 | $\mu \mathrm{A}$ |
|  |  | Standby mode ${ }^{5}$ or Sleep mode $^{6}, \mathrm{~V}_{\mathrm{PP}}=0 \mathrm{~V}$ |  |  | 0 | 0 | $\mu \mathrm{A}$ |
| ICCNVM | Embedded NVM current | Reset asserted, VCCNVM $=1.575 \mathrm{~V}$ | $\mathrm{T}_{\mathrm{J}}=25^{\circ} \mathrm{C}$ |  | 22 | 80 | $\mu \mathrm{A}$ |
|  |  |  | $\mathrm{T}_{\mathrm{J}}=85^{\circ} \mathrm{C}$ |  | 24 | 80 | $\mu \mathrm{A}$ |
|  |  |  | $\mathrm{T}_{\mathrm{J}}=100^{\circ} \mathrm{C}$ |  | 25 | 80 | $\mu \mathrm{A}$ |
| ${ }^{\text {I CCPLL }}$ | 1.5 V PLL quiescent current | Operational standby, VCCPLL $=1.575 \mathrm{~V}$ | $\mathrm{T}_{J}=25^{\circ} \mathrm{C}$ |  | 130 | 200 | $\mu \mathrm{A}$ |
|  |  |  | $\mathrm{T}_{\mathrm{J}}=85^{\circ} \mathrm{C}$ |  | 130 | 200 | $\mu \mathrm{A}$ |
|  |  |  | $\mathrm{T}_{\mathrm{J}}=100^{\circ} \mathrm{C}$ |  | 130 | 200 | $\mu \mathrm{A}$ |

Notes:

1. I $I_{C C}$ is the 1.5 V power supplies, $I_{C C}$ and $I_{C C 15 A}$.
2. I $I_{\text {ССззА }}$ includes $I_{\text {ССз3А }}, I_{\text {ССЗзР }}$, and $I_{\text {ССолс }}$.
3. $I_{C C I}$ includes all $I_{C C I O}, I_{C C I 1}, I_{C C I 2}$, and $I_{C C I 4}$.
4. Operational standby is when the Fusion device is powered up, all blocks are used, no I/O is toggling, Voltage Regulator is loaded with $200 \mathrm{~mA}, ~ V C C 33 P M P$ is ON, XTAL is ON, and ADC is ON.
5. $X T A L$ is configured as high gain, $V C C=V J T A G=V_{P P}=0 V$.
6. Sleep Mode, VCC $=V J T A G=V P P=0 V$.

Table 3-10 • AFS250 Quiescent Supply Current Characteristics

| Parameter | Description | Conditions | Temp. | Min | Typ | Max | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{ICc}^{1}$ | 1.5 V quiescent current | Operational standby ${ }^{4}$, $\mathrm{VCC}=1.575 \mathrm{~V}$ | $\mathrm{T}_{\mathrm{J}}=25^{\circ} \mathrm{C}$ |  | 4.8 | 10 | mA |
|  |  |  | $\mathrm{T}_{J}=85^{\circ} \mathrm{C}$ |  | 8.2 | 30 | mA |
|  |  |  | $\mathrm{T}_{J}=100^{\circ} \mathrm{C}$ |  | 15 | 50 | mA |
|  |  | Standby mode ${ }^{5}$ or Sleep mode ${ }^{6}, \mathrm{~V}_{\mathrm{CC}}=0 \mathrm{~V}$ |  |  | 0 | 0 | $\mu \mathrm{A}$ |
| $\mathrm{ICC} 33^{2}$ | 3.3 V analog supplies current | Operational standby ${ }^{4}$, VCC33 $=3.63 \mathrm{~V}$ | $\mathrm{T}_{\mathrm{J}}=25^{\circ} \mathrm{C}$ |  | 9.8 | 13 | mA |
|  |  |  | $\mathrm{T}_{\mathrm{J}}=85^{\circ} \mathrm{C}$ |  | 9.8 | 14 | mA |
|  |  |  | $\mathrm{T}_{J}=100^{\circ} \mathrm{C}$ |  | 10.8 | 15 | mA |
|  |  | Operational standby, only Analog Quad and -3.3 V output ON, VCC33 $=3.63 \mathrm{~V}$ | $\mathrm{T}_{\mathrm{J}}=25^{\circ} \mathrm{C}$ |  | 0.29 | 2 | mA |
|  |  |  | $\mathrm{T}_{\mathrm{J}}=85^{\circ} \mathrm{C}$ |  | 0.31 | 2 | mA |
|  |  |  | $\mathrm{T}_{J}=100^{\circ} \mathrm{C}$ |  | 0.45 | 2 | mA |
|  |  | Standby mode ${ }^{5}$, VCC33 $=3.63 \mathrm{~V}$ | $\mathrm{T}_{\mathrm{J}}=25^{\circ} \mathrm{C}$ |  | 2.9 | 3.0 | mA |
|  |  |  | $\mathrm{T}_{\mathrm{J}}=85^{\circ} \mathrm{C}$ |  | 2.9 | 3.1 | mA |
|  |  |  | $\mathrm{T}_{\mathrm{J}}=100^{\circ} \mathrm{C}$ |  | 3.5 | 6 | mA |
|  |  | Sleep mode ${ }^{6}$, VCC33 $=3.63 \mathrm{~V}$ | $\mathrm{T}_{\mathrm{J}}=25^{\circ} \mathrm{C}$ |  | 19 | 18 | $\mu \mathrm{A}$ |
|  |  |  | $\mathrm{T}_{\mathrm{J}}=85^{\circ} \mathrm{C}$ |  | 19 | 20 | $\mu \mathrm{A}$ |
|  |  |  | $\mathrm{T}_{\mathrm{J}}=100^{\circ} \mathrm{C}$ |  | 24 | 25 | $\mu \mathrm{A}$ |
| $\mathrm{ICCl}^{3}$ | I/O quiescent current | Operational standby ${ }^{6}$,$\mathrm{V}_{\mathrm{CCI}} \mathrm{x}=3.63 \mathrm{~V}$ | $\mathrm{T}_{\mathrm{J}}=25^{\circ} \mathrm{C}$ |  | 266 | 437 | $\mu \mathrm{A}$ |
|  |  |  | $\mathrm{T}_{\mathrm{J}}=85^{\circ} \mathrm{C}$ |  | 266 | 437 | $\mu \mathrm{A}$ |
|  |  |  | $\mathrm{T}_{\mathrm{J}}=100^{\circ} \mathrm{C}$ |  | 266 | 437 | $\mu \mathrm{A}$ |
| ${ }^{\text {JTAG }}$ | JTAG I/O quiescent current | $\begin{aligned} & \text { Operational standby }{ }^{4}, \\ & \mathrm{~V}_{\text {JTAG }}=3.63 \mathrm{~V} \end{aligned}$ | $\mathrm{T}_{\mathrm{J}}=25^{\circ} \mathrm{C}$ |  | 80 | 100 | $\mu \mathrm{A}$ |
|  |  |  | $\mathrm{T}_{\mathrm{J}}=85^{\circ} \mathrm{C}$ |  | 80 | 100 | $\mu \mathrm{A}$ |
|  |  |  | $\mathrm{T}_{\mathrm{J}}=100^{\circ} \mathrm{C}$ |  | 80 | 100 | $\mu \mathrm{A}$ |
|  |  | Standby mode ${ }^{5}$ or Sleep mode ${ }^{6}, \mathrm{~V}_{\text {JTAG }}=0 \mathrm{~V}$ |  |  | 0 | 0 | $\mu \mathrm{A}$ |

## Notes:

1. ICC is the 1.5 V power supplies, $I_{C C}, I_{C C P L L}, I_{C C 15 A}, I_{C C N V M}$.
2. I $I_{\text {ССззА }}$ includes $I_{\text {ССЗ3A }}, I_{\text {ССЗзРМР }}$, and $I_{\text {ССО }}$.
3. $I_{C C I}$ includes all $I_{C C I O}, I_{C C 11}$, and $I_{C C I 2}$.
4. Operational standby is when the Fusion device is powered up, all blocks are used, no I/O is toggling, Voltage Regulator is loaded with $200 \mathrm{~mA}, ~ V C C 33 P M P$ is ON, XTAL is ON, and ADC is ON.
5. $X T A L$ is configured as high gain, $V C C=V J T A G=V_{P P}=0 V$.
6. Sleep Mode, VCC $=$ VJTA $G=V_{P P}=0 V$.

Table 3-10•AFS250 Quiescent Supply Current Characteristics (continued)

| Parameter | Description | Conditions | Temp. | Min | Typ | Max | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| lpp | Programming supply current | Non-programming mode, $\mathrm{VPP}=3.63 \mathrm{~V}$ | $\mathrm{T}_{\mathrm{J}}=25^{\circ} \mathrm{C}$ |  | 37 | 80 | $\mu \mathrm{A}$ |
|  |  |  | $\mathrm{T}_{\mathrm{J}}=85^{\circ} \mathrm{C}$ |  | 37 | 80 | $\mu \mathrm{A}$ |
|  |  |  | $\mathrm{T}_{\mathrm{J}}=100^{\circ} \mathrm{C}$ |  | 80 | 100 | $\mu \mathrm{A}$ |
|  |  | Standby mode ${ }^{5}$ or Sleep mode ${ }^{6}$, VPP $=0 \mathrm{~V}$ |  |  | 0 | 0 | $\mu \mathrm{A}$ |
| ${ }^{\text {I CCNVM }}$ | Embedded NVM current | Reset asserted, VCCNVM $=1.575 \mathrm{~V}$ | $\mathrm{T}_{\mathrm{J}}=25^{\circ} \mathrm{C}$ |  | 10 | 40 | $\mu \mathrm{A}$ |
|  |  |  | $\mathrm{T}_{\mathrm{J}}=85^{\circ} \mathrm{C}$ |  | 14 | 40 | $\mu \mathrm{A}$ |
|  |  |  | $\mathrm{T}_{\mathrm{J}}=100^{\circ} \mathrm{C}$ |  | 14 | 40 | $\mu \mathrm{A}$ |
| ${ }^{\text {CCCPLL }}$ | 1.5 V PLL quiescent current | Operational standby, VCCPLL $=1.575 \mathrm{~V}$ | $\mathrm{T}_{\mathrm{J}}=25^{\circ} \mathrm{C}$ |  | 65 | 100 | $\mu \mathrm{A}$ |
|  |  |  | $\mathrm{T}_{\mathrm{J}}=85^{\circ} \mathrm{C}$ |  | 65 | 100 | $\mu \mathrm{A}$ |
|  |  |  | $\mathrm{T}_{\mathrm{J}}=100^{\circ} \mathrm{C}$ |  | 65 | 100 | $\mu \mathrm{A}$ |

Notes:

1. I $I_{C C}$ is the 1.5 V power supplies, $I_{C C}, I_{C C P L L}, I_{C C 15 A}, I_{C C N V M}$.
2. $I_{\text {ССззА }}$ includes $I_{\text {CСЗ3A }}, I_{\text {ССЗ3РMP }}$, and $I_{\text {CCOSC }}$.
3. $I_{C C I}$ includes all $I_{C C I O}, I_{C C 11}$, and $I_{C C I 2}$.
4. Operational standby is when the Fusion device is powered up, all blocks are used, no I/O is toggling, Voltage Regulator is loaded with $200 \mathrm{~mA}, ~ V C C 33 P M P$ is ON, XTAL is ON, and ADC is ON.
5. $X T A L$ is configured as high gain, $V C C=V J T A G=V_{P P}=0 V$.
6. Sleep Mode, VCC $=V J T A G=V_{P P}=0 V$.

Table 3-11 • AFS090 Quiescent Supply Current Characteristics

| Parameter | Description | Conditions | Temp. | Min | Typ | Max | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{ICC}^{1}$ | 1.5 V quiescent current | Operational standby ${ }^{4}$, $V C C=1.575 \mathrm{~V}$ | $\mathrm{T}_{\mathrm{J}}=25^{\circ} \mathrm{C}$ |  | 5 | 7.5 | mA |
|  |  |  | $\mathrm{T}_{J}=85^{\circ} \mathrm{C}$ |  | 6.5 | 20 | mA |
|  |  |  | $T_{J}=100^{\circ} \mathrm{C}$ |  | 14 | 48 | mA |
|  |  | Standby mode ${ }^{5}$ or Sleep mode ${ }^{6}, V_{\mathrm{CC}}=0 \mathrm{~V}$ |  |  | 0 | 0 | $\mu \mathrm{A}$ |
| $\mathrm{l}_{\mathrm{CC} 33}{ }^{2}$ | 3.3 V analog supplies current | Operational standby ${ }^{4}$, VCC33 $=3.63 \mathrm{~V}$ | $\mathrm{T}_{J}=25^{\circ} \mathrm{C}$ |  | 9.8 | 12 | mA |
|  |  |  | $\mathrm{T}_{J}=85^{\circ} \mathrm{C}$ |  | 9.8 | 12 | mA |
|  |  |  | $\mathrm{T}_{\mathrm{J}}=100^{\circ} \mathrm{C}$ |  | 10.7 | 15 | mA |
|  |  | Operational standby, only Analog Quad and -3.3 V output ON, VCC33 $=3.63 \mathrm{~V}$ | $\mathrm{T}_{J}=25^{\circ} \mathrm{C}$ |  | 0.30 | 2 | mA |
|  |  |  | $\mathrm{T}_{\mathrm{J}}=85^{\circ} \mathrm{C}$ |  | 0.30 | 2 | mA |
|  |  |  | $\mathrm{T}_{\mathrm{J}}=100^{\circ} \mathrm{C}$ |  | 0.45 | 2 | mA |
|  |  | $\begin{aligned} & \text { Standby mode }{ }^{5}, \\ & \text { VCC33 = } 3.63 \mathrm{~V} \end{aligned}$ | $\mathrm{T}_{\mathrm{J}}=25^{\circ} \mathrm{C}$ |  | 2.9 | 2.9 | mA |
|  |  |  | $\mathrm{T}_{\mathrm{J}}=85^{\circ} \mathrm{C}$ |  | 2.9 | 3.0 | mA |
|  |  |  | $\mathrm{T}_{\mathrm{J}}=100^{\circ} \mathrm{C}$ |  | 3.5 | 6 | mA |
|  |  | Sleep mode ${ }^{6}$, VCC33 $=3.63 \mathrm{~V}$ | $\mathrm{T}_{\mathrm{J}}=25^{\circ} \mathrm{C}$ |  | 17 | 18 | $\mu \mathrm{A}$ |
|  |  |  | $\mathrm{T}_{J}=85^{\circ} \mathrm{C}$ |  | 18 | 20 | $\mu \mathrm{A}$ |
|  |  |  | $\mathrm{T}_{\mathrm{J}}=100^{\circ} \mathrm{C}$ |  | 24 | 25 | $\mu \mathrm{A}$ |
| $\mathrm{CcCl}^{3}$ | I/O quiescent current | Operational standby ${ }^{6}$, VCCIx $=3.63 \mathrm{~V}$ | $\mathrm{T}_{\mathrm{J}}=25^{\circ} \mathrm{C}$ |  | 260 | 437 | $\mu \mathrm{A}$ |
|  |  |  | $\mathrm{T}_{\mathrm{J}}=85^{\circ} \mathrm{C}$ |  | 260 | 437 | $\mu \mathrm{A}$ |
|  |  |  | $\mathrm{T}_{\mathrm{J}}=100^{\circ} \mathrm{C}$ |  | 260 | 437 | $\mu \mathrm{A}$ |
| IJTAG | JTAG I/O quiescent current | Operational standby ${ }^{4}$, VJTAG $=3.63 \mathrm{~V}$ | $\mathrm{T}_{\mathrm{J}}=25^{\circ} \mathrm{C}$ |  | 80 | 100 | $\mu \mathrm{A}$ |
|  |  |  | $\mathrm{T}_{\mathrm{J}}=85^{\circ} \mathrm{C}$ |  | 80 | 100 | $\mu \mathrm{A}$ |
|  |  |  | $\mathrm{T}_{\mathrm{J}}=100^{\circ} \mathrm{C}$ |  | 80 | 100 | $\mu \mathrm{A}$ |
|  |  | Standby mode ${ }^{5}$ or Sleep mode ${ }^{6}$, VJTAG $=0 \mathrm{~V}$ |  |  | 0 | 0 | $\mu \mathrm{A}$ |
| IPP | Programming supply current | Non-programming mode, VPP $=3.63 \mathrm{~V}$ | $\mathrm{T}_{\mathrm{J}}=25^{\circ} \mathrm{C}$ |  | 37 | 80 | $\mu \mathrm{A}$ |
|  |  |  | $\mathrm{T}_{\mathrm{J}}=85^{\circ} \mathrm{C}$ |  | 37 | 80 | $\mu \mathrm{A}$ |
|  |  |  | $\mathrm{T}_{\mathrm{J}}=100^{\circ} \mathrm{C}$ |  | 80 | 100 | $\mu \mathrm{A}$ |
|  |  | Standby mode ${ }^{5}$ or Sleep mode $^{6}, \mathrm{VPP}=0 \mathrm{~V}$ |  |  | 0 | 0 | $\mu \mathrm{A}$ |

Notes:

1. I $I_{C C}$ is the 1.5 V power supplies, $I_{C C}, I_{C C P L L}, I_{C C 15 A}, I_{C C N V M}$.
2. $I_{\text {ССззА }}$ includes $I_{\text {ССЗ3A }}, I_{\text {ССЗзР }}$, and $I_{\text {CCOSC. }}$
3. $I_{C C I}$ includes all $I_{C C I O}, I_{C C 11}$, and $I_{C C I 2}$.
4. Operational standby is when the Fusion device is powered up, all blocks are used, no I/O is toggling, Voltage Regulator is loaded with $200 \mathrm{~mA}, V_{C c 33 P M P}$ is $\mathrm{ON}, ~ X T A L$ is ON , and ADC is ON.
5. $X T A L$ is configured as high gain, $V_{C C}=V_{J T A G}=V_{P P}=0 \mathrm{~V}$.
6. Sleep Mode, VCC $=$ VJTAG $=V P P=0 \mathrm{~V}$.

Table 3-11•AFS090 Quiescent Supply Current Characteristics (continued)

| Parameter | Description | Conditions | Temp. | Min | Typ | Max | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| ${ }^{\text {CCCNVM }}$ | Embedded NVM current | Reset asserted, VCCNVM $=1.575 \mathrm{~V}$ | $\mathrm{T}_{\mathrm{J}}=25^{\circ} \mathrm{C}$ |  | 10 | 40 | $\mu \mathrm{A}$ |
|  |  |  | $\mathrm{T}_{J}=85^{\circ} \mathrm{C}$ |  | 14 | 40 | $\mu \mathrm{A}$ |
|  |  |  | $T_{J}=100^{\circ} \mathrm{C}$ |  | 14 | 40 | $\mu \mathrm{A}$ |
| ${ }^{\text {I CCPLL }}$ | 1.5 V PLL quiescent current | Operational standby, VCCPLL $=1.575 \mathrm{~V}$ | $\mathrm{T}_{J}=25^{\circ} \mathrm{C}$ |  | 65 | 100 | $\mu \mathrm{A}$ |
|  |  |  | $\mathrm{T}_{\mathrm{J}}=85^{\circ} \mathrm{C}$ |  | 65 | 100 | $\mu \mathrm{A}$ |
|  |  |  | $T_{J}=100^{\circ} \mathrm{C}$ |  | 65 | 100 | $\mu \mathrm{A}$ |

## Notes:

1. I $I_{C C}$ is the 1.5 V power supplies, $I_{C C}, I_{C C P L L}, I_{C C 15 A}, I_{C C N V M}$.
2. $I_{\text {ССззА }}$ includes $I_{\text {ССззА }}, I_{\text {ССЗзР }}$, and $I_{\text {CCOsC. }}$
3. $I_{C C I}$ includes all $I_{C C I O}, I_{C C 11}$, and $I_{C C I 2}$.
4. Operational standby is when the Fusion device is powered up, all blocks are used, no I/O is toggling, Voltage Regulator is loaded with $200 \mathrm{~mA}, V_{C c 33 P M P}$ is ON, XTAL is ON, and ADC is ON.
5. XTAL is configured as high gain, $V_{C C}=V_{J T A G}=V_{P P}=0 \mathrm{~V}$.
6. Sleep Mode, VCC $=$ VJTAG $=V P P=0 V$.

DC and Power Characteristics

## Power per I/O Pin

Table 3-12•Summary of I/O Input Buffer Power (per pin)—Default I/O Software Settings

|  | $\mathrm{VCCI}(\mathrm{V})$ | Static Power $P_{\mathrm{DC} 7}(\mathrm{~mW})^{1}$ | Dynamic Power $\mathrm{P}_{\mathrm{AC} 9}(\mu \mathrm{~W} / \mathrm{MHz})^{2}$ |
| :---: | :---: | :---: | :---: |
| Applicable to Pro I/O Banks |  |  |  |
| Single-Ended |  |  |  |
| 3.3 V LVTTL/LVCMOS | 3.3 | - | 17.39 |
| 3.3 V LVTTL/LVCMOS - Schmitt trigger | 3.3 | - | 25.51 |
| 2.5 V LVCMOS | 2.5 | - | 5.76 |
| 2.5 V LVCMOS - Schmitt trigger | 2.5 | - | 7.16 |
| 1.8 V LVCMOS | 1.8 | - | 2.72 |
| 1.8 V LVCMOS - Schmitt trigger | 1.8 | - | 2.80 |
| 1.5 V LVCMOS (JESD8-11) | 1.5 | - | 2.08 |
| 1.5 V LVCMOS (JESD8-11) - Schmitt trigger | 1.5 | - | 2.00 |
| 3.3 V PCI | 3.3 | - | 18.82 |
| $3.3 \mathrm{~V} \mathrm{PCI}-$ Schmitt trigger | 3.3 | - | 20.12 |
| $3.3 \mathrm{~V} \mathrm{PCI-X}$ | 3.3 | - | 18.82 |
| 3.3 V PCI-X - Schmitt trigger | 3.3 | - | 20.12 |
| Voltage-Referenced |  |  |  |
| 3.3 V GTL | 3.3 | 2.90 | 8.23 |
| 2.5 V GTL | 2.5 | 2.13 | 4.78 |
| 3.3 V GTL+ | 3.3 | 2.81 | 4.14 |
| 2.5 V GTL+ | 2.5 | 2.57 | 3.71 |
| HSTL (I) | 1.5 | 0.17 | 2.03 |
| HSTL (II) | 1.5 | 0.17 | 2.03 |
| SSTL2 (I) | 2.5 | 1.38 | 4.48 |
| SSTL2 (II) | 2.5 | 1.38 | 4.48 |
| SSTL3 (I) | 3.3 | 3.21 | 9.26 |
| SSTL3 (II) | 3.3 | 3.21 | 9.26 |
| Differential |  |  |  |
| LVDS | 2.5 | 2.26 | 1.50 |
| LVPECL | 3.3 | 5.71 | 2.17 |

## Notes:

1. $P_{D C 7}$ is the static power (where applicable) measured on VCCI.
2. $P_{A C 9}$ is the total dynamic power measured on VCC and VCCI.

Table 3-12• Summary of I/O Input Buffer Power (per pin)—Default I/O Software Settings (continued)

|  | VCCI (V) | Static Power <br> $\mathrm{P}_{\mathrm{DC} 7}(\mathrm{~mW})^{1}$ | Dynamic Power <br> $\mathrm{P}_{\mathrm{AC} 9}(\mu \mathrm{~W} / \mathrm{MHz})^{2}$ |
| :---: | :---: | :---: | :---: |
| Applicable to Advanced I/O Banks |  |  |  |
| Single-Ended |  |  |  |
| 3.3 V LVTTL/LVCMOS | 3.3 | - | 16.69 |
| 2.5 V LVCMOS | 2.5 | - | 5.12 |
| 1.8 V LVCMOS | 1.8 | - | 2.13 |
| 1.5 V LVCMOS (JESD8-11) | 1.5 | - | 1.45 |
| 3.3 V PCI | 3.3 | - | 18.11 |
| 3.3 V PCI-X | 3.3 | - | 18.11 |
| Differential |  |  |  |
| LVDS | 2.5 | 2.26 | 1.20 |
| LVPECL | 3.3 | 5.72 | 1.87 |
| Applicable to Standard I/O Banks |  |  |  |
| 3.3 V LVTTL/LVCMOS | 3.3 | - | 16.79 |
| 2.5 V LVCMOS | 2.5 | - | 5.19 |
| 1.8 V LVCMOS | 1.8 | - | 2.18 |
| 1.5 V LVCMOS (JESD8-11) | 1.5 | - | 1.52 |

Notes:

1. $P_{D C 7}$ is the static power (where applicable) measured on VCCI.
2. $P_{A C 9}$ is the total dynamic power measured on VCC and VCCI.

Table 3-13 • Summary of I/O Output Buffer Power (per pin)—Default I/O Software Settings ${ }^{1}$

|  | $\mathrm{C}_{\text {LOAD }}(\mathrm{pF})$ | VCCI (V) | Static Power $\mathrm{P}_{\mathrm{DC} 8}(\mathrm{~mW})^{2}$ | Dynamic Power $P_{\text {AC10 }}(\mu \mathrm{W} / \mathrm{MHz})^{3}$ |
| :---: | :---: | :---: | :---: | :---: |
| Applicable to Pro I/O Banks |  |  |  |  |
| Single-Ended |  |  |  |  |
| 3.3 V LVTTL/LVCMOS | 35 | 3.3 | - | 474.70 |
| 2.5 V LVCMOS | 35 | 2.5 | - | 270.73 |
| 1.8 V LVCMOS | 35 | 1.8 | - | 151.78 |
| 1.5 V LVCMOS (JESD8-11) | 35 | 1.5 | - | 104.55 |
| 3.3 V PCI | 10 | 3.3 | - | 204.61 |
| 3.3 V PCI-X | 10 | 3.3 | - | 204.61 |
| Voltage-Referenced |  |  |  |  |
| 3.3 V GTL | 10 | 3.3 | - | 24.08 |
| 2.5 V GTL | 10 | 2.5 | - | 13.52 |
| 3.3 V GTL+ | 10 | 3.3 | - | 24.10 |
| 2.5 V GTL+ | 10 | 2.5 | - | 13.54 |
| HSTL (I) | 20 | 1.5 | 7.08 | 26.22 |
| HSTL (II) | 20 | 1.5 | 13.88 | 27.22 |
| SSTL2 (I) | 30 | 2.5 | 16.69 | 105.56 |
| SSTL2 (II) | 30 | 2.5 | 25.91 | 116.60 |
| SSTL3 (I) | 30 | 3.3 | 26.02 | 114.87 |
| SSTL3 (II) | 30 | 3.3 | 42.21 | 131.76 |
| Differential |  |  |  |  |
| LVDS | - | 2.5 | 7.70 | 89.62 |
| LVPECL | - | 3.3 | 19.42 | 168.02 |
| Applicable to Advanced I/O Banks |  |  |  |  |
| Single-Ended |  |  |  |  |
| 3.3 V LVTTL / 3.3 V LVCMOS | 35 | 3.3 | - | 468.67 |
| 2.5 V LVCMOS | 35 | 2.5 | - | 267.48 |
| 1.8 V LVCMOS | 35 | 1.8 | - | 149.46 |
| 1.5 V LVCMOS (JESD8-11) | 35 | 1.5 | - | 103.12 |
| 3.3 V PCI | 10 | 3.3 | - | 201.02 |
| 3.3 V PCI-X | 10 | 3.3 | - | 201.02 |

## Notes:

1. Dynamic power consumption is given for standard load and software-default drive strength and output slew.
2. $P_{D C 8}$ is the static power (where applicable) measured on VCCI.
3. $P_{A C 10}$ is the total dynamic power measured on VCC and VCCI.

Table 3-13 • Summary of I/O Output Buffer Power (per pin)—Default I/O Software Settings ${ }^{1}$ (continued)

|  | $C_{\text {LOAD }}(\mathrm{pF})$ | $\mathrm{VCCI}(\mathrm{V})$ | Static Power <br> $\mathbf{P}_{\mathrm{DC} 8}(\mathrm{~mW})^{2}$ | Dynamic Power <br> $\mathbf{P}_{\mathrm{AC10}}(\mu \mathrm{~W} / \mathrm{MHz})^{3}$ |
| :--- | :---: | :---: | :---: | :---: | :---: |
| Differential |  |  |  |  |
| LVDS | - | 2.5 | 7.74 | 88.92 |
| LVPECL | - | 3.3 | 19.54 | 166.52 |
| Applicable to Standard I/O Banks |  |  |  |  |
| Single-Ended |  |  |  |  |
| 3.3 V LVTTL / 3.3 V LVCMOS | 35 | 3.3 | - | 431.08 |
| 2.5 V LVCMOS | 35 | 2.5 | - | 247.36 |
| 1.8 V LVCMOS | 35 | 1.8 | - | 128.46 |
| 1.5 V LVCMOS (JESD8-11) | 35 | 1.5 | - | 89.46 |

Notes:

1. Dynamic power consumption is given for standard load and software-default drive strength and output slew.
2. $P_{D C 8}$ is the static power (where applicable) measured on VCCI .
3. $P_{A C 10}$ is the total dynamic power measured on VCC and VCCI.

## Dynamic Power Consumption of Various Internal Resources

Table 3-14 • Different Components Contributing to the Dynamic Power Consumption in Fusion Devices

| Parameter | Definition | Power Supply |  | Device-Specific Dynamic Contributions |  |  |  | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | Name | Setting | AFS1500 | AFS600 | AFS250 | AFS090 |  |
| $\mathrm{P}_{\text {AC1 }}$ | Clock contribution of a Global Rib | VCC | 1.5 V | 14.5 | 12.8 | 11 | 11 | $\mu \mathrm{W} / \mathrm{MHz}$ |
| $\mathrm{P}_{\text {AC2 }}$ | Clock contribution of a Global Spine | VCC | 1.5 V | 2.5 | 1.9 | 1.6 | 0.8 | $\mu \mathrm{W} / \mathrm{MHz}$ |
| $\mathrm{P}_{\text {AC3 }}$ | Clock contribution of a VersaTile row | VCC | 1.5 V | 0.81 |  |  |  | $\mu \mathrm{W} / \mathrm{MHz}$ |
| $\mathrm{P}_{\text {AC4 }}$ | Clock contribution of a VersaTile used as a sequential module | VCC | 1.5 V | 0.11 |  |  |  | $\mu \mathrm{W} / \mathrm{MHz}$ |
| $\mathrm{P}_{\text {AC5 }}$ | First contribution of a VersaTile used as a sequential module | VCC | 1.5 V | 0.07 |  |  |  | $\mu \mathrm{W} / \mathrm{MHz}$ |
| $\mathrm{P}_{\text {AC6 }}$ | Second contribution of a VersaTile used as a sequential module | VCC | 1.5 V | 0.29 |  |  |  | $\mu \mathrm{W} / \mathrm{MHz}$ |
| $\mathrm{P}_{\text {AC7 }}$ | Contribution of a VersaTile used as a combinatorial module | VCC | 1.5 V | 0.29 |  |  |  | $\mu \mathrm{W} / \mathrm{MHz}$ |
| $\mathrm{P}_{\text {AC8 }}$ | Average contribution of a routing net | VCC | 1.5 V | 0.70 |  |  |  | $\mu \mathrm{W} / \mathrm{MHz}$ |
| $\mathrm{P}_{\text {AC9 }}$ | Contribution of an I/O input pin (standard dependent) | VCCI | See Table 3-12 on page 3-18 |  |  |  |  |  |
| $\mathrm{P}_{\text {AC10 }}$ | Contribution of an I/O output pin (standard dependent) | VCCI | See Table 3-13 on page 3-20 |  |  |  |  |  |
| $\mathrm{P}_{\text {AC11 }}$ | Average contribution of a RAM block during a read operation | VCC | 1.5 V | 25 |  |  |  | $\mu \mathrm{W} / \mathrm{MHz}$ |
| $\mathrm{P}_{\mathrm{AC} 12}$ | Average contribution of a RAM block during a write operation | VCC | 1.5 V | 30 |  |  |  | $\mu \mathrm{W} / \mathrm{MHz}$ |
| $\mathrm{P}_{\text {AC13 }}$ | Dynamic Contribution for PLL | VCC | 1.5 V | 2.6 |  |  |  | $\mu \mathrm{W} / \mathrm{MHz}$ |
| $\mathrm{P}_{\text {AC15 }}$ | Contribution of NVM block during a read operation ( $\mathrm{F}<33 \mathrm{MHz}$ ) | VCC | 1.5 V | 358 |  |  |  | $\mu \mathrm{W} / \mathrm{MHz}$ |
| $\mathrm{P}_{\text {AC16 }}$ | 1st contribution of NVM block during a read operation ( $\mathrm{F}>33$ MHz) | VCC | 1.5 V | 12.88 |  |  |  | mW |
| $\mathrm{P}_{\text {AC17 }}$ | 2nd contribution of NVM block during a read operation ( $\mathrm{F}>33$ MHz) | VCC | 1.5 V | 4.8 |  |  |  | $\mu \mathrm{W} / \mathrm{MHz}$ |
| $\mathrm{P}_{\text {AC18 }}$ | Crystal Oscillator contribution | VCC33A | 3.3 V | 0.63 |  |  |  | mW |
| $\mathrm{P}_{\text {AC19 }}$ | RC Oscillator contribution | VCC33A | 3.3 V | 3.3 |  |  |  | mW |
| $\mathrm{P}_{\text {AC20 }}$ | Analog Block dynamic power contribution of ADC | VCC | 1.5 V | 3 |  |  |  | mW |

## Static Power Consumption of Various Internal Resources

Table 3-15 • Different Components Contributing to the Static Power Consumption in Fusion Devices

| Parameter | Definition | Power Supply |  | Device-Specific Static Contributions |  |  |  | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  |  | AFS1500 | AFS600 | AFS250 | AFS090 |  |
| $\mathrm{P}_{\mathrm{DC} 1}$ | Core static power contribution in operating mode | VCC | 1.5 V | 18 | 7.5 | 4.50 | 3.00 | mW |
| $\mathrm{P}_{\mathrm{DC} 2}$ | Device static power contribution in standby mode | VCC33A | 3.3 V | 0.66 |  |  |  | mW |
| $\mathrm{P}_{\mathrm{DC}}$ | Device static power contribution in sleep mode | VCC33A | 3.3 V | 0.03 |  |  |  | mW |
| $\mathrm{P}_{\mathrm{DC} 4}$ | NVM static power contribution | VCC | 1.5 V | 1.19 |  |  |  | mW |
| $\mathrm{P}_{\mathrm{DC} 5}$ | Analog Block static power contribution of ADC | VCC33A | 3.3 V | 8.25 |  |  |  | mW |
| $P_{\text {DC6 }}$ | Analog Block static power contribution per Quad | VCC33A | 3.3 V | 3.3 |  |  |  | mW |
| $\mathrm{P}_{\mathrm{DC7}}$ | Static contribution per input pin standard dependent contribution | VCCI | See Table 3-12 on page 3-18 |  |  |  |  |  |
| $P_{\text {DC8 }}$ | Static contribution per input pin standard dependent contribution | VCCI | See Table 3-13 on page 3-20 |  |  |  |  |  |
| $P_{\text {DC9 }}$ | Static contribution for PLL | VCC | 1.5 V | 2.55 |  |  |  | mW |

## Power Calculation Methodology

This section describes a simplified method to estimate power consumption of an application. For more accurate and detailed power estimations, use the SmartPower tool in the Libero IDE software.
The power calculation methodology described below uses the following variables:

- The number of PLLs as well as the number and the frequency of each output clock generated
- The number of combinatorial and sequential cells used in the design
- The internal clock frequencies
- The number and the standard of $I / O$ pins used in the design
- The number of RAM blocks used in the design
- The number of NVM blocks used in the design
- The number of Analog Quads used in the design
- Toggle rates of I/O pins as well as VersaTiles-guidelines are provided in Table 3-16 on page 3-27.
- Enable rates of output buffers-guidelines are provided for typical applications in Table 3-17 on page 3-27.
- Read rate and write rate to the RAM—guidelines are provided for typical applications in Table 3-17 on page 3-27.
- Read rate to the NVM blocks

The calculation should be repeated for each clock domain defined in the design.

## Methodology

## Total Power Consumption- $P_{\text {TOTAL }}$

Operating Mode, Standby Mode, and Sleep Mode
$P_{\text {TOTAL }}=P_{\text {STAT }}+P_{\text {DYN }}$
$P_{\text {STAT }}$ is the total static power consumption.
$P_{\text {DYN }}$ is the total dynamic power consumption.

## Total Static Power Consumption-P Stat

Operating Mode
$\mathrm{P}_{\text {STAT }}=\mathrm{P}_{\mathrm{DC} 1}+\left(\mathrm{N}_{\text {NVM-BLOCKS }} * \mathrm{P}_{\mathrm{DC} 4}\right)+\mathrm{P}_{\mathrm{DC} 5}+\left(\mathrm{N}_{\text {QUADS }} * \mathrm{P}_{\mathrm{DC} 6}\right)+\left(\mathrm{N}_{\text {INPUTS }} * \mathrm{P}_{\mathrm{DC} 7}\right)+\left(\mathrm{N}_{\text {OUTPUTS }} *\right.$ $\left.\mathrm{P}_{\mathrm{DC} 8}\right)+\left(\mathrm{N}_{\mathrm{PLLS}}{ }^{*} \mathrm{P}_{\mathrm{DC}}\right)$
$\mathrm{N}_{\text {NVM-BLOCKS }}$ is the number of NVM blocks available in the device.
$\mathrm{N}_{\text {QUADS }}$ is the number of Analog Quads used in the design.
$\mathrm{N}_{\text {INPUTS }}$ is the number of I/O input buffers used in the design.
$\mathrm{N}_{\text {OUTPUTS }}$ is the number of I/O output buffers used in the design.
$N_{\text {PLLS }}$ is the number of PLLs available in the device.

## Standby Mode

$\mathrm{P}_{\mathrm{STAT}}=\mathrm{P}_{\mathrm{DC} 2}$

## Sleep Mode

$P_{\text {STAT }}=P_{\text {DC3 }}$
Total Dynamic Power Consumption- $P_{D Y N}$
Operating Mode
$P_{\text {DYN }}=P_{\text {CLOCK }}+P_{\text {S-CELL }}+P_{\text {C-CELL }}+P_{\text {NET }}+P_{\text {INPUTS }}+P_{\text {OUTPUTS }}+P_{\text {MEMORY }}+P_{\text {PLL }}+P_{\text {NVM }}+$ $\mathrm{P}_{\text {XTL-OSC }}+\mathrm{P}_{\mathrm{RC}-\mathrm{OSC}}+\mathrm{P}_{\mathrm{AB}}$

Standby Mode
$P_{\text {DYN }}=P_{\text {XTL-OSC }}$

## Sleep Mode

$P_{\text {DYN }}=0 \mathrm{~W}$

## Global Clock Dynamic Contribution-P CLOCK

## Operating Mode

$P_{\text {CLOCK }}=\left(\mathrm{P}_{\mathrm{AC} 1}+\mathrm{N}_{\text {SPINE }}{ }^{*} \mathrm{P}_{\mathrm{AC} 2}+\mathrm{N}_{\mathrm{ROW}}{ }^{*} \mathrm{PAC} 3+\mathrm{N}_{\mathrm{S}-\mathrm{CELL}}{ }^{*} \mathrm{P}_{\mathrm{AC} 4}\right){ }^{*} \mathrm{~F}_{\mathrm{CLK}}$
$\mathrm{N}_{\text {SPINE }}$ is the number of global spines used in the user design-guidelines are provided in Table 3-16 on page 3-27.
$\mathrm{N}_{\text {ROW }}$ is the number of VersaTile rows used in the design—guidelines are provided in Table 3-16 on page 3-27.
$\mathrm{F}_{\mathrm{CLK}}$ is the global clock signal frequency.
$\mathrm{N}_{\text {S-CELL }}$ is the number of VersaTiles used as sequential modules in the design.
Standby Mode and Sleep Mode
$\mathrm{P}_{\text {CLOCK }}=0 \mathrm{~W}$
Sequential Cells Dynamic Contribution- $P_{\text {S-CELL }}$
Operating Mode
$P_{S-C E L L}=N_{S-C E L L} *\left(P_{A C 5}+\left(\alpha_{1} / 2\right) * P_{A C 6}\right) * F_{C L K}$
$\mathrm{N}_{\mathrm{S} \text {-CELL }}$ is the number of VersaTiles used as sequential modules in the design. When a multi-tile sequential cell is used, it should be accounted for as 1.
$\alpha_{1}$ is the toggle rate of VersaTile outputs—guidelines are provided in Table 3-16 on page 3-27. $\mathrm{F}_{\mathrm{CLK}}$ is the global clock signal frequency.

## Standby Mode and Sleep Mode

$\mathrm{P}_{\text {S-CELL }}=0 \mathrm{~W}$

## Combinatorial Cells Dynamic Contribution- $P_{\text {C-CELL }}$

## Operating Mode

$\mathrm{P}_{\mathrm{C} \text {-CELL }}=\mathrm{N}_{\mathrm{C}-\mathrm{CELL}}{ }^{*}\left(\alpha_{1} / 2\right){ }^{*} \mathrm{P}_{\mathrm{AC7}}{ }^{*} \mathrm{~F}_{\mathrm{CLK}}$
$\mathrm{N}_{\mathrm{C} \text {-CELL }}$ is the number of VersaTiles used as combinatorial modules in the design.
$\alpha_{1}$ is the toggle rate of VersaTile outputs—guidelines are provided in Table 3-16 on page 3-27.
$\mathrm{F}_{\mathrm{CLK}}$ is the global clock signal frequency.

## Standby Mode and Sleep Mode

$\mathrm{P}_{\text {C-CELL }}=0 \mathrm{~W}$
Routing Net Dynamic Contribution- $\mathrm{P}_{\mathrm{NET}}$

## Operating Mode

$P_{\text {NET }}=\left(N_{S-C E L L}+N_{C-C E L L}\right) *\left(\alpha_{1} / 2\right) * P_{A C 8} * F_{C L K}$
$\mathrm{N}_{\mathrm{S} \text {-CELL }}$ is the number VersaTiles used as sequential modules in the design.
$\mathrm{N}_{\mathrm{C} \text {-CELL }}$ is the number of VersaTiles used as combinatorial modules in the design.
$\alpha_{1}$ is the toggle rate of VersaTile outputs-guidelines are provided in Table 3-16 on page 3-27.
$\mathrm{F}_{\text {CLK }}$ is the global clock signal frequency.
Standby Mode and Sleep Mode
$\mathrm{P}_{\mathrm{NET}}=0 \mathrm{~W}$
I/O Input Buffer Dynamic Contribution-P $P_{\text {INPUTS }}$

## Operating Mode

$P_{\text {INPUTS }}=N_{\text {INPUTS }}{ }^{*}\left(\alpha_{2} / 2\right){ }^{*} P_{\text {AC9 }}{ }^{*} F_{\text {CLK }}$
$\mathrm{N}_{\text {INPUTS }}$ is the number of I/O input buffers used in the design.
$\alpha_{2}$ is the I/O buffer toggle rate-guidelines are provided in Table 3-16 on page 3-27.
$F_{C L K}$ is the global clock signal frequency.
Standby Mode and Sleep Mode
$\mathrm{P}_{\text {INPUTS }}=0 \mathrm{~W}$
I/O Output Buffer Dynamic Contribution-Poutputs
Operating Mode
$P_{\text {OUTPUTS }}=N_{\text {OUTPUTS }}{ }^{*}\left(\alpha_{2} / 2\right) * \beta_{1}{ }^{*} \mathrm{P}_{\text {AC10 }}{ }^{*} \mathrm{~F}_{\text {CLK }}$
$\mathrm{N}_{\text {OUTPUTS }}$ is the number of I/O output buffers used in the design.
$\alpha_{2}$ is the I/O buffer toggle rate-guidelines are provided in Table 3-16 on page 3-27.
$\beta_{1}$ is the I/O buffer enable rate-guidelines are provided in Table 3-17 on page 3-27.
$\mathrm{F}_{\mathrm{CLK}}$ is the global clock signal frequency.
Standby Mode and Sleep Mode
$\mathrm{P}_{\text {OUTPUTS }}=0 \mathrm{~W}$

## RAM Dynamic Contribution- $P_{\text {MEMORY }}$

## Operating Mode

$P_{\text {MEMORY }}=\left(N_{\text {BLOCKS }} * P_{\text {AC11 }} * \beta_{2} * F_{\text {READ-CLOCK }}\right)+\left(N_{\text {BLOCKS }} * P_{A C 12} * \beta_{3} * F_{\text {WRITE-CLOCK }}\right)$
$\mathrm{N}_{\text {BLOCKS }}$ is the number of RAM blocks used in the design.
$\mathrm{F}_{\text {READ-CLOCK }}$ is the memory read clock frequency.
$\beta_{2}$ is the RAM enable rate for read operations-guidelines are provided in Table 3-17 on page 3-27.
$\beta_{3}$ the RAM enable rate for write operations-guidelines are provided in Table 3-17 on page 3-27.
$F_{\text {WRITE-CLOCK }}$ is the memory write clock frequency.
Standby Mode and Sleep Mode
$\mathrm{P}_{\mathrm{MEMORY}}=0 \mathrm{~W}$
PLL/CCC Dynamic Contribution- $P_{P L L}$
Operating Mode
$\mathrm{P}_{\mathrm{PLL}}=\mathrm{P}_{\mathrm{AC} 13}{ }^{*} \mathrm{~F}_{\text {CLKOUT }}$
$\mathrm{F}_{\text {CLKIN }}$ is the input clock frequency.
$\mathrm{F}_{\text {CLKOUT }}$ is the output clock frequency. ${ }^{1}$
Standby Mode and Sleep Mode
$\mathrm{P}_{\mathrm{PLL}}=0 \mathrm{~W}$

## Nonvolatile Memory Dynamic Contribution- $P_{N V M}$

## Operating Mode

The NVM dynamic power consumption is a piecewise linear function of frequency.
$P_{\text {NVM }}=N_{\text {NVM-BLOCKS }} * \beta_{4}{ }^{*} P_{\text {AC15 }} * F_{\text {READ-NVM }}$ when F READ-NVM $\leq 33 \mathrm{MHz}$,
$P_{\text {NVM }}=N_{\text {NVM-BLOCKS }} * \beta_{4}{ }^{*}\left(\mathrm{P}_{\text {AC16 }}+\mathrm{P}_{\text {AC17 }} * \mathrm{~F}_{\text {READ-NVM }}\right.$ when $\mathrm{F}_{\text {READ-NVM }}>33 \mathrm{MHz}$
$\mathrm{N}_{\text {NVM-BLOCKS }}$ is the number of NVM blocks used in the design (2 inAFS600).
$\beta_{4}$ is the NVM enable rate for read operations. Default is 0 (NVM mainly in idle state).
$F_{\text {READ-NVM }}$ is the NVM read clock frequency.
Standby Mode and Sleep Mode
$\mathrm{P}_{\mathrm{NVM}}=0 \mathrm{~W}$
Crystal Oscillator Dynamic Contribution- $P_{X t L-o s c}$
Operating Mode
$\mathrm{P}_{\mathrm{XTL}-\mathrm{OSC}}=\mathrm{P}_{\mathrm{AC} 18}$
Standby Mode
$\mathrm{P}_{\text {XTL-OSC }}=\mathrm{P}_{\mathrm{AC} 18}$
Sleep Mode
$\mathrm{P}_{\mathrm{XTL} \text {-OSC }}=0 \mathrm{~W}$

1. The PLL dynamic contribution depends on the input clock frequency, the number of output clock signals generated by the PLL, and the frequency of each output clock. If a PLL is used to generate more than one output clock, include each output clock in the formula output clock by adding its corresponding contribution ( $P_{\text {AC14 }}^{*} F_{\text {CLKOUT }}$ product) to the total PLL contribution.

## RC Oscillator Dynamic Contribution- $P_{R C-O s C}$

Operating Mode
$\mathrm{P}_{\mathrm{RC} \text {-OSC }}=\mathrm{P}_{\mathrm{AC} 19}$

## Standby Mode and Sleep Mode

$\mathrm{P}_{\mathrm{Rc}-\mathrm{osc}}=0 \mathrm{~W}$
Analog System Dynamic Contribution- $P_{A B}$
Operating Mode
$\mathrm{P}_{\mathrm{AB}}=\mathrm{P}_{\mathrm{AC} 20}$
Standby Mode and Sleep Mode
$\mathrm{P}_{\mathrm{AB}}=0 \mathrm{~W}$

## Guidelines

## Toggle Rate Definition

A toggle rate defines the frequency of a net or logic element relative to a clock. It is a percentage. If the toggle rate of a net is $100 \%$, this means that the net switches at half the clock frequency. Below are some examples:

- The average toggle rate of a shift register is $100 \%$, as all flip-flop outputs toggle at half of the clock frequency.
- The average toggle rate of an 8 -bit counter is $25 \%$ :
- Bit 0 (LSB) $=100 \%$
- Bit $1=50 \%$
- Bit $2=25 \%$
- ...
- Bit 7 (MSB) $=0.78125 \%$
- Average toggle rate $=(100 \%+50 \%+25 \%+12.5 \%+\ldots 0.78125 \%) / 8$.


## Enable Rate Definition

Output enable rate is the average percentage of time during which tristate outputs are enabled. When non-tristate output buffers are used, the enable rate should be 100\%.

Table 3-16 • Toggle Rate Guidelines Recommended for Power Calculation

| Component | Definition | Guideline |
| :--- | :--- | :---: |
| $\alpha_{1}$ | Toggle rate of VersaTile outputs | $10 \%$ |
| $\alpha_{2}$ | I/O buffer toggle rate | $10 \%$ |

Table 3-17 • Enable Rate Guidelines Recommended for Power Calculation

| Component | Definition | Guideline |
| :--- | :--- | :---: |
| $\beta_{1}$ | I/O output buffer enable rate | $100 \%$ |
| $\beta_{2}$ | RAM enable rate for read operations | $12.5 \%$ |
| $\beta_{3}$ | RAM enable rate for write operations | $12.5 \%$ |
| $\beta_{4}$ | NVM enable rate for read operations | $0 \%$ |

## Example of Power Calculation

This example considers a shift register with 5,000 storage tiles, including a counter and memory that stores analog information. The shift register is clocked at 50 MHz and stores and reads information from a RAM.
The device used is a commercial AFS600 device operating in typical conditions.
The calculation below uses the power calculation methodology previously presented and shows how to determine the dynamic and static power consumption of resources used in the application.
Also included in the example is the calculation of power consumption in operating, standby, and sleep modes to illustrate the benefit of power-saving modes.

## Global Clock Contribution-Pclock

$\mathrm{F}_{\text {CLK }}=50 \mathrm{MHz}$
Number of sequential VersaTiles: $\mathrm{N}_{\text {S-CELL }}=5,000$
Estimated number of Spines: $\mathrm{N}_{\text {SPINES }}=5$
Estimated number of Rows: $\mathrm{N}_{\text {Row }}=313$

## Operating Mode

$\mathrm{P}_{\mathrm{CLOCK}}=\left(\mathrm{P}_{\mathrm{AC} 1}+\mathrm{N}_{\mathrm{SPINE}}{ }^{*} \mathrm{P}_{\mathrm{AC} 2}+\mathrm{N}_{\mathrm{ROW}} *\right.$ PAC3 $\left.+\mathrm{N}_{\mathrm{S}-\mathrm{CELL}}{ }^{*} \mathrm{P}_{\mathrm{AC} 4}\right) * \mathrm{~F}_{\mathrm{CLK}}$
$P_{\text {CLOCK }}=(0.0128+5 * 0.0019+313 * 0.00081+5,000 * 0.00011) * 50$
$P_{\text {CLOCK }}=41.28 \mathrm{~mW}$
Standby Mode and Sleep Mode
$\mathrm{P}_{\text {CLOCK }}=0 \mathrm{~W}$
Logic-Sequential Cells, Combinational Cells, and Routing Net Contributions- $P_{s-C E L L}$, $P_{C-C E L L}$, and $P_{\text {NET }}$
$\mathrm{F}_{\text {CLK }}=50 \mathrm{MHz}$
Number of sequential VersaTiles: $\mathrm{N}_{\text {S-CELL }}=5,000$
Number of combinatorial VersaTiles: $\mathrm{N}_{\mathrm{C}-\mathrm{CELL}}=6,000$
Estimated toggle rate of VersaTile outputs: $\alpha_{1}=0.1$ (10\%)

## Operating Mode

$P_{S-C E L L}=N_{S-C E L L} *\left(P_{A C 5}{ }^{+}\left(\alpha_{1} / 2\right) * P_{A C 6}\right) * F_{C L K}$
$P_{\text {S-CELL }}=5,000 *(0.00007+(0.1 / 2) * 0.00029) * 50$
$\mathrm{P}_{\mathrm{S} \text {-CELL }}=21.13 \mathrm{~mW}$
$\mathrm{P}_{\mathrm{C}-\mathrm{CELL}}=\mathrm{N}_{\mathrm{C}-\mathrm{CELLL}}{ }^{*}\left(\alpha_{1} / 2\right){ }^{*} \mathrm{P}_{\mathrm{AC7} 7}{ }^{*} \mathrm{~F}_{\mathrm{CLK}}$
$P_{\text {C-CELL }}=6,000$ * $(0.1 / 2)$ * 0.00029 * 50
$\mathrm{P}_{\mathrm{C} \text {-CELL }}=4.35 \mathrm{~mW}$
$P_{\text {NET }}=\left(N_{S-C E L L}+N_{C-C E L L}\right) *\left(\alpha_{1} / 2\right) * P_{A C 8}{ }^{*} F_{C L K}$
$P_{\text {NET }}=(5,000+6,000) *(0.1 / 2) * 0.0007 * 50$
$P_{\text {NET }}=19.25 \mathrm{~mW}$
$P_{\text {LOGIC }}=P_{S-C E L L}+P_{C-C E L L}+P_{\text {NET }}$
$P_{\text {LOGIC }}=21.13 \mathrm{~mW}+4.35 \mathrm{~mW}+19.25 \mathrm{~mW}$
$P_{\text {LOGIC }}=44.73 \mathrm{~mW}$

## Standby Mode and Sleep Mode

$P_{\text {S-CELL }}=0 \mathrm{~W}$
$\mathrm{P}_{\text {C-CELL }}=0 \mathrm{~W}$
$\mathrm{P}_{\mathrm{NET}}=0 \mathrm{~W}$
$P_{\text {Logic }}=0 \mathrm{~W}$

## I/O Input and Output Buffer Contribution- $P_{\text {I/O }}$

This example uses LVTTL 3.3 V I/O cells. The output buffers are 12 mA -capable, configured with high output slew and driving a 35 pF output load.
$F_{\text {CLK }}=50 \mathrm{MHz}$
Number of input pins used: $\mathrm{N}_{\text {INPUTS }}=30$
Number of output pins used: $\mathrm{N}_{\text {OUTPUTS }}=40$
Estimated I/O buffer toggle rate: $\alpha_{2}=0.1$ (10\%)
Estimated IO buffer enable rate: $\beta_{1}=1$ (100\%)
Operating Mode
$P_{\text {INPUTS }}=N_{\text {INPUTS }} *\left(\alpha_{2} / 2\right){ }^{*} P_{\text {AC9 }} * F_{\text {CLK }}$
$P_{\text {INPUTS }}=30$ * $(0.1 / 2)$ * 0.01739 * 50
$P_{\text {INPUTS }}=1.30 \mathrm{~mW}$
$\mathrm{P}_{\text {OUTPUTS }}=\mathrm{N}_{\text {OUTPUTS }}{ }^{*}\left(\alpha_{2} / 2\right) ~ * \beta_{1}{ }^{*} \mathrm{P}_{\mathrm{AC} 10}{ }^{*} \mathrm{~F}_{\text {CLK }}$
Poutputs $=40$ * $(0.1 / 2)$ * 1 * 0.4747 * 50
Poutputs $=47.47 \mathrm{~mW}$
$\mathrm{P}_{\mathrm{I} / \mathrm{O}}=\mathrm{P}_{\text {Inputs }}+\mathrm{P}_{\text {OUTPUTS }}$
$P_{1 / O}=1.30 \mathrm{~mW}+47.47 \mathrm{~mW}$
$\mathrm{P}_{\mathrm{I} / \mathrm{O}}=48.77 \mathrm{~mW}$
Standby Mode and Sleep Mode
$\mathrm{P}_{\text {InPUTS }}=0 \mathrm{~W}$
POUTPUTS $=0 \mathrm{~W}$
$\mathrm{P}_{\mathrm{I} / \mathrm{O}}=0 \mathrm{~W}$

## RAM Contribution- $P_{\text {MEMORY }}$

Frequency of Read Clock: F READ-CLOcK $=10 \mathrm{MHz}$
Frequency of Write Clock: FWRITE-CLOCK $=10 \mathrm{MHz}$
Number of RAM blocks: NBLOCKS $=20$
Estimated RAM Read Enable Rate: $\beta_{2}=0.125$ (12.5\%)
Estimated RAM Write Enable Rate: $\beta_{3}=0.125$ (12.5\%)

## Operating Mode

$P_{\text {MEMORY }}=\left(N_{\text {BLOCKS }} * P_{\text {AC11 }} * \beta_{2} * F_{\text {READ-CLOCK }}\right)+\left(N_{\text {BLOCKS }} * P_{\text {AC12 }} * \beta_{3}{ }^{*}\right.$ F $\left._{\text {WRITE-CLOCK }}\right)$
$\mathrm{P}_{\text {MEMORY }}=(20$ * 0.025 * 0.125 * 10) $+(20$ * 0.030 * 0.125 * 10)
$P_{\text {MEMORY }}=1.38 \mathrm{~mW}$
Standby Mode and Sleep Mode
$\mathrm{P}_{\text {MEMORY }}=0 \mathrm{~W}$
$\qquad$

## PLL/CCC Contribution-P $P_{\text {PLL }}$

PLL is not used in this application.

$$
P_{\text {PLL }}=0 \mathrm{~W}
$$

## Nonvolatile Memory- $P_{N V M}$

Nonvolatile memory is not used in this application.
$\mathrm{P}_{\mathrm{NVM}}=0 \mathrm{~W}$
Crystal Oscillator- $P_{X T L-O s C}$
The application utilizes standby mode. The crystal oscillator is assumed to be active.

## Operating Mode

$\mathrm{P}_{\text {XTL-OSC }}=\mathrm{P}_{\text {AC18 }}$
$\mathrm{P}_{\text {XTL-OSC }}=0.63 \mathrm{~mW}$
Standby Mode
$P_{\text {XTL-OSC }}=P_{\text {AC18 }}$
$P_{\text {XTL-OSC }}=0.63 \mathrm{~mW}$
Sleep Mode
$\mathrm{P}_{\text {XTL-OSC }}=0 \mathrm{~W}$
RC Oscillator— $P_{R C-o s C}$
Operating Mode
$\mathrm{P}_{\mathrm{RC}-\mathrm{OSC}}=\mathrm{P}_{\mathrm{AC} 19}$
$\mathrm{P}_{\mathrm{RC} \text {-OsC }}=3.30 \mathrm{~mW}$
Standby Mode and Sleep Mode
$\mathrm{P}_{\mathrm{RC}-\mathrm{Osc}}=0 \mathrm{~W}$
Analog System- $P_{A B}$
Number of Quads used: $\mathrm{N}_{\text {QUADS }}=4$
Operating Mode
$P_{A B}=P_{A C 20}$
$\mathrm{P}_{\mathrm{AB}}=3.00 \mathrm{~mW}$

## Standby Mode and Sleep Mode

$\mathrm{P}_{\mathrm{AB}}=0 \mathrm{~W}$
Total Dynamic Power Consumption- $P_{D Y N}$

## Operating Mode

$P_{\text {DYN }}=P_{\text {CLOCK }}+P_{\text {S-CELL }}+P_{\text {C-CELL }}+P_{\text {NET }}+P_{\text {INPUTS }}+P_{\text {OUTPUTS }}+P_{\text {MEMORY }}+P_{\text {PLL }}+P_{\text {NVM }}+$
$\mathrm{P}_{\text {XTL-OSC }}+\mathrm{P}_{\mathrm{RC}-\mathrm{OSC}}+\mathrm{P}_{\mathrm{AB}}$
$P_{D Y N}=41.28 \mathrm{~mW}+21.1 \mathrm{~mW}+4.35 \mathrm{~mW}+19.25 \mathrm{~mW}+1.30 \mathrm{~mW}+47.47 \mathrm{~mW}+1.38 \mathrm{~mW}+0+0+$
$0.63 \mathrm{~mW}+3.30 \mathrm{~mW}+3.00 \mathrm{~mW}$
$P_{\text {DYN }}=143.06 \mathrm{~mW}$
Standby Mode
$P_{\text {DYN }}=P_{\text {XTL-OSC }}$
$P_{\text {DYN }}=0.63 \mathrm{~mW}$

## Sleep Mode

$\mathrm{P}_{\mathrm{DYN}}=0 \mathrm{~W}$

## Total Static Power Consumption- $P_{\text {STAT }}$

Number of Quads used: $\mathrm{N}_{\text {QUADS }}=4$
Number of NVM blocks available (AFS600): $\mathrm{N}_{\text {NVM-BLOCKS }}=2$
Number of input pins used: $\mathrm{N}_{\text {INPUTS }}=30$
Number of output pins used: $\mathrm{N}_{\text {OUTPUTS }}=40$

## Operating Mode

$\mathrm{P}_{\text {STAT }}=\mathrm{P}_{\mathrm{DC} 1}+\left(\mathrm{N}_{\text {NVM-BLOCKS }}{ }^{*} \mathrm{P}_{\mathrm{DC} 4}\right)+\mathrm{P}_{\mathrm{DC} 5}+\left(\mathrm{N}_{\mathrm{QUADS}}{ }^{*} \mathrm{P}_{\mathrm{DC} 6}\right)+\left(\mathrm{N}_{\text {INPUTS }}{ }^{*} \mathrm{P}_{\mathrm{DC} 7}\right)+\left(\mathrm{N}_{\text {OUTPUTS }}\right.$ *
$P_{\text {DC8 }}$ )
$\mathrm{P}_{\text {STAT }}=7.50 \mathrm{~mW}+(2$ * 1.19 mW$)+8.25 \mathrm{~mW}+(4$ * 3.30 mW$)+(30$ * 0.00$)+(40$ * 0.00$)$
$P_{\text {STAT }}=31.33 \mathrm{~mW}$

## Standby Mode

$\mathrm{P}_{\text {STAT }}=\mathrm{P}_{\mathrm{DC} 2}$
$P_{\text {STAT }}=0.03 \mathrm{~mW}$
Sleep Mode
$\mathrm{P}_{\text {STAT }}=\mathrm{P}_{\mathrm{DC} 3}$
$\mathrm{P}_{\text {STAT }}=0.03 \mathrm{~mW}$

## Total Power Consumption- $\boldsymbol{P}_{\text {TOTAL }}$

In operating mode, the total power consumption of the device is 174.39 mW :
$P_{\text {TOTAL }}=P_{\text {STAT }}+P_{\text {DYN }}$
$P_{\text {TOTAL }}=143.06 \mathrm{~mW}+31.33 \mathrm{~mW}$
$\mathrm{P}_{\text {TOTAL }}=174.39 \mathrm{~mW}$
In standby mode, the total power consumption of the device is limited to 0.66 mW :
$P_{\text {TOTAL }}=P_{\text {STAT }}+P_{\text {DYN }}$
$\mathrm{P}_{\text {TOTAL }}=0.03 \mathrm{~mW}+0.63 \mathrm{~mW}$
$\mathrm{P}_{\text {TOTAL }}=0.66 \mathrm{~mW}$
In sleep mode, the total power consumption of the device drops as low as 0.03 mW :

```
P
P
```

$\qquad$

## Power Consumption

Table 3-18 • Power Consumption

| Parameter | Description | Condition | Min. | Typical | Max. | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Crystal Oscillator |  |  |  |  |  |  |
| $\mathrm{I}_{\text {StBXTAL }}$ | Standby Current of Crystal Oscillator |  |  | 10 |  | $\mu \mathrm{A}$ |
| $\mathrm{I}_{\text {DYNXTAL }}$ | Operating Current | RC |  | 0.6 |  | mA |
|  |  | 0.032-0.2 |  | 0.19 |  | mA |
|  |  | 0.2-2.0 |  | 0.6 |  | mA |
|  |  | 2.0-20.0 |  | 0.6 |  | mA |
| RC Oscillator |  |  |  |  |  |  |
| $\mathrm{I}_{\text {DYNRC }}$ | Operating Current |  |  | 1 |  | mA |
| ACM |  |  |  |  |  |  |
|  | Operating Current (fixed clock) |  |  | 200 |  | $\mu \mathrm{A} / \mathrm{MHz}$ |
|  | Operating Current (user clock) |  |  | 30 |  | $\mu \mathrm{A}$ |
| NVM System |  |  |  |  |  |  |
|  | NVM Array Operating Power | Idle |  | 795 |  | $\mu \mathrm{A}$ |
|  |  | Read operation |  | See Table 3-15 on page 3-23. |  | See Table 3-15 on page 3-23. |
|  |  | Erase |  | 900 |  | $\mu \mathrm{A}$ |
|  |  | Write |  | 900 |  | $\mu \mathrm{A}$ |
| $\mathrm{P}_{\text {NVMCTRL }}$ | NVM Controller Operating Power |  |  | 20 |  | $\mu \mathrm{W} / \mathrm{MHz}$ |

## 4 - Package Pin Assignments

## 108-Pin QFN



Note: $\quad$ The die attach paddle center of the package is tied to ground (GND).

## Note

For Package Manufacturing and Environmental information, visit the Resource Center at http://www.actel.com/products/solutions/package/default.aspx.

## Package Pin Assignments

| 108-Pin QFN |  | 108-Pin QFN |  |
| :---: | :---: | :---: | :---: |
| Pin Number | AFS090 Function | Pin Number | AFS090 Function |
| A1 | NC | A39 | GND |
| A2 | GNDQ | A40 | GCB1/IO35PDB1V0 |
| A3 | GAA2/IO52PDB3V0 | A41 | GCB2/IO33PDB1V0 |
| A4 | GND | A42 | GBA2/IO31PDB1V0 |
| A5 | GFA1/IO47PDB3V0 | A43 | NC |
| A6 | GEB1/IO45PDB3V0 | A44 | GBA1/IO30RSB0V0 |
| A7 | VCCOSC | A45 | GBB1/IO28RSB0V0 |
| A8 | XTAL2 | A46 | GND |
| A9 | GEA1/IO44PPB3V0 | A47 | VCC |
| A10 | GEA0/IO44NPB3V0 | A48 | GBC1/IO26RSB0V0 |
| A11 | GEB2/IO42PDB3V0 | A49 | IO21RSB0V0 |
| A12 | VCCNVM | A50 | IO19RSB0V0 |
| A13 | VCC15A | A51 | IO09RSB0V0 |
| A14 | PCAP | A52 | GAC0/IO04RSB0V0 |
| A15 | NC | A53 | VCCIB0 |
| A16 | GNDA | A54 | GND |
| A17 | AVO | A55 | GAB0/IO02RSB0V0 |
| A18 | AG0 | A56 | GAA0/IO00RSB0V0 |
| A19 | ATRTN0 | B1 | VCOMPLA |
| A20 | AT1 | B2 | VCCIB3 |
| A21 | AC1 | B3 | GAB2/IO52NDB3V0 |
| A22 | AV2 | B4 | VCCIB3 |
| A23 | AG2 | B5 | GFA0/IO47NDB3V0 |
| A24 | AT2 | B6 | GEB0/IO45NDB3V0 |
| A25 | AT3 | B7 | XTAL1 |
| A26 | AC3 | B8 | GNDOSC |
| A27 | GNDAQ | B9 | GEC2/IO43PSB3V0 |
| A28 | ADCGNDREF | B10 | GEA2/IO42NDB3V0 |
| A29 | NC | B11 | VCC |
| A30 | GNDA | B12 | GNDNVM |
| A31 | PTEM | B13 | NCAP |
| A32 | GNDNVM | B14 | VCC33PMP |
| A33 | VPUMP | B15 | VCC33N |
| A34 | TCK | B16 | GNDAQ |
| A35 | TMS | B17 | AC0 |
| A36 | TRST | B18 | AT0 |
| A37 | GDB1/IO39PSB1V0 | B19 | AG1 |
| A38 | GDC1/IO38PDB1V0 | B20 | AV1 |


| 108-Pin QFN |  |
| :---: | :---: |
| Pin Number | AFS090 Function |
| B21 | AC2 |
| B22 | ATRTN1 |
| B23 | AG3 |
| B24 | AV3 |
| B25 | VCC33A |
| B26 | VAREF |
| B27 | PUB |
| B28 | VCC33A |
| B29 | PTBASE |
| B30 | VCCNVM |
| B31 | VCC |
| B32 | TDI |
| B33 | TDO |
| B34 | VJTAG |
| B35 | GDC0/IO38NDB1V 0 |
| B36 | VCCIB1 |
| B37 | GCB0/IO35NDB1V0 |
| B38 | $\begin{gathered} \text { GCC2/IO33NDB1V } \\ 0 \end{gathered}$ |
| B39 | GBB2/IO31NDB1V0 |
| B40 | VCCIB1 |
| B41 | GNDQ |
| B42 | GBA0/IO29RSB0V0 |
| B43 | VCCIB0 |
| B44 | GBB0/IO27RSB0V0 |
| B45 | GBC0/IO25RSB0V0 |
| B46 | IO20RSB0V0 |
| B47 | IO10RSB0V0 |
| B48 | GAC1/IO05RSB0V0 |
| B49 | GAB1/IO03RSB0V0 |
| B50 | VCC |
| B51 | GAA1/IO01RSB0V0 |
| B52 | VCCPLA |

## 180-Pin QFN



Note: The die attach paddle center of the package is tied to ground (GND).

## Note

For Package Manufacturing and Environmental information, visit the Resource Center at http://www.actel.com/products/solutions/package/default.aspx.

| 180-Pin QFN |  |  |
| :---: | :---: | :---: |
| Pin Number | AFS090 Function | AFS250 Function |
| A1 | GNDQ | GNDQ |
| A2 | VCCIB3 | VCCIB3 |
| A3 | GAB2/IO52NDB3V0 | IO74NDB3V0 |
| A4 | GFA2/IO51NDB3V0 | IO71NDB3V0 |
| A5 | GFC2/IO50NDB3V0 | IO69NPB3V0 |
| A6 | VCCIB3 | VCCIB3 |
| A7 | GFA1/IO47PPB3V0 | GFB1/IO67PPB3V0 |
| A8 | GEB0/IO45NDB3V0 | NC |
| A9 | XTAL1 | XTAL1 |
| A10 | GNDOSC | GNDOSC |
| A11 | GEC2/IO43PPB3V0 | GEA1/IO61PPB3V0 |
| A12 | IO43NPB3V0 | GEA0/IO61NPB3V0 |
| A13 | NC | VCCIB3 |
| A14 | GNDNVM | GNDNVM |
| A15 | PCAP | PCAP |
| A16 | VCC33PMP | VCC33PMP |
| A17 | NC | NC |
| A18 | AV0 | AV0 |
| A19 | AG0 | AG0 |
| A20 | ATRTN0 | ATRTN0 |
| A21 | AG1 | AG1 |
| A22 | AC1 | AC1 |
| A23 | AV2 | AV2 |
| A24 | AT2 | AT2 |
| A25 | AT3 | AT3 |
| A26 | AC3 | AC3 |
| A27 | AV4 | AV4 |
| A28 | AC4 | AC4 |
| A29 | AT4 | AT4 |
| A30 | NC | AG5 |
| A31 | NC | AV5 |
| A32 | ADCGNDREF | ADCGNDREF |
| A33 | VCC33A | VCC33A |
| A34 | GNDA | GNDA |
| A35 | PTBASE | PTBASE |
| A36 | VCCNVM | VCCNVM |


| 180-Pin QFN |  |  |
| :---: | :---: | :---: |
| Pin Number | AFS090 Function | AFS250 Function |
| A37 | VPUMP | VPUMP |
| A38 | TDI | TDI |
| A39 | TDO | TDO |
| A40 | VJTAG | VJTAG |
| A41 | GDB1/IO39PPB1V0 | GDA1/IO54PPB1V0 |
| A42 | GDC1/IO38PDB1V0 | GDB1/IO53PDB1V0 |
| A43 | VCC | VCC |
| A44 | GCB0/IO35NPB1V0 | GCB0/IO48NPB1V0 |
| A45 | GCC1/IO34PDB1V0 | GCC1/IO47PDB1V0 |
| A46 | VCCIB1 | VCCIB1 |
| A47 | GBC2/IO32PPB1V0 | GBB2/IO41PPB1V0 |
| A48 | VCCIB1 | VCCIB1 |
| A49 | NC | NC |
| A50 | GBA0/IO29RSB0V0 | GBB1/IO37RSB0V0 |
| A51 | VCCIB0 | VCCIB0 |
| A52 | GBB0/IO27RSB0V0 | GBC0/IO34RSB0V0 |
| A53 | GBC1/IO26RSB0V0 | IO33RSB0V0 |
| A54 | IO24RSB0V0 | IO29RSB0V0 |
| A55 | IO21RSB0V0 | IO26RSB0V0 |
| A56 | VCCIB0 | VCCIB0 |
| A57 | IO15RSB0V0 | IO21RSB0V0 |
| A58 | IO10RSB0V0 | IO13RSB0V0 |
| A59 | IO07RSB0V0 | IO10RSB0V0 |
| A60 | GAC0/IO04RSB0V0 | IO06RSB0V0 |
| A61 | GAB1/IO03RSB0V0 | GAC1/IO05RSB0V0 |
| A62 | VCC | VCC |
| A63 | GAA1/IO01RSB0V0 | GAB0/IO02RSB0V0 |
| A64 | NC | NC |
| B1 | VCOMPLA | VCOMPLA |
| B2 | GAA2/IO52PDB3V0 | GAC2/IO74PDB3V0 |
| B3 | GAC2/IO51PDB3V0 | GFA2/IO71PDB3V0 |
| B4 | GFB2/IO50PDB3V0 | GFB2/IO70PSB3V0 |
| B5 | VCC | VCC |
| B6 | GFC0/IO49NDB3V0 | GFC0/IO68NDB3V0 |
| B7 | GEB1/IO45PDB3V0 | NC |
| B8 | VCCOSC | Vccosc |

$\qquad$

| 180-Pin QFN |  |  | 180-Pin QFN |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: |
| Pin Number | AFS090 Function | AFS250 Function | Pin Number | AFS090 Function | AFS250 Function |
| B9 | XTAL2 | XTAL2 | B45 | GBA2/IO31PDB1V0 | GBA2/IO40PDB1V0 |
| B10 | GEA0/IO44NDB3V0 | GFA0/IO66NDB3V0 | B46 | GNDQ | GNDQ |
| B11 | GEB2/IO42PDB3V0 | IO60NDB3V0 | B47 | GBA1/IO30RSB0V0 | GBA0/IO38RSB0V0 |
| B12 | VCC | VCC | B48 | GBB1/IO28RSB0V0 | GBC1/IO35RSB0V0 |
| B13 | VCCNVM | VCCNVM | B49 | VCC | VCC |
| B14 | VCC15A | VCC15A | B50 | GBC0/IO25RSB0V0 | IO31RSB0V0 |
| B15 | NCAP | NCAP | B51 | IO23RSB0V0 | IO28RSB0V0 |
| B16 | VCC33N | VCC33N | B52 | IO20RSB0V0 | IO25RSB0V0 |
| B17 | GNDAQ | GNDAQ | B53 | VCC | VCC |
| B18 | AC0 | AC0 | B54 | IO11RSB0V0 | IO14RSB0V0 |
| B19 | AT0 | AT0 | B55 | IO08RSB0V0 | IO11RSB0V0 |
| B20 | AT1 | AT1 | B56 | GAC1/IO05RSB0V0 | IO08RSB0V0 |
| B21 | AV1 | AV1 | B57 | VCCIB0 | VCCIB0 |
| B22 | AC2 | AC2 | B58 | GAB0/IO02RSB0V0 | GAC0/IO04RSB0V0 |
| B23 | ATRTN1 | ATRTN1 | B59 | GAA0/IO00RSB0V0 | GAA1/IO01RSB0V0 |
| B24 | AG3 | AG3 | B60 | VCCPLA | VCCPLA |
| B25 | AV3 | AV3 | C1 | NC | NC |
| B26 | AG4 | AG4 | C2 | NC | VCCIB3 |
| B27 | ATRTN2 | ATRTN2 | C3 | GND | GND |
| B28 | NC | AC5 | C4 | NC | GFC2/IO69PPB3V0 |
| B29 | VCC33A | VCC33A | C5 | GFC1/IO49PDB3V0 | GFC1/IO68PDB3V0 |
| B30 | VAREF | VAREF | C6 | GFA0/IO47NPB3V0 | GFB0/IO67NPB3V0 |
| B31 | PUB | PUB | C7 | VCCIB3 | NC |
| B32 | PTEM | PTEM | C8 | GND | GND |
| B33 | GNDNVM | GNDNVM | C9 | GEA1/IO44PDB3V0 | GFA1/IO66PDB3V0 |
| B34 | VCC | VCC | C10 | GEA2/IO42NDB3V0 | GEC2/IO60PDB3V0 |
| B35 | TCK | TCK | C11 | NC | GEA2/IO58PSB3V0 |
| B36 | TMS | TMS | C12 | NC | NC |
| B37 | TRST | TRST | C13 | GND | GND |
| B38 | GDB2/IO41PSB1V0 | GDA2/IO55PSB1V0 | C14 | NC | NC |
| B39 | GDC0/IO38NDB1V0 | GDB0/IO53NDB1V0 | C15 | NC | NC |
| B40 | VCCIB1 | VCCIB1 | C16 | GNDA | GNDA |
| B41 | GCA1/IO36PDB1V0 | GCA1/IO49PDB1V0 | C17 | NC | NC |
| B42 | GCC0/IO34NDB1V0 | GCC0/IO47NDB1V0 | C18 | NC | NC |
| B43 | GCB2/IO33PSB1V0 | GBC2/IO42PSB1V0 | C19 | NC | NC |
| B44 | VCC | VCC | C20 | NC | NC |

$\qquad$

| 180-Pin QFN |  |  |
| :---: | :---: | :---: |
| Pin Number | AFS090 Function | AFS250 Function |
| C21 | AG2 | AG2 |
| C22 | NC | NC |
| C23 | NC | NC |
| C24 | NC | NC |
| C25 | NC | AT5 |
| C26 | GNDAQ | GNDAQ |
| C27 | NC | NC |
| C28 | NC | NC |
| C29 | NC | NC |
| C30 | NC | NC |
| C31 | GND | GND |
| C32 | NC | NC |
| C33 | NC | NC |
| C34 | NC | NC |
| C35 | GND | GND |
| C36 | GDB0/IO39NPB1V0 | GDA0/IO54NPB1V0 |
| C37 | GDA1/IO37NSB1V0 | GDC0/IO52NSB1V0 |
| C38 | GCA0/IO36NDB1V0 | GCA0/IO49NDB1V0 |
| C39 | GCB1/IO35PPB1V0 | GCB1/IO48PPB1V0 |
| C40 | GND | GND |
| C41 | GCA2/IO32NPB1V0 | IO41NPB1V0 |
| C42 | GBB2/IO31NDB1V0 | IO40NDB1V0 |
| C43 | NC | NC |
| C44 | NC | GBA1/IO39RSB0V0 |
| C45 | NC | GBB0/IO36RSB0V0 |
| C46 | GND | GND |
| C47 | NC | IO30RSB0V0 |
| C48 | IO22RSB0V0 | IO27RSB0V0 |
| C49 | GND | GND |
| C50 | IO13RSB0V0 | IO16RSB0V0 |
| C51 | IO09RSB0V0 | IO12RSB0V0 |
| C52 | IO06RSB0V0 | IO09RSB0V0 |
| C53 | GND | GND |
| C54 | NC | GAB1/IO03RSB0V0 |
| C55 | NC | GAA0/IO00RSB0V0 |
| C56 | NC | NC |


| 180-Pin QFN |  |  |
| :---: | :---: | :---: |
| Pin Number | AFS090 Function | AFS250 Function |
| D1 | NC | NC |
| D2 | NC | NC |
| D3 | NC | NC |
| D4 | NC | NC |

## 208-Pin PQFP



## Note

For Package Manufacturing and Environmental information, visit the Resource Center at http://www.actel.com/products/solutions/package/default.aspx.

| 208-Pin PQFP |  |  | 208-Pin PQFP |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: |
| Pin Number | AFS250 Function | AFS600 Function | Pin Number | AFS250 Function | AFS600 Function |
| 1 | VCCPLA | VCCPLA | 38 | IO60NDB3V0 | GEB0/IO62NDB4V0 |
| 2 | VCOMPLA | VCOMPLA | 39 | GND | GEA1/IO61PDB4V0 |
| 3 | GNDQ | GAA2/IO85PDB4V0 | 40 | VCCIB3 | GEA0/IO61NDB4V0 |
| 4 | VCCIB3 | IO85NDB4V0 | 41 | GEB2/IO59PDB3V0 | GEC2/IO60PDB4V0 |
| 5 | GAA2/IO76PDB3V0 | GAB2/IO84PDB4V0 | 42 | IO59NDB3V0 | IO60NDB4V0 |
| 6 | IO76NDB3V0 | IO84NDB4V0 | 43 | GEA2/IO58PDB3V0 | VCCIB4 |
| 7 | GAB2/IO75PDB3V0 | GAC2/IO83PDB4V0 | 44 | IO58NDB3V0 | GNDQ |
| 8 | IO75NDB3V0 | IO83NDB4V0 | 45 | VCC | VCC |
| 9 | NC | IO77PDB4V0 | 45 | VCC | VCC |
| 10 | NC | IO77NDB4V0 | 46 | VCCNVM | VCCNVM |
| 11 | VCC | IO76PDB4V0 | 47 | GNDNVM | GNDNVM |
| 12 | GND | IO76NDB4V0 | 48 | GND | GND |
| 13 | VCCIB3 | VCC | 49 | VCC15A | VCC15A |
| 14 | IO72PDB3V0 | GND | 50 | PCAP | PCAP |
| 15 | IO72NDB3V0 | VCCIB4 | 51 | NCAP | NCAP |
| 16 | GFA2/IO71PDB3V0 | GFA2/IO75PDB4V0 | 52 | VCC33PMP | VCC33PMP |
| 17 | IO71NDB3V0 | IO75NDB4V0 | 53 | VCC33N | VCC33N |
| 18 | GFB2/IO70PDB3V0 | GFC2/IO73PDB4V0 | 54 | GNDA | GNDA |
| 19 | IO70NDB3V0 | IO73NDB4V0 | 55 | GNDAQ | GNDAQ |
| 20 | GFC2/IO69PDB3V0 | VCCOSC | 56 | NC | AVO |
| 21 | IO69NDB3V0 | XTAL1 | 57 | NC | AC0 |
| 22 | VCC | XTAL2 | 58 | NC | AG0 |
| 23 | GND | GNDOSC | 59 | NC | AT0 |
| 24 | VCCIB3 | GFC1/IO72PDB4V0 | 60 | NC | ATRTN0 |
| 25 | GFC1/IO68PDB3V0 | GFC0/IO72NDB4V0 | 61 | NC | AT1 |
| 26 | GFC0/IO68NDB3V0 | GFB1/IO71PDB4V0 | 62 | NC | AG1 |
| 27 | GFB1/IO67PDB3V0 | GFB0/IO71NDB4V0 | 63 | NC | AC1 |
| 28 | GFB0/IO67NDB3V0 | GFA1/IO70PDB4V0 | 64 | NC | AV1 |
| 29 | VCCOSC | GFA0/IO70NDB4V0 | 65 | AV0 | AV2 |
| 30 | XTAL1 | IO69PDB4V0 | 66 | AC0 | AC2 |
| 31 | XTAL2 | IO69NDB4V0 | 67 | AG0 | AG2 |
| 32 | GNDOSC | VCC | 68 | AT0 | AT2 |
| 33 | GEB1/IO62PDB3V0 | GND | 69 | ATRTN0 | ATRTN1 |
| 34 | GEB0/IO62NDB3V0 | VCCIB4 | 70 | AT1 | AT3 |
| 35 | GEA1/IO61PDB3V0 | GEC1/IO63PDB4V0 | 71 | AG1 | AG3 |
| 36 | GEA0/IO61NDB3V0 | GEC0/IO63NDB4V0 | 72 | AC1 | AC3 |
| 37 | GEC2/IO60PDB3V0 | GEB1/IO62PDB4V0 | 73 | AV1 | AV3 |

$\qquad$

| 208-Pin PQFP |  |  | 208-Pin PQFP |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: |
| $\begin{gathered} \hline \text { Pin } \\ \text { Number } \end{gathered}$ | AFS250 Function | AFS600 Function | $\begin{gathered} \text { Pin } \\ \text { Number } \end{gathered}$ | AFS250 Function | AFS600 Function |
| 74 | AV2 | AV4 | 111 | VCCNVM | VCCNVM |
| 75 | AC2 | AC4 | 112 | VCC | VCC |
| 76 | AG2 | AG4 | 112 | VCC | VCC |
| 77 | AT2 | AT4 | 113 | VPUMP | VPUMP |
| 78 | ATRTN1 | ATRTN2 | 114 | GNDQ | NC |
| 79 | AT3 | AT5 | 115 | VCCIB1 | TCK |
| 80 | AG3 | AG5 | 116 | TCK | TDI |
| 81 | AC3 | AC5 | 117 | TDI | TMS |
| 82 | AV3 | AV5 | 118 | TMS | TDO |
| 83 | AV4 | AV6 | 119 | TDO | TRST |
| 84 | AC4 | AC6 | 120 | TRST | VJTAG |
| 85 | AG4 | AG6 | 121 | VJTAG | IO57NDB2V0 |
| 86 | AT4 | AT6 | 122 | IO57NDB1V0 | GDC2/IO57PDB2V0 |
| 87 | ATRTN2 | ATRTN3 | 123 | GDC2/IO57PDB1V0 | IO56NDB2V0 |
| 88 | AT5 | AT7 | 124 | IO56NDB1V0 | GDB2/IO56PDB2V0 |
| 89 | AG5 | AG7 | 125 | GDB2/IO56PDB1V0 | IO55NDB2V0 |
| 90 | AC5 | AC7 | 126 | VCCIB1 | GDA2/IO55PDB2V0 |
| 91 | AV5 | AV7 | 127 | GND | GDA0/IO54NDB2V0 |
| 92 | NC | AV8 | 128 | IO55NDB1V0 | GDA1/IO54PDB2V0 |
| 93 | NC | AC8 | 129 | GDA2/IO55PDB1V0 | VCCIB2 |
| 94 | NC | AG8 | 130 | GDA0/IO54NDB1V0 | GND |
| 95 | NC | AT8 | 131 | GDA1/IO54PDB1V0 | VCC |
| 96 | NC | ATRTN4 | 132 | GDB0/IO53NDB1V0 | GCA0/IO45NDB2V0 |
| 97 | NC | AT9 | 133 | GDB1/IO53PDB1V0 | GCA1/IO45PDB2V0 |
| 98 | NC | AG9 | 134 | GDC0/IO52NDB1V0 | GCB0/IO44NDB2V0 |
| 99 | NC | AC9 | 135 | GDC1/IO52PDB1V0 | GCB1/IO44PDB2V0 |
| 100 | NC | AV9 | 136 | IO51NSB1V0 | GCC0/IO43NDB2V |
| 101 | GNDAQ | GNDAQ |  |  | 0 |
| 102 | VCC33A | VCC33A | 137 | VCCIB1 | GCC1/IO43PDB2V0 |
| 103 | ADCGNDREF | ADCGNDREF | 138 | GND | IO42NDB2V0 |
| 104 | VAREF | VAREF | 139 | VCC | IO42PDB2V0 |
| 105 | PUB | PUB | 140 | IO50NDB1V0 | IO41NDB2V0 |
| 106 | VCC33A | VCC33A | 141 | IO50PDB1V0 | GCC2/IO41PDB2V0 |
| 107 | GNDA | GNDA | 142 | GCA0/IO49NDB1V0 | VCCIB2 |
| 108 | PTEM | PTEM | 143 | GCA1/IO49PDB1V0 | GND |
| 109 | PTBASE | PTBASE | 144 | GCB0/IO48NDB1V0 | VCC |
| 110 | GNDNVM | GNDNVM | 145 | GCB1/IO48PDB1V0 | IO40NDB2V0 |
|  |  |  | 146 | GCC0/IO47NDB1V0 | GCB2/IO40PDB2V0 |


| 208-Pin PQFP |  |  |
| :---: | :---: | :---: |
| Pin Number | AFS250 Function | AFS600 Function |
| 147 | GCC1/IO47PDB1V0 | IO39NDB2V0 |
| 148 | IO42NDB1V0 | GCA2/IO39PDB2V0 |
| 149 | GBC2/IO42PDB1V0 | IO31NDB2V0 |
| 150 | VCCIB1 | GBB2/IO31PDB2V0 |
| 151 | GND | IO30NDB2V0 |
| 152 | VCC | GBA2/IO30PDB2V0 |
| 153 | IO41NDB1V0 | VCCIB2 |
| 154 | GBB2/IO41PDB1V0 | GNDQ |
| 155 | IO40NDB1V0 | VCOMPLB |
| 156 | GBA2/IO40PDB1V0 | VCCPLB |
| 157 | GBA1/IO39RSB0V0 | VCCIB1 |
| 158 | GBA0/IO38RSB0V0 | GNDQ |
| 159 | GBB1/IO37RSB0V0 | GBB1/IO27PPB1V1 |
| 160 | GBB0/IO36RSB0V0 | GBA1/IO28PPB1V1 |
| 161 | GBC1/IO35RSB0V0 | GBB0/IO27NPB1V1 |
| 162 | VCCIB0 | GBA0/IO28NPB1V1 |
| 163 | GND | VCCIB1 |
| 164 | VCC | GND |
| 165 | GBC0/IO34RSB0V0 | VCC |
| 166 | IO33RSB0V0 | GBC1/IO26PDB1V1 |
| 167 | IO32RSB0V0 | GBC0/IO26NDB1V1 |
| 168 | IO31RSB0V0 | IO24PPB1V1 |
| 169 | IO30RSB0V0 | IO23PPB1V1 |
| 170 | IO29RSB0V0 | IO24NPB1V1 |
| 171 | IO28RSB0V0 | IO23NPB1V1 |
| 172 | IO27RSB0V0 | IO22PPB1V0 |
| 173 | IO26RSB0V0 | IO21PPB1V0 |
| 174 | IO25RSB0V0 | IO22NPB1V0 |
| 175 | VCCIB0 | IO21NPB1V0 |
| 176 | GND | IO20PSB1V0 |
| 177 | VCC | IO19PSB1V0 |
| 178 | IO24RSB0V0 | IO14NSB0V1 |
| 179 | IO23RSB0V0 | IO12PDB0V1 |
| 180 | IO22RSB0V0 | IO12NDB0V1 |
| 181 | IO21RSB0V0 | VCCIB0 |
| 182 | IO20RSB0V0 | GND |
| 183 | IO19RSB0V0 | VCC |


| 208-Pin PQFP |  |  |
| :---: | :---: | :---: |
| Pin <br> Number | AFS250 Function | AFS600 Function |
| 184 | IO18RSB0V0 | IO10PPB0V1 |
| 185 | IO17RSB0V0 | IO09PPB0V1 |
| 186 | IO16RSB0V0 | IO10NPB0V1 |
| 187 | IO15RSB0V0 | IO09NPB0V1 |
| 188 | VCCIB0 | IO08PPB0V1 |
| 189 | GND | IO07PPB0V1 |
| 190 | VCC | IO08NPB0V1 |
| 191 | IO14RSB0V0 | IO07NPB0V1 |
| 192 | IO13RSB0V0 | IO06PPB0V0 |
| 193 | IO12RSB0V0 | IO05PPB0V0 |
| 194 | IO11RSB0V0 | IO06NPB0V0 |
| 195 | IO10RSB0V0 | IO04PPB0V0 |
| 196 | IO09RSB0V0 | IO05NPB0V0 |
| 197 | IO08RSB0V0 | IO04NPB0V0 |
| 198 | IO07RSB0V0 | GAC1/IO03PDB0V0 |
| 199 | IO06RSB0V0 | GAC0/IO03NDB0V0 |
| 200 | GAC1/IO05RSB0V0 | VCCIB0 |
| 201 | VCCIB0 | GND |
| 202 | GND | VCC |
| 203 | VCC | GAB1/IO02PDB0V0 |
| 204 | GAC0/IO04RSB0V0 | GAB0/IO02NDB0V0 |
| 205 | GAB1/IO03RSB0V0 | GAA1/IO01PDB0V0 |
| 206 | GAB0/IO02RSB0V0 | GAA0/IO01NDB0V0 |
| 208 | GAA1/IO01RSB0V0 | GNDQ |
|  | GAA0/IO00RSB0V0 | VCCIB0 |

## 256-Pin FBGA



## Note

For Package Manufacturing and Environmental information, visit the Resource Center at http://www.actel.com/products/solutions/package/default.aspx.

| 256-Pin FBGA |  |  |  |  |
| :---: | :---: | :---: | :---: | :---: |
| Pin Number | AFS090 Function | AFS250 Function | AFS600 Function | AFS1500 Function |
| A1 | GND | GND | GND | GND |
| A2 | VCCIB0 | VCCIB0 | VCCIB0 | VCCIB0 |
| A3 | GAB0/IO02RSB0V0 | GAA0/IO00RSB0V0 | GAA0/IO01NDB0V0 | GAA0/IO01NDB0V0 |
| A4 | GAB1/IO03RSB0V0 | GAA1/IO01RSB0V0 | GAA1/IO01PDB0V0 | GAA1/IO01PDB0V0 |
| A5 | GND | GND | GND | GND |
| A6 | IO07RSB0V0 | IO11RSB0V0 | IO10PDB0V1 | IO07PDB0V1 |
| A7 | IO10RSB0V0 | IO14RSB0V0 | IO12PDB0V1 | IO13PDB0V2 |
| A8 | IO11RSB0V0 | IO15RSB0V0 | IO12NDB0V1 | IO13NDB0V2 |
| A9 | IO16RSB0V0 | IO24RSB0V0 | IO22NDB1V0 | IO24NDB1V0 |
| A10 | IO17RSB0V0 | IO25RSB0V0 | IO22PDB1V0 | IO24PDB1V0 |
| A11 | IO18RSB0V0 | IO26RSB0V0 | IO24NDB1V1 | IO29NDB1V1 |
| A12 | GND | GND | GND | GND |
| A13 | GBC0/IO25RSB0V0 | GBA0/IO38RSB0V0 | GBA0/IO28NDB1V1 | GBA0/IO42NDB1V2 |
| A14 | GBA0/IO29RSB0V0 | IO32RSB0V0 | IO29NDB1V1 | IO43NDB1V2 |
| A15 | VCCIB0 | VCCIB0 | VCCIB1 | VCCIB1 |
| A16 | GND | GND | GND | GND |
| B1 | VCOMPLA | VCOMPLA | VCOMPLA | VCOMPLA |
| B2 | VCCPLA | VCCPLA | VCCPLA | VCCPLA |
| B3 | GAA0/IO00RSB0V0 | IO07RSB0V0 | IOOONDB0V0 | IO00NDB0V0 |
| B4 | GAA1/IO01RSB0V0 | IO06RSB0V0 | IO00PDB0V0 | IO00PDB0V0 |
| B5 | NC | GAB1/IO03RSB0V0 | GAB1/IO02PPB0V0 | GAB1/IO02PPB0V0 |
| B6 | IO06RSB0V0 | IO10RSB0V0 | IO10NDB0V1 | IO07NDB0V1 |
| B7 | VCCIB0 | VCCIB0 | VCCIB0 | VCCIB0 |
| B8 | IO12RSB0V0 | IO16RSB0V0 | IO18NDB1V0 | IO22NDB1V0 |
| B9 | IO13RSB0V0 | IO17RSB0V0 | IO18PDB1V0 | IO22PDB1V0 |
| B10 | VCCIB0 | VCCIB0 | VCCIB1 | VCCIB1 |
| B11 | IO19RSB0V0 | IO27RSB0V0 | IO24PDB1V1 | IO29PDB1V1 |
| B12 | GBB0/IO27RSB0V0 | GBC0/IO34RSB0V0 | GBC0/IO26NPB1V1 | GBC0/IO40NPB1V2 |
| B13 | GBC1/IO26RSB0V0 | GBA1/IO39RSB0V0 | GBA1/IO28PDB1V1 | GBA1/IO42PDB1V2 |
| B14 | GBA1/IO30RSB0V0 | IO33RSB0V0 | IO29PDB1V1 | IO43PDB1V2 |
| B15 | NC | NC | VCCPLB | VCCPLB |
| B16 | NC | NC | VCOMPLB | VCOMPLB |
| C1 | VCCIB3 | VCCIB3 | VCCIB4 | VCCIB4 |
| C2 | GND | GND | GND | GND |
| C3 | VCCIB3 | VCCIB3 | VCCIB4 | VCCIB4 |
| C4 | NC | NC | VCCIB0 | VCCIB0 |
| C5 | VCCIB0 | VCCIB0 | VCCIB0 | VCCIB0 |
| C6 | GAC1/IO05RSB0V0 | GAC1/IO05RSB0V0 | GAC1/IO03PDB0V0 | GAC1/IO03PDB0V0 |


| 256-Pin FBGA |  |  |  |  |
| :---: | :---: | :---: | :---: | :---: |
| Pin Number | AFS090 Function | AFS250 Function | AFS600 Function | AFS1500 Function |
| C7 | IO09RSB0V0 | IO12RSB0V0 | IO06NDB0V0 | IO09NDB0V1 |
| C8 | IO14RSB0V0 | IO22RSB0V0 | IO16PDB1V0 | IO23PDB1V0 |
| C9 | IO15RSB0V0 | IO23RSB0V0 | IO16NDB1V0 | IO23NDB1V0 |
| C10 | IO22RSB0V0 | IO30RSB0V0 | IO25NDB1V1 | IO31NDB1V1 |
| C11 | IO20RSB0V0 | IO31RSB0V0 | IO25PDB1V1 | IO31PDB1V1 |
| C12 | VCCIB0 | VCCIB0 | VCCIB1 | VCCIB1 |
| C13 | GBB1/IO28RSB0V0 | GBC1/IO35RSB0V0 | GBC1/IO26PPB1V1 | GBC1/IO40PPB1V2 |
| C14 | VCCIB1 | VCCIB1 | VCCIB2 | VCCIB2 |
| C15 | GND | GND | GND | GND |
| C16 | VCCIB1 | VCCIB1 | VCCIB2 | VCCIB2 |
| D1 | GFC2/IO50NPB3V0 | IO75NDB3V0 | IO84NDB4V0 | IO124NDB4V0 |
| D2 | GFA2/IO51NDB3V0 | GAB2/IO75PDB3V0 | GAB2/IO84PDB4V0 | GAB2/IO124PDB4V0 |
| D3 | GAC2/IO51PDB3V0 | IO76NDB3V0 | IO85NDB4V0 | IO125NDB4V0 |
| D4 | GAA2/IO52PDB3V0 | GAA2/IO76PDB3V0 | GAA2/IO85PDB4V0 | GAA2/IO125PDB4V0 |
| D5 | GAB2/IO52NDB3V0 | GAB0/IO02RSB0V0 | GAB0/IO02NPB0V0 | GAB0/IO02NPB0V0 |
| D6 | GAC0/IO04RSB0V0 | GAC0/IO04RSB0V0 | GAC0/IO03NDB0V0 | GAC0/IO03NDB0V0 |
| D7 | IO08RSB0V0 | IO13RSB0V0 | IO06PDB0V0 | IO09PDB0V1 |
| D8 | NC | IO20RSB0V0 | IO14NDB0V1 | IO15NDB0V2 |
| D9 | NC | IO21RSB0V0 | IO14PDB0V1 | IO15PDB0V2 |
| D10 | IO21RSB0V0 | IO28RSB0V0 | IO23PDB1V1 | IO37PDB1V2 |
| D11 | IO23RSB0V0 | GBB0/IO36RSB0V0 | GBB0/IO27NDB1V1 | GBB0/IO41NDB1V2 |
| D12 | NC | NC | VCCIB1 | VCCIB1 |
| D13 | GBA2/IO31PDB1V0 | GBA2/IO40PDB1V0 | GBA2/IO30PDB2V0 | GBA2/IO44PDB2V0 |
| D14 | GBB2/IO31NDB1V0 | IO40NDB1V0 | IO30NDB2V0 | IO44NDB2V0 |
| D15 | GBC2/IO32PDB1V0 | GBB2/IO41PDB1V0 | GBB2/IO31PDB2V0 | GBB2/IO45PDB2V0 |
| D16 | GCA2/IO32NDB1V0 | IO41NDB1V0 | IO31NDB2V0 | IO45NDB2V0 |
| E1 | GND | GND | GND | GND |
| E2 | GFB0/IO48NPB3V0 | IO73NDB3V0 | IO81NDB4V0 | IO118NDB4V0 |
| E3 | GFB2/IO50PPB3V0 | IO73PDB3V0 | IO81PDB4V0 | IO118PDB4V0 |
| E4 | VCCIB3 | VCCIB3 | VCCIB4 | VCCIB4 |
| E5 | NC | IO74NPB3V0 | IO83NPB4V0 | IO123NPB4V0 |
| E6 | NC | IO08RSB0V0 | IO04NPB0V0 | IO05NPB0V1 |
| E7 | GND | GND | GND | GND |
| E8 | NC | IO18RSB0V0 | IO08PDB0V1 | IO11PDB0V1 |
| E9 | NC | NC | IO20NDB1V0 | IO27NDB1V1 |
| E10 | GND | GND | GND | GND |
| E11 | IO24RSB0V0 | GBB1/IO37RSB0V0 | GBB1/IO27PDB1V1 | GBB1/IO41PDB1V2 |
| E12 | NC | IO50PPB1V0 | IO33PSB2V0 | IO48PSB2V0 |


| 256-Pin FBGA |  |  |  |  |
| :---: | :---: | :---: | :---: | :---: |
| Pin Number | AFS090 Function | AFS250 Function | AFS600 Function | AFS1500 Function |
| E13 | VCCIB1 | VCCIB1 | VCCIB2 | VCCIB2 |
| E14 | GCC2/IO33NDB1V0 | IO42NDB1V0 | IO32NDB2V0 | IO46NDB2V0 |
| E15 | GCB2/IO33PDB1V0 | GBC2/IO42PDB1V0 | GBC2/IO32PDB2V0 | GBC2/IO46PDB2V0 |
| E16 | GND | GND | GND | GND |
| F1 | NC | NC | IO79NDB4V0 | IO111NDB4V0 |
| F2 | NC | NC | IO79PDB4V0 | IO111PDB4V0 |
| F3 | GFB1/IO48PPB3V0 | IO72NDB3V0 | IO76NDB4V0 | IO112NDB4V0 |
| F4 | GFC0/IO49NDB3V0 | IO72PDB3V0 | IO76PDB4V0 | IO112PDB4V0 |
| F5 | NC | NC | IO82PSB4V0 | IO120PSB4V0 |
| F6 | GFC1/IO49PDB3V0 | GAC2/IO74PPB3V0 | GAC2/IO83PPB4V0 | GAC2/IO123PPB4V0 |
| F7 | NC | IO09RSB0V0 | IO04PPB0V0 | IO05PPB0V1 |
| F8 | NC | IO19RSB0V0 | IO08NDB0V1 | IO11NDB0V1 |
| F9 | NC | NC | IO20PDB1V0 | IO27PDB1V1 |
| F10 | NC | IO29RSB0V0 | IO23NDB1V1 | IO37NDB1V2 |
| F11 | NC | IO43NDB1V0 | IO36NDB2V0 | IO50NDB2V0 |
| F12 | NC | IO43PDB1V0 | IO36PDB2V0 | IO50PDB2V0 |
| F13 | NC | IO44NDB1V0 | IO39NDB2V0 | IO59NDB2V0 |
| F14 | NC | GCA2/IO44PDB1V0 | GCA2/IO39PDB2V0 | GCA2/IO59PDB2V0 |
| F15 | GCC1/IO34PDB1V0 | GCB2/IO45PDB1V0 | GCB2/IO40PDB2V0 | GCB2/IO60PDB2V0 |
| F16 | GCC0/IO34NDB1V0 | IO45NDB1V0 | IO40NDB2V0 | IO60NDB2V0 |
| G1 | GEC0/IO46NPB3V0 | IO70NPB3V0 | IO74NPB4V0 | IO109NPB4V0 |
| G2 | VCCIB3 | VCCIB3 | VCCIB4 | VCCIB4 |
| G3 | GEC1/IO46PPB3V0 | GFB2/IO70PPB3V0 | GFB2/IO74PPB4V0 | GFB2/IO109PPB4V0 |
| G4 | GFA1/IO47PDB3V0 | GFA2/IO71PDB3V0 | GFA2/IO75PDB4V0 | GFA2/IO110PDB4V0 |
| G5 | GND | GND | GND | GND |
| G6 | GFA0/IO47NDB3V0 | IO71NDB3V0 | IO75NDB4V0 | IO110NDB4V0 |
| G7 | GND | GND | GND | GND |
| G8 | VCC | VCC | VCC | VCC |
| G9 | GND | GND | GND | GND |
| G10 | VCC | VCC | VCC | VCC |
| G11 | GDA1/IO37NDB1V0 | GCC0/IO47NDB1V0 | GCC0/IO43NDB2V0 | GCC0/IO62NDB2V0 |
| G12 | GND | GND | GND | GND |
| G13 | IO37PDB1V0 | GCC1/IO47PDB1V0 | GCC1/IO43PDB2V0 | GCC1/IO62PDB2V0 |
| G14 | GCB0/IO35NPB1V0 | IO46NPB1V0 | IO41NPB2V0 | IO61NPB2V0 |
| G15 | VCCIB1 | VCCIB1 | VCCIB2 | VCCIB2 |
| G16 | GCB1/IO35PPB1V0 | GCC2/IO46PPB1V0 | GCC2/IO41PPB2V0 | GCC2/IO61PPB2V0 |
| H1 | GEB1/IO45PDB3V0 | GFC2/IO69PDB3V0 | GFC2/IO73PDB4V0 | GFC2/IO108PDB4V0 |
| H2 | GEB0/IO45NDB3V0 | IO69NDB3V0 | IO73NDB4V0 | IO108NDB4V0 |

$\qquad$

| 256-Pin FBGA |  |  |  |  |
| :---: | :---: | :---: | :---: | :---: |
| Pin Number | AFS090 Function | AFS250 Function | AFS600 Function | AFS1500 Function |
| H3 | XTAL2 | XTAL2 | XTAL2 | XTAL2 |
| H4 | XTAL1 | XTAL1 | XTAL1 | XTAL1 |
| H5 | GNDOSC | GNDOSC | GNDOSC | GNDOSC |
| H6 | VCCOSC | Vccosc | VCCOSC | VCCOSC |
| H7 | VCC | VCC | VCC | VCC |
| H8 | GND | GND | GND | GND |
| H9 | VCC | VCC | VCC | VCC |
| H10 | GND | GND | GND | GND |
| H11 | GDC0/IO38NDB1V0 | IO51NDB1V0 | IO47NDB2V0 | IO69NDB2V0 |
| H12 | GDC1/IO38PDB1V0 | IO51PDB1V0 | IO47PDB2V0 | IO69PDB2V0 |
| H13 | GDB1/IO39PDB1V0 | GCA1/IO49PDB1V0 | GCA1/IO45PDB2V0 | GCA1/IO64PDB2V0 |
| H14 | GDB0/IO39NDB1V0 | GCA0/IO49NDB1V0 | GCA0/IO45NDB2V0 | GCA0/IO64NDB2V0 |
| H15 | GCA0/IO36NDB1V0 | GCB0/IO48NDB1V0 | GCB0/IO44NDB2V0 | GCB0/IO63NDB2V0 |
| H16 | GCA1/IO36PDB1V0 | GCB1/IO48PDB1V0 | GCB1/IO44PDB2V0 | GCB1/IO63PDB2V0 |
| J1 | GEA0/IO44NDB3V0 | GFA0/IO66NDB3V0 | GFA0/IO70NDB4V0 | GFA0/IO105NDB4V0 |
| J2 | GEA1/IO44PDB3V0 | GFA1/IO66PDB3V0 | GFA1/IO70PDB4V0 | GFA1/IO105PDB4V0 |
| J3 | IO43NDB3V0 | GFB0/IO67NDB3V0 | GFB0/IO71NDB4V0 | GFB0/IO106NDB4V0 |
| J4 | GEC2/IO43PDB3V0 | GFB1/IO67PDB3V0 | GFB1/IO71PDB4V0 | GFB1/IO106PDB4V0 |
| J5 | NC | GFC0/IO68NDB3V0 | GFC0/IO72NDB4V0 | GFC0/IO107NDB4V0 |
| J6 | NC | GFC1/IO68PDB3V0 | GFC1/IO72PDB4V0 | GFC1/IO107PDB4V0 |
| J7 | GND | GND | GND | GND |
| J8 | VCC | VCC | VCC | VCC |
| J9 | GND | GND | GND | GND |
| J10 | VCC | VCC | VCC | VCC |
| J11 | GDC2/IO41NPB1V0 | IO56NPB1V0 | IO56NPB2V0 | IO83NPB2V0 |
| J12 | NC | GDB0/IO53NPB1V0 | GDB0/IO53NPB2V0 | GDB0/IO80NPB2V0 |
| J13 | NC | GDA1/IO54PDB1V0 | GDA1/IO54PDB2V0 | GDA1/IO81PDB2V0 |
| J14 | GDA0/IO40PDB1V0 | GDC1/IO52PPB1V0 | GDC1/IO52PPB2V0 | GDC1/IO79PPB2V0 |
| J15 | NC | IO50NPB1V0 | IO51NSB2V0 | IO77NSB2V0 |
| J16 | GDA2/IO40NDB1V0 | GDC0/IO52NPB1V0 | GDC0/IO52NPB2V0 | GDC0/IO79NPB2V0 |
| K1 | NC | IO65NPB3V0 | IO67NPB4V0 | IO92NPB4V0 |
| K2 | VCCIB3 | VCCIB3 | VCCIB4 | VCCIB4 |
| K3 | NC | IO65PPB3V0 | IO67PPB4V0 | IO92PPB4V0 |
| K4 | NC | IO64PDB3V0 | IO65PDB4V0 | IO96PDB4V0 |
| K5 | GND | GND | GND | GND |
| K6 | NC | IO64NDB3V0 | IO65NDB4V0 | IO96NDB4V0 |
| K7 | VCC | VCC | VCC | VCC |
| K8 | GND | GND | GND | GND |

Package Pin Assignments

| 256-Pin FBGA |  |  |  |  |
| :---: | :---: | :---: | :---: | :---: |
| Pin Number | AFS090 Function | AFS250 Function | AFS600 Function | AFS1500 Function |
| K9 | VCC | VCC | VCC | VCC |
| K10 | GND | GND | GND | GND |
| K11 | NC | GDC2/IO57PPB1V0 | GDC2/IO57PPB2V0 | GDC2/IO84PPB2V0 |
| K12 | GND | GND | GND | GND |
| K13 | NC | GDA0/IO54NDB1V0 | GDA0/IO54NDB2V0 | GDA0/IO81NDB2V0 |
| K14 | NC | GDA2/IO55PPB1V0 | GDA2/IO55PPB2V0 | GDA2/IO82PPB2V0 |
| K15 | VCCIB1 | VCCIB1 | VCCIB2 | VCCIB2 |
| K16 | NC | GDB1/IO53PPB1V0 | GDB1/IO53PPB2V0 | GDB1/IO80PPB2V0 |
| L1 | NC | GEC1/IO63PDB3V0 | GEC1/IO63PDB4V0 | GEC1/IO90PDB4V0 |
| L2 | NC | GEC0/IO63NDB3V0 | GEC0/IO63NDB4V0 | GEC0/IO90NDB4V0 |
| L3 | NC | GEB1/IO62PDB3V0 | GEB1/IO62PDB4V0 | GEB1/IO89PDB4V0 |
| L4 | NC | GEB0/IO62NDB3V0 | GEB0/IO62NDB4V0 | GEB0/IO89NDB4V0 |
| L5 | NC | IO60NDB3V0 | IO60NDB4V0 | IO87NDB4V0 |
| L6 | NC | GEC2/IO60PDB3V0 | GEC2/IO60PDB4V0 | GEC2/IO87PDB4V0 |
| L7 | GNDA | GNDA | GNDA | GNDA |
| L8 | AC0 | AC0 | AC2 | AC2 |
| L9 | AV2 | AV2 | AV4 | AV4 |
| L10 | AC3 | AC3 | AC5 | AC5 |
| L11 | PTEM | PTEM | PTEM | PTEM |
| L12 | TDO | TDO | TDO | TDO |
| L13 | VJTAG | VJTAG | VJTAG | VJTAG |
| L14 | NC | IO57NPB1V0 | IO57NPB2V0 | IO84NPB2V0 |
| L15 | GDB2/IO41PPB1V0 | GDB2/IO56PPB1V0 | GDB2/IO56PPB2V0 | GDB2/IO83PPB2V0 |
| L16 | NC | IO55NPB1V0 | IO55NPB2V0 | IO82NPB2V0 |
| M1 | GND | GND | GND | GND |
| M2 | NC | GEA1/IO61PDB3V0 | GEA1/IO61PDB4V0 | GEA1/IO88PDB4V0 |
| M3 | NC | GEA0/IO61NDB3V0 | GEA0/IO61NDB4V0 | GEA0/IO88NDB4V0 |
| M4 | VCCIB3 | VCCIB3 | VCCIB4 | VCCIB4 |
| M5 | NC | IO58NPB3V0 | IO58NPB4V0 | IO85NPB4V0 |
| M6 | NC | NC | AV0 | AV0 |
| M7 | NC | NC | AC1 | AC1 |
| M8 | AG1 | AG1 | AG3 | AG3 |
| M9 | AC2 | AC2 | AC4 | AC4 |
| M10 | AC4 | AC4 | AC6 | AC6 |
| M11 | NC | AG5 | AG7 | AG7 |
| M12 | VPUMP | VPUMP | VPUMP | VPUMP |
| M13 | VCCIB1 | VCCIB1 | VCCIB2 | VCCIB2 |
| M14 | TMS | TMS | TMS | TMS |


| 256-Pin FBGA |  |  |  |  |
| :---: | :---: | :---: | :---: | :---: |
| Pin Number | AFS090 Function | AFS250 Function | AFS600 Function | AFS1500 Function |
| M15 | TRST | TRST | TRST | TRST |
| M16 | GND | GND | GND | GND |
| N1 | GEB2/IO42PDB3V0 | GEB2/IO59PDB3V0 | GEB2/IO59PDB4V0 | GEB2/IO86PDB4V0 |
| N2 | GEA2/IO42NDB3V0 | IO59NDB3V0 | IO59NDB4V0 | IO86NDB4V0 |
| N3 | NC | GEA2/IO58PPB3V0 | GEA2/IO58PPB4V0 | GEA2/IO85PPB4V0 |
| N4 | VCC33PMP | VCC33PMP | VCC33PMP | VCC33PMP |
| N5 | VCC15A | VCC15A | VCC15A | VCC15A |
| N6 | NC | NC | AG0 | AG0 |
| N7 | AC1 | AC1 | AC3 | AC3 |
| N8 | AG3 | AG3 | AG5 | AG5 |
| N9 | AV3 | AV3 | AV5 | AV5 |
| N10 | AG4 | AG4 | AG6 | AG6 |
| N11 | NC | NC | AC8 | AC8 |
| N12 | GNDA | GNDA | GNDA | GNDA |
| N13 | VCC33A | VCC33A | VCC33A | VCC33A |
| N14 | VCCNVM | VCCNVM | VCCNVM | VCCNVM |
| N15 | TCK | TCK | TCK | TCK |
| N16 | TDI | TDI | TDI | TDI |
| P1 | VCCNVM | VCCNVM | VCCNVM | VCCNVM |
| P2 | GNDNVM | GNDNVM | GNDNVM | GNDNVM |
| P3 | GNDA | GNDA | GNDA | GNDA |
| P4 | NC | NC | AC0 | AC0 |
| P5 | NC | NC | AG1 | AG1 |
| P6 | NC | NC | AV1 | AV1 |
| P7 | AG0 | AG0 | AG2 | AG2 |
| P8 | AG2 | AG2 | AG4 | AG4 |
| P9 | GNDA | GNDA | GNDA | GNDA |
| P10 | NC | AC5 | AC7 | AC7 |
| P11 | NC | NC | AV8 | AV8 |
| P12 | NC | NC | AG8 | AG8 |
| P13 | NC | NC | AV9 | AV9 |
| P14 | ADCGNDREF | ADCGNDREF | ADCGNDREF | ADCGNDREF |
| P15 | PTBASE | PTBASE | PTBASE | PTBASE |
| P16 | GNDNVM | GNDNVM | GNDNVM | GNDNVM |
| R1 | VCCIB3 | VCCIB3 | VCCIB4 | VCCIB4 |
| R2 | PCAP | PCAP | PCAP | PCAP |
| R3 | NC | NC | AT1 | AT1 |
| R4 | NC | NC | AT0 | ATO |

Package Pin Assignments

| 256-Pin FBGA |  |  |  |  |
| :---: | :---: | :---: | :---: | :---: |
| Pin Number | AFS090 Function | AFS250 Function | AFS600 Function | AFS1500 Function |
| R5 | AV0 | AV0 | AV2 | AV2 |
| R6 | AT0 | AT0 | AT2 | AT2 |
| R7 | AV1 | AV1 | AV3 | AV3 |
| R8 | AT3 | AT3 | AT5 | AT5 |
| R9 | AV4 | AV4 | AV6 | AV6 |
| R10 | NC | AT5 | AT7 | AT7 |
| R11 | NC | AV5 | AV7 | AV7 |
| R12 | NC | NC | AT9 | AT9 |
| R13 | NC | NC | AG9 | AG9 |
| R14 | NC | NC | AC9 | AC9 |
| R15 | PUB | PUB | PUB | PUB |
| R16 | VCCIB1 | VCCIB1 | VCCIB2 | VCCIB2 |
| T1 | GND | GND | GND | GND |
| T2 | NCAP | NCAP | NCAP | NCAP |
| T3 | VCC33N | VCC33N | VCC33N | VCC33N |
| T4 | NC | NC | ATRTN0 | ATRTN0 |
| T5 | AT1 | AT1 | AT3 | AT3 |
| T6 | ATRTN0 | ATRTN0 | ATRTN1 | ATRTN1 |
| T7 | AT2 | AT2 | AT4 | AT4 |
| T8 | ATRTN1 | ATRTN1 | ATRTN2 | ATRTN2 |
| T9 | AT4 | AT4 | AT6 | AT6 |
| T10 | ATRTN2 | ATRTN2 | ATRTN3 | ATRTN3 |
| T11 | NC | NC | AT8 | AT8 |
| T12 | NC | NC | ATRTN4 | ATRTN4 |
| T13 | GNDA | GNDA | GNDA | GNDA |
| T14 | VCC33A | VCC33A | VCC33A | VCC33A |
| T15 | VAREF | VAREF | VAREF | VAREF |
| T16 | GND | GND | GND | GND |

## 484-Pin FBGA



## Note

For Package Manufacturing and Environmental information, visit the Resource Center at http://www.actel.com/products/solutions/package/default.aspx.

| 484-Pin FBGA |  |  |
| :---: | :---: | :---: |
| Pin Number | AFS600 Function | AFS1500 Function |
| A1 | GND | GND |
| A2 | VCC | NC |
| A3 | GAA1/IO01PDB0V0 | GAA1/IO01PDB0V0 |
| A4 | GAB0/IO02NDB0V0 | GAB0/IO02NDB0V0 |
| A5 | GAB1/IO02PDB0V0 | GAB1/IO02PDB0V0 |
| A6 | IO07NDB0V1 | IO07NDB0V1 |
| A7 | IO07PDB0V1 | IO07PDB0V1 |
| A8 | IO10PDB0V1 | IO09PDB0V1 |
| A9 | IO14NDB0V1 | IO13NDB0V2 |
| A10 | IO14PDB0V1 | IO13PDB0V2 |
| A11 | IO17PDB1V0 | IO24PDB1V0 |
| A12 | IO18PDB1V0 | IO26PDB1V0 |
| A13 | IO19NDB1V0 | IO27NDB1V1 |
| A14 | IO19PDB1V0 | IO27PDB1V1 |
| A15 | IO24NDB1V1 | IO35NDB1V2 |
| A16 | IO24PDB1V1 | IO35PDB1V2 |
| A17 | GBC0/IO26NDB1V1 | GBC0/IO40NDB1V2 |
| A18 | GBA0/IO28NDB1V1 | GBA0/IO42NDB1V2 |
| A19 | IO29NDB1V1 | IO43NDB1V2 |
| A20 | IO29PDB1V1 | IO43PDB1V2 |
| A21 | VCC | NC |
| A22 | GND | GND |
| AA1 | VCC | NC |
| AA2 | GND | GND |
| AA3 | VCCIB4 | VCCIB4 |
| AA4 | VCCIB4 | VCCIB4 |
| AA5 | PCAP | PCAP |
| AA6 | AG0 | AG0 |
| AA7 | GNDA | GNDA |
| AA8 | AG1 | AG1 |
| AA9 | AG2 | AG2 |
| AA10 | GNDA | GNDA |
| AA11 | AG3 | AG3 |
| AA12 | AG6 | AG6 |
| AA13 | GNDA | GNDA |


| 484-Pin FBGA |  |  |
| :---: | :---: | :---: |
| $\begin{gathered} \text { Pin } \\ \text { Number } \end{gathered}$ | AFS600 Function | AFS1500 Function |
| AA14 | AG7 | AG7 |
| AA15 | AG8 | AG8 |
| AA16 | GNDA | GNDA |
| AA17 | AG9 | AG9 |
| AA18 | VAREF | VAREF |
| AA19 | VCCIB2 | VCCIB2 |
| AA20 | PTEM | PTEM |
| AA21 | GND | GND |
| AA22 | VCC | NC |
| AB1 | GND | GND |
| AB2 | VCC | NC |
| AB3 | NC | IO94NSB4V0 |
| AB4 | GND | GND |
| AB5 | VCC33N | VCC33N |
| AB6 | AT0 | AT0 |
| AB7 | ATRTN0 | ATRTN0 |
| AB8 | AT1 | AT1 |
| AB9 | AT2 | AT2 |
| AB10 | ATRTN1 | ATRTN1 |
| AB11 | AT3 | AT3 |
| AB12 | AT6 | AT6 |
| AB13 | ATRTN3 | ATRTN3 |
| AB14 | AT7 | AT7 |
| AB15 | AT8 | AT8 |
| AB16 | ATRTN4 | ATRTN4 |
| AB17 | AT9 | AT9 |
| AB18 | VCC33A | VCC33A |
| AB19 | GND | GND |
| AB20 | NC | IO76NPB2V0 |
| AB21 | VCC | NC |
| AB22 | GND | GND |
| B1 | VCC | NC |
| B2 | GND | GND |
| B3 | GAA0/IO01NDB0V0 | GAA0/IO01NDB0V0 |
| B4 | GND | GND |

$\qquad$

| 484-Pin FBGA |  |  | 484-Pin FBGA |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: |
| Pin <br> Number | AFS600 Function | AFS1500 Function | Pin <br> Number | AFS600 Function | AFS1500 Function |
| B5 | IO05NDB0V0 | IO04NDB0V0 | C18 | VCCIB1 | VCCIB1 |
| B6 | IO05PDB0V0 | IO04PDB0V0 | C19 | VCOMPLB | VCOMPLB |
| B7 | GND | GND | C20 | GBA2/IO30PDB2V0 | GBA2/IO44PDB2V0 |
| B8 | IO10NDB0V1 | IO09NDB0V1 | C21 | NC | IO48PSB2V0 |
| B9 | IO13PDB0V1 | IO11PDB0V1 | C22 | GBB2/IO31PDB2V0 | GBB2/IO45PDB2V0 |
| B10 | GND | GND | D1 | IO82NDB4V0 | IO121NDB4V0 |
| B11 | IO17NDB1V0 | IO24NDB1V0 | D2 | GND | GND |
| B12 | IO18NDB1V0 | IO26NDB1V0 | D3 | IO83NDB4V0 | IO123NDB4V0 |
| B13 | GND | GND | D4 | GAC2/IO83PDB4V0 | GAC2/IO123PDB4V0 |
| B14 | IO21NDB1V0 | IO31NDB1V1 | D5 | GAA2/IO85PDB4V0 | GAA2/IO125PDB4V0 |
| B15 | IO21PDB1V0 | IO31PDB1V1 | D6 | GAC0/IO03NDB0V0 | GAC0/IO03NDB0V0 |
| B16 | GND | GND | D7 | GAC1/IO03PDB0V0 | GAC1/IO03PDB0V0 |
| B17 | GBC1/IO26PDB1V1 | GBC1/IO40PDB1V2 | D8 | IO09NDB0V1 | IO10NDB0V1 |
| B18 | GBA1/IO28PDB1V1 | GBA1/IO42PDB1V2 | D9 | IO09PDB0V1 | IO10PDB0V1 |
| B19 | GND | GND | D10 | IO11NDB0V1 | IO14NDB0V2 |
| B20 | VCCPLB | VCCPLB | D11 | IO16NDB1V0 | IO23NDB1V0 |
| B21 | GND | GND | D12 | IO16PDB1V0 | IO23PDB1V0 |
| B22 | VCC | NC | D13 | NC | IO32NPB1V1 |
| C1 | IO82PDB4V0 | IO121PDB4V0 | D14 | IO23NDB1V1 | IO34NDB1V1 |
| C2 | NC | IO122PSB4V0 | D15 | IO23PDB1V1 | IO34PDB1V1 |
| C3 | IOOONDB0V0 | IOOONDB0V0 | D16 | IO25PDB1V1 | IO37PDB1V2 |
| C4 | IO00PDB0V0 | IO00PDB0V0 | D17 | GBB1/IO27PDB1V1 | GBB1/IO41PDB1V2 |
| C5 | VCCIB0 | VCCIB0 | D18 | VCCIB2 | VCCIB2 |
| C6 | IO06NDB0V0 | IO05NDB0V1 | D19 | NC | IO47PPB2V0 |
| C7 | IO06PDB0V0 | IO05PDB0V1 | D20 | IO30NDB2V0 | IO44NDB2V0 |
| C8 | VCCIB0 | VCCIB0 | D21 | GND | GND |
| C9 | IO13NDB0V1 | IO11NDB0V1 | D22 | IO31NDB2V0 | IO45NDB2V0 |
| C10 | IO11PDB0V1 | IO14PDB0V2 | E1 | IO81NDB4V0 | IO120NDB4V0 |
| C11 | VCCIB0 | VCCIB0 | E2 | IO81PDB4V0 | IO120PDB4V0 |
| C12 | VCCIB1 | VCCIB1 | E3 | VCCIB4 | VCCIB4 |
| C13 | IO20NDB1V0 | IO29NDB1V1 | E4 | GAB2/IO84PDB4V0 | GAB2/IO124PDB4V0 |
| C14 | IO20PDB1V0 | IO29PDB1V1 | E5 | IO85NDB4V0 | IO125NDB4V0 |
| C15 | VCCIB1 | VCCIB1 | E6 | GND | GND |
| C16 | IO25NDB1V1 | IO37NDB1V2 | E7 | VCCIB0 | VCCIB0 |
| C17 | GBB0/IO27NDB1V1 | GBB0/IO41NDB1V2 | E8 | NC | IO08NDB0V1 |


| 484-Pin FBGA |  |  | 484-Pin FBGA |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: |
| Pin Number | AFS600 Function | AFS1500 Function | Pin <br> Number | AFS600 Function | AFS1500 Function |
| E9 | NC | IO08PDB0V1 | F22 | IO35PDB2V0 | IO51PDB2V0 |
| E10 | GND | GND | G1 | IO77PDB4V0 | IO115PDB4V0 |
| E11 | IO15NDB1V0 | IO22NDB1V0 | G2 | GND | GND |
| E12 | IO15PDB1V0 | IO22PDB1V0 | G3 | IO78NDB4V0 | IO116NDB4V0 |
| E13 | GND | GND | G4 | IO78PDB4V0 | IO116PDB4V0 |
| E14 | NC | IO32PPB1V1 | G5 | VCCIB4 | VCCIB4 |
| E15 | NC | IO36NPB1V2 | G6 | NC | IO117PDB4V0 |
| E16 | VCCIB1 | VCCIB1 | G7 | VCCIB4 | VCCIB4 |
| E17 | GND | GND | G8 | GND | GND |
| E18 | NC | IO47NPB2V0 | G9 | IO04NDB0V0 | IO06NDB0V1 |
| E19 | IO33PDB2V0 | IO49PDB2V0 | G10 | IO04PDB0V0 | IO06PDB0V1 |
| E20 | VCCIB2 | VCCIB2 | G11 | IO12NDB0V1 | IO16NDB0V2 |
| E21 | IO32NDB2V0 | IO46NDB2V0 | G12 | IO12PDB0V1 | IO16PDB0V2 |
| E22 | GBC2/IO32PDB2V0 | GBC2/IO46PDB2V0 | G13 | NC | IO28NDB1V1 |
| F1 | IO80NDB4V0 | IO118NDB4V0 | G14 | NC | IO28PDB1V1 |
| F2 | IO80PDB4V0 | IO118PDB4V0 | G15 | GND | GND |
| F3 | NC | IO119NSB4V0 | G16 | NC | IO38PPB1V2 |
| F4 | IO84NDB4V0 | IO124NDB4V0 | G17 | NC | IO53PDB2V0 |
| F5 | GND | GND | G18 | VCCIB2 | VCCIB2 |
| F6 | VCOMPLA | VCOMPLA | G19 | IO36PDB2V0 | IO52PDB2V0 |
| F7 | VCCPLA | VCCPLA | G20 | IO36NDB2V0 | IO52NDB2V0 |
| F8 | VCCIB0 | VCCIB0 | G21 | GND | GND |
| F9 | IO08NDB0V1 | IO12NDB0V1 | G22 | IO35NDB2V0 | IO51NDB2V0 |
| F10 | IO08PDB0V1 | IO12PDB0V1 | H1 | IO77NDB4V0 | IO115NDB4V0 |
| F11 | VCCIB0 | VCCIB0 | H2 | IO76PDB4V0 | IO113PDB4V0 |
| F12 | VCCIB1 | VCCIB1 | H3 | VCCIB4 | VCCIB4 |
| F13 | IO22NDB1V0 | IO30NDB1V1 | H4 | IO79NDB4V0 | IO114NDB4V0 |
| F14 | IO22PDB1V0 | IO30PDB1V1 | H5 | IO79PDB4V0 | IO114PDB4V0 |
| F15 | VCCIB1 | VCCIB1 | H6 | NC | IO117NDB4V0 |
| F16 | NC | IO36PPB1V2 | H7 | GND | GND |
| F17 | NC | IO38NPB1V2 | H8 | VCC | VCC |
| F18 | GND | GND | H9 | VCCIB0 | VCCIB0 |
| F19 | IO33NDB2V0 | IO49NDB2V0 | H10 | GND | GND |
| F20 | IO34PDB2V0 | IO50PDB2V0 | H11 | VCCIB0 | VCCIB0 |
| F21 | IO34NDB2V0 | IO50NDB2V0 | H12 | VCCIB1 | VCCIB1 |

$\qquad$

| 484-Pin FBGA |  |  |
| :---: | :---: | :---: |
| Pin <br> Number | AFS600 Function | AFS1500 Function |
| H13 | GND | GND |
| H14 | VCCIB1 | VCCIB1 |
| H15 | GND | GND |
| H16 | GND | GND |
| H17 | NC | IO53NDB2V0 |
| H18 | IO38PDB2V0 | IO57PDB2V0 |
| H19 | GCA2/IO39PDB2V0 | GCA2/IO59PDB2V0 |
| H20 | VCCIB2 | VCCIB2 |
| H21 | IO37NDB2V0 | IO54NDB2V0 |
| H22 | IO37PDB2V0 | IO54PDB2V0 |
| J1 | NC | IO112PPB4V0 |
| J2 | IO76NDB4V0 | IO113NDB4V0 |
| J3 | GFB2/IO74PDB4V0 | GFB2/IO109PDB4V0 |
| J4 | GFA2/IO75PDB4V0 | GFA2/IO110PDB4V0 |
| J5 | NC | IO112NPB4V0 |
| J6 | NC | IO104PDB4V0 |
| J7 | NC | IO111PDB4V0 |
| J8 | VCCIB4 | VCCIB4 |
| J9 | GND | GND |
| J10 | VCC | VCC |
| J11 | GND | GND |
| J12 | VCC | VCC |
| J13 | GND | GND |
| J14 | VCC | VCC |
| J15 | VCCIB2 | VCCIB2 |
| J16 | GCB2/IO40PDB2V0 | GCB2/IO60PDB2V0 |
| J17 | NC | IO58NDB2V0 |
| J18 | IO38NDB2V0 | IO57NDB2V0 |
| J19 | IO39NDB2V0 | IO59NDB2V0 |
| J20 | GCC2/IO41PDB2V0 | GCC2/IO61PDB2V0 |
| J21 | NC | IO55PSB2V0 |
| J22 | IO42PDB2V0 | IO56PDB2V0 |
| K1 | GFC2/IO73PDB4V0 | GFC2/IO108PDB4V0 |
| K2 | GND | GND |
| K3 | IO74NDB4V0 | IO109NDB4V0 |


| 484-Pin FBGA |  |  |
| :---: | :---: | :---: |
| Pin Number | AFS600 Function | AFS1500 Function |
| K4 | IO75NDB4V0 | IO110NDB4V0 |
| K5 | GND | GND |
| K6 | NC | IO104NDB4V0 |
| K7 | NC | IO111NDB4V0 |
| K8 | GND | GND |
| K9 | VCC | VCC |
| K10 | GND | GND |
| K11 | VCC | VCC |
| K12 | GND | GND |
| K13 | VCC | VCC |
| K14 | GND | GND |
| K15 | GND | GND |
| K16 | IO40NDB2V0 | IO60NDB2V0 |
| K17 | NC | IO58PDB2V0 |
| K18 | GND | GND |
| K19 | NC | IO68NPB2V0 |
| K20 | IO41NDB2V0 | IO61NDB2V0 |
| K21 | GND | GND |
| K22 | IO42NDB2V0 | IO56NDB2V0 |
| L1 | IO73NDB4V0 | IO108NDB4V0 |
| L2 | VCCOSC | Vccosc |
| L3 | VCCIB4 | VCCIB4 |
| L4 | XTAL2 | XTAL2 |
| L5 | GFC1/IO72PDB4V0 | GFC1/IO107PDB4V0 |
| L6 | VCCIB4 | VCCIB4 |
| L7 | GFB1/IO71PDB4V0 | GFB1/IO106PDB4V0 |
| L8 | VCCIB4 | VCCIB4 |
| L9 | GND | GND |
| L10 | VCC | VCC |
| L11 | GND | GND |
| L12 | VCC | VCC |
| L13 | GND | GND |
| L14 | VCC | VCC |
| L15 | VCCIB2 | VCCIB2 |
| L16 | IO48PDB2V0 | IO70PDB2V0 |


| 484-Pin FBGA |  |  |
| :---: | :---: | :---: |
| Pin Number | AFS600 Function | AFS1500 Function |
| L17 | VCCIB2 | VCCIB2 |
| L18 | IO46PDB2V0 | IO69PDB2V0 |
| L19 | GCA1/IO45PDB2V0 | GCA1/IO64PDB2V0 |
| L20 | VCCIB2 | VCCIB2 |
| L21 | GCC0/IO43NDB2V0 | GCC0/IO62NDB2V0 |
| L22 | GCC1/IO43PDB2V0 | GCC1/IO62PDB2V0 |
| M1 | NC | IO103PDB4V0 |
| M2 | XTAL1 | XTAL1 |
| M3 | VCCIB4 | VCCIB4 |
| M4 | GNDOSC | GNDOSC |
| M5 | GFC0/IO72NDB4V0 | GFC0/IO107NDB4V0 |
| M6 | VCCIB4 | VCCIB4 |
| M7 | GFB0/IO71NDB4V0 | GFB0/IO106NDB4V0 |
| M8 | VCCIB4 | VCCIB4 |
| M9 | VCC | VCC |
| M10 | GND | GND |
| M11 | VCC | VCC |
| M12 | GND | GND |
| M13 | VCC | VCC |
| M14 | GND | GND |
| M15 | VCCIB2 | VCCIB2 |
| M16 | IO48NDB2V0 | IO70NDB2V0 |
| M17 | VCCIB2 | VCCIB2 |
| M18 | IO46NDB2V0 | IO69NDB2V0 |
| M19 | GCA0/IO45NDB2V0 | GCA0/IO64NDB2V0 |
| M20 | VCCIB2 | VCCIB2 |
| M21 | GCB0/IO44NDB2V0 | GCB0/IO63NDB2V0 |
| M22 | GCB1/IO44PDB2V0 | GCB1/IO63PDB2V0 |
| N1 | NC | IO103NDB4V0 |
| N2 | GND | GND |
| N3 | IO68PDB4V0 | IO101PDB4V0 |
| N4 | NC | IO100NPB4V0 |
| N5 | GND | GND |
| N6 | NC | IO99PDB4V0 |
| N7 | NC | IO97PDB4V0 |


| 484-Pin FBGA |  |  |
| :---: | :---: | :---: |
| Pin Number | AFS600 Function | AFS1500 Function |
| N8 | GND | GND |
| N9 | GND | GND |
| N10 | VCC | VCC |
| N11 | GND | GND |
| N12 | VCC | VCC |
| N13 | GND | GND |
| N14 | VCC | VCC |
| N15 | GND | GND |
| N16 | GDB2/IO56PDB2V0 | GDB2/IO83PDB2V0 |
| N17 | NC | IO78PDB2V0 |
| N18 | GND | GND |
| N19 | IO47NDB2V0 | IO72NDB2V0 |
| N20 | IO47PDB2V0 | IO72PDB2V0 |
| N21 | GND | GND |
| N22 | IO49PDB2V0 | IO71PDB2V0 |
| P1 | GFA1/IO70PDB4V0 | GFA1/IO105PDB4V0 |
| P2 | GFA0/IO70NDB4V0 | GFA0/IO105NDB4V0 |
| P3 | IO68NDB4V0 | IO101NDB4V0 |
| P4 | IO65PDB4V0 | IO96PDB4V0 |
| P5 | IO65NDB4V0 | IO96NDB4V0 |
| P6 | NC | IO99NDB4V0 |
| P7 | NC | IO97NDB4V0 |
| P8 | VCCIB4 | VCCIB4 |
| P9 | VCC | VCC |
| P10 | GND | GND |
| P11 | VCC | VCC |
| P12 | GND | GND |
| P13 | VCC | VCC |
| P14 | GND | GND |
| P15 | VCCIB2 | VCCIB2 |
| P16 | IO56NDB2V0 | IO83NDB2V0 |
| P17 | NC | IO78NDB2V0 |
| P18 | GDA1/IO54PDB2V0 | GDA1/IO81PDB2V0 |
| P19 | GDB1/IO53PDB2V0 | GDB1/IO80PDB2V0 |
| P20 | IO51NDB2V0 | IO73NDB2V0 |


| 484-Pin FBGA |  |  | 484-Pin FBGA |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: |
| Pin <br> Number | AFS600 Function | AFS1500 Function | Pin <br> Number | AFS600 Function | AFS1500 Function |
| P21 | IO51PDB2V0 | IO73PDB2V0 | T12 | AV5 | AV5 |
| P22 | IO49NDB2V0 | IO71NDB2V0 | T13 | AC5 | AC5 |
| R1 | IO69PDB4V0 | IO102PDB4V0 | T14 | NC | NC |
| R2 | IO69NDB4V0 | IO102NDB4V0 | T15 | GNDA | GNDA |
| R3 | VCCIB4 | VCCIB4 | T16 | NC | IO77PPB2V0 |
| R4 | IO64PDB4V0 | IO91PDB4V0 | T17 | NC | IO74PDB2V0 |
| R5 | IO64NDB4V0 | IO91NDB4V0 | T18 | VCCIB2 | VCCIB2 |
| R6 | NC | IO92PDB4V0 | T19 | IO55NDB2V0 | IO82NDB2V0 |
| R7 | GND | GND | T20 | GDA2/IO55PDB2V0 | GDA2/IO82PDB2V0 |
| R8 | GND | GND | T21 | GND | GND |
| R9 | VCC33A | VCC33A | T22 | GDC1/IO52PDB2V0 | GDC1/IO79PDB2V0 |
| R10 | GNDA | GNDA | U1 | IO67PDB4V0 | IO98PDB4V0 |
| R11 | VCC33A | VCC33A | U2 | IO67NDB4V0 | IO98NDB4V0 |
| R12 | GNDA | GNDA | U3 | GEC1/IO63PDB4V0 | GEC1/IO90PDB4V0 |
| R13 | VCC33A | VCC33A | U4 | GEC0/IO63NDB4V0 | GEC0/IO90NDB4V0 |
| R14 | GNDA | GNDA | U5 | GND | GND |
| R15 | VCC | VCC | U6 | VCCNVM | VCCNVM |
| R16 | GND | GND | U7 | VCCIB4 | VCCIB4 |
| R17 | NC | IO74NDB2V0 | U8 | VCC15A | VCC15A |
| R18 | GDA0/IO54NDB2V0 | GDA0/IO81NDB2V0 | U9 | GNDA | GNDA |
| R19 | GDB0/IO53NDB2V0 | GDB0/IO80NDB2V0 | U10 | AC4 | AC4 |
| R20 | VCCIB2 | VCCIB2 | U11 | VCC33A | VCC33A |
| R21 | IO50NDB2V0 | IO75NDB2V0 | U12 | GNDA | GNDA |
| R22 | IO50PDB2V0 | IO75PDB2V0 | U13 | AG5 | AG5 |
| T1 | NC | IO100PPB4V0 | U14 | GNDA | GNDA |
| T2 | GND | GND | U15 | PUB | PUB |
| T3 | IO66PDB4V0 | IO95PDB4V0 | U16 | VCCIB2 | VCCIB2 |
| T4 | IO66NDB4V0 | IO95NDB4V0 | U17 | TDI | TDI |
| T5 | VCCIB4 | VCCIB4 | U18 | GND | GND |
| T6 | NC | IO92NDB4V0 | U19 | IO57NDB2V0 | IO84NDB2V0 |
| T7 | GNDNVM | GNDNVM | U20 | GDC2/IO57PDB2V0 | GDC2/IO84PDB2V0 |
| T8 | GNDA | GNDA | U21 | NC | IO77NPB2V0 |
| T9 | NC | NC | U22 | GDC0/IO52NDB2V0 | GDC0/IO79NDB2V0 |
| T10 | AV4 | AV4 | V1 | GEB1/IO62PDB4V0 | GEB1/IO89PDB4V0 |
| T11 | NC | NC | V2 | GEB0/IO62NDB4V0 | GEB0/IO89NDB4V0 |


| 484-Pin FBGA |  |  |
| :---: | :---: | :---: |
| Pin Number | AFS600 Function | AFS1500 Function |
| V3 | VCCIB4 | VCCIB4 |
| V4 | GEA1/IO61PDB4V0 | GEA1/IO88PDB4V0 |
| V5 | GEA0/IO61NDB4V0 | GEA0/IO88NDB4V0 |
| V6 | GND | GND |
| V7 | VCC33PMP | VCC33PMP |
| V8 | NC | NC |
| V9 | VCC33A | VCC33A |
| V10 | AG4 | AG4 |
| V11 | AT4 | AT4 |
| V12 | ATRTN2 | ATRTN2 |
| V13 | AT5 | AT5 |
| V14 | VCC33A | VCC33A |
| V15 | NC | NC |
| V16 | VCC33A | VCC33A |
| V17 | GND | GND |
| V18 | TMS | TMS |
| V19 | VJTAG | VJTAG |
| V20 | VCCIB2 | VCCIB2 |
| V21 | TRST | TRST |
| V22 | TDO | TDO |
| W1 | NC | IO93PDB4V0 |
| W2 | GND | GND |
| W3 | NC | IO93NDB4V0 |
| W4 | GEB2/IO59PDB4V0 | GEB2/IO86PDB4V0 |
| W5 | IO59NDB4V0 | IO86NDB4V0 |
| W6 | AVO | AVO |
| W7 | GNDA | GNDA |
| W8 | AV1 | AV1 |
| W9 | AV2 | AV2 |
| W10 | GNDA | GNDA |
| W11 | AV3 | AV3 |
| W12 | AV6 | AV6 |
| W13 | GNDA | GNDA |
| W14 | AV7 | AV7 |
| W15 | AV8 | AV8 |


| 484-Pin FBGA |  |  |
| :---: | :---: | :---: |
| Pin Number | AFS600 Function | AFS1500 Function |
| W16 | GNDA | GNDA |
| W17 | AV9 | AV9 |
| W18 | VCCIB2 | VCCIB2 |
| W19 | NC | IO68PPB2V0 |
| W20 | TCK | TCK |
| W21 | GND | GND |
| W22 | NC | IO76PPB2V0 |
| Y1 | GEC2/IO60PDB4V0 | GEC2/IO87PDB4V0 |
| Y2 | IO60NDB4V0 | IO87NDB4V0 |
| Y3 | GEA2/IO58PDB4V0 | GEA2/IO85PDB4V0 |
| Y4 | IO58NDB4V0 | IO85NDB4V0 |
| Y5 | NCAP | NCAP |
| Y6 | AC0 | ACO |
| Y7 | VCC33A | VCC33A |
| Y8 | AC1 | AC1 |
| Y9 | AC2 | AC2 |
| Y10 | VCC33A | VCC33A |
| Y11 | AC3 | AC3 |
| Y12 | AC6 | AC6 |
| Y13 | VCC33A | VCC33A |
| Y14 | AC7 | AC7 |
| Y15 | AC8 | AC8 |
| Y16 | VCC33A | VCC33A |
| Y17 | AC9 | AC9 |
| Y18 | ADCGNDREF | ADCGNDREF |
| Y19 | PTBASE | PTBASE |
| Y20 | GNDNVM | GNDNVM |
| Y21 | VCCNVM | VCCNVM |
| Y22 | VPUMP | VPUMP |

## 676-Pin FBGA

| A1 Ball Pad C |  |
| :---: | :---: |
| 2625242322212019181716151413121110988 |  |
|  |  |
| OOOOOOOOOOOOOOOOOOOOOOOOOO | A |
|  | B |
| ०००००००००००००००००००००००००० | c |
| ○○○○○○○○○○○○○○○○○○○○○○○○○○ | D |
| OOOOOOOOOOOOOOOOOOOOOOOOOO | E |
| ००००००००००००००००००००००००००००० | F |
| ○○○○○○○○○○○○○○○○○○○○○○○○○○ | G |
| ○○○○○○○○○○○○○○○○○○○○○○○○○○ | H |
| ○○○○○○○○○○○○○○○○○○○○○○○○○○ | J |
| ○○○○○○○○○○○○○○○○○○○○○○○○○○ | K |
| ०००००००००००००००००००००००००० | ᄂ |
| ०००००००००००००००००००००००००० | m |
| ००००००००००००OO०००००००००००० | N |
| ०००००००००००००००००००००००००० | P |
|  | R |
| ००००००००००००००००००००००००००० | T |
| ०००००००००००००००००००००००००० | u |
| ०००००००००००००००००००००००००० | $v$ |
| ०००००००००००००००००००००००००० | w |
| ०००००००००००००००००००००००००० | Y |
| ०००००००००००००००००००००००००० | AA |
|  | ${ }^{\text {AB }}$ |
| ०००००००००००००००००००००००००० | AC |
| ○○○○○○○○○○○○○○○○○○○○○○○○○○ | ${ }^{\text {a }}$ |
| ○○○○○○○○○○○○○○○○○○○○○○○○○○ | AE |
| ०००००००००००००००००००००००००० | ${ }_{\text {aF }}$ |

For Package Manufacturing and Environmental information, visit the Resource Center at http://www.actel.com/products/solutions/package/default.aspx.

## Package Pin Assignments

| 676-Pin FBGA |  |
| :---: | :---: |
| Pin Number | AFS1500 Function |
| A1 | NC |
| A2 | GND |
| A3 | NC |
| A4 | NC |
| A5 | GND |
| A6 | NC |
| A7 | NC |
| A8 | GND |
| A9 | IO17NDB0V2 |
| A10 | IO17PDB0V2 |
| A11 | GND |
| A12 | IO18NDB0V2 |
| A13 | IO18PDB0V2 |
| A14 | IO20NDB0V2 |
| A15 | IO20PDB0V2 |
| A16 | GND |
| A17 | IO21PDB0V2 |
| A18 | IO21NDB0V2 |
| A19 | GND |
| A20 | IO39NDB1V2 |
| A21 | IO39PDB1V2 |
| A22 | GND |
| A23 | NC |
| A24 | NC |
| A25 | GND |
| A26 | NC |
| AA1 | NC |
| AA2 | VCCIB4 |
| AA3 | IO93PDB4V0 |
| AA4 | GND |
| AA5 | IO93NDB4V0 |
| AA6 | GEB2/IO86PDB4V0 |
| AA7 | IO86NDB4V0 |
| AA8 | AV0 |
| AA9 | GNDA |
| AA10 | AV1 |


| 676-Pin FBGA |  |
| :---: | :---: |
| Pin Number | AFS1500 Function |
| AA11 | AV2 |
| AA12 | GNDA |
| AA13 | AV3 |
| AA14 | AV6 |
| AA15 | GNDA |
| AA16 | AV7 |
| AA17 | AV8 |
| AA18 | GNDA |
| AA19 | AV9 |
| AA20 | VCCIB2 |
| AA21 | IO68PPB2V0 |
| AA22 | TCK |
| AA23 | GND |
| AA24 | IO76PPB2V0 |
| AA25 | VCCIB2 |
| AA26 | NC |
| AB1 | GND |
| AB2 | NC |
| AB3 | GEC2/IO87PDB4V0 |
| AB4 | IO87NDB4V0 |
| AB5 | GEA2/IO85PDB4V0 |
| AB6 | IO85NDB4V0 |
| AB7 | NCAP |
| AB8 | AC0 |
| AB9 | VCC33A |
| AB10 | AC1 |
| AB11 | AC2 |
| AB12 | VCC33A |
| AB13 | AC3 |
| AB14 | AC6 |
| AB15 | VCC33A |
| AB16 | AC7 |
| AB17 | AC8 |
| AB18 | VCC33A |
| AB19 | AC9 |
| AB20 | ADCGNDREF |


| 676-Pin FBGA |  |
| :---: | :---: |
| Pin Number | AFS1500 Function |
| AB21 | PTBASE |
| AB22 | GNDNVM |
| AB23 | VCCNVM |
| AB24 | VPUMP |
| AB25 | NC |
| AB26 | GND |
| AC1 | NC |
| AC2 | NC |
| AC3 | NC |
| AC4 | GND |
| AC5 | VCCIB4 |
| AC6 | VCCIB4 |
| AC7 | PCAP |
| AC8 | AG0 |
| AC9 | GNDA |
| AC10 | AG1 |
| AC11 | AG2 |
| AC12 | GNDA |
| AC13 | AG3 |
| AC14 | AG6 |
| AC15 | GNDA |
| AC16 | AG7 |
| AC17 | AG8 |
| AC18 | GNDA |
| AC19 | AG9 |
| AC20 | VAREF |
| AC21 | VCCIB2 |
| AC22 | PTEM |
| AC23 | GND |
| AC24 | NC |
| AC25 | NC |
| AC26 | NC |
| AD1 | NC |
| AD2 | NC |
| AD3 | GND |
| AD4 | NC |


| 676-Pin FBGA |  |
| :---: | :---: |
| Pin Number | AFS1500 Function |
| AD5 | IO94NPB4V0 |
| AD6 | GND |
| AD7 | VCC33N |
| AD8 | AT0 |
| AD9 | ATRTN0 |
| AD10 | AT1 |
| AD11 | AT2 |
| AD12 | ATRTN1 |
| AD13 | AT3 |
| AD14 | AT6 |
| AD15 | ATRTN3 |
| AD16 | AT7 |
| AD17 | AT8 |
| AD18 | ATRTN4 |
| AD19 | AT9 |
| AD20 | VCC33A |
| AD21 | GND |
| AD22 | IO76NPB2V0 |
| AD23 | NC |
| AD24 | GND |
| AD25 | NC |
| AD26 | NC |
| AE1 | GND |
| AE2 | GND |
| AE3 | NC |
| AE4 | NC |
| AE5 | NC |
| AE6 | NC |
| AE7 | NC |
| AE8 | NC |
| AE9 | GNDA |
| AE10 | NC |
| AE11 | NC |
| AE12 | GNDA |
| AE13 | NC |
| AE14 | NC |


| 676-Pin FBGA |  |
| :---: | :---: |
| Pin Number | AFS1500 Function |
| AE15 | GNDA |
| AE16 | NC |
| AE17 | NC |
| AE18 | GNDA |
| AE19 | NC |
| AE20 | NC |
| AE21 | NC |
| AE22 | NC |
| AE23 | NC |
| AE24 | NC |
| AE25 | GND |
| AE26 | GND |
| AF1 | NC |
| AF2 | GND |
| AF3 | NC |
| AF4 | NC |
| AF5 | NC |
| AF6 | NC |
| AF7 | NC |
| AF8 | NC |
| AF9 | VCC33A |
| AF10 | NC |
| AF11 | NC |
| AF12 | VCC33A |
| AF13 | NC |
| AF14 | NC |
| AF15 | VCC33A |
| AF16 | NC |
| AF17 | NC |
| AF18 | VCC33A |
| AF19 | NC |
| AF20 | NC |
| AF21 | NC |
| AF22 | NC |
| AF23 | NC |
| AF24 | NC |


| 676-Pin FBGA |  |
| :---: | :---: |
| Pin Number | AFS1500 Function |
| AF25 | GND |
| AF26 | NC |
| B1 | GND |
| B2 | GND |
| B3 | NC |
| B4 | NC |
| B5 | NC |
| B6 | VCCIB0 |
| B7 | NC |
| B8 | NC |
| B9 | VCCIB0 |
| B10 | IO15NDB0V2 |
| B11 | IO15PDB0V2 |
| B12 | VCCIB0 |
| B13 | IO19NDB0V2 |
| B14 | IO19PDB0V2 |
| B15 | VCCIB1 |
| B16 | IO25NDB1V0 |
| B17 | IO25PDB1V0 |
| B18 | VCCIB1 |
| B19 | IO33NDB1V1 |
| B20 | IO33PDB1V1 |
| B21 | VCCIB1 |
| B22 | NC |
| B23 | NC |
| B24 | NC |
| B25 | GND |
| B26 | GND |
| C1 | NC |
| C2 | NC |
| C3 | GND |
| C4 | NC |
| C5 | GAA1/IO01PDB0V0 |
| C6 | GAB0/IO02NDB0V0 |
| C7 | GAB1/IO02PDB0V0 |
| C8 | IO07NDB0V1 |

Package Pin Assignments

| 676-Pin FBGA |  |
| :---: | :---: |
| Pin Number | AFS1500 Function |
| C9 | IO07PDB0V1 |
| C10 | IO09PDB0V1 |
| C11 | IO13NDB0V2 |
| C12 | IO13PDB0V2 |
| C13 | IO24PDB1V0 |
| C14 | IO26PDB1V0 |
| C15 | IO27NDB1V1 |
| C16 | IO27PDB1V1 |
| C17 | IO35NDB1V2 |
| C18 | IO35PDB1V2 |
| C19 | GBC0/IO40NDB1V2 |
| C20 | GBA0/IO42NDB1V2 |
| C21 | IO43NDB1V2 |
| C22 | IO43PDB1V2 |
| C23 | NC |
| C24 | GND |
| C25 | NC |
| C26 | NC |
| D1 | NC |
| D2 | NC |
| D3 | NC |
| D4 | GND |
| D5 | GAA0/IO01NDB0V0 |
| D6 | GND |
| D7 | IO04NDB0V0 |
| D8 | IO04PDB0V0 |
| D9 | GND |
| D10 | IO09NDB0V1 |
| D11 | IO11PDB0V1 |
| D12 | GND |
| D13 | IO24NDB1V0 |
| D14 | IO26NDB1V0 |
| D15 | GND |
| D16 | IO31NDB1V1 |
| D17 | IO31PDB1V1 |
| D18 | GND |


| 676-Pin FBGA |  |
| :---: | :---: |
| Pin Number | AFS1500 Function |
| D19 | GBC1/IO40PDB1V2 |
| D20 | GBA1/IO42PDB1V2 |
| D21 | GND |
| D22 | VCCPLB |
| D23 | GND |
| D24 | NC |
| D25 | NC |
| D26 | NC |
| E1 | GND |
| E2 | IO122NPB4V0 |
| E3 | IO121PDB4V0 |
| E4 | IO122PPB4V0 |
| E5 | IOOONDBOV0 |
| E6 | IO00PDB0V0 |
| E7 | VCCIB0 |
| E8 | IO05NDB0V1 |
| E9 | IO05PDB0V1 |
| E10 | VCCIB0 |
| E11 | IO11NDB0V1 |
| E12 | IO14PDB0V2 |
| E13 | VCCIB0 |
| E14 | VCCIB1 |
| E15 | IO29NDB1V1 |
| E16 | IO29PDB1V1 |
| E17 | VCCIB1 |
| E18 | IO37NDB1V2 |
| E19 | GBB0/IO41NDB1V2 |
| E20 | VCCIB1 |
| E21 | VCOMPLB |
| E22 | GBA2/IO44PDB2V0 |
| E23 | IO48PPB2V0 |
| E24 | GBB2/IO45PDB2V0 |
| E25 | NC |
| E26 | GND |
| F1 | NC |
| F2 | VCCIB4 |


| 676-Pin FBGA |  |
| :---: | :---: |
| Pin Number | AFS1500 Function |
| F3 | IO121NDB4V0 |
| F4 | GND |
| F5 | IO123NDB4V0 |
| F6 | GAC2/IO123PDB4V0 |
| F7 | GAA2/IO125PDB4V0 |
| F8 | GAC0/IO03NDB0V0 |
| F9 | GAC1/IO03PDB0V0 |
| F10 | IO10NDB0V1 |
| F11 | IO10PDB0V1 |
| F12 | IO14NDB0V2 |
| F13 | IO23NDB1V0 |
| F14 | IO23PDB1V0 |
| F15 | IO32NPB1V1 |
| F16 | IO34NDB1V1 |
| F17 | IO34PDB1V1 |
| F18 | IO37PDB1V2 |
| F19 | GBB1/IO41PDB1V2 |
| F20 | VCCIB2 |
| F21 | IO47PPB2V0 |
| F22 | IO44NDB2V0 |
| F23 | GND |
| F24 | IO45NDB2V0 |
| F25 | VCCIB2 |
| F26 | NC |
| G1 | NC |
| G2 | IO119PPB4V0 |
| G3 | IO120NDB4V0 |
| G4 | IO120PDB4V0 |
| G5 | VCCIB4 |
| G6 | GAB2/IO124PDB4V0 |
| G7 | IO125NDB4V0 |
| G8 | GND |
| G9 | VCCIB0 |
| G10 | IO08NDB0V1 |
| G11 | IO08PDB0V1 |
| G12 | GND |

$\qquad$

| 676-Pin FBGA |  |
| :---: | :---: |
| Pin Number | AFS1500 Function |
| G13 | IO22NDB1V0 |
| G14 | IO22PDB1V0 |
| G15 | GND |
| G16 | IO32PPB1V1 |
| G17 | IO36NPB1V2 |
| G18 | VCCIB1 |
| G19 | GND |
| G20 | IO47NPB2V0 |
| G21 | IO49PDB2V0 |
| G22 | VCCIB2 |
| G23 | IO46NDB2V0 |
| G24 | GBC2/IO46PDB2V0 |
| G25 | IO48NPB2V0 |
| G26 | NC |
| H1 | GND |
| H2 | NC |
| H3 | IO118NDB4V0 |
| H4 | IO118PDB4V0 |
| H5 | IO119NPB4V0 |
| H6 | IO124NDB4V0 |
| H7 | GND |
| H8 | VCOMPLA |
| H9 | VCCPLA |
| H10 | VCCIB0 |
| H11 | IO12NDB0V1 |
| H12 | IO12PDB0V1 |
| H13 | VCCIB0 |
| H14 | VCCIB1 |
| H15 | IO30NDB1V1 |
| H16 | IO30PDB1V1 |
| H17 | VCCIB1 |
| H18 | IO36PPB1V2 |
| H19 | IO38NPB1V2 |
| H20 | GND |
| H21 | IO49NDB2V0 |
| H22 | IO50PDB2V0 |


| 676-Pin FBGA |  |
| :---: | :---: |
| Pin Number | AFS1500 Function |
| H23 | IO50NDB2V0 |
| H24 | IO51PDB2V0 |
| H25 | NC |
| H26 | GND |
| J1 | NC |
| J2 | VCCIB4 |
| J3 | IO115PDB4V0 |
| J4 | GND |
| J5 | IO116NDB4V0 |
| J6 | IO116PDB4V0 |
| J7 | VCCIB4 |
| J8 | IO117PDB4V0 |
| J9 | VCCIB4 |
| J10 | GND |
| J11 | IO06NDB0V1 |
| J12 | IO06PDB0V1 |
| J13 | IO16NDB0V2 |
| J14 | IO16PDB0V2 |
| J15 | IO28NDB1V1 |
| J16 | IO28PDB1V1 |
| J17 | GND |
| J18 | IO38PPB1V2 |
| J19 | IO53PDB2V0 |
| J20 | VCCIB2 |
| J21 | IO52PDB2V0 |
| J22 | IO52NDB2V0 |
| J23 | GND |
| J24 | IO51NDB2V0 |
| J25 | VCCIB2 |
| J26 | NC |
| K1 | NC |
| K2 | NC |
| K3 | IO115NDB4V0 |
| K4 | IO113PDB4V0 |
| K5 | VCCIB4 |
| K6 | IO114NDB4V0 |


| 676-Pin FBGA |  |
| :---: | :---: |
| Pin Number | AFS1500 Function |
| K7 | IO114PDB4V0 |
| K8 | IO117NDB4V0 |
| K9 | GND |
| K10 | VCC |
| K11 | VCCIB0 |
| K12 | GND |
| K13 | VCCIB0 |
| K14 | VCCIB1 |
| K15 | GND |
| K16 | VCCIB1 |
| K17 | GND |
| K18 | GND |
| K19 | IO53NDB2V0 |
| K20 | IO57PDB2V0 |
| K21 | GCA2/IO59PDB2V0 |
| K22 | VCCIB2 |
| K23 | IO54NDB2V0 |
| K24 | IO54PDB2V0 |
| K25 | NC |
| K26 | NC |
| L1 | GND |
| L2 | NC |
| L3 | IO112PPB4V0 |
| L4 | IO113NDB4V0 |
| L5 | GFB2/IO109PDB4V0 |
| L6 | GFA2/IO110PDB4V0 |
| L7 | IO112NPB4V0 |
| L8 | IO104PDB4V0 |
| L9 | IO111PDB4V0 |
| L10 | VCCIB4 |
| L11 | GND |
| L12 | VCC |
| L13 | GND |
| L14 | VCC |
| L15 | GND |
| L16 | VCC |

Package Pin Assignments

| 676-Pin FBGA |  |
| :---: | :---: |
| Pin Number | AFS1500 Function |
| L17 | VCCIB2 |
| L18 | GCB2/IO60PDB2V0 |
| L19 | IO58NDB2V0 |
| L20 | IO57NDB2V0 |
| L21 | IO59NDB2V0 |
| L22 | GCC2/IO61PDB2V0 |
| L23 | IO55PPB2V0 |
| L24 | IO56PDB2V0 |
| L25 | IO55NPB2V0 |
| L26 | GND |
| M1 | NC |
| M2 | VCCIB4 |
| M3 | GFC2/IO108PDB4V0 |
| M4 | GND |
| M5 | IO109NDB4V0 |
| M6 | IO110NDB4V0 |
| M7 | GND |
| M8 | IO104NDB4V0 |
| M9 | IO111NDB4V0 |
| M10 | GND |
| M11 | VCC |
| M12 | GND |
| M13 | VCC |
| M14 | GND |
| M15 | VCC |
| M16 | GND |
| M17 | GND |
| M18 | IO60NDB2V0 |
| M19 | IO58PDB2V0 |
| M20 | GND |
| M21 | IO68NPB2V0 |
| M22 | IO61NDB2V0 |
| M23 | GND |
| M24 | IO56NDB2V0 |
| M25 | VCCIB2 |
| M26 | IO65PDB2V0 |


| 676-Pin FBGA |  |
| :---: | :---: |
| Pin Number | AFS1500 Function |
| N1 | NC |
| N2 | NC |
| N3 | IO108NDB4V0 |
| N4 | Vccosc |
| N5 | VCCIB4 |
| N6 | XTAL2 |
| N7 | GFC1/IO107PDB4V0 |
| N8 | VCCIB4 |
| N9 | GFB1/IO106PDB4V0 |
| N10 | VCCIB4 |
| N11 | GND |
| N12 | VCC |
| N13 | GND |
| N14 | VCC |
| N15 | GND |
| N16 | VCC |
| N17 | VCCIB2 |
| N18 | IO70PDB2V0 |
| N19 | VCCIB2 |
| N20 | IO69PDB2V0 |
| N21 | GCA1/IO64PDB2V0 |
| N22 | VCCIB2 |
| N23 | GCC0/IO62NDB2V0 |
| N24 | GCC1/IO62PDB2V0 |
| N25 | IO66PDB2V0 |
| N26 | IO65NDB2V0 |
| P1 | NC |
| P2 | NC |
| P3 | IO103PDB4V0 |
| P4 | XTAL1 |
| P5 | VCCIB4 |
| P6 | GNDOSC |
| P7 | GFC0/IO107NDB4V0 |
| P8 | VCCIB4 |
| P9 | GFB0/IO106NDB4V0 |
| P10 | VCCIB4 |


| 676-Pin FBGA |  |
| :---: | :---: |
| Pin Number | AFS1500 Function |
| P11 | VCC |
| P12 | GND |
| P13 | VCC |
| P14 | GND |
| P15 | VCC |
| P16 | GND |
| P17 | VCCIB2 |
| P18 | IO70NDB2V0 |
| P19 | VCCIB2 |
| P20 | IO69NDB2V0 |
| P21 | GCA0/IO64NDB2V0 |
| P22 | VCCIB2 |
| P23 | GCB0/IO63NDB2V0 |
| P24 | GCB1/IO63PDB2V0 |
| P25 | IO66NDB2V0 |
| P26 | IO67PDB2V0 |
| R1 | NC |
| R2 | VCCIB4 |
| R3 | IO103NDB4V0 |
| R4 | GND |
| R5 | IO101PDB4V0 |
| R6 | IO100NPB4V0 |
| R7 | GND |
| R8 | IO99PDB4V0 |
| R9 | IO97PDB4V0 |
| R10 | GND |
| R11 | GND |
| R12 | VCC |
| R13 | GND |
| R14 | VCC |
| R15 | GND |
| R16 | VCC |
| R17 | GND |
| R18 | GDB2/IO83PDB2V0 |
| R19 | IO78PDB2V0 |
| R20 | GND |


| 676-Pin FBGA |  |
| :---: | :---: |
| Pin Number | AFS1500 Function |
| R21 | IO72NDB2V0 |
| R22 | IO72PDB2V0 |
| R23 | GND |
| R24 | IO71PDB2V0 |
| R25 | VCCIB2 |
| R26 | IO67NDB2V0 |
| T1 | GND |
| T2 | NC |
| T3 | GFA1/IO105PDB4V0 |
| T4 | GFA0/IO105NDB4V0 |
| T5 | IO101NDB4V0 |
| T6 | IO96PDB4V0 |
| T7 | IO96NDB4V0 |
| T8 | IO99NDB4V0 |
| T9 | IO97NDB4V0 |
| T10 | VCCIB4 |
| T11 | VCC |
| T12 | GND |
| T13 | VCC |
| T14 | GND |
| T15 | VCC |
| T16 | GND |
| T17 | VCCIB2 |
| T18 | IO83NDB2V0 |
| T19 | IO78NDB2V0 |
| T20 | GDA1/IO81PDB2V0 |
| T21 | GDB1/IO80PDB2V0 |
| T22 | IO73NDB2V0 |
| T23 | IO73PDB2V0 |
| T24 | IO71NDB2V0 |
| T25 | NC |
| T26 | GND |
| U1 | NC |
| U2 | NC |
| U3 | IO102PDB4V0 |
| U4 | IO102NDB4V0 |


| 676-Pin FBGA |  |
| :---: | :---: |
| Pin Number | AFS1500 Function |
| U5 | VCCIB4 |
| U6 | IO91PDB4V0 |
| U7 | IO91NDB4V0 |
| U8 | IO92PDB4V0 |
| U9 | GND |
| U10 | GND |
| U11 | VCC33A |
| U12 | GNDA |
| U13 | VCC33A |
| U14 | GNDA |
| U15 | VCC33A |
| U16 | GNDA |
| U17 | VCC |
| U18 | GND |
| U19 | IO74NDB2V0 |
| U20 | GDA0/IO81NDB2V0 |
| U21 | GDB0/IO80NDB2V0 |
| U22 | VCCIB2 |
| U23 | IO75NDB2V0 |
| U24 | IO75PDB2V0 |
| U25 | NC |
| U26 | NC |
| V1 | NC |
| V2 | VCCIB4 |
| V3 | IO100PPB4V0 |
| V4 | GND |
| V5 | IO95PDB4V0 |
| V6 | IO95NDB4V0 |
| V7 | VCCIB4 |
| V8 | IO92NDB4V0 |
| V9 | GNDNVM |
| V10 | GNDA |
| V11 | NC |
| V12 | AV4 |
| V13 | NC |
| V14 | AV5 |


| 676-Pin FBGA |  |
| :---: | :---: |
| Pin Number | AFS1500 Function |
| V15 | AC5 |
| V16 | NC |
| V17 | GNDA |
| V18 | IO77PPB2V0 |
| V19 | IO74PDB2V0 |
| V20 | VCCIB2 |
| V21 | IO82NDB2V0 |
| V22 | GDA2/IO82PDB2V0 |
| V23 | GND |
| V24 | GDC1/IO79PDB2V0 |
| V25 | VCCIB2 |
| V26 | NC |
| W1 | GND |
| W2 | IO94PPB4V0 |
| W3 | IO98PDB4V0 |
| W4 | IO98NDB4V0 |
| W5 | GEC1/IO90PDB4V0 |
| W6 | GEC0/IO90NDB4V0 |
| W7 | GND |
| W8 | VCCNVM |
| W9 | VCCIB4 |
| W10 | VCC15A |
| W11 | GNDA |
| W12 | AC4 |
| W13 | VCC33A |
| W14 | GNDA |
| W15 | AG5 |
| W16 | GNDA |
| W17 | PUB |
| W18 | VCCIB2 |
| W19 | TDI |
| W20 | GND |
| W21 | IO84NDB2V0 |
| W22 | GDC2/IO84PDB2V0 |
| W23 | IO77NPB2V0 |
| W24 | GDC0/IO79NDB2V0 |

$\qquad$
Package Pin Assignments

| 676-Pin FBGA |  |
| :---: | :---: |
| Pin Number | AFS1500 Function |
| W25 | NC |
| W26 | GND |
| Y1 | NC |
| Y2 | NC |
| Y3 | GEB1/IO89PDB4V0 |
| Y4 | GEB0/IO89NDB4V0 |
| Y5 | VCCIB4 |
| Y6 | GEA1/IO88PDB4V0 |
| Y7 | GEA0/IO88NDB4V0 |
| Y8 | GND |
| Y9 | VCC33PMP |
| Y10 | NC |
| Y11 | VCC33A |
| Y12 | AG4 |
| Y13 | AT4 |
| Y14 | ATRTN2 |
| Y15 | AT5 |
| Y16 | VCC33A |
| Y17 | NC |
| Y18 | VCC33A |
| Y19 | GND |
| Y20 | TMS |
| Y21 | VJTAG |
| Y22 | VCCIB2 |
| Y23 | TRST |
| Y24 | TDO |
| Y25 | NC |
| Y26 | NC |
|  |  |

POWER MATTERS

## 5 - Datasheet Information

## List of Changes

The following table lists critical changes that were made in each revision of the Fusion datasheet.

| Revision | Changes | Page |
| :---: | :---: | :---: |
| July 2010 | The versioning system for datasheets has been changed. Datasheets are assigned a revision number that increments each time the datasheet is revised. The "Fusion Device Status" table indicates the status for each device in the device family. | N/A |
| v2.0, Revision 1 <br> (July 2009) | The MicroBlade and Fusion datasheets have been combined. Pigeon Point information is new. <br> CoreMP7 support was removed since it is no longer offered. <br> -F was removed from the datasheet since it is no longer offered. <br> The operating temperature was changed from ambient to junction to better reflect actual conditions of operations. <br> Commercial: $0^{\circ} \mathrm{C}$ to $85^{\circ} \mathrm{C}$ <br> Industrial: $-40^{\circ} \mathrm{C}$ to $100^{\circ} \mathrm{C}$ <br> The version number category was changed from Preliminary to Production, which means the datasheet contains information based on final characterization. The version number changed from Preliminary v1.7 to v2.0. | N/A |
|  | The "Integrated Analog Blocks and Analog I/Os" section was updated to include a reference to the "Analog System Characteristics" section in the Device Architecture chapter of the datasheet, which includes Table 2-46•Analog Channel Specifications and specific voltage data. | 1-4 |
|  | The phrase "Commercial-Case Conditions" in timing table titles was changed to "Commercial Temperature Range Conditions." | N/A |
|  | The "Crystal Oscillator" section was updated significantly. Please review carefully. | 2-21 |
|  | The "Real-Time Counter (part of AB macro)" section was updated significantly. Please review carefully. | 2-35 |
|  | There was a typo in Table 2-19 • Flash Memory Block Pin Names for the ERASEPAGE description; it was the same as DISCARDPAGE. As as a result, the ERASEPAGE description was updated. | 2-42 |
|  | The $\mathrm{t}_{\text {FMAXCLKNVM }}$ parameter was updated in Table 2-25 • Flash Memory Block Timing. | 2-54 |
|  | Table 2-31 • RAM4K9 and Table 2-32 • RAM512X18 were updated. | 2-71 |
|  | In Table 2-36 • Analog Block Pin Description, the Function description for PWRDWN was changed from "Comparator power-down if 1" <br> to <br> "ADC comparator power-down if 1 . When asserted, the ADC will stop functioning, and the digital portion of the analog block will continue operating. This may result in invalid status flags from the analog block. Therefore, Actel does not recommend asserting the PWRDWN pin." | 2-82 |
|  | Figure 2-76 • Gate Driver Example was updated. | 2-95 |


| Revision | Changes | Page |
| :---: | :---: | :---: |
| v2.0, Revision 1 (continued) | The "ADC Configuration Description" section was updated. Please review carefully. | 2-104 |
|  | Figure 2-85 • Intra-Conversion Timing Diagram and Figure 2-86 • InjectedConversion Timing Diagram are new. | 2-110 |
|  | The "Typical Performance Characteristics" section is new. | 2-117 |
|  | Table 2-46 • Analog Channel Specifications was significantly updated. | 2-119 |
|  | Table 2-47 • ADC Characteristics in Direct Input Mode was significantly updated. | 2-122 |
|  | In Table 2-49 • Calibrated Analog Channel Accuracy ${ }^{1,2,3}$, note 2 was updated. | 2-125 |
|  | In Table 2-50 • Analog Channel Accuracy: Monitoring Standard Positive Voltages, note 1 was updated. | 2-126 |
|  | In Table 2-51 • ACM Address Decode Table for Analog Quad, bit 89 was removed. | 2-128 |
|  | The data in the 2.5 V LCMOS and LVCMOS $2.5 \mathrm{~V} / 5.0 \mathrm{~V}$ rows were updated in Table 2-72 • Fusion Standard and Advanced I/O - Hot-Swap and 5 V Input Tolerance Capabilities. | 2-145 |
|  | In Table 2-75 • Fusion Standard I/O Standards-OUT_DRIVE Settings, LVCMOS 1.5 V, for OUT_DRIVE 2, was changed from a dash to a check mark. | 2-154 |
|  | The "VCC15A Analog Power Supply ( 1.5 V )" definition was changed from "A 1.5 V analog power supply input should be used to provide this input" to "1.5 V clean analog power supply input for use by the 1.5 V portion of the analog circuitry." | 2-225 |
|  | In the "VCC33PMP Analog Power Supply ( 3.3 V )" pin description, the following text was changed from " $\mathrm{V}_{\mathrm{CC} 33 \mathrm{PMP}}$ should be powered up before or simultaneously with $\mathrm{V}_{\text {CC33A }} "$ <br> to <br> "VCC33PMP should be powered up simultaneously with or after $\mathrm{V}_{\mathrm{CC} 33 \mathrm{~A}}$." | 2-225 |
|  | The "VCCOSC Oscillator Power Supply (3.3 V)" section was updated to include information about when to power the pin. | 2-225 |
|  | In the "128-Bit AES Decryption" section, FIPS-192 was incorrect and changed to FIPS-197. | 2-230 |
|  | The note in Table 2-81 • Fusion Standard and Advanced I/O Attributes vs. I/O Standard Applications was updated. | 2-158 |
|  | For 1.5 V LVCMOS, the $\mathrm{V}_{\mathrm{IL}}$ and $\mathrm{V}_{\mathrm{IH}}$ parameters, 0.30 * VCCI was changed to 0.35 * VCCI and 0.70 * VCCI was changed to 0.65 * VCCI in Table 2-83 • Summary of Maximum and Minimum DC Input and Output Levels Applicable to Commercial and Industrial Conditions, Table 2-84 • Summary of Maximum and Minimum DC Input and Output Levels Applicable to Commercial and Industrial Conditions, and Table 2-85 • Summary of Maximum and Minimum DC Input and Output Levels Applicable to Commercial and Industrial Conditions. <br> In Table 2-84 • Summary of Maximum and Minimum DC Input and Output Levels Applicable to Commercial and Industrial Conditions, the VIH max column was updated. | $\begin{gathered} 2-166 \text { to } \\ 2-167 \end{gathered}$ |
|  | Table 2-86 • Summary of Maximum and Minimum DC Input Levels Applicable to Commercial and Industrial Conditions was updated to include notes 3 and 4. The temperature ranges were also updated in notes 1 and 2 . | 2-167 |

Actel Fusion Family of Mixed Signal FPGAs

| Revision | Changes | Page |
| :---: | :---: | :---: |
| v2.0, Revision 1 <br> (July 2009) | The titles in Table 2-89 • Summary of I/O Timing Characteristics - Software Default Settings to Table 2-91 • Summary of I/O Timing Characteristics - Software Default Settings were updated to "VCCI = I/O Standard Dependent." | $\begin{gathered} 2-169 \text { to } \\ 2-170 \end{gathered}$ |
|  | Below Table 2-95 • I/O Short Currents IOSH/IOSL, the paragraph was updated to change $110^{\circ} \mathrm{C}$ to $100^{\circ} \mathrm{C}$ and three months was changed to six months. | 2-174 |
|  | Table 2-96 • Short Current Event Duration before Failure was updated to remove $110^{\circ} \mathrm{C}$ data. | 2-176 |
|  | In Table 2-98 • I/O Input Rise Time, Fall Time, and Related I/O Reliability, LVTTL/LVCMOS rows were changed from $110^{\circ} \mathrm{C}$ to $100^{\circ} \mathrm{C}$. | 2-176 |
|  | VCC33PMP was added to Table 3-1 • Absolute Maximum Ratings. In addition, conditions for AV, AC, AG, and AT were also updated. | 3-1 |
|  | VCC33PMP was added to Table 3-2 • Recommended Operating Conditions. In addition, conditions for AV, AC, AG, and AT were also updated. | 3-3 |
|  | Table 3-5 • FPGA Programming, Storage, and Operating Limits was updated to include new data and the temperature ranges were changed. The notes were removed from the table. | 3-5 |
|  | Table 3-6 - Package Thermal Resistance was updated to include new data. | 3-7 |
|  | In EQ 4 to EQ 6, the junction temperature was changed from $110^{\circ} \mathrm{C}$ to $100^{\circ} \mathrm{C}$. | 3-8 to 3-8 |
|  | Table 3-8 • AFS1500 Quiescent Supply Current Characteristics through Table 3-11• AFS090 Quiescent Supply Current Characteristics are new and have replaced the Quiescent Supply Current Characteristics (IDDQ) table. | $\begin{gathered} 3-10 \text { to } \\ 3-16 \end{gathered}$ |
|  | In Table 3-14 • Different Components Contributing to the Dynamic Power Consumption in Fusion Devices, the power supply for $\mathrm{P}_{\mathrm{AC} 9}$ and $\mathrm{P}_{\mathrm{AC} 10}$ were changed from $\mathrm{VMV} / \mathrm{N}_{\mathrm{CC}}$ to $\mathrm{V}_{\mathrm{CCI}}$. | 3-22 |
|  | In Table 3-15 • Different Components Contributing to the Static Power Consumption in Fusion Devices, the power supply for $\mathrm{P}_{\mathrm{DC}}$ and $\mathrm{P}_{\mathrm{DC} 8}$ were changed from VMV/VCC to VCCI. $\mathrm{P}_{\mathrm{DC} 1}$ was updated from TBD to 18. | 3-23 |
|  | "108-Pin QFN" table was updated to remove the duplicates of pins B12 and B34. | 4-2 |
| Preliminary v1.7 (October 2008) | The version number category was changed from Advance to Preliminary, which means the datasheet contains information based on simulation and/or initial characterization. The information is believed to be correct, but changes are possible. |  |
|  | For the VIL and VIH parameters, 0.30 * VCCI was changed to 0.35 * VCCI and 0.70 * VCCI was changed to 0.65 * VCCI in Table 2-123 • Minimum and Maximum DC Input and Output Levels. | 2-195 |
|  | The version number category was changed from Advance to Preliminary, which means the datasheet contains information based on simulation and/or initial characterization. The information is believed to be correct, but changes are possible. | N/A |
|  | The following updates were made to Table 2-138•Minimum and Maximum DC Input and Output Levels: | 2-202 |
|  | In Advance v1.2, the " $V_{\text {AREF }}$ Analog Reference Voltage" pin description was significantly updated but the change was not noted in the change table. | 2-227 |


| Revision | Changes | Page |
| :---: | :---: | :---: |
| Advance v1.6 (August 2008) | The title of the datasheet changed from Actel Programmable System Chips to Actel Fusion Mixed Signal FPGAs. In addition, all instances of programmable system chip were changed to mixed signal FPGA. | N/A |
|  | The references to the Peripherals User's Guide in the "No-Glitch MUX (NGMUX)" section and "Voltage Regulator Power Supply Monitor (VRPSM)" section were changed to Fusion Handbook. | 2-32, 2-42 |
| Advance v1.5 <br> (July 2008) | The following bullet was updated from High-Voltage Input Tolerance: $\pm 12 \mathrm{~V}$ to HighVoltage Input Tolerance: 10.5 V to 12 V . | I |
|  | The following bullet was updated from Programmable 1, 3, 10, $30 \mu \mathrm{~A}$ and 25 mA Drive Strengths to Programmable 1, 3, 10, $30 \mu \mathrm{~A}$ and 20 mA Drive Strengths. | I |
|  | This bullet was added to the "Integrated A/D Converter (ADC) and Analog I/O" section: <br> ADC Accuracy is Better than 1\% | I |
|  | In the "Integrated Analog Blocks and Analog I/Os" section, $\pm 4$ LSB was changed to 0.72 . The following sentence was deleted: <br> The input range for voltage signals is from -12 V to +12 V with full-scale output values from 0.125 V to 16 V . <br> In addition, $2^{\circ} \mathrm{C}$ was changed to $3^{\circ} \mathrm{C}$ : <br> "One analog input in each quad can be connected to an external temperature monitor diode and achieves detection accuracy of $\pm 3^{\circ} \mathrm{C}$." <br> The following sentence was deleted: <br> The input range for voltage signals is from -12 V to +12 V with full-scale output values from 0.125 V to 16 V . | 1-4 |
|  | The title of the datasheet changed from Actel Programmable System Chips to Actel Fusion Mixed Signal FPGAs. In addition, all instances of programmable system chip were changed to mixed signal FPGA. | N/A |
| Advance v1.4 (July 2008) | In Table 3-8 • Quiescent Supply Current Characteristics (IDDQ)1, footnote references were updated for $\mathrm{I}_{\mathrm{DC} 2}$ and $\mathrm{I}_{\mathrm{DC} 3}$. <br> Footnote 3 and 4 were updated and footnote 5 is new. | 3-11 |
| Advance v1.3 (July 2008) | The "ADC Description" section was significantly updated. Please review carefully. | 2-102 |
| Advance v1.2 (May 2008) | Table 2-25 • Flash Memory Block Timing was significantly updated. | 2-55 |
|  | The " $V_{\text {AREF }}$ Analog Reference Voltage" pin description section was significantly update. Please review it carefully. | 2-226 |
|  | Table 2-45 • ADC Interface Timing was significantly updated. | 2-110 |
|  | Table 2-56 • Direct Analog Input Switch Control Truth Table-AV ( $x=0$ ), AC ( $x=1$ ), and AT $(x=3)$ was significantly updated. | 2-131 |
|  | The following sentence was deleted from the "Voltage Monitor" section: The Analog Quad inputs are tolerant up to $12 \mathrm{~V}+10 \%$. | 2-86 |
|  | The "180-Pin QFN" figure was updated. D1 to D4 are new and the figure was changed to bottom view. The note below the figure is new. | 3-3 |

$\qquad$
Actel Fusion Family of Mixed Signal FPGAs

| Revision | Changes | Page |
| :---: | :---: | :---: |
| Advance v1.1 (May 2008) | The following text was incorrect and therefore deleted: <br> VCC33A <br> Analog Power Filter <br> Analog power pin for the analog power supply low-pass filter. An external 100 pF capacitor should be connected between this pin and ground. <br> There is still a description of $\mathrm{V}_{\mathrm{CC} 33 \mathrm{~A}}$ on page 2-224. | 2-204 |
| Advance v1.0 <br> (January 2008) | All Timing Characteristics tables were updated. For the Differential I/O Standards, the Standard I/O support tables are new. | N/A |
|  | Table 2-3 - Array Coordinates was updated to change the max x and y values | 2-9 |
|  | Table 2-12 • Fusion CCC/PLL Specification was updated. | 2-31 |
|  | A note was added to Table 2-16 - RTC ACM Memory Map. | 2-37 |
|  | A reference to the Peripheral's User's Guide was added to the "Voltage Regulator Power Supply Monitor (VRPSM)" section. | 2-42 |
|  | In Table 2-25 • Flash Memory Block Timing, the commercial conditions were updated. | 2-55 |
|  | In Table 2-26 • FlashROM Access Time, the commercial conditions were missing and have been added below the title of the table. | 2-58 |
|  | In Table 2-36 • Analog Block Pin Description, the function description was updated for the ADCRESET. | 2-82 |
|  | In the "Voltage Monitor" section, the following sentence originally had $\pm 10 \%$ and it was changed to $+10 \%$. <br> The Analog Quad inputs are tolerant up to $12 \mathrm{~V}+10 \%$. <br> In addition, this statement was deleted from the datasheet: <br> Each I/O will draw power when connected to power ( 3 mA at 3 V ). | 2-86 |
|  | The "Terminology" section is new. | 2-88 |
|  | The "Current Monitor" section was significantly updated. Figure 2-72 • Timing Diagram for Current Monitor Strobe to Figure 2-74 • Negative Current Monitor and Table 2-37 • Recommended Resistor for Different Current Range Measurement are new. | 2-90 |
|  | The "ADC Description" section was updated to add the "Terminology" section. | 2-93 |
|  | In the "Gate Driver" section, 25 mA was changed to 20 mA and 1.5 MHz was changed to 1.3 MHz . In addition, the following sentence was deleted: <br> The maximum AG pad switching frequency is 1.25 MHz . | 2-94 |
|  | The "Temperature Monitor" section was updated to rewrite most of the text and add Figure 2-78, Figure 2-79, and Table 2-38 • Temperature Data Format. | 2-96 |
|  | In Table 2-38 - Temperature Data Format, the temperature K column was changed for $85^{\circ} \mathrm{C}$ from 538 to 358 . | 2-98 |
|  | In Table 2-45 • ADC Interface Timing, "Typical-Case" was changed to "Worst-Case." | 2-110 |
|  | The "ADC Interface Timing" section is new. | 2-110 |
|  | Table 2-46 • Analog Channel Specifications was updated. | 2-118 |
|  | The " $\mathrm{V}_{\mathrm{CC15A}}$ Analog Power Supply (1.5 V)" section was updated. | 2-224 |


| Revision | Changes | Page |
| :---: | :---: | :---: |
| Advance 1.0 (continued) | The " $\mathrm{V}_{\text {CCPLA/B }}$ PLL Supply Voltage" section is new. | 2-225 |
|  | In " $\mathrm{V}_{\text {CCNVM }}$ Flash Memory Block Power Supply ( 1.5 V )" section, supply was changed to supply input. | 2-224 |
|  | The " $\mathrm{V}_{\text {CCPLA/B }}$ PLL Supply Voltage" pin description was updated to include the following statement: <br> Actel recommends tying $\mathrm{V}_{\text {CCPLX }}$ to $\mathrm{V}_{\mathrm{CC}}$ and using proper filtering circuits to decouple $V_{\text {CC }}$ noise from PLL. | 2-225 |
|  | The " $\mathrm{V}_{\text {COMPLA/B }}$ Ground for West and East PLL" section was updated. | 2-225 |
|  | In Table 2-47•ADC Characteristics in Direct Input Mode, the commercial conditions were updated and note 2 is new. | 2-121 |
|  | The $\mathrm{V}_{\text {CC33ACAP }}$ signal name was changed to "XTAL1 Crystal Oscillator Circuit Input". | 2-228 |
|  | Table 2-48 • Uncalibrated Analog Channel Accuracy* is new. | 2-123 |
|  | Table 2-49 • Calibrated Analog Channel Accuracy ${ }^{1,2,3}$ is new. | 2-124 |
|  | Table 2-50 • Analog Channel Accuracy: Monitoring Standard Positive Voltages is new. | 2-125 |
|  | In Table 2-57 • Voltage Polarity Control Truth Table—AV ( $x=0$ ), AC ( $x=1$ ), and AT $(x=3)^{*}$, the following I/O Bank names were changed: <br> Hot-Swap changed to Standard <br> LVDS changed to Advanced | 2-131 |
|  | In Table 2-58 • Prescaler Op Amp Power-Down Truth Table—AV ( $x=0$ ), AC ( $x=1$ ), and AT $(x=3)$, the following I/O Bank names were changed: <br> Hot-Swap changed to Standard <br> LVDS changed to Advanced | 2-132 |
|  | In the title of Table 2-64•I/O Standards Supported by Bank Type, LVDS I/O was changed to Advanced I/O. | 2-134 |
|  | The title was changed from "Fusion Standard, LVDS, and Standard plus Hot-Swap I/O" to Table 2-68 • Fusion Standard and Advanced I/O Features. In addition, the table headings were all updated. The heading used to be Standard and LVDS I/O and was changed to Advanced I/O. Standard Hot-Swap was changed to just Standard. | 2-136 |
|  | This sentence was deleted from the "Slew Rate Control and Drive Strength" section: The Standard hot-swap I/Os do not support slew rate control. In addition, these references were changed: <br> - From: Fusion hot-swap I/O (Table 2-69 on page 2-122) To: Fusion Standard I/O <br> - From: Fusion LVDS I/O (Table 2-70 on page 2-122) To: Fusion Advanced I/O | 2-152 |
|  | The "Cold-Sparing Support" section was significantly updated. | 2-143 |
|  | In the title of Table 2-75 • Fusion Standard I/O Standards-OUT_DRIVE Settings, Hot-Swap was changed to Standard. | 2-153 |
|  | In the title of Table 2-76• Fusion Advanced I/O Standards-SLEW and OUT_DRIVE Settings, LVDS was changed to Advanced. | 2-153 |
|  | In the title of Table 2-81 • Fusion Standard and Advanced I/O Attributes vs. I/O Standard Applications, LVDS was changed to Advanced. | 2-157 |

Actel Fusion Family of Mixed Signal FPGAs

| Revision | Changes | Page |
| :---: | :---: | :---: |
| Advance 1.0 (continued) | In Figure 2-111 • Naming Conventions of Fusion Devices with Three Digital I/O Banks and Figure 2-112 • Naming Conventions of Fusion Devices with Four I/O Banks the following names were changed: <br> Hot-Swap changed to Standard <br> LVDS changed to Advanced | 2-160 |
|  | The Figure 2-113 • Timing Model was updated. | 2-161 |
|  | In the notes for Table 2-86•Summary of Maximum and Minimum DC Input Levels Applicable to Commercial and Industrial Conditions, $T_{J}$ was changed to $T_{A}$. | 2-166 |
|  | This change table states that in the "208-Pin PQFP" table listed under the Advance v0.8 changes, the AFS090 device had a pin change. That is incorrect. Pin 102 was updated for AFS250 and AFS600. The function name changed from $\mathrm{V}_{\mathrm{CC} 33 \mathrm{ACAP}}$ to $V_{\text {CC33A. }}$. | 3-8 |
| Advance v0.9 (October 2007) | In the "Package I/Os: Single-/Double-Ended (Analog)" table, the AFS1500/M7AFS1500 I/O counts were updated for the following devices: <br> FG484: 223/109 <br> FG676: 252/126 | II |
|  | In the "108-Pin QFN" table, the function changed from $\mathrm{V}_{\text {CC33ACAP }}$ to $\mathrm{V}_{\mathrm{CC} 33 \mathrm{~A}}$ for the following pin: B25 | 3-2 |
|  | In the "180-Pin QFN" table, the function changed from $\mathrm{V}_{\text {CC33ACAP }}$ to $\mathrm{V}_{\mathrm{CC} 33 \mathrm{~A}}$ for the following pins: <br> AFS090: B29 <br> AFS250: B29 | 3-4 |
|  | In the "208-Pin PQFP" table, the function changed from $\mathrm{V}_{\mathrm{CC} 33 \mathrm{ACAP}}$ to $\mathrm{V}_{\mathrm{CC} 33 \mathrm{~A}}$ for the following pins: <br> AFS090: 102 <br> AFS250: 102 | 3-8 |
|  | In the "256-Pin FBGA" table, the function changed from $\mathrm{V}_{\mathrm{CC} 33 \mathrm{ACAP}}$ to $\mathrm{V}_{\mathrm{CC} 33 \mathrm{~A}}$ for the following pins: <br> AFS090: T14 <br> AFS250: T14 <br> AFS600: T14 <br> AFS1500: T14 | 3-12 |
|  | In the "484-Pin FBGA" table, the function changed from $\mathrm{V}_{\text {CC33ACAP }}$ to $\mathrm{V}_{\mathrm{CC} 33 \mathrm{~A}}$ for the following pins: <br> AFS600: AB18 <br> AFS1500: AB18 | 3-20 |
|  | In the "676-Pin FBGA" table, the function changed from $\mathrm{V}_{\mathrm{CC} 33 \mathrm{ACAP}}$ to $\mathrm{V}_{\mathrm{CC} 33 \mathrm{~A}}$ for the following pins: AFS1500: AD20 | 3-28 |


| Revision | Changes | Page |
| :--- | :--- | :---: |
| Advance v0.8 <br> (June 2007) | Figure 2-16 • Fusion Clocking Options and the "RC Oscillator" section were updated <br> to change GND_OSC and VCC_OSC to GNDOSC and VCCOSC. | $2-20,2-21$ |
|  | Figure 2-19 • Fusion CCC Options: Global Buffers with the PLL Macro was updated <br> to change the positions of OADIVRST and OADIVHALF, and a note was added. | $2-25$ |
|  | The "Crystal Oscillator" section was updated to include information about controlling <br> and enabling/disabling the crystal oscillator. | $2-22$ |
|  | Table 2-11 • Electrical Characteristics of the Crystal Oscillator was updated to <br> change the typical value of IDYNXTAL for 0.032-0.2 MHz to 0.19. | $2-24$ |
| The "1.5 V Voltage Regulator" section was updated to add "or floating" in the <br> paragraph stating that an external pull-down is required on TRST to power down the <br> VR. | $2-41$ |  |
| The "1.5 V Voltage Regulator" section was updated to include information on <br> powering down with the VR. | $2-41$ |  |
|  | This sentence was updated in the "No-Glitch MUX (NGMUX)" section to delete GLA: <br> The GLMUXCFG[1:0] configuration bits determine the source of the CLK inputs (i.e., | $2-32$ |
| internal signal or GLC). |  |  |


| Revision | Changes | Page |
| :---: | :---: | :---: |
| Advance v0.8 (June 2007) | The note was removed from Table 2-55 • Analog Multiplexer Truth Table—AV ( $x=0$ ), $A C(x=1)$, and AT $(x=3)$. | 2-131 |
|  | Table 2-63 • Internal Temperature Monitor Control Truth Table is new. | 2-132 |
|  | The "Cold-Sparing Support" section was updated to add information about cases where current draw can occur. | 2-143 |
|  | Figure 2-104 • Solution 4 was updated. | 2-147 |
|  | Table 2-75 • Fusion Standard I/O Standards-OUT_DRIVE Settings was updated. | 2-153 |
|  | The "GNDA Ground (analog)" section and "GNDAQ Ground (analog quiet)" section were updated to add information about maximum differential voltage. | 2-224 |
|  | The "V ${ }_{\text {AREF }}$ Analog Reference Voltage" section and "VPUMP Programming Supply Voltage" section were updated. | 2-226 |
|  | The " $\mathrm{V}_{\text {CCPLA/B }}$ PLL Supply Voltage" section was updated to include information about the east and west PLLs. | 2-225 |
|  | The $\mathrm{V}_{\text {COMPLF }}$ pin description was deleted. | N/A |
|  | The "Axy Analog Input/Output" section was updated with information about grounding and floating the pin. | 2-226 |
|  | The voltage range in the "VPUMP Programming Supply Voltage" section was updated. The parenthetical reference to "pulled up" was removed from the statement, "V $V_{\text {PUMP }}$ can be left floating or can be tied (pulled up) to any voltage between 0 V and 3.6 V ." | 2-225 |
|  | The "ATRTNx Temperature Monitor Return" section was updated with information about grounding and floating the pin. | 2-226 |
|  | The following text was deleted from the " $\mathrm{V}_{\text {REF }} \mathrm{I} / \mathrm{O}$ Voltage Reference" section: (all digital I/O). | 2-225 |
|  | The "NCAP Negative Capacitor" section and "PCAP Positive Capacitor" section were updated to include information about the type of capacitor that is required to connect the two. | 2-228 |
|  | $1 \mu \mathrm{~F}$ was changed to 100 pF in the "XTAL1 Crystal Oscillator Circuit Input". | 2-228 |
|  | The "Programming" section was updated to include information about $\mathrm{V}_{\text {CCOSc }}$. | 2-229 |
|  | The VMV pins have now been tied internally with the $\mathrm{V}_{\mathrm{CCI}}$ pins. | N/A |
|  | The AFS090"108-Pin QFN" table was updated. | 3-2 |
|  | The AFS090 and AFS250 devices were updated in the "108-Pin QFN" table. | 3-2 |
|  | The AFS250 device was updated in the "208-Pin PQFP" table. | 3-8 |
|  | The AFS600 device was updated in the "208-Pin PQFP" table. | 3-8 |
|  | The AFS090, AFS250, AFS600, and AFS1500 devices were updated in the "256-Pin FBGA" table. | 3-12 |
|  | The AFS600 and AFS1500 devices were updated in the "484-Pin FBGA" table. | 3-20 |
|  | The AFS600 device was updated in the "676-Pin FBGA" table. | 3-28 |
| Advance v0.7 <br> (January 2007) | The AFS1500 digital I/O count was updated in the "Fusion Family" table. | I |
|  | The AFS1500 digital I/O count was updated in the "Package I/Os: Single-/DoubleEnded (Analog)" table. | II |


| Revision | Changes | Page |
| :---: | :---: | :---: |
| Advance v0.6 (October 2006) | The second paragraph of the "PLL Macro" section was updated to include information about POWERDOWN. | 2-30 |
|  | The description for bit 0 was updated in Table 2-17 - RTC Control/Status Register. | 2-38 |
|  | 3.9 was changed to 7.8 in the "Crystal Oscillator (Xtal Osc)" section. | 2-40. |
|  | All function descriptions in Table 2-18 - Signals for VRPSM Macro. | 2-42 |
|  | In Table 2-19 • Flash Memory Block Pin Names, the RD[31:0] description was updated. | 2-43 |
|  | The "RESET" section was updated. | 2-61 |
|  | The "RESET" section was updated. | 2-64 |
|  | Table 2-35 - FIFO was updated. | 2-79 |
|  | The VAREF function description was updated in Table 2-36 • Analog Block Pin Description. | 2-82 |
|  | The "Voltage Monitor" section was updated to include information about low power mode and sleep mode. | 2-86 |
|  | The text in the "Current Monitor" section was changed from 2 mV to 1 mV . | 2-90 |
|  | The "Gate Driver" section was updated to include information about forcing 1 V on the drain. | 2-94 |
|  | The "Analog-to-Digital Converter Block" section was updated with the following statement: <br> "All results are MSB justified in the ADC." | 2-99 |
|  | The information about the ADCSTART signal was updated in the "ADC Description" section. | 2-102 |
|  | Table 2-46 • Analog Channel Specifications was updated. | 2-118 |
|  | Table 2-47 • ADC Characteristics in Direct Input Mode was updated. | 2-121 |
|  | Table 2-51 • ACM Address Decode Table for Analog Quad was updated. | 2-127 |
|  | In Table 2-53 • Analog Quad ACM Byte Assignment, the Function and Default Setting for Bit 6 in Byte 3 was updated. | 2-130 |
|  | The "Introduction" section was updated to include information about digital inputs, outputs, and bibufs. | 2-133 |
|  | In Table 2-69 • Fusion Pro I/O Features, the programmable delay descriptions were updated for the following features: <br> Single-ended receiver <br> Voltage-referenced differential receiver <br> LVDS/LVPECL differential receiver features | 2-137 |
|  | The "User I/O Naming Convention" section was updated to include "V" and "z" descriptions | 2-159 |
|  | The " $\mathrm{V}_{\text {CC33PMP }}$ Analog Power Supply ( 3.3 V )" section was updated to include information about avoiding high current draw. | 2-224 |
|  | The " $\mathrm{V}_{\text {CCNVM }}$ Flash Memory Block Power Supply ( 1.5 V )" section was updated to include information about avoiding high current draw. | 2-224 |
|  | The "VMVx I/O Supply Voltage (quiet)" section was updated to include this statement: VMV and $\mathrm{V}_{\mathrm{CCI}}$ must be connected to the same power supply and $\mathrm{V}_{\mathrm{CCI}}$ pins within a given I/O bank. | 2-185 |

Actel Fusion Family of Mixed Signal FPGAs

| Revision | Changes | Page |
| :---: | :---: | :---: |
| Advanced v0.6 (continued) | The "PUB Push Button" section was updated to include information about leaving the pin floating if it is not used. | 2-228 |
|  | The "PTBASE Pass Transistor Base" section was updated to include information about leaving the pin floating if it is not used. | 2-228 |
|  | The "PTEM Pass Transistor Emitter" section was updated to include information about leaving the pin floating if it is not used. | 2-228 |
|  | The heading was incorrect in the "208-Pin PQFP" table. It should be AFS250 and not AFS090. | 3-8 |
| Advance v0.5 (June 2006) | The low power modes of operation were updated and clarified. | N/A |
|  | The AFS1500 digital I/O count was updated in Table 1 • Fusion Family. | i |
|  | The AFS1500 digital I/O count was updated in the "Package I/Os: Single-/DoubleEnded (Analog)" table. | ii |
|  | The "Voltage Regulator Power Supply Monitor (VRPSM)" was updated. | 2-36 |
|  | Figure 2-45 • FlashROM Timing Diagram was updated. | 2-53 |
|  | The "256-Pin FBGA" table for the AFS1500 is new. | 3-12 |
| Advance v0.4 (April 2006) | The G was moved in the "Product Ordering Codes" section. | III |
| Advance v0.3 (April 2006) | The "Features and Benefits" section was updated. | I |
|  | The "Fusion Family" table was updated. | I |
|  | The "Package I/Os: Single-/Double-Ended (Analog)" table was updated. | 11 |
|  | The "Product Ordering Codes" table was updated. | III |
|  | The "Temperature Grade Offerings" table was updated. | IV |
|  | The "General Description" section was updated to include ARM information. | 1-1 |
|  | Figure 2-46 • FlashROM Timing Diagram was updated. | 2-58 |
|  | The "FlashROM" section was updated. | 2-57 |
|  | The "RESET" section was updated. | 2-61 |
|  | The "RESET" section was updated. | 2-64 |
|  | Figure 2-27 • Real-Time Counter System was updated. | 2-35 |
|  | Table 2-19 • Flash Memory Block Pin Names was updated. | 2-43 |
|  | Figure 2-33 • Flash Memory Block Diagram was updated to include AUX block information. | 2-45 |
|  | Figure 2-34 • Flash Memory Block Organization was updated to include AUX block information. | 2-46 |
|  | The note in the "Program Operation" section was updated. | 2-48 |
|  | Figure 2-76 • Gate Driver Example was updated. | 2-95 |
|  | The "Analog Quad ACM Description" section was updated. | 2-130 |
|  | Information about the maximum pad input frequency was added to the "Gate Driver" section. | 2-94 |
|  | Figure 2-65 • Analog Block Macro was updated. | 2-81 |


| Revision | Changes | Page |
| :---: | :---: | :---: |
| Advance v0.3 (continued) | Figure 2-65 • Analog Block Macro was updated. | 2-81 |
|  | The "Analog Quad" section was updated. | 2-84 |
|  | The "Voltage Monitor" section was updated. | 2-86 |
|  | The "Direct Digital Input" section was updated. | 2-89 |
|  | The "Current Monitor" section was updated. | 2-90 |
|  | Information about the maximum pad input frequency was added to the "Gate Driver" section. | 2-94 |
|  | The "Temperature Monitor" section was updated. | 2-96 |
|  | EQ 2 is new. | 2-103 |
|  | The "ADC Description" section was updated. | 2-102 |
|  | Figure 2-16 • Fusion Clocking Options was updated. | 2-20 |
|  | Table 2-46 • Analog Channel Specifications was updated. | 2-118 |
|  | The notes in Table 2-72 • Fusion Standard and Advanced I/O - Hot-Swap and 5 V Input Tolerance Capabilities were updated. | 2-144 |
|  | The "Simultaneously Switching Outputs and PCB Layout" section is new. | 2-149 |
|  | LVPECL and LVDS were updated in Table 2-81 • Fusion Standard and Advanced I/O Attributes vs. I/O Standard Applications. | 2-157 |
|  | LVPECL and LVDS were updated in Table 2-82 • Fusion Pro I/O Attributes vs. I/O Standard Applications. | 2-158 |
|  | The "Timing Model" was updated. | 2-161 |
|  | All voltage-referenced Minimum and Maximum DC Input and Output Level tables were updated. | N/A |
|  | All Timing Characteristic tables were updated | N/A |
|  | Table 2-83 • Summary of Maximum and Minimum DC Input and Output Levels Applicable to Commercial and Industrial Conditions was updated. | 2-165 |
|  | Table 2-79 • Summary of I/O Timing Characteristics - Software Default Settings was updated. | 2-134 |
|  | Table 2-93 • I/O Output Buffer Maximum Resistances ${ }^{1}$ was updated. | 2-171 |
|  | The "BLVDS/M-LVDS" section is new. BLVDS and M-LVDS are two new I/O standards included in the datasheet. | 2-211 |
|  | The "CoreMP7 and Cortex-M1 Software Tools" section is new. | 2-257 |
|  | Table 2-83 • Summary of Maximum and Minimum DC Input and Output Levels Applicable to Commercial and Industrial Conditions was updated. | 2-165 |
|  | Table 2-79 • Summary of I/O Timing Characteristics - Software Default Settings was updated. | 2-134 |
|  | Table 2-93 • I/O Output Buffer Maximum Resistances ${ }^{1}$ was updated. | 2-171 |
|  | The "BLVDS/M-LVDS" section is new. BLVDS and M-LVDS are two new I/O standards included in the datasheet. | 2-211 |
|  | The "108-Pin QFN" table for the AFS090 device is new. | 3-2 |
|  | The "180-Pin QFN" table for the AFS090 device is new. | 3-4 |
|  | The "208-Pin PQFP" table for the AFS090 device is new. | 3-8 |

Actel Fusion Family of Mixed Signal FPGAs

| Revision | Changes | Page |
| :--- | :--- | :---: |
| Advance v0.3 <br> (continued) | The "256-Pin FBGA" table for the AFS090 device is new. | $3-12$ |
|  | The "256-Pin FBGA" table for the AFS250 device is new. | $3-12$ |

## Datasheet Categories

## Categories

In order to provide the latest information to designers, some datasheet parameters are published before data has been fully characterized from silicon devices. The data provided for a given device, as highlighted in the "Fusion Device Status" table, is designated as either "Product Brief," "Advance," "Preliminary," or "Production." The definitions of these categories are as follows:

## Product Brief

The product brief is a summarized version of a datasheet (advance or production) and contains general product information. This document gives an overview of specific device and family information.

## Advance

This version contains initial estimated information based on simulation, other products, devices, or speed grades. This information can be used as estimates, but not for production. This label only applies to the DC and Switching Characteristics chapter of the datasheet and will only be used when the data has not been fully characterized.

## Preliminary

The datasheet contains information based on simulation and/or initial characterization. The information is believed to be correct, but changes are possible.

## Unmarked (production)

This version contains information that is considered to be final.

## Export Administration Regulations (EAR)

The products described in this document are subject to the Export Administration Regulations (EAR). They could require an approved export license prior to export from the United States. An export includes release of product or disclosure of technology to a foreign national inside or outside the United States.

## Actel Safety Critical, Life Support, and High-Reliability Applications Policy

The Actel products described in this advance status document may not have completed Actel's qualification process. Actel may amend or enhance products during the product introduction and qualification process, resulting in changes in device functionality or performance. It is the responsibility of each customer to ensure the fitness of any Actel product (but especially a new product) for a particular purpose, including appropriateness for safety-critical, life-support, and other high-reliability applications. Consult Actel's Terms and Conditions for specific liability exclusions relating to life-support applications. A reliability report covering all of Actel's products is available on the Actel website at http://www.actel.com/documents/ORT_Report.pdf. Actel also offers a variety of enhanced qualification and lot acceptance screening procedures. Contact your local Actel sales office for additional reliability information.

## Actel ${ }^{\circ}$ <br> POWER MATTERS

Actel is the leader in low power FPGAs and mixed signal FPGAs and offers the most comprehensive portfolio of system and power management solutions. Power Matters. Learn more at www.actel.com.

Actel Corporation
2061 Stierlin Court Mountain View, CA 94043-4655 USA
Phone 650.318.4200
Fax 650.318.4600

## Actel Europe Ltd.

River Court,Meadows Business Park Station Approach, Blackwater Camberley Surrey GU17 9AB United Kingdom
Phone +44 (0) 1276609300
Fax +44 (0) 1276607540

## Actel Japan

EXOS Ebisu Buillding 4F 1-24-14 Ebisu Shibuya-ku Tokyo 150 Japan
Phone +81.03.3445.7671
Fax +81.03.3445.7668
http://jp.actel.com

## Actel Hong Kong

Room 2107, China Resources Building
26 Harbour Road
Wanchai, Hong Kong
Phone +852 21856460
Fax +852 21856488
www.actel.com.cn

