

## 32M-BIT [4M x 8] CMOS EQUAL SECTOR FLASH MEMORY

#### FEATURES

#### **GENERAL FEATURES**

- 4,194,304 x 8 byte structure
- Sixty-four Equal Sectors with 64KB each
- Any combination of sectors can be erased with erase suspend/resume function
- Eighteen Sector Groups
  - Provides sector group protect function to prevent program or erase operation in the protected sector group
     Provides chip unprotected function to allow code changing

- Provides temporary sector group unprotected function for code changing in previously protected sector groups

• Single Power Supply Operation

- 2.7 to 3.6 volt for read, erase, and program operations

- Latch-up protected to 250mA from -1V to Vcc + 1V
- Low Vcc write inhibit is equal to or less than 1.4V
- Compatible with JEDEC standard
   Pinout and software compatible to single power supply Flash

#### PERFORMANCE

- High Performance
  - Fast access time: 70/90/120ns
  - Fast program time: 7us/byte, 36s/chip (typical)
  - Fast erase time: 0.7s/sector, 45s/chip (typical)
- Low Power Consumption
  - Low active read current: 10mA (typical) at 5MHz

- Low standby current: 200nA (typical)
- Minimum 100,000 erase/program cycle
- 10-year data retention

#### SOFTWARE FEATURES

• Erase Suspend/ Erase Resume

- Suspends sector erase operation to read data from or program data to another sector which is not being erased

- Status Reply
  - Data polling & Toggle bits provide detection of program and erase operation completion
- Unlock bypass program command
   Provide faster program time while issuing multiple program command sequence

#### HARDWARE FEATURES

- Ready/Busy (RY/BY) Output
  - Provides a hardware method of detecting program and erase operation completion
- Hardware Reset (RESET) Input

   Provides a hardware method to reset the internal state machine to read mode
- ACC input pin
  - Provides accelerated program capability

#### PACKAGE

• 40-pin TSOP

#### **GENERAL DESCRIPTION**

The MX29LV033 is a 32-mega bit Flash memory organized as 4M bytes of 8 bits. MXIC's Flash memories offer the most cost-effective and reliable read/write nonvolatile random access memory. The MX29LV033 is packaged in 40-pin TSOP. It is designed to be reprogrammed and erased in system or in standard EPROM programmers.

The standard MX29LV033 offers access time as fast as 70ns, allowing operation of high-speed microprocessors without wait states. To eliminate bus contention, the MX29LV033 has separate chip enable ( $\overline{\text{CE}}$ ) and output enable ( $\overline{\text{OE}}$ ) controls.

MXIC's Flash memories augment EPROM functionality with in-circuit electrical erasure and programming. The MX29LV033 uses a command register to manage this functionality.

MXIC Flash technology reliably stores memory contents even after 100,000 erase and program cycles. The MXIC cell is designed to optimize the erase and program mechanisms. In addition, the combination of advanced tunnel oxide processing and low internal electric fields for erase and programming operations produces reliable cycling.



The MX29LV033 uses a 2.7V to 3.6V VCC supply to perform the High Reliability Erase and auto Program/Erase algorithms.

The highest degree of latch-up protection is achieved with MXIC's proprietary non-epi process. Latch-up protection is proved for stresses up to 100 milliamps on address and data pin from -1V to VCC + 1V.

#### AUTOMATIC PROGRAMMING

The MX29LV033 is byte programmable using the Automatic Programming algorithm. The Automatic Programming algorithm makes the external system do not need to have time out sequence nor to verify the data programmed. The typical chip programming time at room temperature of the MX29LV033 is less than 36 seconds.

#### AUTOMATIC PROGRAMMING ALGORITHM

MXIC's Automatic Programming algorithm require the user to only write program set-up commands (including 2 unlock write cycle and A0H) and a program command (program data and address). The device automatically times the programming pulse width, provides the program verification, and counts the number of sequences. A status bit similar to DATA polling and a status bit toggling between consecutive read cycles, provide feedback to the user as to the status of the programming operation.

#### AUTOMATIC CHIP ERASE

The entire chip is bulk erased using 50 ms erase pulses according to MXIC's Automatic Chip Erase algorithm. Typical erasure at room temperature is accomplished in less than 45 seconds. The Automatic Erase algorithm automatically programs the entire array prior to electrical erase. The timing and verification of electrical erase are controlled internally within the device.

#### AUTOMATIC SECTOR ERASE

The MX29LV033 is sector(s) erasable using MXIC's Auto Sector Erase algorithm. Sector erase modes allow sectors of the array to be erased in one erase cycle. The Automatic Sector Erase algorithm automatically programs the specified sector(s) prior to electrical erase. The timing and verification of electrical erase are controlled internally within the device.

#### AUTOMATIC ERASE ALGORITHM

MXIC's Automatic Erase algorithm requires the user to write commands to the command register using standard microprocessor write timings. The device will automatically pre-program and verify the entire array. Then the device automatically times the erase pulse width, provides the erase verification, and counts the number of sequences. A status bit toggling between consecutive read cycles provides feedback to the user as to the status of the programming operation.

Register contents serve as inputs to an internal statemachine which controls the erase and programming circuitry. During write cycles, the command register internally latches address and data needed for the programming and erase operations. During a system write cycle, addresses are latched on the <u>falling</u> edge, and data are latched on the rising edge of WE.

MXIC's Flash technology combines years of EPROM experience to produce the highest levels of quality, reliability, and cost effectiveness. The MX29LV033 electrically erases all bits simultaneously using Fowler-Nordheim tunneling. The bytes are programmed by using the EPROM programming mechanism of hot electron injection.

During a program cycle, the state-machine will control the program sequences and command register will not respond to any command set. During a Sector Erase cycle, the command register will only respond to Erase Suspend command. After Erase Suspend is completed, the device stays in read mode. After the state machine has completed its task, it will allow the command register to respond to its full command set.





#### **PIN CONFIGURATION**

#### 40 TSOP





LOGIC SYMBOL

#### **PIN DESCRIPTION**

| SYMBOL | PIN NAME                       |
|--------|--------------------------------|
| A0~A21 | Address Input                  |
| Q0~Q7  | 8 Data Inputs/Outputs          |
| CE     | Chip Enable Input              |
| WE     | Write Enable Input             |
| OE     | Output Enable Input            |
| RESET  | Hardware Reset Pin, Active Low |
| RY/BY  | Read/Busy Output               |
| VCC    | +3.3V single power supply      |
| ACC    | Hardware Acceleration Pin      |
| VSS    | Device Ground                  |
| NC     | Pin Not Connected Internally   |
|        |                                |



## **BLOCK DIAGRAM**







## SECTOR (GROUP) STRUCTURE

| Group | Sector | A21 | A20 | A19 | A18 | A17 | A16 | Address Range(in hexadecimal) |
|-------|--------|-----|-----|-----|-----|-----|-----|-------------------------------|
| SGA0  | SA0    | 0   | 0   | 0   | 0   | 0   | 0   | 000000-00FFFF                 |
| SGA1  | SA1    | 0   | 0   | 0   | 0   | 0   | 1   | 010000-01FFFF                 |
| SGA1  | SA2    | 0   | 0   | 0   | 0   | 1   | 0   | 020000-02FFFF                 |
| SGA1  | SA3    | 0   | 0   | 0   | 0   | 1   | 1   | 030000-03FFFF                 |
| SGA2  | SA4    | 0   | 0   | 0   | 1   | 0   | 0   | 040000-04FFFF                 |
| SGA2  | SA5    | 0   | 0   | 0   | 1   | 0   | 1   | 050000-05FFFF                 |
| SGA2  | SA6    | 0   | 0   | 0   | 1   | 1   | 0   | 060000-06FFFF                 |
| SGA2  | SA7    | 0   | 0   | 0   | 1   | 1   | 1   | 070000-07FFFF                 |
| SGA3  | SA8    | 0   | 0   | 1   | 0   | 0   | 0   | 080000-08FFFF                 |
| SGA3  | SA9    | 0   | 0   | 1   | 0   | 0   | 1   | 090000-09FFFF                 |
| SGA3  | SA10   | 0   | 0   | 1   | 0   | 1   | 0   | 0A0000-0AFFF                  |
| SGA3  | SA11   | 0   | 0   | 1   | 0   | 1   | 1   | 0B0000-0BFFFF                 |
| SGA4  | SA12   | 0   | 0   | 1   | 1   | 0   | 0   | 0C0000-0CFFFF                 |
| SGA4  | SA13   | 0   | 0   | 1   | 1   | 0   | 1   | 0D0000-0DFFFF                 |
| SGA4  | SA14   | 0   | 0   | 1   | 1   | 1   | 0   | 0E0000-0EFFFF                 |
| SGA4  | SA15   | 0   | 0   | 1   | 1   | 1   | 1   | 0F0000-0FFFFF                 |
| SGA5  | SA16   | 0   | 1   | 0   | 0   | 0   | 0   | 100000-10FFFF                 |
| SGA5  | SA17   | 0   | 1   | 0   | 0   | 0   | 1   | 110000-11FFFF                 |
| SGA5  | SA18   | 0   | 1   | 0   | 0   | 1   | 0   | 120000-12FFFF                 |
| SGA5  | SA19   | 0   | 1   | 0   | 0   | 1   | 1   | 130000-13FFFF                 |
| SGA6  | SA20   | 0   | 1   | 0   | 1   | 0   | 0   | 140000-14FFFF                 |
| SGA6  | SA21   | 0   | 1   | 0   | 1   | 0   | 1   | 150000-15FFFF                 |
| SGA6  | SA22   | 0   | 1   | 0   | 1   | 1   | 0   | 160000-16FFFF                 |
| SGA6  | SA23   | 0   | 1   | 0   | 1   | 1   | 1   | 170000-17FFFF                 |
| SGA7  | SA24   | 0   | 1   | 1   | 0   | 0   | 0   | 180000-18FFFF                 |
| SGA7  | SA25   | 0   | 1   | 1   | 0   | 0   | 1   | 190000-19FFFF                 |
| SGA7  | SA26   | 0   | 1   | 1   | 0   | 1   | 0   | 1A0000-1AFFFF                 |
| SGA7  | SA27   | 0   | 1   | 1   | 0   | 1   | 1   | 1B0000-1BFFFF                 |
| SGA8  | SA28   | 0   | 1   | 1   | 1   | 0   | 0   | 1C0000-1CFFFF                 |
| SGA8  | SA29   | 0   | 1   | 1   | 1   | 0   | 1   | 1D0000-1DFFFF                 |
| SGA8  | SA30   | 0   | 1   | 1   | 1   | 1   | 0   | 1E0000-1EFFFF                 |
| SGA8  | SA31   | 0   | 1   | 1   | 1   | 1   | 1   | 1F0000-1FFFFF                 |
| SGA9  | SA32   | 1   | 0   | 0   | 0   | 0   | 0   | 200000-20FFFF                 |
| SGA9  | SA33   | 1   | 0   | 0   | 0   | 0   | 1   | 210000-21FFFF                 |
| SGA9  | SA34   | 1   | 0   | 0   | 0   | 1   | 0   | 220000-22FFFF                 |
| SGA9  | SA35   | 1   | 0   | 0   | 0   | 1   | 1   | 230000-23FFFF                 |
| SGA10 | SA36   | 1   | 0   | 0   | 1   | 0   | 0   | 240000-24FFFF                 |
| SGA10 | SA37   | 1   | 0   | 0   | 1   | 0   | 1   | 250000-25FFFF                 |
| SGA10 | SA38   | 1   | 0   | 0   | 1   | 1   | 0   | 260000-26FFF                  |
| SGA10 | SA39   | 1   | 0   | 0   | 1   | 1   | 1   | 270000-27FFF                  |



| Group | Sector | A21 | A20 | A19 | A18 | A17 | A16 | Address Range(in hexadecimal) |
|-------|--------|-----|-----|-----|-----|-----|-----|-------------------------------|
| SGA11 | SA40   | 1   | 0   | 1   | 0   | 0   | 0   | 280000-28FFFF                 |
| SGA11 | SA41   | 1   | 0   | 1   | 0   | 0   | 1   | 290000-29FFFF                 |
| SGA11 | SA42   | 1   | 0   | 1   | 0   | 1   | 0   | 2A0000-2AFFFF                 |
| SGA11 | SA43   | 1   | 0   | 1   | 0   | 1   | 1   | 2B0000-2BFFFF                 |
| SGA12 | SA44   | 1   | 0   | 1   | 1   | 0   | 0   | 2C0000-2CFFFF                 |
| SGA12 | SA45   | 1   | 0   | 1   | 1   | 0   | 1   | 2D0000-2DFFFF                 |
| SGA12 | SA46   | 1   | 0   | 1   | 1   | 1   | 0   | 2E0000-2EFFFF                 |
| SGA12 | SA47   | 1   | 0   | 1   | 1   | 1   | 1   | 2F0000-2FFFFF                 |
| SGA13 | SA48   | 1   | 1   | 0   | 0   | 0   | 0   | 300000-30FFFF                 |
| SGA13 | SA49   | 1   | 1   | 0   | 0   | 0   | 1   | 310000-31FFFF                 |
| SGA13 | SA50   | 1   | 1   | 0   | 0   | 1   | 0   | 320000-32FFFF                 |
| SGA13 | SA51   | 1   | 1   | 0   | 0   | 1   | 1   | 330000-33FFFF                 |
| SGA14 | SA52   | 1   | 1   | 0   | 1   | 0   | 0   | 340000-34FFFF                 |
| SGA14 | SA53   | 1   | 1   | 0   | 1   | 0   | 1   | 350000-35FFFF                 |
| SGA14 | SA54   | 1   | 1   | 0   | 1   | 1   | 0   | 360000-36FFFF                 |
| SGA14 | SA55   | 1   | 1   | 0   | 1   | 1   | 1   | 370000-37FFFF                 |
| SGA15 | SA56   | 1   | 1   | 1   | 0   | 0   | 0   | 380000-38FFFF                 |
| SGA15 | SA57   | 1   | 1   | 1   | 0   | 0   | 1   | 390000-39FFFF                 |
| SGA15 | SA58   | 1   | 1   | 1   | 0   | 1   | 0   | 3A0000-3AFFFF                 |
| SGA15 | SA59   | 1   | 1   | 1   | 0   | 1   | 1   | 3B0000-3BFFFF                 |
| SGA16 | SA60   | 1   | 1   | 1   | 1   | 0   | 0   | 3C0000-3CFFFF                 |
| SGA16 | SA61   | 1   | 1   | 1   | 1   | 0   | 1   | 3D0000-3DFFFF                 |
| SGA16 | SA62   | 1   | 1   | 1   | 1   | 1   | 0   | 3E0000-3EFFFF                 |
| SGA17 | SA63   | 1   | 1   | 1   | 1   | 1   | 1   | 3F0000-3FFFFF                 |



#### Table 1

## **BUS OPERATION (1)**

| Operation              | CE       | OE | WE | RESET           | Address           | Q0~Q7                              |
|------------------------|----------|----|----|-----------------|-------------------|------------------------------------|
| Read                   | L        | L  | Н  | Н               | A <sub>IN</sub>   | D <sub>OUT</sub>                   |
| Write(Note 1)          | L        | Н  | L  | Н               | A <sub>IN</sub>   | D <sub>IN</sub>                    |
| Standby                | VCC±0.3V | Х  | Х  | VCC±0.3V        | Х                 | High-Z                             |
| Output Disable         | L        | Н  | Н  | Н               | Х                 | High-Z                             |
| Reset                  | Х        | Х  | Х  | L               | Х                 | High-Z                             |
| Sector Group Protect   | L        | Н  | L  | V <sub>ID</sub> | Sector Addresses, | D <sub>IN</sub> , D <sub>OUT</sub> |
| (Note 2)               |          |    |    |                 | A6=L, A1=H, A0=L  |                                    |
| Chip Unprotected       | L        | Н  | L  | V <sub>ID</sub> | Sector Addresses, | D <sub>IN</sub> , D <sub>OUT</sub> |
| (Note 2)               |          |    |    |                 | A6=H, A1=H, A0=L  |                                    |
| Temporary Sector Group | Х        | Х  | Х  | V <sub>ID</sub> | A <sub>IN</sub>   | D <sub>IN</sub>                    |
| Unprotected            |          |    |    |                 |                   |                                    |

#### Legend:

L=Logic LOW=V<sub>II</sub>,H=Logic High=V<sub>IH</sub>,V<sub>ID</sub>=12.0±0.5V,X=Don't Care, A<sub>IN</sub>=Address IN, D<sub>IN</sub>=Data IN, D<sub>OUT</sub>=Data OUT

Notes:

1. When the ACC pin is at  $V_{HH}$ , the device enters the accelerated program mode. See "Accelerated Program Operations" for more information.

2. The sector group protect and chip unprotected functions may also be implemented via programming equipment. See the "Sector Group Protection and Chip Unprotected" section.

#### **BUS OPERATION(2)**

| Operation             | CE | OE              | WE | A0 | A1 | A6 | A9              | Q0~Q7   |
|-----------------------|----|-----------------|----|----|----|----|-----------------|---------|
| Read Silicon ID       | L  | L               | Н  | L  | L  | Х  | V <sub>ID</sub> | C2H     |
| Manufactures Code     |    |                 |    |    |    |    |                 |         |
| Read Silicon ID       | L  | L               | Н  | Н  | L  | Х  | V <sub>ID</sub> | A3H     |
| Device Code           |    |                 |    |    |    |    |                 |         |
| Sector Group Protect  | L  | V <sub>ID</sub> | L  | Х  | Х  | L  | V <sub>ID</sub> | Х       |
| Chip Unprotected      | L  | V <sub>ID</sub> | L  | Х  | Х  | Н  | V <sub>ID</sub> | Х       |
| Sector Protect Verify | L  | L               | Н  | Х  | Н  | Х  | V <sub>ID</sub> | Code(1) |

Notes:

1.code=00h means unprotected, or code=01h means protected



# REQUIREMENTS FOR READING ARRAY DATA

To read array data from the outputs, the system must drive the  $\overline{CE}$  and  $\overline{OE}$  pins to VIL.  $\overline{CE}$  is the power control and selects the device.  $\overline{OE}$  is the output control and gates array data to the output pins. WE should remain at VIH.

The internal state machine is set for reading array data upon device power-up, or after a hardware reset. This ensures that no spurious alteration of the memory content occurs during the power transition. No command is necessary in this mode to obtain array data. Standard microprocessor read cycles that assert valid address on the device address inputs produce valid data on the device data outputs. The device remains enabled for read access until the command register contents are altered.

#### WRITE COMMANDS/COMMAND SEQUENCES

To program data to the device or erase sectors of memory , the system must drive WE and  $\overrightarrow{CE}$  to VIL, and  $\overrightarrow{OE}$  to VIH.

The device features an Unlock Bypass mode to facilitate faster programming. Once the device enters the Unlock Bypass mode, only two write cycles are required to program a byte, instead of four. The "byte Program Command Sequence" section has details on programming data to the device using both standard and Unlock Bypass command sequences.

An erase operation can erase one sector, multiple sectors , or the entire device. Table indicates the address space that each sector occupies. A "sector address" consists of the address bits required to uniquely select a sector. The "Writing specific address and data commands or sequences into the command register initiates device operations. Table 1 defines the valid register command sequences. Writing incorrect address and data values or writing them in the improper sequence resets the device to reading array data. Section has details on erasing a sector or the entire chip, or suspending/resuming the erase operation.

After the system writes the auto-select command sequence, the device enters the auto-select mode. The system can then read auto-select codes from the internal register (which is separate from the memory array) on Q7-Q0. Standard read cycle timings apply in this mode. Refer to the Auto-select Mode and Auto-select Command Sequence section for more information.

ICC2 in the DC Characteristics table represents the active current specification for the write mode. The "AC Characteristics" section contains timing specification table and timing diagrams for write operations.

## ACCELERATED PROGRAM OPERATION

The device offers accelerated program operations through the ACC function. This is one of two functions provided by the ACC pin. This function is primarily intended to allow faster manufacturing throughput at the factory.

If the system asserts  $V_{HH}$  on this pin, the device automatically enters the aforementioned Unlock Bypass mode, temporarily unprotected any protected sectors, and uses the higher voltage on the pin to reduce the time required for program operations. The system would use a two-cycle program command sequence as required by the Unlock Bypass mode. Removing  $V_{HH}$  from the ACC pin must not be at  $V_{HH}$  for operations other than accelerated programming, or device damage may result.

#### STANDBY MODE

MX29LV033 can be set into Standby mode with two different approaches. One is using both  $\overline{CE}$  and RESET pins and the other one is using RESET pin only.

When using both pins of  $\overline{CE}$  and  $\overline{RESET}$ , a CMOS Standby mode is achieved with both pins held at Vcc ± 0.3V. Under this condition, the current consumed is less than 0.2uA (typ.). If both of the  $\overline{CE}$  and  $\overline{RESET}$  are held at VIH, but not within the range of VCC ± 0.3V, the device will still be in the standby mode, but the standby current will be larger. During Auto Algorithm operation, Vcc active current (lcc2) is required even  $\overline{CE} = "H"$  until the operation is completed. The device can be read with standard access time (tCE) from either of these standby modes.

When using only  $\overrightarrow{\text{RESET}}$ , a CMOS standby mode is achieved with  $\overrightarrow{\text{RESET}}$  input held at Vss  $\pm$  0.3V, Under this condition the current is consumed less than 1uA (typ.). Once the  $\overrightarrow{\text{RESET}}$  pin is taken high, the device is back to active without recovery delay.

In the standby mode the outputs are in the high imped-





ance state, independent of the  $\overline{OE}$  input.

MX29LV033 is capable to provide the Automatic Standby Mode to restrain power consumption during read-out of data. This mode can be used effectively with an application requested low power consumption such as handy terminals.

To active this mode, MX29LV033 automatically switch themselves to low power mode when MX29LV033 addresses remain stable during access time of tACC+30ns. It is not necessary to control  $\overrightarrow{CE}$ ,  $\overrightarrow{WE}$ , and  $\overrightarrow{OE}$  on the mode. Under the mode, the current consumed is typically 0.2uA (CMOS level).

#### OUTPUT DISABLE

With the  $\overline{OE}$  input at a logic high level (VIH), output from the devices are disabled. This will cause the output pins to be in a high impedance state.

## **RESET OPERATION**

The RESET pin provides a hardware method of resetting the device to reading array data. When the RESET pin is driven low for at least a period of tRP, the device immediately terminates any operation in progress, tristates all output pins, and ignores all read/write commands for the duration of the RESET pulse. The device also resets the internal state machine to reading array data. The operation that was interrupted should be reinitiated once the device is ready to accept another command sequence, to ensure data integrity

Current is reduced for the duration of the RESET pulse. When RESET is held at VSS $\pm 0.3V$ , the device draws CMOS standby current (ICC4). If RESET is held at VIL but not within VSS $\pm 0.3V$ , the standby current will be greater.

The RESET pin may be tied to system reset circuitry. A system reset would that also reset the Flash memory, enabling the system to read the boot-up firmware from the Flash memory.

If RESET is asserted during a program or erase operation, the RY/BY pin remains a "0" (busy) until the internal reset operation is complete, which requires a time of tREADY (during Embedded Algorithms). The system can thus monitor RY/BY to determine whether the reset

operation is complete. If RESET is asserted when a program or erase operation is completed within a time of tREADY (not during Embedded Algorithms). The system can read data tRH after the RESET pin returns to VIH.

Refer to the AC Characteristics tables for <u>RESET</u> parameters and to Figure 14 for the timing diagram.

## SECTOR GROUP PROTECT OPERATION

The MX29LV033 features hardware sector group protection. This feature will disable both program and erase operations for these sector group protected. To activate this mode, the programming equipment must force VID on address pin A9 and control pin <u>OE</u>, (suggest VID = 12V) A6 = VIL and <u>CE</u> = VIL. (see Table 2) Programming of the protection circuitry begins on the falling edge of the WE pulse and is terminated on the rising edge. Please refer to sector group protect algorithm and waveform.

MX29LV033 also provides another method. Which requires VID on the RESET only. This method can be implemented either in-system or via programming equipment. This method uses standard microprocessor bus cycle timing.

To verify programming of the protection circuitry, the programming equipment must force VID on address pin A9 ( with CE and OE at VIL and WE at VIH). When A1=1, it will produce a logical "1" code at device output Q0 for a protected sector. Otherwise the device will produce 00H for the unprotected sector. In this mode, the addresses, except for A1, are don't care. Address locations with A1 = VIL are reserved to read manufacturer and device codes. (Read Silicon ID)

It is also possible to determine if the group is protected in the system by writing a Read Silicon ID command. Performing a read operation with A1=VIH, it will produce a logical "1" at Q0 for the protected sector.

#### CHIP UNPROTECTED OPERATION

The MX29LV033 also features the chip unprotected mode, so that all sectors are unprotected after chip unprotected is completed to incorporate any changes in the code. It is recommended to protect all sectors before activating chip unprotected mode.

To activate this mode, the programming equipment must force VID on control pin OE and address pin A9. The CE





pins must be set at VIL. Pins A6 must be set to VIH.(see Table 2) Refer to chip unprotected algorithm and waveform for the chip unprotected algorithm. The unprotected mechanism begins on the falling edge of the WE pulse and is terminated on the rising edge.

MX29LV033 also provides another method. Which requires VID on the RESET only. This method can be implemented either in-system or via programming equipment. This method uses standard microprocessor bus cycle timing.

It is also possible to determine if the chip is unprotected in the system by writing the Read Silicon ID command. Performing a read operation with A1=VIH, it will produce 00H at data outputs (Q0-Q7) for an unprotected sector. It is noted that all sectors are unprotected after the chip unprotected algorithm is completed.

#### TEMPORARY SECTOR GROUP UNPROTECTED OPERATION

This feature allows temporary unprotected of previously protected sector to change data in-system. The Temporary Sector Unprotected mode is activated by setting the RESET pin to VID(11.5V-12.5V). During this mode, formerly protected sectors can be programmed or erased as unprotected sector. Once VID is remove from the RESET pin, all the previously protected sectors are protected again.

#### SILICON ID READ OPERATION

Flash memories are intended for use in applications where the local CPU alters memory contents. As such, manufacturer and device codes must be accessible while the device resides in the target system. PROM programmers typically access signature codes by raising A9 to a high voltage. However, multiplexing high voltage onto address lines is not generally desired system design practice.

MX29LV033 provides hardware method to access the silicon ID read operation. Which method requires VID on A9 pin, VIL on  $\overrightarrow{CE}$ ,  $\overrightarrow{OE}$ , A6, and A1 pins. Which apply VIL on A0 pin, the device will output MXIC's manufacture code of C2H. Which apply VIH on A0 pin, the device will output MX29LV033 device code of A3H.

# VERIFY SECTOR GROUP PROTECT STATUS OPERATION

MX29LV033 provides hardware method for sector group protect status verify. Which method requires VID on A9 pin, VIH on  $\overline{WE}$  and A1 pins, VIL on  $\overline{CE}$ ,  $\overline{OE}$ , A6, and A0 pins, and sector address on A16 to A21 pins. Which the identified sector is protected, the device will output 01H. Which the identified sector is not protect, the device will output 00H.

|                      |    |    |    | A21 | A15 |     | <b>A</b> 8 |            |    |            |           |                  |
|----------------------|----|----|----|-----|-----|-----|------------|------------|----|------------|-----------|------------------|
|                      |    |    |    | to  | to  |     | to         |            |    |            |           |                  |
| DESCRIPTION          | CE | OE | WE | A16 | A10 | A9  | A7         | <b>A</b> 6 | A5 | <b>A</b> 1 | <b>A0</b> | Q0 to Q7         |
| Manufacturer ID:MXIC | L  | L  | Н  | Х   | Х   | VID | Х          | L          | Х  | L          | L         | C2H              |
| Device ID:MX29LV033  | L  | L  | Н  | Х   | Х   | VID | Х          | L          | Х  | L          | Н         | АЗН              |
| Sector Protection    | L  | L  | Н  | SA  | Х   | VID | Х          | L          | Х  | Н          | L         | 01h(protected)   |
| Verification         |    |    |    |     |     |     |            |            |    |            |           | 00h(unprotected) |

L=Logic Low=VIL,H=Logic High=VIH, SA=Sector Address, X=Don't care





## DATA PROTECTION

The MX29LV033 is designed to offer protection against accidental erasure or programming caused by spurious system level signals that may exist during power transition. During power up the device automatically resets the state machine in the Read mode. In addition, with its control register architecture, alteration of the memory contents only occurs after successful completion of specific command sequences. The device also incorporates several features to prevent inadvertent write cycles resulting from VCC power-up and power-down transition or system noise.

#### LOW VCC WRITE INHIBIT

When VCC is less than VLKO the device does not accept any write cycles. This protects data during VCC power-up and power-down. The command register and all internal program/erase circuits are disabled, and the device resets. Subsequent writes are ignored until VCC is greater than VLKO. The system must provide the proper signals to the control pins to prevent unintentional write when VCC is greater than VLKO.

### WRITE PULSE "GLITCH" PROTECTION

Noise pulses of less than 5ns(typical) on  $\overline{CE}$  or  $\overline{WE}$  will not initiate a write cycle.

#### LOGICAL INHIBIT

Writing is inhibited by holding any one of  $\overline{OE} = VIL$ ,  $\overline{CE} = VIH$  or  $\overline{WE} = VIH$ . To initiate a write cycle  $\overline{CE}$  and  $\overline{WE}$  must be a logical zero while  $\overline{OE}$  is a logical one.

#### POWER-UP SEQUENCE

The MX29LV033 powers up in the Read only mode. In addition, the memory contents may only be altered after successful completion of the predefined command sequences.

#### **POWER-UP WRITE INHIBIT**

In order to reduce power switching effect, each device should have a 0.1uF ceramic capacitor connected between its VCC and GND.

#### POWER SUPPLY DECOUPLING

In order to reduce power switching effect, each device should have a 0.1uF ceramic capacitor connected between its VCC and GND.



#### SOFTWARE COMMAND DEFINITIONS

Device operations are selected by writing specific address and data sequences into the command register. Writing incorrect address and data values or writing them in the improper sequence will reset the device to the read mode. Table 2 defines the valid register command sequences. Note that the Erase Suspend (B0H) and Erase Resume (30H) commands are valid only while the Sector Erase operation is in progress. Either of the two reset command sequences will reset the device(when applicable).

All addresses are latched on the falling edge of  $\overline{\text{WE}}$  or  $\overline{\text{CE}}$ , whichever happens later. All data are latched on rising edge of  $\overline{\text{WE}}$  or  $\overline{\text{CE}}$ , whichever happens first.

|                       |       | First B | us   | Secon | d Bus | Third Bus |      | Fourth | Bus  | Fifth E | Bus  | Sixth | Bus  |
|-----------------------|-------|---------|------|-------|-------|-----------|------|--------|------|---------|------|-------|------|
| Command               | Bus   | Cycle   |      | Cycle |       | Cycle     |      | Cycle  |      | Cycle   |      | Cycle | •    |
|                       | Cycle | Addr    | Data | Addr  | Data  | Addr      | Data | Addr   | Data | Addr    | Data | Addr  | Data |
| Read(Note 5)          | 1     | RA      | RD   |       |       |           |      |        |      |         |      |       |      |
| Reset(Note 6)         | 1     | XXX     | F0   |       |       |           |      |        |      |         |      |       |      |
| Autoselect(Note 7)    |       |         |      |       |       |           |      |        |      |         |      |       |      |
| Manufacturer ID       | 4     | XXX     | AA   | XXX   | 55    | 0XXXXX    | 90   | X00    | 01   |         |      |       |      |
| Device ID             | 4     | XXX     | AA   | XXX   | 55    | 0XXXXX    | 90   | X01    | A3   |         |      |       |      |
| Sector Protect        | 4     | XXX     | AA   | XXX   | 55    | 0XXXXX or | 90   | SA     | 00   |         |      |       |      |
| Verify (Note 8)       | 4     | XXX     | AA   | XXX   | 55    | 2XXXXX    | 90   | X02    | 01   |         |      |       |      |
| Byte Program          | 4     | XXX     | AA   | XXX   | 55    | XXX       | A0   | PA     | PD   |         |      |       |      |
| Unlock Bypass         | 3     | XXX     | AA   | XXX   | 55    | XXX       | 20   |        |      |         |      |       |      |
| Chip Erase            | 6     | XXX     | AA   | XXX   | 55    | XXX       | 80   | XXX    | AA   | XXX     | 55   | XXX   | 10   |
| Sector Erase          | 6     | XXX     | AA   | XXX   | 55    | XXX       | 80   | XXX    | AA   | XXX     | 55   | SA    | 30   |
| Erase Suspend(Note 9) | 1     | XXX     | B0   |       |       |           |      |        |      |         |      |       |      |
| Erase Resume(Note 10) | 1     | XXX     | 30   |       |       |           |      |        |      |         |      |       |      |

#### TABLE 2. MX29LV033 COMMAND DEFINITIONS

Legend:

X=Don't care

RA=Address of the memory location to be read.

RD=Data read from location RA during read operation.

PA=Address of the memory location to be programmed. Addresses are latched on the falling edge of the  $\overline{WE}$  or  $\overline{CE}$  pulse.

PD=Data to be programmed at location PA. Data is latched on the rising edge of  $\overline{WE}$  or  $\overline{CE}$  pulse.

SA=Address of the sector to be erased or verified.

Address bits A21-A16 uniquely select any sector.



Notes:

1.See Table 1 for descriptions of bus operations.

- 2.All values are in hexadecimal.
- 3. Except when reading array or auto-select data, all bus cycles are write operation.
- 4.Address bits are don't care for unlock and command cycles, except when PA or SA is required.
- 5.No unlock or command cycles required when device is in read mode.
- 6. The Reset command is required to return to the read mode when the device is in the auto-select mode or if Q5 goes high.
- 7. The fourth cycle of the auto-select command sequence is a read cycle.
- 8. The data is 00h for an unprotected sector/sector block and 01h for a protected sector/sector block. In the third cycle of the command sequence, address bit A21=0 to verify sectors 0~31, A21=1 to verify sectors 31~64.
- 9. The system may read and program functions in non-erasing sectors, or enter the auto-select mode, when in the erase Suspend mode. The Erase Suspend command is valid only during a sector erase operation.
- 10. The Erase Resume command is valid only during the Erase Suspend mode.
- 11.Command is valid when device is ready to read array data or when device is in auto-select mode.

#### **READING ARRAY DATA**

The device is automatically set to reading array data after device power-up. No commands are required to retrieve data. The device is also ready to read array data after completing an Automatic Program or Automatic Erase algorithm.

After the device accepts an Erase Suspend command, the device enters the Erase Suspend mode. The system can read array data using the standard read timings, except that if it reads at an address within erasesuspended sectors, the device outputs status data. After completing a programming operation in the Erase Suspend mode, the system may once again read array data with the same exception. See Erase Suspend/Erase Resume Commands" for more information on this mode. The system must issue the reset command to re-enable the device for reading array data if Q5 goes high, or while in the auto-select mode. See the "Reset Command" section, next.

#### **RESET COMMAND**

Writing the reset command to the device resets the device to reading array data. Address bits are don't care for this command.

The reset command may be written between the sequence cycles in an erase command sequence before

erasing begins. This resets the device to reading array data. Once erasure begins, however, the device ignores reset commands until the operation is complete.

The reset command may be written between the sequence cycles in a program command sequence before programming begins. This resets the device to reading array data (also applies to programming in Erase Suspend mode). Once programming begins, however, the device ignores reset commands until the operation is complete.

The reset command may be written between the sequence cycles in an SILICON ID READ command sequence. Once in the SILICON ID READ mode, the reset command must be written to return to reading array data (also applies to SILICON ID READ during Erase Suspend).

If Q5 goes high during a program or erase operation, writing the reset command returns the device to reading array data (also applies during Erase Suspend).

## SILICON ID READ COMMAND SEQUENCE

The SILICON ID READ command sequence allows the host system to access the manufacturer and devices codes, and determine whether or not a sector is protected. Table 2 shows the address and data requirements. This method is an alternative to that shown in Table 1, which is intended for PROM programmers and requires



VID on address bit A9.

The SILICON ID READ command sequence is initiated by writing two unlock cycles, followed by the SILICON ID READ command. The device then enters the SILICON ID READ mode, and the system may read at any address any number of times, without initiating another command sequence. A read cycle at address XX00h retrieves the manufacturer code. A read cycle at address XX01h returns the device code. A read cycle containing a sector address (SA) and the address 02h returns 01h if that sector is protected, or 00h if it is unprotected. Refer to Table for valid sector addresses.

The system must write the reset command to exit the auto-select mode and return to reading array data.

#### BYTE PROGRAM COMMAND SEQUENCE

The device programs one byte of data for each program operation. The command sequence requires four bus cycles, and is initiated by writing two unlock write cycles, followed by the program set-up command. The program address and data are written next, which in turn initiate the Embedded Program algorithm. The system is not required to provide further controls or timings. The device automatically generates the program pulses and verifies the programmed cell margin. Table 1 shows the address and data requirements for the byte program command sequence.

When the Embedded Program algorithm is complete, the device then returns to reading array data and addresses are no longer latched. The system can determine the status of the program operation by using

Q7, Q6, or  $\overline{RY/BY}$ . See "Write Operation Status" for information on these status bits.

Any commands written to the device during the Embedded Program Algorithm are ignored. Note that a hardware reset immediately terminates the programming operation. The Byte Program command sequence should be reinitiated once the device has reset to reading array data, to ensure data integrity.

Programming is allowed in any sequence and across sector boundaries. A bit cannot be programmed from a "0" back to a "1". Attempting to do so may halt the operation and set Q5 to "1"," or cause the Data Polling algorithm to indicate the operation was successful. However, a succeeding read will show that the data is still "0". Only erase operations can convert a "0" to a "1".

#### UNLOCK BYPASS COMMAND SEQUENCE

The unlock bypass feature allows the system to program bytes to the device faster than using the standard program command sequence. The unlock bypass command sequence is initiated by first writing two unlock cycles. This is followed by a third write cycle containing the unlock bypass command, 20h. The device then enters the unlock bypass mode. A two-cycle unlock bypass program command sequence is all that is required to program in this mode. The first cycle in this sequence contains the unlock bypass program command, A0h; the second cycle contains the program address and data. Additional data is programmed in the same manner. This mode dispenses with the initial two unlock cycles required in the standard program command sequence, resulting in faster total programming time. Table 1 shows the requirements for the command sequence.

During the unlock bypass mode, only the Unlock Bypass Program and Unlock Bypass Reset commands are valid. To exit the unlock bypass mode, the system must issue the two-cycle unlock bypass reset command sequence. The first cycle must contain the data 90h; the second cycle the data 00h. Addresses are don't cares for both cycles. The device then returns to reading array data.

#### ACCELERATED PROGRAM OPERATIONS

The device offers accelerated program operations through the ACC pin. When the system asserts VHH on the ACC pin, the device automatically enters the Unlock Bypass mode and temporarily unprotects any protected sectors. The system may then write the two-cycle Unlock Bypass program command sequence. The device uses the higher voltage on the ACC pin to accelerate the operation. Note that the ACC pin must not be at VHH any operation other than accelerated programming, or device damage may result.



## SETUP AUTOMATIC CHIP/SECTOR ERASE

Chip erase is a six-bus cycle operation. There are two "unlock" write cycles. These are followed by writing the "set-up" command 80H. Two more "unlock" write cycles are then followed by the chip erase command 10H, or the sector erase command 30H. The MX29LV033 contains a Silicon-ID-Read operation to supplement traditional PROM programming methodology. The operation is initiated by writing the read silicon ID command sequence into the command register. Following the command write, a read cycle with A1=VIL,A0=VIL retrieves the manufacturer code of C2H. A read cycle with A1=VIL, A0=VIH returns the device code of A3H for MX29LV033.

#### TABLE 3. SILICON ID CODE

| Pins                      | A0  | A1  | Q7 | Q6 | Q5 | Q4 | Q3 | Q2 | Q1 | Q0 | Code(Hex) |
|---------------------------|-----|-----|----|----|----|----|----|----|----|----|-----------|
| Manufacture code          | VIL | VIL | 1  | 1  | 0  | 0  | 0  | 0  | 1  | 0  | C2H       |
| Device code for MX29LV033 | VIH | VIL | 1  | 0  | 1  | 0  | 0  | 0  | 1  | 1  | A3H       |

# AUTOMATIC CHIP/SECTOR ERASE COMMAND

The device does not require the system to preprogram prior to erase. The Automatic Erase algorithm automatically preprogram and verifies the entire memory for an all zero data pattern prior to electrical erase. The system is not required to provide any controls or timings during these operations. Table 2 shows the address and data requirements for the chip erase command sequence.

Any commands written to the chip during the Automatic Erase algorithm are ignored. Note that a hardware reset during the chip erase operation immediately terminates the operation. The Chip Erase command sequence should be reinitiated once the device has returned to reading array data, to ensure data integrity.

The system can determine the status of the erase operation by using Q7, Q6, Q2, or RY/BY. See "Write Operation Status" for information on these status bits. When the Automatic Erase algorithm is complete, the device returns to reading array data and addresses are no longer latched.

Figure 3 illustrates the algorithm for the erase operation. See the Erase/Program Operations tables in "AC Characteristics" for parameters, and to Figure 16 for timing diagrams.

## SECTOR ERASE COMMANDS

The Automatic Sector Erase does not require the device to be entirely pre-programmed prior to executing the Automatic Set-up Sector Erase command and Automatic Sector Erase command. Upon executing the Automatic Sector Erase command, the device will automatically program and verify the sector(s) memory for an all-zero data pattern. The system is not required to provide any control or timing during these operations.

When the sector(s) is automatically verified to contain an all-zero pattern, a self-timed sector erase and verify begin. The erase and verify operations are complete when the data on Q7 is "1" and the data on Q6 stops toggling for two consecutive read cycles, at which time the device returns to the Read mode. The system is not required to provide any control or timing during these operations.

When using the Automatic Sector Erase algorithm, note that the erase automatically terminates when adequate erase margin has been achieved for the memory array (no erase verification command is required). Sector erase is a six-bus cycle operation. There are two "unlock" write cycles. These are followed by writing the set-up command 80H. Two



more "unlock" write cycles are then followed by the sector erase command 30H. The sector address is latched on the falling edge of  $\overline{WE}$  or  $\overline{CE}$ , whichever happens later, while the command (data) is latched on the rising edge of  $\overline{WE}$  or  $\overline{CE}$ , whichever happens first. Sector addresses selected are loaded into internal register on the sixth falling edge of  $\overline{WE}$  or  $\overline{CE}$ , whichever happens later. Each successive sector load cycle started by the falling edge of  $\overline{WE}$  or  $\overline{CE}$ , whichever happens later must begin within 50us from the rising edge of the preceding WE or CE, whichever happens first. Otherwise, the loading period ends and internal auto sector erase cycle starts. (Monitor Q3 to determine if the sector erase timer window is still open, see section Q3, Sector Erase Timer.) Any command other than Sector Erase(30H) or Erase Suspend(B0H) during the time-out period resets the device to read mode.

#### ERASE SUSPEND

This command only has meaning while the state machine is executing Automatic Sector Erase operation, and therefore will only be responded during Automatic Sector Erase operation. When the Erase Suspend command is issued during the sector erase operation, the device requires a maximum 20us to suspend the sector erase operation. However, When the Erase Suspend command is written during the sector erase time-out, the device immediately terminates the time-out period and suspends the erase operation. After this command has been executed, the command register will initiate erase suspend mode. The state machine will return to read mode automatically after suspend is ready. At this time, state machine only allows the command register to respond to the Erase Resume, program data to, or read data from any sector not selected for erasure.

The system can determine the status of the program operation using the Q7 or Q6 status bits, just as in the standard program operation. After an erase-suspend program operation is complete, the system can once again read array data within non-suspended blocks.

## ERASE RESUME

This command will cause the command register to clear the suspend state and return back to Sector Erase mode but only if an Erase Suspend command was previously issued. Erase Resume will not have any effect in all other conditions. Another Erase Suspend command can be written after the chip has resumed erasing.



#### WRITE OPERATION STATUS

The device provides several bits to determine the status of a write operation: Q2, Q3, Q5, Q6, Q7, and RY/BY. Table 10 and the following subsections describe the functions of these bits. Q7, RY/BY, and Q6 each offer a method for determining whether a program or erase op-

eration is complete or in progress. These three bits are discussed first.

## Table 4. Write Operation Status

|                         | Status                      |                                                    | Q7<br>Note1 | Q6           | Q5<br>Note2 | Q3           | Q2           | RY/BY |
|-------------------------|-----------------------------|----------------------------------------------------|-------------|--------------|-------------|--------------|--------------|-------|
|                         | Byte Program in Auto Progra | Q7                                                 | Toggle      | 0            | N/A         | No<br>Toggle | 0            |       |
|                         | Auto Erase Algorithm        | 0                                                  | Toggle      | 0            | 1           | Toggle       | 0            |       |
| In Brogroop             |                             | Erase Suspend Read<br>(Erase Suspended Sector)     | 1           | No<br>Toggle | 0           | N/A          | Toggle       | 1     |
| In Progress             | Erase Suspended Mode        | Erase Suspend Read<br>(Non-Erase Suspended Sector) | Data        | Data         | Data        | Data         | Data         | 1     |
|                         |                             | Erase Suspend Program                              | Q7          | Toggle       | 0           | N/A          | N/A          | 0     |
| Freedad                 | Byte Program in Auto Progra | m Algorithm                                        | Q7          | Toggle       | 1           | N/A          | No<br>Toggle | 0     |
| Exceeded<br>Time Limits |                             |                                                    |             |              | 1           | 1            | Toggle       | 0     |
|                         | Erase Suspend Program       |                                                    | Q7          | Toggle       | 1           | N/A          | N/A          | 0     |

Notes:

- 1. Performing successive read operations from the erase-suspended sector will cause Q2 to toggle.
- 1. Performing successive read operations from any address will cause Q6 to toggle.
- 3. Reading the byte address being programmed while in the erase-suspend program mode will indicate logic "1" at the Q2 bit. However, successive reads from the erase-suspended sector will cause Q2 to toggle.



## Q7: Data Polling

The Data Polling bit, Q7, indicates to the host system whether an Automatic Algorithm is in progress or completed, or whether the device is in Erase Suspend. Data Polling is valid after the rising edge of the final WE pulse in the program or erase command sequence.

During the Automatic Program algorithm, the device outputs on Q7 the complement of the datum programmed to Q7. This Q7 status also applies to programming during Erase Suspend. When the Automatic Program algorithm is complete, the device outputs the datum programmed to Q7. The system must provide the program address to read valid status information on Q7. If a program address falls within a protected sector, Data Polling on Q7 is active for approximately 1 us, then the device returns to reading array data.

During the Automatic Erase algorithm, Data Polling produces a "0" on Q7. When the Automatic Erase algorithm is complete, or if the device enters the Erase Suspend mode, Data Polling produces a "1" on Q7. This is analogous to the complement/true datum output described for the Automatic Program algorithm: the erase function changes all the bits in a sector to "1" prior to this, the device outputs the "complement," or "0"." The system must provide an address within any of the sectors selected for erasure to read valid status information on Q7.

After an erase command sequence is written, if all sectors selected for erasing are protected, Data Polling on Q7 is active for approximately 100 us, then the device returns to reading array data. If not all selected sectors are protected, the Automatic Erase algorithm erases the unprotected sectors, and ignores the selected sectors that are protected.

When the system detects Q7 has changed from the complement to true data, it can read valid data at Q7-Q0 on the following read cycles. This is because Q7 may change asynchronously with Q0-Q6 while Output Enable  $(\overline{OE})$  is asserted low.

## Q6:Toggle BIT I

Toggle Bit I on Q6 indicates whether an Automatic Program or Erase algorithm is in progress or complete, or whether the device has entered the Erase Suspend mode. Toggle Bit I may be read at any address, and is valid after the rising edge of the final  $\overline{\text{WE}}$  or  $\overline{\text{CE}}$ , whichever happens first pulse in the command sequence (prior to the program or erase operation), and during the sector time-out.

During an Automatic Program or Erase algorithm operation, successive read cycles to any address cause Q6 to toggle. The system may use either OE or CE to control the read cycles. When the operation is complete, Q6 stops toggling.

After an erase command sequence is written, if all sectors selected for erasing are protected, Q6 toggles for 100us and returns to reading array data. If not all selected sectors are protected, the Automatic Erase algorithm erases the unprotected sectors, and ignores the selected sectors that are protected.

The system can use Q6 and Q2 together to determine whether a sector is actively erasing or is erase suspended. When the device is actively erasing (that is, the Automatic Erase algorithm is in progress), Q6 toggling. When the device enters the Erase Suspend mode, Q6 stops toggling. However, the system must also use Q2 to determine which sectors are erasing or erase-suspended. Alternatively, the system can use Q7.

If a program address falls within a protected sector, Q6 toggles for approximately 2us after the program command sequence is written, then returns to reading array data.

Q6 also toggles during the erase-suspend-program mode, and stops toggling once the Automatic Program algorithm is complete.

Table 4 shows the outputs for Toggle Bit I on Q6.

## Q2:Toggle Bit II

The "Toggle Bit II" on Q2, when used with Q6, indicates whether a particular sector is actively erasing (that is, the Automatic Erase algorithm is in process), or whether that sector is erase-suspended. Toggle Bit II is valid after the rising edge of the final WE or CE, whichever happens first pulse in the command sequence.

Q2 toggles when the system reads at addresses within those sectors that have been selected for erasure. (The system may use either  $\overrightarrow{\mathsf{OE}}$  or  $\overrightarrow{\mathsf{CE}}$  to control the read



cycles.) But Q2 cannot distinguish whether the sector is actively erasing or is erase-suspended. Q6, by comparison, indicates whether the device is actively erasing, or is in Erase Suspend, but cannot distinguish which sectors are selected for erasure. Thus, both status bits are required for sectors and mode information. Refer to Table 4 to compare outputs for Q2 and Q6.

## Reading Toggle Bits Q6/ Q2

Whenever the system initially begins reading toggle bit status, it must read Q7-Q0 at least twice in a row to determine whether a toggle bit is toggling. Typically, the system would note and store the value of the toggle bit after the first read. After the second read, the system would compare the new value of the toggle bit with the first. If the toggle bit is not toggling, the device has completed the program or erase operation. The system can read array data on Q7-Q0 on the following read cycle.

However, if after the initial two read cycles, the system determines that the toggle bit is still toggling, the system also should note whether the value of Q5 is high (see the section on Q5). If it is, the system should then determine again whether the toggle bit is toggling, since the toggle bit may have stopped toggling just as Q5 went high. If the toggle bit is no longer toggling, the device has successfully completed the program or erase operation. If it is still toggling, the device did not complete the operation successfully, and the system must write the reset command to return to reading array data.

The remaining scenario is that system initially determines that the toggle bit is toggling and Q5 has not gone high. The system may continue to monitor the toggle bit and Q5 through successive read cycles, determining the status as described in the previous paragraph. Alternatively, it may choose to perform other system tasks. In this case, the system must start at the beginning of the algorithm when it returns to determine the status of the operation.

## Q5:Program/Erase Timing

Q5 will indicate if the program or erase time has exceeded the specified limits (internal pulse count). Under these conditions Q5 will produce a "1". This time-out condition indicates that the program or erase cycle was not successfully completed. Data Polling and Toggle Bit are the only operating functions of the device under this condition.

If this time-out condition occurs during sector erase operation, it specifies that a particular sector is bad and it may not be reused. However, other sectors are still functional and may be used for the program or erase operation. The device must be reset to use other sectors. Write the Reset command sequence to the device, and then execute program or erase command sequence. This allows the system to continue to use the other active sectors in the device.

If this time-out condition occurs during the chip erase operation, it specifies that the entire chip is bad or combination of sectors are bad.

If this time-out condition occurs during the byte programming operation, it specifies that the entire sector containing that byte is bad and this sector may not be reused, (other sectors are still functional and can be reused).

The time-out condition may also appear if a user tries to program a non blank location without erasing. In this case the device locks out and never completes the Automatic Algorithm operation. Hence, the system never reads a valid data on Q7 bit and Q6 never stops toggling. Once the Device has exceeded timing limits, the Q5 bit will indicate a "1". Please note that this is not a device failure condition since the device was incorrectly used.

The Q5 failure condition may appear if the system tries to program a to a "1" location that is previously programmed to "0". Only an erase operation can change a "0" back to a "1"." Under this condition, the device halts the operation, and when the operation has exceeded the timing limits, Q5 produces a "1".

## Q3:Sector Erase Timer

After the completion of the initial sector erase command sequence, the sector erase time-out will begin. Q3 will remain low until the time-out is complete. Data Polling and Toggle Bit are valid after the initial sector erase command sequence.

If Data Polling or the Toggle Bit indicates the device has been written with a valid erase command, Q3 may be used to determine if the sector erase timer window is



still open. If Q3 is high ("1") the internally controlled erase cycle has begun; attempts to write subsequent commands to the device will be ignored until the erase operation is completed as indicated by Data Polling or Toggle Bit. If Q3 is low ("0"), the device will accept additional sector erase commands. To insure the command has been accepted, the system software should check the status of Q3 prior to and following each subsequent sector erase command. If Q3 were high on the second status check, the command may not have been accepted.

If the time between additional erase commands from the system can be less than 50us, the system need not to monitor Q3.

## RY/BY:READY/BUSY OUTPUT

The RY/ $\overline{BY}$  is a dedicated, open-drain output pin that indicates whether an Embedded Algorithm is in progress or complete. The RY/ $\overline{BY}$  status is valid after the rising edge of the final  $\overline{WE}$  pulse in the command sequence. Since RY/ $\overline{BY}$  is an open-drain output, several RY/ $\overline{BY}$  pins can be tied together in parallel with a pull-up resistor to VCC.

If the output is low (Busy), the device is actively erasing or programming. (This includes programming in the Erase Suspend mode.) If the output is high (Ready), the device is ready to read array data (including during the Erase Suspend mode), or is in the standby mode.





#### ABSOLUTE MAXIMUM RATINGS

Storage Temperature

| Plastic Packages65°C to +150°C               |
|----------------------------------------------|
| Ambient Temperature                          |
| with Power Applied65°C to +125°C             |
| Voltage with Respect to Ground               |
| VCC (Note 1)0.5 V to +4.0 V                  |
| A9, OE, and                                  |
| RESET (Note 2)0.5 V to +12.5 V               |
| All other pins (Note 1)0.5 V to VCC +0.5 V   |
| Output Short Circuit Current (Note 3) 200 mA |

Notes:

- Minimum DC voltage on input or I/O pins is -0.5 V. During voltage transitions, input or I/O pins may overshoot VSS to -2.0 V for periods of up to 20 ns. See Figure 6. Maximum DC voltage on input or I/O pins is VCC +0.5 V. During voltage transitions, input or I/O pins may overshoot to VCC +2.0 V for periods up to 20 ns. See Figure 7.
- 2. <u>Minimum DC input voltage on pins A9, OE</u>, and <u>RESET is -0.5 V. During voltage transitions</u>, A9, OE, and <u>RESET may overshoot VSS to -2.0 V for periods</u> of up to 20 ns. See Figure 6. Maximum DC input voltage on pin A9 is +12.5 V which may overshoot to 14.0 V for periods up to 20 ns.
- 3. No more than one output may be shorted to ground at a time. Duration of the short circuit should not be greater than one second.

Stresses above those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. This is a stress rating only; functional operation of the device at these or any other conditions above those indicated in the operational sections of this data sheet is not implied. Exposure of the device to absolute maximum rating conditions for extended periods may affect device reliability.

#### **OPERATING RATINGS**

| Commercial (C) Devices                     |
|--------------------------------------------|
| Ambient Temperature (TA)0°C to +70°C       |
| Industrial (I) Devices                     |
| Ambient Temperature (TA)                   |
| Vcc Supply Voltages                        |
| Vcc for full voltage range +2.7 V to 3.6 V |

Operating ranges define those limits between which the functionality of the device is guaranteed.



#### DC CHARACTERISTICS (TA=-40°C to 85°C, VCC=2.7V~3.6V)

| Parameter | Description                      | Test Conditions                              |            | Min      | Тур | Max     | Unit |
|-----------|----------------------------------|----------------------------------------------|------------|----------|-----|---------|------|
| I LI      | Input Load Current (Note 1)      | VIN = VSS to Vcc ,                           |            |          |     | ±1.0    | uA   |
|           |                                  | Vcc = Vcc max                                |            |          |     |         |      |
| I LIT     | A9 Input Load Current            | Vcc = VCC max ; A                            | 9 = 12.5 V |          |     | 35      | uA   |
| I LO      | Output Leakage Current           | VOUT = VSS to Vc                             | С,         |          |     | ±1.0    | uA   |
|           |                                  | Vcc = Vcc max                                |            |          |     |         |      |
| ICC1      | VCC Active Read Current          | $\overline{CE}$ = VIL, $\overline{OE}$ = VIH | 5 MHz      |          | 10  | 16      | mA   |
|           | (Notes2,3)                       |                                              | 1 MHz      |          | 2   | 4       | mA   |
| ICC2      | VCC Active Write Current         | $\overline{CE} = V IL$ , $\overline{OE} = V$ | İH         |          | 15  | 30      | mA   |
|           | (Notes 2, 4, 6)                  |                                              |            |          |     |         |      |
| ICC3      | V CC Standby Current (Note 2)    | CE, RESET, ACC =                             | Vcc±0.3 V  | /        | 0.2 | 5       | uA   |
| ICC4      | V CC Reset Current (Note 2)      | RESET = V SS ± 0                             | .3 V,      |          | 0.2 | 5       | uA   |
|           |                                  | $Acc = Vcc \pm 0.3 V$                        |            |          |     |         |      |
| ICC5      | Automatic Sleep Mode             | $VIH = Vcc \pm 0.3 V;$                       |            |          | 0.2 | 5       | uA   |
|           | (Notes 2,5)                      | $VIL = VSS \pm 0.3 V,$                       |            |          |     |         |      |
|           |                                  | $Acc = Vcc \pm 0.3 V$                        |            |          |     |         |      |
| IACC      | ACC Accelerated Program Current, | CE=VIL, OE=VIH                               | Acc pin    |          | 5   | 10      | mA   |
|           | Word or Byte                     |                                              | Vcc pin    |          | 15  | 30      | mA   |
| VIL       | Input Low Voltage                |                                              |            | -0.5     |     | 0.8     | V    |
| VIH       | Input High Voltage               |                                              |            | 0.7xVcc  |     | Vcc+0.3 | V    |
| VHH       | Voltage for ACC Sector           | Vcc = 3.0 V ± 10%                            |            | 8.5      |     | 9.5     | V    |
|           | Protect/Unprotected and Program  |                                              |            |          |     |         |      |
|           | Acceleration                     |                                              |            |          |     |         |      |
| VID       | Voltage for Auto-select and      | Vcc = 3.3 V                                  |            | 11.5     |     | 12.5    | V    |
|           | Temporary Sector Unprotected     |                                              |            |          |     |         |      |
| VOL       | Output Low Voltage               | IOL = 4.0mA, Vcc =                           | = Vcc min  |          |     | 0.45    | V    |
| VOH1      | Output High Voltage              | IOH =-2.0mA,Vcc =                            | Vcc min    | 0.85 Vcc |     |         | V    |
| VOH2      |                                  | IOH =-100uA,Vcc =                            | Vcc min    | Vcc-0.4  |     |         | V    |
| VLKO      | Low V CC Lock-Out Voltage        |                                              |            | 1.4      |     | 2.1     | V    |
|           | (Note 6)                         |                                              |            |          |     |         |      |

Notes:

1. On the ACC pin only, the maximum input load current when ACC = VIL is  $\pm 5.0$ uA

2. Maximum ICC specifications are tested with VCC = VCC max.

3. The ICC current listed is typically is less than 2 mA/MHz, with  $\overline{OE}$  at V IH. Typical specifications are for VCC = 3.0 V.

4. ICC active while Embedded Erase or Embedded Program is in progress.

5. Automatic sleep mode enables the low power mode when addresses remain stable for t ACC + 30 ns. Typical sleep mode current is 200 nA.

6. Not 100% tested.



#### SWITCHING TEST CIRCUITS



### **TEST SPECIFICATIONS**

| Test Condition                | 70         | 90, 120 | Unit |
|-------------------------------|------------|---------|------|
| Output Load                   | 1 TTL gate |         |      |
| Output Load Capacitance,      | 30         | 100     | pF   |
| CL(including jig capacitance) |            |         |      |
| Input Rise and Fall Times     | 5          |         | ns   |
| Input Pulse Levels            | 0.0-3.0    |         | V    |
| Input timing measurement      | 1.5        |         | V    |
| reference levels              |            |         |      |
| Output timing measurement     | 1.5        |         | V    |
| reference levels              |            |         |      |

#### **KEY TO SWITCHING WAVEFORMS**

| WAVEFORM | INPUTS                           | OUTPUTS                                    |  |
|----------|----------------------------------|--------------------------------------------|--|
|          | Steady                           |                                            |  |
|          | Changing from H to               | L                                          |  |
|          | Changing from L to H             | l                                          |  |
| XXXXX    | Don't Care, Any Change Permitted | Changing, State Unknown                    |  |
|          | Does Not Apply                   | Center Line is High Impedance State(High Z |  |

#### SWITCHING TEST WAVEFORMS





# AC CHARACTERISTICS (TA=-40 °C to 85 °C, VCC=2.7V~3.6V)

| Symbol DESCRIPTION |                                                                                                 | COND                     | CONDITION        |     | 90 | 120 | Unit |    |
|--------------------|-------------------------------------------------------------------------------------------------|--------------------------|------------------|-----|----|-----|------|----|
| tACC               | Address to output delay                                                                         |                          | CE=VIL<br>OE=VIL | MAX | 70 | 90  | 120  | ns |
| tCE                | Chip enable to output delay                                                                     |                          | OE=VIL           | MAX | 70 | 90  | 120  | ns |
| tOE                | Output enable to output delay                                                                   |                          |                  | MAX | 30 | 40  | 50   | ns |
| tDF                | OE High to output float(Note1)                                                                  |                          |                  | MAX | 25 | 30  | 30   | ns |
| tOH                | Output hold time of from the rising Address, $\overline{CE}$ , or $\overline{OE}$ , whichever h |                          |                  | MIN | 0  | 0   | 0    | ns |
| tRC                | Read cycle time (Note 1)                                                                        |                          |                  | MIN | 70 | 90  | 120  | ns |
| tWC                | Write cycle time (Note 1)                                                                       |                          |                  | MIN | 70 | 90  | 120  | ns |
| tCWC               | Command write cycle time(Note 1                                                                 | I)                       |                  | MIN | 70 | 90  | 120  | ns |
| tAS                | Address setup time                                                                              |                          |                  | MIN | 0  | 0   | 0    | ns |
| tAH                | Address hold time                                                                               |                          |                  | MIN | 45 | 45  | 50   | ns |
| tDS                | Data setup time                                                                                 |                          |                  | MIN | 35 | 45  | 50   | ns |
| tDH                | Data hold time                                                                                  |                          |                  | MIN | 0  | 0   | 0    | ns |
| tVCS               | Vcc setup time(Note 1)                                                                          |                          |                  | MIN | 50 | 50  | 50   | ns |
| tCES               | Chip enable setup time                                                                          |                          |                  |     |    |     |      |    |
| tCEH               | Chip enable hold time                                                                           |                          |                  |     |    |     |      |    |
| tOES               | Output enable setup time (Note 1)                                                               |                          |                  | MIN | 0  | 0   | 0    | ns |
| tOEH               | Output enable hold time (Note 1)                                                                | Read                     |                  | MIN | 0  | 0   | 0    | ns |
|                    |                                                                                                 | Toggle &<br>Data Polling |                  | MIN | 10 | 10  | 10   | ns |
| tWES               | WE setup time                                                                                   |                          |                  | MIN | 0  | 0   | 0    | ns |
| tWEH               | WE hold time                                                                                    |                          |                  | MIN | 0  | 0   | 0    | ns |
| tCEP               | CE pulse width                                                                                  |                          |                  | MIN | 35 | 45  | 50   | ns |
| tCEPH              | CE pulse width high                                                                             |                          |                  | MIN | 30 | 30  | 30   | ns |
| tWP                | WE pulse width                                                                                  |                          |                  | MIN | 30 | 45  | 50   | ns |
| tWPH               | WE pulse width high                                                                             |                          |                  | MIN | 30 | 30  | 30   | ns |
| tBAL               | Sector address hold time                                                                        |                          |                  | MAX | 50 | 50  | 50   | us |

Note: 1.Not 100% Tested

2.tr = tf = 5ns



## Fig 1. COMMAND WRITE OPERATION





## **READ/RESET OPERATION**

### Fig 2. READ TIMING WAVEFORMS





## **AC CHARACTERISTICS**

| Parameter | Description                                                                   | Test Setup | All Speed Options | Unit |
|-----------|-------------------------------------------------------------------------------|------------|-------------------|------|
| tREADY1   | RESET PIN Low (During Automatic Algorithms)                                   | MAX        | 20                | us   |
|           | to Read or Write (See Note)                                                   |            |                   |      |
| tREADY2   | RESET PIN Low (NOT During Automatic                                           | MAX        | 500               | ns   |
|           | Algorithms) to Read or Write (See Note)                                       |            |                   |      |
| tRP1      | RESET Pulse Width (During Automatic Algorithms)                               | MIN        | 10                | us   |
| tRP2      | RESET Pulse Width (NOT During Automatic Algorithms                            | s) MIN     | 500               | ns   |
| tRH       | RESET High Time Before Read(See Note)                                         | MIN        | 70                | ns   |
| tRB1      | $RY/\overline{BY}$ Recovery Time(to $\overline{CE}$ , $\overline{OE}$ go low) | MIN        | 0                 | ns   |
| tRB2      | RY/BY Recovery Time(to WE go low)                                             | MIN        | 50                | ns   |
|           |                                                                               |            |                   |      |

Note:Not 100% tested

## Fig 3. RESET TIMING WAVEFORM





#### **ERASE/PROGRAM OPERATION**

## Fig 4. AUTOMATIC CHIP ERASE TIMING WAVEFORM





## Fig 5. AUTOMATIC CHIP ERASE ALGORITHM FLOWCHART











## Fig 7. AUTOMATIC SECTOR ERASE ALGORITHM FLOWCHART





## Fig 8. ERASE SUSPEND/RESUME FLOWCHART





#### Fig 9. AUTOMATIC PROGRAM TIMING WAVEFORMS



## Fig 10. Accelerated Program Timing Diagram





## Fig 11. CE CONTROLLED PROGRAM TIMING WAVEFORM





## Fig 12. AUTOMATIC PROGRAMMING ALGORITHM FLOWCHART





#### SECTOR GROUP PROTECT/CHIP UNPROTECTED

## Fig 13. SECTOR GROUP PROTECT/CHIP UNPROTECTED WAVEFORM (RESET Control)





## Fig 14. SECTOR GROUP PROTECT TIMING WAVEFORM (A9, OE Control)





# Fig 15. SECTOR GROUP PROTECTION ALGORITHM (A9, $\overline{\text{OE}}$ Control)





## Fig 16. CHIP UNPROTECTED TIMING WAVEFORM(A9, OE Control)













#### Fig 18. IN-SYSTEM SECTOR GROUP PROTECT/CHIP UNPROTECTED ALGORITHMS WITH RESET=VID





#### Fig 19. TEMPORARY SECTOR GROUP UNPROTECTED WAVEFORMS





### Fig 20. TEMPORARY SECTOR GROUP UNPROTECTED FLOWCHART



#### Fig 21. SILICON ID READ TIMING WAVEFORM





#### WRITE OPERATION STATUS



## Fig 22. DATA POLLING TIMING WAVEFORMS (DURING AUTOMATIC ALGORITHMS)



## Fig 23. DATA POLLING ALGORITHM



Notes:

1.VA=valid address for programming.

2.Q7 should be rechecked even Q5="1" because Q7 may change simultaneously with Q5.





## Fig 24. TOGGLE BIT TIMING WAVEFORMS (DURING AUTOMATIC ALGORITHMS)



## Fig 25. TOGGLE BIT ALGORITHM



Note:

- 1. Read toggle bit twice to determine whether or not it is toggling.
- 2. Recheck toggle bit because it may stop toggling as Q5 changes to "1".



### Fig 26. Q6 versus Q2





#### ERASE AND PROGRAMMING PERFORMANCE (1)

| PARAMETER             | MIN.    | TYP.(2) | MAX. | UNITS  |
|-----------------------|---------|---------|------|--------|
| Sector Erase Time     |         | 0.7     | 15   | sec    |
| Chip Erase Time       |         | 45      |      | sec    |
| Byte Programming Time |         | 7       | 210  | us     |
| Chip Programming Time |         | 36      | 108  | sec    |
| Erase/Program Cycles  | 100,000 |         |      | Cycles |

Note: 1.Not 100% Tested, Excludes external system level over head. 2.Typical values measured at 25 ℃, 3.3 V.

#### LATCH-UP CHARACTERISTICS

|                                                                               | MIN.   | MAX.       |
|-------------------------------------------------------------------------------|--------|------------|
| Input Voltage with respect to GND on all pins except I/O pins                 | -1.0V  | 13.5V      |
| Input Voltage with respect to GND on all I/O pins                             | -1.0V  | Vcc + 1.0V |
| Current                                                                       | -100mA | +100mA     |
| Includes all pins except Vcc. Test conditions: Vcc = 5.0V, one pin at a time. |        |            |

#### **TSOP PIN CAPACITANCE**

| Parameter Symbol | Parameter Description   | Test Set | ТҮР | MAX | UNIT |
|------------------|-------------------------|----------|-----|-----|------|
| CIN              | Input Capacitance       | VIN=0    | 6   | 7.5 | pF   |
| COUT             | Output Capacitance      | VOUT=0   | 8.5 | 12  | pF   |
| CIN2             | Control Pin Capacitance | VIN=0    | 7.5 | 9   | pF   |

#### Notes:

1. Sampled, not 100% tested.

2. Test conditions TA=25 °C, f=1.0MHz

#### DATA RETENTION

| Parameter                           | Test Conditions | Min | Unit  |
|-------------------------------------|-----------------|-----|-------|
| Minimum Pattern Data Retention Time | 150 <b>℃</b>    | 10  | Years |
|                                     | 125℃            | 20  | Years |



## **ORDERING INFORMATION**

### PLASTIC PACKAGE

| PARTNO.        | ACCESS TIME | <b>OPERATING CURRENT</b> | STANDBY CURRENT | PACKAGE       |
|----------------|-------------|--------------------------|-----------------|---------------|
|                |             | (ns)                     | MAX.(mA)        | MAX. (uA)     |
| MX29LV033TC-70 | 70          | 50                       | 5               | 40 Pin TSOP   |
|                |             |                          |                 | (Normal Type) |
| MX29LV033TC-90 | 90          | 50                       | 5               | 40 Pin TSOP   |
|                |             |                          |                 | (Normal Type) |
| MX29LV033TC-12 | 120         | 50                       | 5               | 40 Pin TSOP   |
|                |             |                          |                 | (Normal Type) |
| MX29LV033TI-70 | 70          | 50                       | 5               | 40 Pin TSOP   |
|                |             |                          |                 | (Normal Type) |
| MX29LV033TI-90 | 90          | 50                       | 5               | 40 Pin TSOP   |
|                |             |                          |                 | (Normal Type) |
| MX29LV033TI-12 | 120         | 50                       | 5               | 40 Pin TSOP   |
|                |             |                          |                 | (Normal Type) |

51



#### PACKAGE INFORMATION





| Dimensions | (inch dir | nensions a | re derived | from the | original | mm dimensions) |
|------------|-----------|------------|------------|----------|----------|----------------|
|------------|-----------|------------|------------|----------|----------|----------------|

| SY   | MBOL | -     |       | 4.0   |       |       |       | 54    | -     | _     | -     | 1.4   | • |
|------|------|-------|-------|-------|-------|-------|-------|-------|-------|-------|-------|-------|---|
|      |      | Α     | A1    | A2    | b     | С     | D     | D1    | E     | е     | L     | L1    | Θ |
|      | Min. | -     | 0.05  | 0.95  | 0.17  | 0.10  | 19.80 | 18.30 | 9.90  |       | 0.50  | 0.70  | 0 |
| mm   | Nom. |       | 0.10  | 1.00  | 0.20  | 0.13  | 20.00 | 18.40 | 10.00 | 0.50  | 0.60  | 0.80  | 5 |
|      | Max. | 1.20  | 0.15  | 1.05  | 0.27  | 0.21  | 20.20 | 18.50 | 10.10 |       | 0.70  | 0.90  | 8 |
|      | Min. | _     | 0.002 | 0.037 | 0.007 | 0.004 | 0.780 | 0.720 | 0.390 |       | 0.020 | 0.028 | 0 |
| Inch | Nom. |       | 0.004 | 0.039 | 0.008 | 0.005 | 0.787 | 0.724 | 0.394 | 0.020 | 0.024 | 0.031 | 5 |
|      | Max. | 0.047 | 0.006 | 0.041 | 0.011 | 0.008 | 0.795 | 0.728 | 0.398 |       | 0.028 | 0.035 | 8 |

| DWG.NO.   | REVISION | REFERENCE |      | REFERENCE |            |  |
|-----------|----------|-----------|------|-----------|------------|--|
| DWG.NO.   | REVISION | JEDEC     | EIAJ |           | ISSUE DATE |  |
| 6110-1606 | 5        | MO-142    |      |           | 09-24-'02  |  |



## **Revision History**

| <b>Revision No.</b> | Description                                                                                     | Page   | Date        |
|---------------------|-------------------------------------------------------------------------------------------------|--------|-------------|
| 1.0                 | 1. To removed "Advanced Information"                                                            | P1     | NOV/21/2002 |
|                     | 2. To modify Package Information                                                                | P51    |             |
|                     | 3. To modify sector erasy timing wavefrom and added tBAL timing in the AC Characteristics table | P24,28 |             |
|                     | 4. To modify the VLKO value from 2.5V to 1.4V                                                   | P22    |             |



# MACRONIX INTERNATIONAL CO., LTD.

HEADQUARTERS: TEL:+886-3-578-6688 FAX:+886-3-563-2888

EUROPE OFFICE: TEL:+32-2-456-8020 FAX:+32-2-456-8021

JAPAN OFFICE: TEL:+81-44-246-9100 FAX:+81-44-246-9105

SINGAPORE OFFICE: TEL:+65-348-8385 FAX:+65-348-8096

TAIPEI OFFICE: TEL:+886-2-2509-3300 FAX:+886-2-2509-2200

MACRONIX AMERICA, INC. TEL:+1-408-453-8088 FAX:+1-408-453-8488

CHICAGO OFFICE: TEL:+1-847-963-1900 FAX:+1-847-963-1909

http://www.macronix.com