

#### 5-V Low-Drop Fixed Voltage Regulator

#### **TLE 4269**

#### **Features**

- Output voltage tolerance ≤ ± 2 %
- 150 mA current capability
- Very low current consumption
- Early warning
- Reset output low down to  $V_{\rm O}$  = 1 V
- Overtemperature protection
- Reverse polarity proof
- Adjustable reset threshold
- Very low drop voltage
- Wide temperature range
- Integrated pull up resistor at logic outputs

| Туре        | Ordering Code       | Package     |
|-------------|---------------------|-------------|
| TLE 4269 G  | Q67006-A9173-A201K5 | P-DSO-8-3   |
| TLE 4269 GM | Q67006-A9288-A201K5 | P-DSO-14-8  |
| TLE 4269 GL | Q67006-A9192-C703   | P-DSO-20-17 |



### **Functional Description**

This device an automotive suited voltage regulator with a fixed 5-V output. The maximum operating voltage is 45 V. The output is able to drive 150 mA load. It is short circuit protected and the thermal shutdown switches the













Figure 1 Pin Configuration (top view)

### **Pin Definitions and Functions (TLE 4269 G)**

| Pin No. | Symbol | Function                                                                                                                                   |
|---------|--------|--------------------------------------------------------------------------------------------------------------------------------------------|
| 1       | I      | Input; block to GND directly at the IC with a ceramic capacitor.                                                                           |
| 2       | SI     | Sense Input; if not needed connect to Q.                                                                                                   |
| 3       | RADJ   | Reset Threshold Adjust; if not needed connect to GND.                                                                                      |
| 4       | D      | Reset Delay; to select delay time, connect to GND via capacitor.                                                                           |
| 5       | GND    | Ground                                                                                                                                     |
| 6       | RO     | Reset Output; the open-collector output is internally linked to Q via a 20 k $\Omega$ pull-up resistor. Keep open, if not needed.          |
| 7       | so     | Sense Output; the open-collector output is internally linked to the output via a 20 k $\Omega$ pull-up resistor. Keep open, if not needed. |
| 8       | Q      | <b>5-V Output</b> ; connect to GND with a 10 μF capacitor, ESR < 10 $\Omega$ .                                                             |





Figure 2 Pin Configuration (top view) (cont'd)

### Pin Definitions and Functions (TLE 4269 GM)

| Pin No.    | Symbol | Function                                                                                                                           |
|------------|--------|------------------------------------------------------------------------------------------------------------------------------------|
| 1          | RADJ   | Reset Threshold Adjust; if not needed connect to GND.                                                                              |
| 2          | D      | Reset Delay; to select delay time; connect to GND via capacitor.                                                                   |
| 3, 4, 5, 6 | GND    | Ground                                                                                                                             |
| 7          | RO     | Reset Output; open-collector output, internally connected to Q via a pull-up resistor of 20 k $\Omega$ . Keep open, if not needed. |
| 8          | SO     | Sense Output; open-collector output, internally connected to Q via a 20 k $\Omega$ pull-up resistor. Keep open, if not needed.     |
| 9          | Q      | <b>5-V Output</b> ; connect to GND with a 10 $\mu$ F capacitor, ESR < 10 $\Omega$ .                                                |
| 10, 11, 12 | GND    | Ground                                                                                                                             |
| 13         | I      | Input; block to GND directly at the IC with a ceramic capacitor.                                                                   |
| 14         | SI     | Sense Input; if not needed connect to Q.                                                                                           |





Figure 3 Pin Configuration (top view) (cont'd)

### Pin Definitions and Functions (TLE 4269 GL)

| Pin No.    | Symbol | Function                                                                                                                                   |
|------------|--------|--------------------------------------------------------------------------------------------------------------------------------------------|
| 1          | RADJ   | Reset Threshold Adjust; if not needed connect to ground.                                                                                   |
| 2          | D      | Reset Delay; to select delay time, connect to GND via external capacitor.                                                                  |
| 4-7, 14-17 | GND    | Ground                                                                                                                                     |
| 10         | RO     | Reset Output; the open-collector output is internally linked to Q via a 20 k $\Omega$ pull-up resistor. Keep open, if not needed.          |
| 11         | SO     | Sense Output; the open-collector output is internally linked to the output via a 20 k $\Omega$ pull-up resistor. Keep open, if not needed. |
| 12         | Q      | <b>Output;</b> connect to GND with a 10 μF capacitor, ESR < 10 $\Omega$ .                                                                  |
| 19         | I      | Input; block directly at the IC by a ceramic capacitor.                                                                                    |
| 20         | SI     | Sense Input; if not needed connect to Q.                                                                                                   |



#### **Circuit Description**

The control amplifier compares a reference voltage, made highly accurate by resistance balancing, with a voltage proportional to the output voltage and drives the base of the series PNP transistor via a buffer. Saturation control as a function of the load current prevents any over-saturation of the power element.

The reset output RO is in high-state if the voltage on the delay capacitor  $C_{\rm D}$  is greater or equal  $V_{\rm UD}$ . The delay capacitor  $C_{\rm D}$  is charged with the current  $I_{\rm D}$  for output voltages greater than the reset threshold  $V_{\rm RT}$ . If the output voltage gets lower than  $V_{\rm RT}$  ('reset condition') a fast discharge of the delay capacitor  $C_{\rm D}$  sets in and as soon as  $V_{\rm D}$  gets lower than  $V_{\rm LD}$  the reset output RO is set to low-level.

The time gap for the delay capacitor discharge is the reset reaction time  $t_{RR}$ .

The reset threshold  $V_{\rm RT}$  can be decreased via an external voltage divider connected to the pin RADJ. In this case the reset condition is reached if  $V_{\rm Q} < V_{\rm RT}$  and  $V_{\rm RADJ} < V_{\rm RAQDJ,\,TH}$ . Dimensioning the voltage divider (see **Figure 5**) according to

$$V_{\text{THRES}} = V_{\text{RADJ,TH}} \times (R_{\text{ADJ1}} + R_{\text{ADJ2}}) / R_{\text{ADJ2}},$$

the reset threshold can be decreased down to 3.5 V. If the reset-adjust-option is not needed the RADJ-pin should be connected to GND causing the reset threshold to go to its default value (typ. 4.65 V).

A built in comparator compares the signal of the pin SI, normally fed by a voltage divider from the input voltage, with the reference and gives an early warning on the pin SO. It is also possible to superwise another voltage e.g. of a second regulator, or to build a watchdog circuit with few external components.

#### **Application Description**

The input capacitor  $C_{\rm l}$  is necessary for compensating line influences. Using a resistor of approx. 1  $\Omega$  in series with  $C_{\rm l}$ , the oscillating circuit consisting of input inductivity and input capacitance can be damped. The output capacitor  $C_{\rm Q}$  is necessary for the stability of the regulating circuit. Stability is guaranteed at values  $\geq$  10  $\mu$ F and an ESR  $\leq$  10  $\Omega$  within the operating temperature range. For small tolerances of the reset delay the spread of the capacitance of the delay capacitor and its temperature coefficient should be noted.

Data Sheet Rev. 2.3 5 2001-06-29





Figure 4 Block Diagram



### **Absolute Maximum Ratings**

 $T_{\rm i}$  = -40 to 150 °C

| Parameter       | Symbol            | Limi  | t Values | Unit | Notes            |
|-----------------|-------------------|-------|----------|------|------------------|
|                 |                   | min.  | max.     |      |                  |
| Input           |                   |       |          |      |                  |
| Input voltage   | $V_{ m I}$        | - 40  | 45       | V    | -                |
| Input current   | $I_{\mathrm{I}}$  | _     | _        | _    | internal limited |
| Sense Input     |                   |       |          |      |                  |
| Input voltage   | $V_{\mathtt{SI}}$ | - 40  | 45       | V    | -                |
| Input current   | $I_{ m SI}$       | 1     | 1        | mA   | -                |
| Reset Threshold |                   |       |          |      |                  |
| Voltage         | $V_{RADJ}$        | - 0.3 | 7        | V    | _                |
| Current         | $I_{RADJ}$        | - 10  | 10       | mA   | _                |
| Reset Delay     |                   |       |          |      |                  |
| Voltage         | $V_{D}$           | - 0.3 | 7        | V    | -                |
| Current         | $I_{D}$           | _     | _        | _    | internal limited |
| Ground          |                   |       |          |      |                  |
| Current         | $I_{GND}$         | 50    | _        | mA   | _                |
| Reset Output    | ·                 |       |          | •    |                  |
| Voltage         | $V_{R}$           | - 0.3 | 7        | V    | _                |
| Current         | $I_{R}$           | _     | _        | _    | internal limited |



### **Absolute Maximum Ratings** (cont'd) $T_1 = -40$ to 150 °C

| Parameter            | Symbol      | Limi  | t Values        | Unit              | Notes                                   |  |
|----------------------|-------------|-------|-----------------|-------------------|-----------------------------------------|--|
|                      |             | min.  | max.            |                   |                                         |  |
| Sense Output         |             |       |                 |                   |                                         |  |
| Voltage              | $V_{SO}$    | - 0.3 | 7               | V                 | _                                       |  |
| Current              | $I_{SO}$    | _     | _               | _                 | internal limited                        |  |
| 5-V Output           |             |       |                 |                   |                                         |  |
| Output voltage       | $V_{Q}$     | - 0.5 | 7               | V                 | _                                       |  |
| Output current       | $I_{Q}$     | - 10  | _               | mA                | _                                       |  |
| Temperature          |             |       |                 |                   |                                         |  |
| Junction temperature | $T_{\rm j}$ | _     | 150             | °C                | _                                       |  |
| Storage temperature  | $T_{Stg}$   | - 50  | 150             | °C                | _                                       |  |
| Operating Range      |             |       |                 |                   |                                         |  |
| Input voltage        | $V_{ m I}$  | _     | 45              | V                 | -                                       |  |
| Junction temperature | $T_{ m j}$  | - 40  | 150             | °C                | _                                       |  |
| Thermal Data         |             |       |                 |                   |                                         |  |
| Junction-ambient     | $R_{thja}$  | _     | 200<br>70<br>70 | K/W<br>K/W<br>K/W | P-DSO-8-3<br>P-DSO-14-8<br>P-DSO-20-17  |  |
| Junction-pin         | $R_{thjp}$  | _     | 30<br>30        | K/W<br>K/W        | P-DSO-14-8 <sup>1)</sup><br>P-DSO-20-17 |  |

<sup>1)</sup> Measured to Pin 4



### Characteristics

 $V_{\rm I}$  = 13.5 V;  $T_{\rm j}$  = – 40 °C <  $T_{\rm j}$  < 125 °C

| Parameter                                    | Symbol                      | Limit Values |      |      | Unit | Measuring                                                   |
|----------------------------------------------|-----------------------------|--------------|------|------|------|-------------------------------------------------------------|
|                                              |                             | min.         | typ. | max. |      | Condition                                                   |
| Output voltage                               | $V_{Q}$                     | 4.90         | 5.00 | 5.10 | V    | 1 mA $\leq I_{Q} \leq$ 100 mA<br>6 V $\leq V_{I} \leq$ 16 V |
| Current limit                                | $I_{Q}$                     | 150          | 200  | 500  | mA   | _                                                           |
| Current consumption; $I_{q} = I_{l} - I_{Q}$ | $I_{q}$                     | -            | 240  | 300  | μΑ   | $I_{\rm Q} \le$ 1 mA, $T_{\rm j} <$ 85 °C                   |
| Current consumption; $I_{q} = I_{l} - I_{Q}$ | $I_{q}$                     | _            | 250  | 700  | μΑ   | $I_{\rm Q}$ = 10 mA                                         |
| Current consumption; $I_{q} = I_{l} - I_{Q}$ | $I_{q}$                     | _            | 2    | 8    | mA   | $I_{\rm Q}$ = 50 mA                                         |
| Drop voltage                                 | $V_{dr}$                    | _            | 0.25 | 0.5  | V    | $I_{\rm Q}$ = 100 mA <sup>1)</sup>                          |
| Load regulation                              | $\Delta V_{Q}$              | _            | 10   | 30   | mV   | $I_{\rm Q}$ = 5 mA to 100 mA                                |
| Line regulation                              | $\Delta V_{Q}$              | _            | 10   | 40   | mV   | $V_{\rm I}$ = 6 V to 26 V $I_{\rm Q}$ = 1 mA                |
| Reset Generator                              |                             |              | •    |      |      |                                                             |
| Switching threshold                          | $V_{RT}$                    | 4.50         | 4.65 | 4.80 | V    | _                                                           |
| Reset adjust switching threshold             | $V_{RADJ,TH}$               | 1.26         | 1.35 | 1.44 | V    | V <sub>Q</sub> > 3.5 V                                      |
| Reset pull up                                | _                           | 10           | 20   | 40   | kΩ   | _                                                           |
| Saturation voltage                           | $V_{RO,SAT}$                | _            | 0.1  | 0.4  | V    | R <sub>intern</sub>                                         |
| Upper delay switching threshold              | $V_{\sf UD}$                | 1.4          | 1.8  | 2.2  | V    | _                                                           |
| Lower delay switching threshold              | $V_{LD}$                    | 0.3          | 0.45 | 0.60 | V    | _                                                           |
| Saturation voltage delay capacitor           | $V_{	extsf{D},	extsf{SAT}}$ | -            | _    | 0.1  | V    | $V_{\rm Q} < V_{\rm RT}$                                    |



### **Characteristics** (cont'd)

 $V_1 = 13.5 \text{ V}; T_j = -40 \text{ °C} < T_j < 125 \text{ °C}$ 

|                | min.           | typ.              | max.                 |                        | Condition                     |
|----------------|----------------|-------------------|----------------------|------------------------|-------------------------------|
|                | 1              | ] - <del>-</del>  | IIIax.               |                        |                               |
| $I_{D}$        | 3.0            | 6.5               | 9.5                  | μΑ                     | $V_{\rm D}$ = 1 $V$           |
| t <sub>d</sub> | 17             | 28                | _                    | ms                     | $C_{\rm D} = 100 \; {\rm nF}$ |
| t <sub>t</sub> | _              | 1                 | _                    | μs                     | $C_{\rm D} = 100 \; {\rm nF}$ |
|                | t <sub>d</sub> | t <sub>d</sub> 17 | t <sub>d</sub> 17 28 | t <sub>d</sub> 17 28 - | t <sub>d</sub> 17 28 – ms     |

### **Input Voltage Sense**

|                             | •                    |      |      | 1    |    |                                                                 |
|-----------------------------|----------------------|------|------|------|----|-----------------------------------------------------------------|
| Sense threshold high        | $V_{\sf SI,\; high}$ | 1.24 | 1.31 | 1.38 | V  | _                                                               |
| Sense threshold low         | $V_{ m SI,\ low}$    | 1.16 | 1.20 | 1.28 | V  | _                                                               |
| Sense output<br>low voltage | $V_{ m SO,low}$      | _    | 0.1  | 0.4  | V  | $V_{\rm SI}$ < 1.20 V;<br>$V_{\rm Q}$ > 3 V<br>$R_{\rm intern}$ |
| Sense pull up               | _                    | 10   | 20   | 40   | kΩ | _                                                               |
| Sense input current         | $I_{SI}$             | - 1  | 0.1  | 1    | μΑ | -                                                               |

 $<sup>^{1)}</sup>$  Drop voltage =  $V_{\rm I}$  –  $V_{\rm Q}$  measured when the output voltage has dropped 100 mV from the nominal value obtained at 13.5 V input.





Figure 5 Measuring Circuit



Figure 6 Reset Timing Diagram





Figure 7 Sense Timing Diagram



# Charge Current $I_D$ versus Temperature $T_i$



# Switching Voltage $V_{\rm UD}$ and $V_{\rm LD}$ versus Temperature $T_{\rm i}$



# Drop Voltage $V_{\rm dr}$ versus Output Current $I_{\rm Q}$



# Reset Adjust Switching Threshold $V_{\mathsf{RADJ,TH}}$ versus Temperature $T_{\mathsf{i}}$





# Current Consumption $I_{\rm Q}$ versus Input Voltage $V_{\rm I}$



# Output Voltage $V_{\rm Q}$ versus Input Voltage $V_{\rm I}$



# Sense Threshold $V_{si}$ versus Temperature $T_i$



# Output Voltage $V_{\rm Q}$ versus Temperature $T_{\rm j}$





# Output Current $I_{\rm Q}$ versus Input Voltage $V_{\rm I}$



# Current Consumption $I_{\rm q}$ versus Output Current $I_{\rm Q}$



# Current Consumption $I_{\rm q}$ versus Output Current $I_{\rm Q}$





### **Package Outlines**



#### **Sorts of Packing**

Package outlines for tubes, trays etc. are contained in our Data Book "Package Information"

SMD = Surface Mounted Device

Dimensions in mm



### P-DSO-8-3 (SMD) (Plastic Dual Small Outline)



1) Does not include plastic or metal protrusion of 0.15 max. per side

#### **Sorts of Packing**

Package outlines for tubes, trays etc. are contained in our Data Book "Package Information"

SMD = Surface Mounted Device

Dimensions in mm



### P-DSO-20-17 (SMD)

(Plastic Dual Small Outline)



- 1) Does not include plastic or metal protrusions of 0.15 max per side
- 2) Does not include dambar protrusion of 0.05 max per side

#### **Sorts of Packing**

Package outlines for tubes, trays etc. are contained in our Data Book "Package Information"

SMD = Surface Mounted Device

Dimensions in mm



#### Edition 2001-06-29

Published by Infineon Technologies AG, St.-Martin-Strasse 53, D-81541 München

© Infineon Technologies AG1999. All Rights Reserved.

#### Attention please!

The information herein is given to describe certain components and shall not be considered as warranted characteristics.

Terms of delivery and rights to technical change reserved.

We hereby disclaim any and all warranties, including but not limited to warranties of non-infringement, regarding circuits, descriptions and charts stated herein.

Infineon Technologies is an approved CECC manufacturer.

#### Information

For further information on technology, delivery terms and conditions and prices please contact your nearest Infineon Technologies Office in Germany or our Infineon Technologies Representatives worldwide (see address list).

#### Warnings

Due to technical requirements components may contain dangerous substances. For information on the types in question please contact your nearest Infineon Technologies Office.

Infineon Technologies Components may only be used in life-support devices or systems with the express written approval of Infineon Technologies, if a failure of such components can reasonably be expected to cause the failure of that life-support device or system, or to affect the safety or effectiveness of that device or system. Life support devices or systems are intended to be implanted in the human body, or to support and/or maintain and sustain and/or protect human life. If they fail, it is reasonable to assume that the health of the user or other persons may be endangered.