### **PRELIMINARY** # Am29F080 8 Megabit (1,048,576 x 8-Bit) CMOS 5.0 Volt-only, Sector Erase Flash Memory Advanced Micro Devices ### DISTINCTIVE CHARACTERISTICS - 5.0 Volt ± 10% for read and write operations - Minimizes system level power requirements - Compatible with JEDEC-standards - Pinout and software compatible with single-power-supply Flash - Superior inadvertent write protection - Package Options - 40-pin TSOP - 44-pin PSOP - Minimum 100,000 write/erase cycles guaranteed - High performance - 85 ns maximum access time - Sector erase architecture - Uniform sectors of 64 Kbytes each - Any combination of sectors can be erased. Also supports full chip erase - Group sector protection - Hardware method that disables any combination of sector groups from write or erase operations (a sector group consists of 2 adjacent sectors of 64 Kbytes each) - **■** Embedded Erase Algorithms - Automatically pre-programs and erases the chip or any sector ### ■ Embedded Program Algorithms - Automatically programs and verifies data at specified address - Data Polling and Toggle Bit feature for detection of program or erase cycle completion - Ready/Busy output (RY/BY) - Hardware method for detection of program or erase cycle completion - Erase Suspend/Resume - Supports reading or programming data to a sector not being erased - Low power consumption - 30 mA maximum active read current - 60 mA maximum program/erase current - Enhanced power management for standby mode - <1 μA typical standby current</p> - -- Standard access time from standby mode - Hardware RESET pin - Resets internal state machine to the read mode ### **GENERAL DESCRIPTION** The Am29F080 is an 8 Mbit, 5.0 Volt-only Flash memory organized as 1 Megabyte of 8 bits. The 1 Mbyte of data is divided into 16 sectors of 64 Kbytes for flexible erase capability. The 8 bits of data will appear on DQ0–DQ7. The Am29F080 is offered in a 40-pin TSOP, or 44-pin PSOP package. This device is designed to be programmed in-system with the standard system 5.0 Volt $V_{\rm CC}$ supply. 12.0 Volt $V_{\rm PP}$ is not required for program or erase operations. The device can also be reprogrammed in standard EPROM programmers. The standard Am29F080 offers access times of 85 ns, 90 ns, 120 ns, and 150 ns allowing operation of high-speed microprocessors without wait states. To eliminate bus contention the device has separate chip enable $(\overline{CE})$ , write enable $(\overline{WE})$ , and output enable $(\overline{OE})$ controls. The Am29F080 is entirely command set compatible with the JEDEC single-power-supply Flash standard. Commands are written to the command register using standard microprocessor write timings. Register contents serve as input to an internal state-machine which controls the erase and programming circuitry. Write cycles also internally latch addresses and data needed for the programming and erase operations. Reading data out of the device is similar to reading from 12.0 Volt Flash or conventional EPROM devices. # **GENERAL DESCRIPTION (continued)** The Am29F080 is programmed by executing the program command sequence. This will invoke the Embedded Program Algorithm which is an internal algorithm that automatically times the program pulse widths and verifies proper cell margin. Erase is accomplished by executing the erase command sequence. This will invoke the Embedded Erase Algorithm which is an internal algorithm that automatically preprograms the array if it is not already programmed before executing the erase operation. During erase, the device automatically times the erase pulse widths and verifies proper cell margin. This device also features a sector erase architecture. This allows for sectors of memory to be erased and reprogrammed without affecting the data contents of other sectors. A sector is typically erased and verified within one second. The Am29F080 is erased when shipped from the factory. The Am29F080 device also features hardware sector group protection. This feature will disable both program and erase operations in any combination of eight sector groups of memory. A sector group consists of two adjacent sectors grouped in the following pattern: sectors 0–1, 2–3, 4–5, 6–7, 8–9, 10–11, 12–13, and 14–15. AMD has implemented an Erase Suspend feature that enables the user to put erase on hold for any period of time to read data from, or program data to, a sector that was not being erased. Thus, true background erase can be achieved. The device features single 5.0 Volt power supply operation for both read and write functions. Internally generated and regulated voltages are provided for the program and erase operations. A low Vcc detector automatically inhibits write operations during power transitions. The end of program or erase is detected by the RY/BY pin, Data Polling of DQ7, or by the Toggle Bit I (DQ6). Once the end of a program or erase cycle has been completed, the device automatically resets to the read mode. The Am29F080 also has a hardware RESET pin. When this pin is driven low, execution of any Embedded Program Algorithm or Embedded Erase Algorithm will be terminated. The internal state machine will then be reset into the read mode. The RESET pin may be tied to the system reset circuitry. Therefore, if a system reset occurs during the Embedded Program Algorithm or Embedded Erase Algorithm, the device will be automatically reset to the read mode and will leave erroneous data stored in the address locations being operated on. These locations will need re-writing after the Reset. Resetting the device will enable the system's microprocessor to read the boot-up firmware from the Flash memory. AMD's Flash technology combines years of Flash memory manufacturing experience to produce the highest levels of quality, reliability and cost effectiveness. The Am29F080 memory electrically erases all bits within a sector simultaneously via Fowler-Nordheim tunneling. The bytes are programmed one byte at a time using the EPROM programming mechanism of hot electron injection. ### Flexible Sector-Erase Architecture - Sixteen 64 Kbyte sectors - Eight sector groups each of which consists of 2 adjacent sectors in the following pattern: sectors 0–1, 2–3, 4–5, 6–7, 8–9, 10–11, 12–13, and 14–15 - Individual-sector or multiple-sector erase capability - Sector group protection is user-definable | _ | | AFFEED ) Secto | | |------|------------------|----------------|----| | SA15 | 64 Kbyte | Groun | | | SA14 | 64 Kbyte | ODFFFFN J 7 | - | | SA13 | 64 Kbyte | 0CFFFFh | | | SA12 | 64 Kbyte | 0BFFFFh | | | | | 0AFFFFh | | | į. | | 09FFFFh | | | | | 08FFFFh | | | - 1 | 16 Sectors Total | 07FFFFh | | | Ì | | 06FFFFh | | | | | 05FFFFh | | | | | 04FFFFh | | | 1 | | 03FFFFh | | | SA3 | 64 Kbyte | 02FFFFh | | | SA2 | 64 Kbyte | 01FFFFh | | | SA1 | 64 Kbyte | OOFFFFh \ Sect | or | | SAO | 64 Kbyte | 000000h Grou | цр | | • | | 00000011 > 0 | | 19643A-1 ### **PRODUCT SELECTOR GUIDE** | Family Part No. | | Am | 129F080 | | |---------------------------------------|-----|-----|---------|------| | Ordering Part No: Vcc = 5.0 Volt ± 5% | -85 | | | | | Vcc = 5 0 Volt ± 10% | | -90 | -120 | -150 | | Max Access Time (ns) | 85 | 90 | 120 | 150 | | CE (E) Access (ns) | 85 | 90 | 120 | 150 | | OE (G) Access (ns) | 40 | 40 | 50 | 75 | ### **BLOCK DIAGRAM** # CONNECTION DIAGRAMS ### **8-Mbit Pinout** Standard TSOP Reverse TSOP 19643A-3 \*\* وييت 19643A-3 ### PIN CONFIGURATION A0-A19 = 20 Addresses $\overline{CE} = \text{Chip Enable}$ DQ0-DQ7 = 8 Data Inputs/Outputs NC = Pin Not Connected Internally OE = Output Enable RESET = Hardware Reset Pin, Active Low RY/BY = Ready/BUSY Output Vcc = +5.0 Volt Single-Power Supply (±10% for -90, -120, -150) or (±5% for -85) Vss = Device Ground WE = Write Enable ### LOGIC SYMBOL # ORDERING INFORMATION Standard Products AMD standard products are available in several packages and operating ranges. The order number (Valid Combination) is formed by a combination of: | Valid Co | mbinations | |--------------|-------------------------------------------------| | AM29F080-85 | EC, FC, SC | | AM29F080-90 | EC, FC, SC | | AM29F080-120 | EC, EI, FC, FI, EE, | | AM29F080-150 | EEB, EIB, FE, FEB, FIB,<br>SC, SI, SE, SEB, SIB | ### **Valid Combinations** Valid Combinations list configurations planned to be supported in volume for this device. Consult the local AMD sales office to confirm availability of specific valid combinations and to check on newly released combinations. ### Table 1. Am29F080 User Bus Operations | Operation | CE | ŌĒ · | WE | A0 | <b>A</b> 1 | <b>A</b> 6 | <b>A</b> 9 | DQ0-DQ7 | RESET | |----------------------------------|----|------|----|----|------------|------------|------------|---------|-------| | Autoselect, AMD Manuf. Code (1) | L | L | Н | L | L | L | aıV | Code | Н | | Autoselect Device Code (1) | L | L | Н | Н | L | L | ViD | Code | Н | | Read | L | | Х | A0 | A1 | A6 | A9 | Dout | Н | | Standby | Н | Х | X | Х | Х | Х | Х | HIGH Z | Н | | Output Disable | L | Н | Н | Х | Х | Х | Х | HIGH Z | Н | | Write | L | Н | L | A0 | A1 | A6 | A9 | Din | Н | | Verify Sector Group Protect (2) | L | L | Н | L | Н | L | ViD | Code | Н | | Temporary Sector Group Unprotect | X | X | X | X | Х | X | Х | Х | VID | | Hardware Reset/Standby | X | X | X | X | Х | X | Х | HIGH Z | L | ### Legend: L = logic 0, H = logic 1, X = Don't Care. See DC Characteristics for voltage levels. ### Notes - Manufacturer and device codes may also be accessed via a command register write sequence. Refer to Table 5. - 2. Refer to the section on Sector Group Protection. ### **Read Mode** The Am29F080 has two control functions which must be satisfied in order to obtain data at the outputs. $\overline{CE}$ is the power control and should be used for device selection. $\overline{OE}$ is the output control and should be used to gate data to the output pins if the device is selected. Address access time (tacc) is equal to the delay from stable addresses to valid output data. The chip enable access time (tce) is the delay from stable addresses and stable $\overline{\text{CE}}$ to valid data at the output pins. The output enable access time is the delay from the falling edge of $\overline{\text{OE}}$ to valid data at the output pins (assuming the addresses have been stable for at least tacc—toe time). ### Standby Mode There are two ways to implement the standby mode on the Am29F080 device, one using both the $\overline{\text{CE}}$ and $\overline{\text{RESET}}$ pins; the other via the $\overline{\text{RESET}}$ pin only. When using both pins, a CMOS standby mode is achieved with $\overline{\text{CE}}$ and $\overline{\text{RESET}}$ inputs both held at $Vcc\pm0.3$ V. Under this condition the current is typically reduced to less than 1 $\mu$ A. A TTL standby mode is achieved with $\overline{\text{CE}}$ and $\overline{\text{RESET}}$ pins held at V<sub>IH</sub>. Under this condition the current is typically reduced to 200 $\mu$ A. The device can be read with standard access time ( $t_{\text{CE}}$ ) from either of these standby modes. When using the $\overline{RESET}$ pin only, a CMOS standby mode is achieved with $\overline{RESET}$ input held at $V_{SS}\pm0.3$ V ( $\overline{CE}=$ don't care). Under this condition the current is typically reduced to less than 1 $\mu$ A. A TTL standby mode is achieved with $\overline{RESET}$ pin held at $V_{IL}$ ( $\overline{CE}=$ don't care). Under this condition the current is typically reduced to less than 200 $\mu$ A. Once the $\overline{RESET}$ pin is taken high, the device requires 500 ns of wake up time before outputs are valid for read access. In the standby mode the outputs $\underline{\text{are}}$ in the high impedance state, independent of the $\overline{\text{OE}}$ input. ### **Output Disable** With the $\overline{\text{OE}}$ input at a logic high level (V<sub>IH</sub>), output from the device is disabled. This will cause the output pins to be in a high impedance state. ### **Autoselect** The autoselect mode allows the reading of a binary code from the device and will identify its manufacturer and type. This mode is intended for use by programming equipment for the purpose of automatically matching the device to be programmed with its corresponding programming algorithm. This mode is functional over the entire temperature range of the device. To activate this mode, the programming equipment must force V<sub>ID</sub> (11.5 V to 12.5 V) on address pin A9. Two identifier bytes may then be sequenced from the device outputs by toggling address A0 from VIL to VIH. All addresses are don't cares except A0, A1, and A6 (see Table 2). The manufacturer and device codes may also be read via the command register, for instances when the Am29F080 is erased or programmed in a system without access to high voltage on the A9 pin. The command sequence is illustrated in Table 5 (see Autoselect Command Sequence). Byte 0 (A0 = V<sub>IL</sub>) represents the manufacturer's code (AMD=01H) and byte 1 (A0 = $V_{IH}$ ) the device identifier code for Am29F080 = D5H. These two bytes are given in the table below. All identifiers for manufacturer and device will exhibit odd parity with DQ7 defined as the parity bit. In order to read the proper device codes when executing the Autoselect, A1 must be Vil (see Table 2). The autoselect mode also facilitates the determination of sector group protection in the system. By performing a read operation at the address location XX02H with the higher order address bits A17, A18, and A19 set to the desired sector group address, the device will return 01H for a protected sector group and 00H for a non-protected sector group. Table 2. Am29F080 Sector Protection Verify Autoselect Codes | Туре | A | 17 to A | 19 | A6 | A1 | A0 | Code<br>(HEX) | DQ7 | DQ6 | DQ5 | DQ4 | DQ3 | DQ2 | DQ1 | DQ0 | |-------------------------|--------|---------|-------|-----|-----------------|-----|---------------|-----|-----|-----|-----|-----|-----|-----|-----| | Manufacturer Code-AMD | Х | Х | Х | VIL | VIL | VIL | 01H | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | | Am29F080 Device | Х | X | Х | Vil | V <sub>iL</sub> | Vін | D5H | 1 | 1 | 0 | 1 | 0 | 1 | 0 | 1 | | Sector Group Protection | Sector | r Grou | Addr. | VIL | VIH | VIL | 01H* | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | <sup>\*</sup>Outputs 01H at protected sector addresses Table 3. Sector Address Table | | A19 | A18 | A17 | A16 | Address Range | |------|-----|-----|-----|-----|-----------------| | SA0 | 0 | 0 | 0 | 0 | 000000h00FFFFh | | SA1 | 0 | 0 | 0 | 1 | 010000h01FFFFh | | SA2 | 0 | 0 | 1 | 0 | 020000h-02FFFFh | | SA3 | 0 | 0 | 1 | 1 | 030000h-03FFFFh | | SA4 | 0 | 1 | 0 | 0 | 040000h-04FFFFh | | SA5 | 0 | 1 | 0 | 1 | 050000h-05FFFFh | | SA6 | 0 | 1 | 1 | 0 | 060000h-06FFFFh | | SA7 | 0 | 1 | 1 | 1 | 070000h-07FFFh | | SA8 | 1 | 0 | 0 | 0 | 080000h-08FFFFh | | SA9 | 1 | 0 | 0 | 1 | 090000h-09FFFFh | | SA10 | 1 | 0 | 1 | 0 | 0A0000h-0AFFFFh | | SA11 | 1 | 0 | 1 | 1 | 0B0000h-0BFFFFh | | SA12 | 1 | 1 | 0 | 0 | 0C0000h-0CFFFFh | | SA13 | 1 | 1 | 0 | 1 | 0D0000h0DFFFFh | | SA14 | 1 | 1 | 1 | 0 | 0E0000h-0EFFFh | | SA15 | 1 | 1 | 1 | 1 | 0F0000h-0FFFFh | **Table 4. Sector Group Addresses** | | A19 | A18 | A17 | Sectors | |------|-----|-----|-----|-----------| | SGA0 | 0 | 0 | 0 | SA0-SA1 | | SGA1 | 0 | 0 | 1 | SA2-SA3 | | SGA2 | 0 | 1 | 0 | SA4-SA5 | | SGA2 | 0 | 1 | 1 | SA6-SA7 | | SGA4 | 1 | 0 | 0 | SA8-SA9 | | SGA5 | 1 | 0 | 1 | SA10-SA11 | | SGA6 | 1 | 1 | 0 | SA12-SA13 | | SGA7 | 1 | 1 | 1 | SA14-SA15 | ### Write Device erasure and programming are accomplished via the command register. The contents of the register serve as inputs to the internal state machine. The state machine outputs dictate the function of the device. The command register itself does not occupy any addressable memory location. The register is a latch used to store the commands, along with the address and data information needed to execute the command. The command register is written to by bringing $\overline{WE}$ to $V_{IL}$ , while $\overline{CE}$ is at $V_{IL}$ and $\overline{OE}$ is at $V_{IH}$ . Addresses are latched on the falling edge of $\overline{WE}$ or $\overline{CE}$ , whichever happens later; while data is latched on the rising edge of $\overline{WE}$ or $\overline{CE}$ , whichever happens first. Standard microprocessor write timings are used. Refer to AC Write Characteristics and the Erase/Programming Waveforms for specific timing parameters. ### **Sector Group Protection** The Am29F080 features hardware sector group protection. This feature will disable both program and erase operations in any combination of eight sector groups of memory. Each sector group consists of two adjacent sectors grouped in the following pattern: sectors 0–1, 2–3, 4–5, 6–7, 8–9, 10–11, 12–13, 14–15 (see Table 4). The sector group protect feature is enabled using programming equipment at the user's site. The device is shipped with all sector groups unprotected. Alternatively, AMD may program and protect sector groups in the factory prior to shipping the device (AMD's ExpressFlash Service). It is possible to determine if a sector group is protected in the system by writing an Autoselect command. Performing a read operation at the address location XX02H, where the higher order address bits A17, A18, and A19 is the desired sector group address, will produce a logical "1" at DQ0 for a protected sector group. See Table 2 for Autoselect codes. ### **Temporary Sector Group Unprotect** This feature allows temporary unprotection of previously protected sector groups of the Am29F080 device in order to change data in-system. The Sector Group Unprotect mode is activated by setting the RESET pin to high voltage (12 V). During this mode, formerly protected sector groups can be programmed or erased by selecting the sector group addresses. Once the 12 V is taken away from the RESET pin, all the previously protected sector groups will be protected again. Refer to Figures 15 and 16. ### **Command Definitions** Device operations are selected by writing specific address and data sequences into the command register. Writing incorrect address and data values or writing them in the improper sequence will reset the device to the read mode. Table 5 defines the valid register command sequences. Note that the Erase Suspend (B0H) and Erase Resume (30H) commands are valid only while the Sector Erase operation is in progress. Moreover, both Reset/Read commands are functionally equivalent, resetting the device to the read mode. ### Table 5. Am29F080 Command Definitions (Notes 1-5) | Command<br>Sequence | Bus<br>Write<br>Cycles | Write Write C | | | | | | Fourth Bus<br>Read/Write Cycle | | Fifth Bus<br>Write Cycle | | Sixth Bus<br>Write Cycle | | |---------------------|------------------------|---------------|------|-------|------|-------|------|--------------------------------|----------|--------------------------|------|--------------------------|------| | Read/Reset | Req'd | Addr | Data | Addr | Data | Addr | Data | Addr | Data | Addr | Data | Addr | Data | | Reset/Read | 1 | XXXXH | FOH | | | | | | | | | | | | Reset/Read | 3 | 5555H | AAH | 2AAAH | 55H | 5555H | FOH | RA | RD | <u> </u> | | | | | Autoselect | 3 | 5555H | AAH | 2AAAH | 55H | 5555H | 90H | 00H/01H | 01H/D5H | | | | | | Byte Program | 4 | 5555H | AAH | 2AAAH | 55H | 5555H | AOH | PA | PD | | | | | | Chip Erase | 6 | 5555H | AAH | 2AAAH | 55H | 5555H | 80H | 5555H | AAH | 2AAAH | 55H | 5555H | 10H | | Sector Erase | 6 | 5555H | AAH | 2AAAH | 55H | 5555H | 80H | 5555H | AAH | 2AAAH | 55H | SA | 30H | | Erase Suspend | 1 | ххххн | вон | | | | | | i | | | | | | Erase Resume | 1 | XXXXH | 30H | | | | | | <u> </u> | | | | | ### Notes: - 1. Bus operations are defined in Table 1. - 2. RA = Address of the memory location to be read. - PA = Address of the memory location to be programmed. Addresses are latched on the falling edge of the WE pulse. - SA = Address of the sector to be erased. The combination of A19, A18, A17, and A16 will uniquely select any sector. - 3. RD = Data read from location RA during read operation. - PD = Data to be programmed at location PA. Data is latched on the rising edge of WE. - 4. Read and Byte program functions to non-erasing sectors are allowed in the Erase Suspend mode. - 5. Address bits A15, A14, A13, A12 and A11 = X, X = don't care. ### Read/Reset Command The read or reset operation is initiated by writing the read/reset command sequence into the command register. Microprocessor read cycles retrieve array data from the memory. The device remains enabled for reads until the command register contents are altered. The device will automatically power-up in the read/reset state. In this case, a command sequence is not required to read data. Standard microprocessor read cycles will retrieve array data. This default value ensures that no spurious alteration of the memory content occurs during the power transition. Refer to the AC Read Characteristics and Waveforms for the specific timing parameters. ### **Autoselect Command** Flash memories are intended for use in applications where the local CPU can alter memory contents. As such, manufacture and device codes must be accessible while the device resides in the target system. PROM programmers typically access the signature codes by raising A9 to a high voltage. However, multiplexing high voltage onto the address lines is not generally a desirable system design practice. The device contains an autoselect command operation to supplement traditional PROM programming methodology. The operation is initiated by writing the autoselect command sequence into the command register. Following the command write, a read cycle from address XX00H retrieves the manufacturer code of 01H. A read cycle from address XX01H returns the device code D5H (see Table 2). All manufacturer and device codes will exhibit odd parity with DQ7 defined as the parity bit. Furthermore, the write protect status of sectors can be read in this mode. Scanning the sector group addresses (A17, A18, and A19) while (A6, A1, A0) = (0, 1, 0) will produce a logical "1" at device output DQ0 for a protected sector group. To terminate the operation, it is necessary to write the read/reset command sequence into the register. ### **Byte Programming** The device is programmed on a byte-by-byte basis. Programming is a four bus cycle operation. There are two "unlock" write cycles. These are followed by the program set-up command and data write cycles. Addresses are latched on the falling edge of $\overline{CE}$ or $\overline{WE}$ , whichever happens later and the data is latched on the rising edge of $\overline{CE}$ or $\overline{WE}$ , whichever happens first. The rising edge of $\overline{CE}$ or $\overline{WE}$ (whichever happens first) begins programming using the Embedded Program Algorithm. Upon executing the algorithm, the system is not required to provide further controls or timings. The device will automatically provide adequate internally generated program pulses and verify the programmed cell margin. The automatic programming operation is completed when the data on DQ7 (also used as Data Polling) is equivalent to the data written to this bit at which time the device returns to the read mode and addresses are no longer latched (see Table 6, Write Operation Status). Therefore, the device requires that a valid address to the device be supplied by the system at this particular instance of time for Data Polling operations. Data Polling must be performed at the memory location which is being programmed. Any commands written to the chip during the Embedded Program Algorithm will be ignored. If a hardware reset occurs during the programming operation, the data at that particular location will be corrupted. Programming is allowed in any sequence and across sector boundaries. Beware that a data "0" cannot be programmed back to a "1". Attempting to do so may cause the device to exceed programming time limits (DQ5 = 1) device or result in an apparent success, according to the data polling algorithm, but a read from reset/read mode will show that the data is still "0". Only erase operations can convert "0"s to "1"s. Figure 1 illustrates the Embedded Programming Algorithm using typical command strings and bus operations. ### Chip Erase Chip erase is a six bus cycle operation. There are two "unlock" write cycles. These are followed by writing the "set-up" command. Two more "unlock" write cycles are then followed by the chip erase command. Chip erase does *not* require the user to program the device prior to erase. Upon executing the Embedded Erase Algorithm command sequence the device will automatically program and verify the entire memory for an all zero data pattern prior to electrical erase. The erase is performed sequentially one sector at a time (See table "Erase and Programming Performance" for erase times). The system is not required to provide any controls or timings during these operations. The automatic erase begins on the rising edge of the last WE pulse in the command sequence and terminates when the data on DQ7 is "1" (see Write Operation Status section) at which time the device returns to read mode. Figure 2 illustrates the Embedded Erase Algorithm using typical command strings and bus operations. ### **Sector Erase** Sector erase is a six bus cycle operation. There are two "unlock" write cycles. These are followed by writing the "set-up" command. Two more "unlock" write cycles are then followed by the sector erase command. The sector address (any address location within the desired sector) is latched on the falling edge of $\overline{\text{WE}}$ , while the command (30H) is latched on the rising edge of the last sector erase command, the sector erase operation will begin. Multiple sectors may be erased sequentially by writing the six bus cycle operations as described above. This sequence is followed with writes of the Sector Erase command to addresses in other sectors desired to be sequentially erased. The time between writes must be less than 50 µs otherwise that command will not be accepted and erasure will start. It is recommended that processor interrupts be disabled during this time to guarantee this condition. The interrupts can be re-enabled after the last Sector Erase command is written. A time-out of 50 µs from the rising edge of the last WE will initiate the execution of the Sector Erase command(s). If another falling edge of the WE occurs within the 50 µs time-out window the timer is reset. (Monitor DQ3 to determine if the sector erase timer window is still open, see section DQ3, Sector Erase Timer.) Any command other than Sector Erase or Erase Suspend during this period will reset the device to the read mode, ignoring the previous command string. In that case, restart the erase on those sectors and allow them to complete. (Refer to the Write Operation Status section for DQ3, Sector Erase Timer, operation.) Loading the sector erase buffer may be done in any sequence and with any number of sectors (0 to 15). Sector erase does not require the user to program the device prior to erase. The device automatically programs all memory locations in the sector(s) to be erased prior to electrical erase. When erasing a sector or sectors the remaining unselected sectors are not affected. The system is not required to provide any controls or timings during these operations. The automatic sector erase begins after the 50 us time out from the rising edge of the WE pulse for the last sector erase command pulse and terminates when the data on DQ7, Data Polling, is "1" (see Write Operation Status section) at which time the device returns to the read mode. Data Polling must be performed at an address within any of the sectors being erased. Figure 2 illustrates the Embedded Erase Algorithm using typical command strings and bus operations. ### Erase Suspend The Erase Suspend command allows the user to interrupt a Sector Erase operation and then perform data reads or programs to a sector not being erased. This command is applicable ONLY during the Sector Erase operation which includes the time-out period for sector erase. The Erase Suspend command will be ignored if written during the Chip Erase operation or Embedded Program Algorithm. Writing the Erase Suspend command during the Sector Erase time-out results in immediate termination of the time-out period and suspension of the erase operation. Any other command written during the Erase Suspend mode will be ignored except the Erase Resume command. Writing the Erase Resume command resumes the erase operation. The addresses are "don'tcares" when writing the Erase Suspend or Erase Resume command. When the Erase Suspend command is written during the Sector Erase operation, the device will take a maximum of 20 µs to suspend the erase operation. When the device has entered the erase-suspended mode, the RY/BY output pin and the DQ7 bit will be at logic '1', and DQ6 will stop toggling. The user must use the address of the erasing sector for reading DQ6 and DQ7 to determine if the erase operation has been suspended. Further writes of the Erase Suspend command are ignored. When the erase operation has been suspended, the device defaults to the erase-suspend-read mode. Reading data in this mode is the same as reading from the standard read mode except that the data must be read from sectors that have not been erase-suspended. Successively reading from the erase-suspended sector while the device is in the erase-suspend-read mode will cause DQ2 to toggle. (See the section on DQ2). After entering the erase-suspend-read mode, the user can program the device by writing the appropriate command sequence for Byte Program. This program mode is known as the erase-suspend-program mode. Again, programming in this mode is the same as programming in the regular Byte Program mode except that the data must be programmed to sectors that are not erase-suspended. Successively reading from the erase-suspended sector while the device is in the erase-suspend-program mode will cause DQ2 to toggle. The end of the erase-suspended program operation is detected by the RY/BY output pin, Data Polling of DQ7, or by the Toggle Bit I (DQ6) which is the same as the regular Byte Program operation. Note that DQ7 must be read from the byte program address while DQ6 can be read from any address. To resume the operation of Sector Erase, the Resume command (30H) should be written. Any further writes of the Resume command at this point will be ignored. Another Erase Suspend command can be written after the chip has resumed erasing. Am29F080 1-175 ### Write Operation Status ### **Table 6. Write Operation Status** | | Status | DQ7 | DQ6 | DQ5 | DQ3 | DQ2 | | |-------------|--------------------------|----------------------------------------------------|------|--------------------|------|------|--------------------| | | Byte Program in Embedded | d Program Algorithm | DQ7 | Toggle | 0 | 0 | 1 | | | Embedded Erase Algorithm | ) | 0 | Toggle | 0 | 1 | Toggle | | In Progress | | Erase Suspend Read<br>(Erase Suspended Sector) | 1 | 1 | 0 | 0 | Toggle<br>(Note 1) | | | Erase Suspended Mode | Erase Suspend Read<br>(Non-Erase Suspended Sector) | Data | Data | Data | Data | Data | | | | Erase Suspend Program (Non-Erase Suspended Sector) | DQ7 | Toggle<br>(Note 2) | | 0 | 1<br>(Note 3) | | | Byte Program in Embedded | Program Algorithm | DQ7 | Toggle | 1 | 0 | 1 | | Exceeded | Program/Erase in Embedde | ed Erase Algorithm | 0 | Toggle | 1 | 1 | N/A | | Time Limits | Erase Suspended Mode | Erase Suspend Program (Non-Erase Suspended Sector) | DQ7 | Toggle | 1 | 1 | N/A | ### Notes: - 1. Performing successive read operations from the erase-suspended sector will cause DQ2 to toggle. - 2. Performing successive read operations from any address will cause DQ6 to toggle. - 3. Reading the byte address being programmed while in the erase-suspend program mode will indicate logic '1' at the DQ2 bit. However, successive reads from the erase-suspended sector will cause DQ2 to toggle. ### DQ7 Data Polling The Am29F080 device features Data Polling as a method to indicate to the host that the embedded algorithms are in progress or completed. During the Embedded Program Algorithm, an attempt to read the device will produce the complement of the data last written to DQ7. Upon completion of the Embedded Program Algorithm, an attempt to read the device will produce the true data last written to DQ7. During the Embedded Erase Algorithm, an attempt to read the device will produce a "0" at the DQ7 output. Upon completion of the Embedded Erase Algorithm an attempt to read the device will produce a "1" at the DQ7 output. The flowchart for Data Polling (DQ7) is shown in Figure 3. Data Polling will also flag the entry into Erase Suspend. DQ7 will switch "0" to "1" at the start of the Erase Suspend mode. Please note that the address of an erasing sector must be applied in order to observe DQ7 in the Erase Suspend Mode. During Program in Erase Suspend, Data Polling will perform the same as in regular program execution outside of the suspend mode. For chip erase, the Data Polling is valid after the rising edge of the sixth WE pulse in the six write pulse sequence. For sector erase, the Data Polling is valid after the last rising edge of the sector erase WE pulse. Data Polling must be performed at sector addresses within any of the sectors being erased and not a sector that is within a protected sector group. Otherwise, the status may not be valid. Just prior to the completion of Embedded Algorithm operations DQ7 may change asynchronously while the output enable $(\overline{OE})$ is asserted low. This means that the device is driving status information on DQ7 at one instant of time and then that byte's valid data at the next instant of time. Depending on when the system samples the DQ7 output, it may read the status or valid data. Even if the device has completed the Embedded Algorithm operations and DQ7 has a valid data, the data outputs on DQ0–DQ6 may be still invalid. The valid data on DQ0–DQ7 can be read on the successive read attempts. The Data Polling feature is only active during the Embedded Programming Algorithm, Embedded Erase Algorithm, Erase Suspend, erase-suspend-program mode, or sector erase time-out (see Table 6). See Figure 11 for the Data Polling timing specifications and diagrams. ### DQ6 Toggle Bit I The Am29F080 also features the "Toggle Bit I" as a method to indicate to the host system that the embedded algorithms are in progress or completed. During an Embedded Program or Erase Algorithm cycle, successive attempts to read ( $\overline{OE}$ toggling) data from the device *at any address* will result in DQ6 toggling between one and zero. Once the Embedded Program or Erase Algorithm cycle is completed, DQ6 will stop toggling and valid data will be read on *the next* successive attempt. During programming, the Toggle Bit I is valid after the rising edge of the fourth $\overline{WE}$ pulse in 1-176 Am29F080 the four write pulse sequence. For chip erase, the Toggle Bit I is valid after the rising edge of the sixth WE pulse in the six write pulse sequence. For Sector Erase, the Toggle Bit I is valid after the last rising edge of the sector erase WE pulse. The Toggle Bit I is active during the sector erase time-out. Either CE or OE toggling will cause DQ6 to toggle. In addition, an Erase Suspend/Resume command will cause DQ6 to toggle. See Figure 12 for the Toggle Bit I timing specifications and diagrams. ### **Exceeded Timing Limits** DQ5 will indicate if the program or erase time has exceeded the specified limits (internal pulse count). Under these conditions DQ5 will produce a "1". This is a failure condition which indicates that the program or erase cycle was not successfully completed. Data Polling is the only operating function of the device under this condition. The CE circuit will partially power down the device under these conditions (to approximately 2 mA). The OE and WE pins will control the output disable functions as described in Table 1. The DQ5 failure condition will also appear if a user tries to program a 1 to a location that is previously programmed to 0. In this case the device locks out and never completes the Embedded Program Algorithm. Hence, the system never reads a valid data on DQ7 bit and DQ6 never stops toggling. Once the device has exceeded timing limits, the DQ5 bit will indicate a "1." Please note that this is not a device failure condition since the device was incorrectly used. If this occurs, reset the device. ### DQ3 ### **Sector Erase Timer** After the completion of the initial sector erase command sequence the sector erase time-out will begin. DQ3 will remain low until the time-out is complete. Data Polling and Toggle Bit I are valid after the initial sector erase command sequence. If Data Polling or the Toggle Bit I indicates the device has been written with a valid erase command, DQ3 may be used to determine if the sector erase timer window is still open. If DQ3 is high ("1") the internally controlled erase cycle has begun; attempts to write subsequent commands (other than Erase Suspend) to the device will be ignored until the erase operation is completed as indicated by Data Polling or Toggle Bit I. If DQ3 is low ("0"), the device will accept additional sector erase commands. To insure the command has been accepted, the system software should check the status of DQ3 prior to and following each subsequent sector erase command. If DQ3 were high on the second status check, the command may not have been accepted. Refer to Table 6: Write Operation Status. ### DQ<sub>2</sub> ### Toggle Bit II This toggle bit, along with DQ6, can be used to determine whether the device is in the Embedded Erase Algorithm or in Erase Suspend. Successive reads from the erasing sector will cause DQ2 to toggle during the Embedded Erase Algorithm. If the device is in the erase-suspended-read mode, successive reads from the erase-suspend sector will cause DQ2 to toggle. When the device is in the erase-suspended-program mode, successive reads from the byte address of the non-erase suspended sector will indicate a logic '1' at the DQ2 bit. DQ6 is different from DQ2 in that DQ6 toggles only when the standard Program or Erase, or Erase Suspend Program operation is in progress. The behavior of these two status bits, along with that of DQ7, is summarized as follows: | Mode | DQ7 | DQ6 | DQ2 | |----------------------------------------------------|---------|---------|---------| | Program | DQ7 | toggles | 1 | | Erase | 0 | toggles | toggles | | Erase Suspend Read (1)<br>(Erase-Suspended Sector) | 1 | 1 | toggles | | Erase Suspend Program | DQ7 (2) | toggles | toggles | ### Notes: - 1. These status flags apply when outputs are read from a sector that has been erase-suspended. - 2. These status flags apply when outputs are read from the byte address of the non-erase suspended sector. For example, DQ2 and DQ6 can be used together to determine the erase-suspend-read mode (DQ2 toggles while DQ6 does not). See also Table 6 and Figure 17. Furthermore, DQ2 can also be used to determine which sector is being erased. When the device is in the erase mode, DQ2 toggles if this bit is read from the erasing sector. # the vare sinst by ring vice 1 ### RY/BY Ready/Busy The Am29F080 provides a RY/ $\overline{BY}$ open-drain output pin as a way to indicate to the host system that the Embedded Algorithms are either in progress or has been completed. If the output is low, the device is busy with either a program or erase operation. If the output is high, the device is ready to accept any read/write or erase operation. When the RY/ $\overline{BY}$ pin is low, the device will not accept any additional program or erase commands with the exception of the Erase Suspend command. If the Am29F080 is placed in an Erase Suspend mode, the RY/ $\overline{BY}$ output will be high. During programming, the RY/ $\overline{BY}$ pin is driven low after the rising edge of the fourth $\overline{WE}$ pulse. During an erase operation, the RY/ $\overline{BY}$ pin is driven low after the rising edge of the sixth $\overline{WE}$ pulse. The RY/ $\overline{BY}$ pin will indicate a busy condition during the $\overline{RESET}$ pulse. Refer to Figure 13 for a detailed timing diagram. The RY/ $\overline{BY}$ pin is pulled high in standby mode. Since this is an open-drain output, several RY/ $\overline{\text{BY}}$ pins can be tied together in parallel with a pull-up resistor to V<sub>CC</sub>. ### RESET ### **Hardware Reset** The Am29F080 device may be reset by driving the RESET pin to $V_{IL}$ . The RESET pin must be kept low ( $V_{IL}$ ) for at least 500 ns. Any operation in progress will be terminated and the internal state machine will be reset to the read mode 20 $\mu$ s after the RESET pin is driven low. If a hardware reset occurs during a program or erase operation, the data at that particular location will be indeterminate. When the RESET pin is low and the internal reset is complete, the device goes to standby mode and cannot be accessed. Also, note that all the data output pins are tri-stated for the duration of the RESET pulse. Once the RESET pin is taken high, the device requires 500 ns of wake up time until outputs are valid for read access. The RESET pin may be tied to the system reset input. Therefore, if a system reset occurs during the Embedded Program or Erase Algorithm, the device will be automatically reset to read mode and this will enable the system's microprocessor to read the boot-up firmware from the Flash memory. ### **Data Protection** The Am29F080 is designed to offer protection against accidental erasure or programming caused by spurious system level signals that may exist during power transitions. During power up the device automatically resets the internal state machine in the Read mode. Also, with its control register architecture, alteration of the memory contents only occurs after successful completion of specific multi-bus cycle command sequences. The device also incorporates several features to prevent inadvertent write cycles resulting from Vcc power-up and power-down transitions or system noise. ### Low Vcc Write Inhibit To avoid initiation of a write cycle during Vcc power-up and power-down, the Am29F080 locks out write cycles for Vcc < VLKO (see DC Characteristics section for voltages). When Vcc < VLKO, the command register is disabled, all internal program/erase circuits are disabled, and the device resets to the read mode. The Am29F080 ignores all writes until Vcc > VLKO. The user must ensure that the control pins are in the correct logic state when Vcc > VLKO to prevent uninitentional writes. ## Write Pulse "Glitch" Protection Noise pulses of less than 5 ns (typical) on $\overline{OE}$ , $\overline{CE}$ , or $\overline{WE}$ will not initiate a write cycle. ### Logical Inhibit Writing is inhibited by holding any one of $\overline{OE} = V_{IL}$ , $\overline{CE} = V_{IH}$ , or $\overline{WE} = V_{IH}$ . To initiate a write cycle $\overline{CE}$ and $\overline{WE}$ must be a logical zero while $\overline{OE}$ is a logical one. ### Power-Up Write Inhibit Power-up of the device with $\overline{WE} = \overline{CE} = V_{IL}$ and $\overline{OE} = V_{IH}$ will not accept commands on the rising edge of $\overline{WE}$ . The internal state machine is automatically reset to the read mode on power-up. # EMBEDDED ALGORITHMS # Program Command Sequence (Address/Command): Figure 1. Embedded Programming Algorithm ### **EMBEDDED ALGORITHMS** ### Note: To insure the command has been accepted, the system software should check the status of DQ3 prior to and following each subsequent sector erase command. If DQ3 were high on the second status check, the command may not have been accepted. Figure 2. Embedded Erase Algorithm 1-180 Am29F080 ### Note: 1. DQ7 is rechecked even if DQ5 = "1" because DQ7 may change simultaneously with DQ5. Figure 3. Data Polling Algorithm Am29F080 Note: 1. DQ6 is rechecked even if DQ5 = "1" because DQ6 may stop toggling at the same time as DQ5 changing to "1". Figure 4. Toggle Bit I Algorithm Figure 5. Maximum Negative Overshoot Waveform Figure 6. Maximum Positive Overshoot Waveform Am29F080 1-182 ### **ABSOLUTE MAXIMUM RATINGS** | Storage Temperature Plastic Packages | |---------------------------------------------------------------------------| | Ambient Temperature with Power Applied –55°C to +125°C | | Voltage with Respect to Ground All pins except A9 (Note 1)2.0 V to +7.0 V | | Vcc (Note 1)2.0 V to +7.0 V | | A9, OE, RESET (Note 2)2.0 V to +13.5 V | | Output Short Circuit Current (Note 3) 200 mA | | | ### Notes: - Minimum DC voltage on input or I/O pins is -0.5 V. During voltage transitions, inputs may overshoot V<sub>SS</sub> to -2.0 V for periods of up to 20 ns. Maximum DC voltage on input and I/O pins is V<sub>CC</sub> + 0.5 V. During voltage transitions, input and I/O pins may overshoot to V<sub>CC</sub> + 2.0 V for periods up to 20 ns. - Minimum DC input voltage on A9, OE, RESET pins is -0.5 V. During voltage transitions, A9, OE, RESET pins may overshoot Vss to -2.0 V for periods of up to 20 ns. Maximum DC input voltage on A9 is +12.5 V which may overshoot to 14.0 V for periods up to 20 ns. - No more than one output shorted to ground at a time. Duration of the short circuit should not be greater than one second. Stresses above those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. This is a stress rating only; functional operation of the device at these or any other conditions above those indicated in the operational sections of this specification is not implied. Exposure of the device to absolute maximum rating conditions for extended periods may affect device reliability. ### **OPERATING RANGES** | Commercial (C) Devices Ambient Temperature (T <sub>A</sub> ) 0°C to +70°C | |---------------------------------------------------------------------------| | Industrial (I) Devices | | Ambient Temperature (T <sub>A</sub> )40°C to +85°C | | Extended (E) Devices Ambient Temperature (T <sub>A</sub> )55°C to +125°C | | Vcc Supply Voltages | | Vcc for Am29F080-85 +4.75 V to +5.25 V | | Vcc for Am29F080-90, 120, 150 +4.50 V to +5.50 V | Operating ranges define those limits between which the functionality of the device is guaranteed. # DC CHARACTERISTICS TTL/NMOS Compatible | Parameter<br>Symbol | Parameter Description | Test Conditions | Min | Max | Unit | |---------------------|----------------------------------------------------------|---------------------------------------------------------------|------|-----------------------|------| | İĻį | Input Load Current | VIN = Vss to Vcc, Vcc = Vcc Max | | ±1.0 | μА | | lut | A9 Input Load Current | Vcc = Vcc Max, A9 = 12.0 Volt | | 50 | μА | | llo | Output Leakage Current | Vout = Vss to Vcc, Vcc = Vcc Max | | ±1.0 | μА | | lcc1 | Vcc Active Read Current (Note 1) | CE = VIL OE = VIH | | 30 | mA | | ICC2 | Vcc Active Program/Erase Current (Notes 2, 3) | CE = VIL, OE = VIH | | 60 | mA | | Іссз | Vcc Standby Current | Vcc = Vcc Max, CE = V <sub>IH</sub> , RESET = V <sub>IH</sub> | | 1.0 | mA | | ICC4 | Vcc Standby Current (Reset) | Vcc = Vcc Max, RESET = V <sub>IL</sub> | | 1.0 | mA | | VIL | Input Low Voltage | | -0.5 | 0.8 | ٧ | | ViH | Input High Voltage | | 2.0 | V <sub>CC</sub> + 0.5 | V | | ViD | Voltage for Autoselect and<br>Temporary Sector Unprotect | Vcc = 5.0 Volt | 11.5 | 12.5 | V | | Vol | Output Low Voltage | IoL = 12 mA, Vcc = Vcc Min | | 0.45 | ٧ | | Vон | Output High Voltage | IOH = -2.5 mA, Vcc = Vcc Min | 2.4 | | ٧ | | Viko | Low Vcc Lock-Out Voltage | | 3.2 | 4.2 | ٧ | ### Notes: - 1. The lcc current listed includes both the DC operating current and the frequency dependent component (at 6 MHz). The frequency component typically is less than 1 mA/MHz, with $\overline{OE}$ at V<sub>IH</sub>. - 2. Icc active while Embedded Program or Erase Algorithm is in progress. - 3. Not 100% tested. # DC CHARACTERISTICS (continued) CMOS Compatible | Parameter<br>Symbol | Parameter Description | Test Conditions | Min | Max | Unit | |---------------------|----------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------|-------------|-------------|------| | lu | Input Load Current | VIN = Vss to Vcc, Vcc = Vcc Max | | ±1.0 | μА | | llit | A9 Input Load Current | Vcc = Vcc Max, A9 = 12.0 Volt | | 50 | μА | | lLO | Output Leakage Current | Vout = Vss to Vcc, Vcc = Vcc Max | | ±1.0 | μΑ | | lcc1 | Vcc Active Read Current (Note 1) | CE = VIL, OE = VIH | | 30 | mA | | lcc2 | Vcc Active Current Program/Erase (Notes 2, 3) | CE = V <sub>IL</sub> , OE = V <sub>IH</sub> | | 60 | mA | | lcc3 | Vcc Standby Current | $\frac{\text{Vcc} = \text{Vcc Max, } \overline{\text{CE}} = \text{Vcc} \pm 0.3 \text{ V,}}{\text{RESET} = \text{Vcc} \pm 0.3 \text{ V}}$ | | 5 | μА | | ICC4 | Vcc Standby Current (Reset) | Vcc = Vcc Max, RESET = Vss ± 0.3 V | | 5 | μΑ | | VIL | Input Low Voltage | | -0.5 | 0.8 | ٧ | | ViH | Input High Voltage | | 0.7x<br>Vcc | Vcc<br>+0.3 | ٧ | | VID | Voltage for Autoselect and<br>Temporary Sector Unprotect | Vcc = 5.0 Volt | 11.5 | 12.5 | ٧ | | Vol | Output Low Voltage | IoL = 12 mA, Vcc = Vcc Min | | 0.45 | V | | Voн1 | | IOH = −2.5 mA, Vcc = Vcc Min | 0.85<br>Vcc | | ٧ | | VoH2 | Output High Voltage | IOH = -100 μA, Vcc = Vcc Min | Vcc<br>-0.4 | | ٧ | | VLKO | Low Vcc Lock-out Voltage | | 3.2 | 4.2 | ٧ | ### Notes: - 1. The Icc current listed includes both the DC operating current and the frequency dependent component (at 6 MHz). The frequency component typically is less than 1 mA/MHz, with $\overline{OE}$ at ViH. - 2. Icc active while Embedded Program or Erase Algorithm is in progress. - 3. Not 100% tested. # **AC CHARACTERISTICS** # **Read-only Operations Characteristics** | | ameter<br>mbois | | | | | | | | <del> </del> | |-------|-----------------|-------------------------------------------------------------------------|----------------------|-----|-----------------|-----------------|------------------|------------------|--------------------------------------------------| | JEDEC | Standard | Description | Test Setup | ) | -85<br>(Note 1) | -90<br>(Note 2) | -120<br>(Note 2) | -150<br>(Note 2) | ,,,, | | tavav | trc | Read Cycle Time (Note 3) | | Min | 85 | 90 | 120 | <u> </u> | Uni | | tavqv | tacc | Address to Output Delay | CE = V <sub>IL</sub> | Max | 85 | 90 | 120 | 150<br>150 | ns<br>ns | | tELQV | tce | Chip Enable to Output Delay | OE = VIL | Max | 85 | 90 | 120 | 150 | | | tglav | toe | Output Enable to<br>Output Delay | | Max | 40 | 40 | 50 | 55 | ns<br>ns | | tehqz | tor | Chip Enable to Output<br>High Z (Notes 3 and 4) | | Max | 20 | 20 | 30 | 35 | ns | | tghoz | tor | Output Enable to Output<br>High Z (Notes 3 and 4) | | Max | 20 | 20 | 30 | 35 | ns | | taxax | tон | Output Hold Time From<br>Addresses, CE or OE,<br>Whichever Occurs First | | Min | 0 | 0 | 0 | 0 | ns | | | tReady | RESET Pin Low to Read<br>Mode (Note 4) | | Max | 20 | 20 | 20 | 20 | <u></u> | 1. Test Conditions: Output Load: 1 TTL gate and 30 pF Input rise and fall times: 5 ns Input pulse levels: 0.0 V to 3.0 V Timing measurement reference level Input: 1.5 V Output: 1.5 V 2. Test Conditions: Output Load: 1 TTL gate and 100 pF Input rise and fall times: 20 ns Input pulse levels: 0.45 V to 2.4 V Timing measurement reference level Input: 0.8 and 2.0 V Output: 0.8 and 2.0 V Output driver disable time. 4. Not 100% tested. Figure 7. Test Conditions ## **AC CHARACTERISTICS** # Write/Erase/Program Operations | | meter<br>nbols | | | | | | | | | |--------|----------------|----------------------------------------------------|-------------------------------|-----|-----|------|------|------|-----| | JEDEC | Standard | Description | | -85 | -90 | -120 | -150 | Unit | | | tavav | twc | Write Cycle Tim | e (Note 2) | Min | 85 | 90 | 120 | 150 | ns | | tavwl | tas | Address Setup | Time | Min | 0 | 0 | 0 | 0 | ns | | twLax | tah | Address Hold T | ime | Min | 40 | 45 | 50 | 50 | ns | | tovwh | tos | Data Setup Tim | е | Min | 40 | 45 | 50 | 50 | ns | | twhox | ton | Data Hold Time | | Min | 0 | 0 | 0 | 0 | ns | | | | Output Enable | Read (Note 2) | Min | 0 | 0 | 0 | 0 | ns | | | Hold Time | Toggle Bit I and Data Polling (Note 2) | Min | 10 | 10 | 10 | 10 | ns | | | tghwl | tghwL | Read Recover Time Before Write (OE high to WE low) | | Mın | 0 | 0 | 0 | 0 | ns | | telwl | tcs | CE Setup Time | | Mın | 0 | 0 | 0 | 0 | ns | | twheh | tсн | CE Hold Time | | Min | 0 | 0 | 0 | 0 | ns | | twLwH | twp | Write Pulse Width | | Min | 40 | 45 | 50 | 50 | ns | | twhwL | twpH | Write Pulse Width High | | Min | 20 | 20 | 20 | 20 | ns | | twhwH1 | twnwH1 | Byte Programn | ning Operation | Тур | 8 | 8 | 8 | 8 | μs | | twhwh2 | twhwh2 | Sector Erase C | Operation (Note 1) | Тур | 1 | 1 | 1 | 1 | sec | | | | | | Max | 15 | 15 | 15 | 15 | sec | | | tvcs | Vcc Set Up Tir | ne (Note 2) | Min | 50 | 50 | 50 | 50 | μs | | | tvion | Rise Time to V | Rise Time to Vip (Notes 2, 3) | | 500 | 500 | 500 | 500 | ns | | | toesp | OE Setup Time | e to WE Active (Notes 2, 3) | Min | 4 | 4 | 4 | 4 | μs | | | tap | RESET Pulse | Width | Min | 500 | 500 | 500 | 500 | ns | | | tBUSY | Program/Erase | e Valid to RY/BY Delay | Min | 40 | 40 | 50 | 60 | ns | ### Notes: - 1. This does not include the preprogramming time. - 2. Not 100% tested. - 3. These timings are for Temporary Sector Group Unprotect operation. ## **KEY TO SWITCHING WAVEFORMS** | WAVEFORM | INPUTS | OUTPUTS | |-----------------|----------------------------------------|-----------------------------------------------------| | | Must Be<br>Steady | Will Be<br>Steady | | | May<br>Change<br>from H to L | Will Be<br>Changing<br>from H to L | | | May<br>Change<br>from L to H | Will Be<br>Changing<br>from L to H | | | Don't Care,<br>Any Change<br>Permitted | Changing,<br>State<br>Unknown | | <b>&gt;&gt;</b> | Does Not<br>Apply | Center<br>Line is High-<br>Impedance<br>"Off" State | KS000010 ### **SWITCHING WAVEFORMS** Figure 8. AC Waveforms for Read Operations Timing Diagram 19643A-12 ٠,٠ 事 等 19643A-13 # SWITCHING WAVEFORMS - 1. PA is address of the memory location to be programmed. - 2. PD is data to be programmed at byte address. - 3. $\overline{DQ7}$ is the output of the complement of the data written to the device. - 4. Dour is the output of the data written to the device. - 5. Figure indicates last two bus cycles of four bus cycle sequence. Figure 9. Program Operation Timings ### Note: 1. SA is the sector address for Sector Erase. Addresses = don't care for Chip Erase. Figure 10. AC Waveforms Chip/Sector Erase Operations ### **SWITCHING WAVEFORMS** \*DQ7=Valid Data (The device has completed the Embedded operation). 19643A-15 Figure 11. AC Waveforms for Data Polling During Embedded Algorithm Operations Note: 19643A-16 \*DQ6 stops toggling (The device has completed the Embedded operation). Figure 12. AC Waveforms for Toggle Bit I During Embedded Algorithm Operations Figure 13. RY/BY Timing Diagram During Program/Erase Operations Figure 14. RESET Timing Diagram Notes: - 1. All protected sector groups unprotected. - 2. All previously protected sector groups are protected once again. Figure 15. Temporary Sector Group Unprotect Algorithm Figure 16. Temporary Sector Group Unprotect Timing Diagram ### PRELIMINARY Note: DQ2 is read from the erase-suspended sector. Figure 17. DQ2 vs. DQ6 . S. SET ## **AC CHARACTERISTICS** # Write/Erase/Program Operations ## Alternate CE Controlled Writes | Parameter Symbols | | | | | | | | | | |-------------------|----------|---------------------------------|----------------------------------------|-----|-----|-----|------|------|------| | JEDEC | Standard | Description | | | -85 | -90 | -120 | -150 | Unit | | tavav | twc | Write Cycle Tim | ne (Note 2) | Min | 85 | 90 | 120 | 150 | ns | | tavel | tas | Address Setup | Time | Min | 0 | 0 | 0 | 0 | ns | | tELAX | tah | Address Hold T | īme | Min | 40 | 45 | 50 | 50 | ns | | toveh | tos | Data Setup Tim | ne | Min | 40 | 45 | 50 | 50 | ns | | tehox | ton | Data Hold Time | | Min | 0 | 0 | 0 | 0 | ns | | | toes | Output Enable | Output Enable Setup Time (Note 2) | | 0 | 0 | 0 | 0 | ns | | | toeh . | Output Enable | Read (Note 2) | Min | 0 | 0 | 0 | 0 | ns | | | | Hold Time | Toggle Bit I and Data Polling (Note 2) | Min | 10 | 10 | 10 | 10 | ns | | tGHEL | tghel | Read Recover Time Before Write | | Min | 0 | 0 | 0 | 0 | ns | | TWLEL | tws | CE Setup Time | | Min | 0 | 0 | 0 | 0 | ns | | tehwh | twн | CE Hold Time | CE Hold Time | | 0 | 0 | 0 | 0 | ns | | telen | tcp | Write Pulse Wi | dth | Min | 40 | 45 | 50 | 50 | ns | | tehel | tсрн | Write Pulse Wi | Write Pulse Width High | | 20 | 20 | 20 | 20 | ns | | twhwh1 | twnwH1 | Byte Programming Operation | | Тур | 8 | 8 | 8 | 8 | μs | | twhwh2 | twhwh2 | Sector Erase Operation (Note 1) | | Тур | 1 | 1 | 1 | 1 | sec | | | | | | Max | 15 | 15 | 15 | 15 | sec | ### Notes: - 1. This does not include the preprogramming time. - 2. Not 100% tested. ### Notes: - 1. PA is address of the memory location to be programmed. - 2. PD is data to be programmed at byte address. - 3. $\overline{DQ7}$ is the output of the complement of the data written to the device. - 4. Dour is the output of the data written to the device. - 5. Figure indicates last two bus cycles of four bus cycle sequence. Figure 18. Alternate CE Controlled Program Operation Timings