

# Microcontrollers



Never stop thinking.

#### **Edition 2002-05**

Published by Infineon Technologies AG, St.-Martin-Strasse 53, D-81541 München, Germany © Infineon Technologies AG 2002. All Rights Reserved.

#### Attention please!

The information herein is given to describe certain components and shall not be considered as warranted characteristics.

Terms of delivery and rights to technical change reserved.

We hereby disclaim any and all warranties, including but not limited to warranties of non-infringement, regarding circuits, descriptions and charts stated herein.

Infineon Technologies is an approved CECC manufacturer.

#### Information

For further information on technology, delivery terms and conditions and prices please contact your nearest Infineon Technologies Office in Germany or our Infineon Technologies Representatives worldwide.

#### Warnings

Due to technical requirements components may contain dangerous substances. For information on the types in question please contact your nearest Infineon Technologies Office.

Infineon Technologies Components may only be used in life-support devices or systems with the express written approval of Infineon Technologies, if a failure of such components can reasonably be expected to cause the failure of that life-support device or system, or to affect the safety or effectiveness of that device or system. Life support devices or systems are intended to be implanted in the human body, or to support and/or maintain and sustain and/or protect human life. If they fail, it is reasonable to assume that the health of the user or other persons may be endangered.

# TC1775

32-Bit Single-Chip Microcontroller

# Microcontrollers



**Preliminary** V1.2 **Revision History:** 2002-05 Previous Versions: V1.1, 2001-08; V1.0, 2001-08; Subjects (major changes since last revision) Page Changes from V1.1, 2001-08 to V1.2, 2002-05 Status of data sheet changed from "Advance Information" into "Preliminary" ADC features: example of 10-bit ADC conversion time added 36 Note below Figure 16 added 54 Column "Jitter" in Table 8 removed; the jitter is now defined in "PLL **59** Parameters" on Page 82 and Figure 31; 2<sup>nd</sup> footnote for Table 8 added Note on bottom extended "... specified by the crystal suppliers:" **60** Section "Package Parameters" added 66 68, 69, 70 Definition and values for pull-up/pull-down currents changed 71 Curves for pull-up/pull-down characteristics added **73** Formulas for conversion time  $t_{\rm C}$  corrected;  $f_{\rm ANA}$  min./max. specification added **73** Definition of  $I_{AOV}$  and  $k_A$  improved Note  $^{1)}$  for  $I_{OZ}$  added **76**  $I_{
m DD}$  max corrected;  $I_{
m DD}$  active for  $V_{
m DDSB}$  added; note for  $I_{
m ID}$  and  $I_{
m SL}$  added **77**  $t_{\mathsf{RFAnom}}$  (typ.) added **78** 80 Figure 29 corrected Figure 30 corrected 81 82.83 PLL specification and parameters completed Several AC timing parameter values added or corrected:  $t_{10}$ ,  $t_{11}$ ,  $t_{15}$ ,  $t_{20}$ , 84.87.89 92, 94, 95  $t_{21}, t_{25}, t_{45}, t_{46}, t_{47}, t_{55}, t_{61}, t_{62}$ Definition of  $t_{61}$  and  $t_{62}$  changed 95 Formal changes several Changes from V1.0, 2001-08 to V1.1, 2001-08 84 Reference for  $t_{31}$  and  $t_{32}$  to Page 90 added  $t_{50}$  and  $t_{51}$  changed into TBD; note changed into "Will be guaranteed ..." 89  $t_{31}$  and  $t_{32}$  (Data setup/hold to CLKIN  $\checkmark$  in burst mode timing) changed; 90 note 1) added  $t_{61}$  and  $t_{62}$  changed into TBD; note changed into "Will be guaranteed ..." 95

#### **We Listen to Your Comments**

TC1775 Data Sheet

Any information within this document that you feel is wrong, unclear or missing at all? Your feedback will help us to continuously improve the quality of this document.

Please send your proposal (including a reference to this document) to:

#### mcdocu.comments@infineon.com



# 32-Bit Single-Chip Microcontroller TriCore Family

TC1775

- High Performance 32-bit TriCore CPU with 4-Stage Pipeline
  - 25 ns Instruction Cycle Time at 40 MHz CPU Clock
- Dual Issue super-scalar implementation
  - Instruction triple issue
- Circular Buffer and bit-reverse addressing modes for DSP algorithms
- Flexible multi-master interrupt system
- Very fast interrupt response time
- Hardware controlled context switch for task switch and interrupts
- 72 Kbytes of on-chip SRAM for data and time critical code
- Independent Peripheral Control Processor (PCP) for low level driver support with 20 Kbytes code/parameter memory
- Built-in calibration support
- On-chip Flexible Peripheral Interface Bus (FPI Bus) for interconnections of functional units
- Flexible External Bus Interface Unit (EBU) used for
  - Communication with external data memories and peripheral units
  - Instruction fetches from external Burst Flash program memories
- On-Chip Peripheral Units
  - General Purpose Timer Array (GPTA) with a powerful set of digital signal filtering and timer functionality to realize autonomous and complex I/O management
  - Multifunctional General Purpose Timer Unit (GPTU) with three 32-bit timer/counters
  - Two Asynchronous/Synchronous Serial Channels (ASC0, ASC1) with baud rate generator, parity, framing and overrun error detection
  - Two High Speed Synchronous Serial Channels (SSC0, SSC1) with programmable data length and shift direction
  - TwinCAN module with two interconnected CAN nodes for high efficiency data handling via FIFO buffering and gateway data transfer
  - Serial Data Link module (SDLM) compliant to SAE Class B J1850 specification
  - Two Analog-to-Digital Converter Units (ADC0, ADC1) with 8-bit, 10-bit, or 12-bit resolution and 16 analog inputs each
  - Watchdog Timer and System Timer
  - Real Time Clock
- Eleven 16-bit digital I/O ports and two 16-bit analog ports
- On-chip Debug Support
- Power Management System
- Clock Generation Unit with PLL
- Ambient temperature under bias: -40 °C to +125 °C
- P-BGA-329 package



## **Ordering Information**

The ordering code for Infineon microcontrollers provides an exact reference to the required product. This ordering code identifies: the derivative itself, i.e. its function set, the temperature range, and the package and the type of delivery.

The TC1775 is available with the following ordering code:

| Туре            | Ordering Code     | Package   | Description                                                          |
|-----------------|-------------------|-----------|----------------------------------------------------------------------|
| SAK-TC1775-L40E | Q67121-C2285-A701 | P-BGA-329 | 32-Bit Single-Chip<br>Microcontroller<br>40 MHz<br>-40 °C to +125 °C |

Data Sheet 2 V1.2, 2002-05



### **Block Diagram**



Figure 1 TC1775 Block Diagram



### **Logic Symbol**



Figure 2 TC1775 Logic Symbol



# **Pin Configuration**

| Г      | 1           | 2                  | 3                   | 4<br>AN            | 5<br>4 N  | 6<br>AN      | 7<br>AN    | 8<br>AN                 | 9                 | 10<br>P12.      | 11<br>P12.      | 12<br>P12.              | 13<br>P12.      | 14<br>P13           | 15<br>P13. | 16<br>P13.              | 17<br>P13.      | 18<br>P13.      | 19<br>P11. | 20<br>P11.      | 21<br>P11.             | 22<br>P11.        | 23<br>P11.           |
|--------|-------------|--------------------|---------------------|--------------------|-----------|--------------|------------|-------------------------|-------------------|-----------------|-----------------|-------------------------|-----------------|---------------------|------------|-------------------------|-----------------|-----------------|------------|-----------------|------------------------|-------------------|----------------------|
| V      | DDSC        | V <sub>sssc</sub>  | $V_{\rm SSM}$       | 3 3                | AN<br>6   | 9<br>9       | 11         | 15                      | V <sub>SSA0</sub> | 13<br>13        | 9<br>9          | 5                       | 1               | 15<br>15            | 11<br>11   | 8                       | P13.<br>4       | P13.<br>2       | 15<br>15   | 12              | 8<br>8                 | 5<br>5            | 4                    |
| L      | AN<br>16    | AN<br>17           | AN<br>0             | AN<br>4            | AN<br>7   | AN<br>10     | AN<br>13   | $V_{\mathtt{AGND0}}$    | P12.<br>15        | P12.<br>12      | P12.<br>7       | P12.<br>6               | P12.<br>2       | $V_{\mathtt{DDSB}}$ | P13.<br>13 | P13.<br>9               | P13.<br>6       | P13.<br>3       | P13.<br>0  | P11.<br>13      | P11.<br>9              | P11.<br>6         | P11.<br>3            |
|        | AN<br>19    | AN<br>20           | $V_{DDM}$           | AN<br>1            | AN<br>5   | AN<br>8      | AN<br>14   | $V_{AREF0}$             | P12.<br>14        | P12.<br>11      | P12.<br>8       | P12.<br>4               | P12.<br>3       | N.C.<br>2           | P13.<br>14 | P13.<br>10              | P13.<br>7       | P13.            | P11.<br>14 | P11.<br>10      | P11.<br>2              | P11.<br>0         | P11.<br>1            |
|        | AN<br>23    | AN<br>24           | A N<br>21           | AN<br>18           | AN<br>2   | $V_{DD}$     | AN<br>12   | V <sub>DD</sub><br>P813 | $V_{\rm DDA0}$    | N.C.<br>1       | P12.<br>10      | V <sub>DD</sub><br>P813 | P12.<br>0       | $V_{DD}$            | P13.<br>12 | V <sub>DD</sub><br>P813 | P13.<br>5       | $V_{\rm SS}$    | P11.<br>11 | P11.<br>7       | N.C.<br>2              | P10.<br>13        | P10.<br>14           |
|        | AN<br>26    | AN<br>27           | AN<br>25            | AN<br>22           |           |              |            |                         |                   |                 |                 |                         |                 |                     |            |                         |                 |                 |            | P10.<br>15      | P10.<br>12             | P10.<br>10        | P10.<br>11           |
|        | AN<br>29    | AN<br>30           | A N<br>28           | $V_{\mathtt{SS}}$  |           |              |            |                         |                   |                 |                 |                         |                 |                     |            |                         |                 |                 |            | $V_{DD}$        | P10.<br>9              | P10.<br>7         | P10.<br>8            |
| ſ      | AN<br>31    | V <sub>AREF1</sub> | $V_{\mathtt{SSA1}}$ | V <sub>AGND1</sub> |           |              |            |                         |                   |                 |                 |                         |                 |                     |            |                         |                 |                 |            | P10.            | P10.                   | P10.              | P10.                 |
| I      | DDA1        | P1.0               | P1.1                | V <sub>DD</sub>    |           |              |            |                         |                   |                 |                 |                         |                 |                     |            |                         |                 |                 |            | V <sub>DD</sub> | P10.<br>0              | P10.              | P10.                 |
| Ī      | P1.2        | P1.4               | P1.5                | P1.3               |           |              |            |                         |                   |                 |                 |                         |                 |                     |            |                         |                 |                 |            |                 | P9.12                  | P9.13             | P9.15                |
| ľ      | P1.6        | P1.7               | N.C.                | $V_{DD}$           |           |              |            |                         |                   | V <sub>ss</sub> | $V_{\rm SS}$    | $V_{SS}$                | $V_{SS}$        | $V_{SS}$            |            |                         |                 |                 |            | $V_{DD}$        | P9.9                   | P9.10             | P9.11                |
| -      | P1.8        | P1.9               | P1.10               | N.C.<br>2          |           |              |            |                         |                   | V <sub>ss</sub> | V <sub>ss</sub> | V <sub>ss</sub>         | V <sub>ss</sub> | V <sub>ss</sub>     |            |                         |                 |                 |            | P9.8            | P9.6                   | P9.5              | P9.7                 |
| F      | 21.12       | P1.13              | P1.11               | $V_{DD}$           |           |              |            |                         |                   | V <sub>SS</sub> | V <sub>SS</sub> | V <sub>ss</sub>         | V <sub>SS</sub> | V <sub>SS</sub>     |            |                         |                 |                 |            | V <sub>DD</sub> | P9.2                   | P9.4              | P9.3                 |
| F      | P0.0        | P1.14              | P1.15               | P05                |           |              |            |                         |                   | V <sub>ss</sub> | V <sub>ss</sub> | V <sub>ss</sub>         | V <sub>ss</sub> | V <sub>SS</sub>     |            |                         |                 |                 |            | P813            | P9.1                   | P9.0              | P8.15                |
| r      | P0.4        | P0.3               | P0.2                | $V_{DD}$           |           |              |            |                         |                   | V <sub>ss</sub> | V <sub>ss</sub> | V <sub>ss</sub>         | V <sub>ss</sub> | V <sub>SS</sub>     |            |                         |                 |                 |            | $V_{DD}$        | P8.13                  | P8.12             | P8.11                |
|        | CLK<br>OUT  | P0.6               | P0.5                | P0.7               |           |              |            |                         |                   |                 |                 |                         |                 |                     |            |                         |                 |                 |            | P8.8            | P8.10                  | P8.9              | P8.7                 |
| H      | CLK         | P0.9               | P0.8                | $V_{DD}$           |           |              |            |                         |                   |                 |                 |                         |                 |                     |            |                         |                 |                 |            | $V_{DD}$        | P8.6                   | P8.5              | P8.4                 |
| F      | IN<br>20.13 | P0.11              | P0.10               | P05<br>P0.12       |           |              |            |                         |                   |                 |                 |                         |                 |                     |            |                         |                 |                 |            | P813            | P8.3                   | P8.2              | P8.0                 |
| -<br>F | 0.15        | P0.14              | P4.0                | $V_{DD}$           |           |              |            |                         |                   |                 |                 |                         |                 |                     |            |                         |                 |                 |            | V <sub>ss</sub> | CLK                    | CLK               | CLK                  |
| ŀ      | P4.2        | P4.1               | P4.3                | P4.6               |           |              |            |                         |                   |                 |                 |                         |                 |                     |            |                         |                 |                 |            | HD              | SEL0<br>CFG            | SEL2              | SEL1<br>CFG          |
| ŀ      | P4.5        | P4.4               | P4.7                | P4.15              | P2.2      | $V_{\rm SS}$ | P2.12      | $V_{DD}$                | P3.3              | $V_{DD}$        | P3.9            | $V_{DD}$                | P5.3            | N.C.                | P5.8       | N.C.                    | P5.15           | $V_{DD}$        | <u>OCD</u> | RST<br>NMI      | 2<br><u>PO</u>         | PASS<br>CFG       | 3<br>CFG             |
| F      | P4.9        | P4.8               | P4.10               | P2.1               | P2.5      | P2.8         | P2.14      | P05                     | P3.5              | P3.8            |                 | P05<br>P3.13            |                 | 1<br>P5.4           | P5.7       | 2<br>P5.10              |                 | TDO             | SE<br>TRST | XTAL            | RST<br>V <sub>SS</sub> | 1 V <sub>DD</sub> | 0<br>V <sub>ss</sub> |
| ŀ      |             |                    |                     |                    |           |              |            | P3.0                    |                   |                 |                 |                         |                 |                     |            | P5.10                   |                 | V <sub>DD</sub> |            | 4<br>TMS        | OSC                    | N.C.              | TEST                 |
| F      |             |                    | N.C.                |                    |           |              |            |                         |                   |                 |                 |                         |                 |                     |            |                         | V <sub>DD</sub> | SRAM            |            | BRK             | 3                      | 2<br>XTAL         | MODE                 |
| ľ      | 1           | P4.13              | 3                   | P2.3               | P2.6<br>5 | P2.9<br>6    | P2.11<br>7 | P2.15<br>8              | P3.2<br>9         | P3.6            | P3.10           | P3.14                   | P5.2            | P5.6                | P5.9<br>15 | P5.12                   | SRAM<br>17      | OUT<br>18       | TDI<br>19  | 1N<br>20        | osc<br>21              | 22                | 23                   |

Figure 3 TC1775 Pinning: P-BGA-329 Package (top view)



 Table 1
 Pin Definitions and Functions

| Symbol | Pin | In<br>Out | Functions      |                                                |
|--------|-----|-----------|----------------|------------------------------------------------|
|        |     |           |                |                                                |
| P0     |     | I/O       | Port 0         |                                                |
|        |     |           |                | as 16-bit general purpose I/O port or as lower |
|        |     |           | external addre | ess/data bus AD[15:0] (multiplexed bus mode)   |
|        |     |           | or data bus D  | [15:0] (demultiplexed bus mode) for the EBU.   |
|        |     |           | Port 0 is used | as data input by an external bus master when   |
|        |     |           | accessing mo   | dules on the internal FPI Bus.                 |
| P0.0   | N1  | I/O       | AD0 / D0       | Address/data bus line 0 / Data bus line 0      |
| P0.1   | N4  | I/O       | AD1 / D1       | Address/data bus line 1 / Data bus line 1      |
| P0.2   | P3  | I/O       | AD2 / D2       | Address/data bus line 2 / Data bus line 2      |
| P0.3   | P2  | I/O       | AD3 / D3       | Address/data bus line 3 / Data bus line 3      |
| P0.4   | P1  | I/O       | AD4 / D4       | Address/data bus line 4 / Data bus line 4      |
| P0.5   | R3  | I/O       | AD5 / D5       | Address/data bus line 5 / Data bus line 5      |
| P0.6   | R2  | I/O       | AD6 / D6       | Address/data bus line 6 / Data bus line 6      |
| P0.7   | R4  | I/O       | AD7 / D7       | Address/data bus line 7 / Data bus line 7      |
| P0.8   | T3  | I/O       | AD8 / D8       | Address/data bus line 8 / Data bus line 8      |
| P0.9   | T2  | I/O       | AD9 / D9       | Address/data bus line 9 / Data bus line 9      |
| P0.10  | U3  | I/O       | AD10 / D10     | Address/data bus line 10 / Data bus line 10    |
| P0.11  | U2  | I/O       | AD11 / D11     | Address/data bus line 11 / Data bus line 11    |
| P0.12  | U4  | I/O       | AD12 / D12     | Address/data bus line 12 / Data bus line 12    |
| P0.13  | U1  | I/O       | AD13 / D13     | Address/data bus line 13 / Data bus line 13    |
| P0.14  | V2  | I/O       | AD14 / D14     | Address/data bus line 14 / Data bus line 14    |
| P0.15  | V1  | I/O       | AD15 / D15     | Address/data bus line 15 / Data bus line 15    |



 Table 1
 Pin Definitions and Functions (cont'd)

| Symbol | Pin | In  | Functions      |                                                |  |  |
|--------|-----|-----|----------------|------------------------------------------------|--|--|
|        |     | Out |                |                                                |  |  |
| P1     |     | I/O | Port 1         |                                                |  |  |
|        |     |     | Port 1 serves  | as 16-bit general purpose I/O port or as upper |  |  |
|        |     |     | external addre | ess/data bus AD[31:16] (multiplexed bus mode)  |  |  |
|        |     |     | or data bus D  | [31:16] (demultiplexed bus mode) for the EBU.  |  |  |
|        |     |     | Port 1 is used | as data input by an external bus master when   |  |  |
|        |     |     | accessing mo   | dules on the internal FPI Bus.                 |  |  |
| P1.0   | H2  | I/O | AD16 / D16     | Address/data bus line 16 / Data bus line 16    |  |  |
| P1.1   | H3  | I/O | AD17 / D17     | Address/data bus line 17/ Data bus line 17     |  |  |
| P1.2   | J1  | I/O | AD18 / D18     | Address/data bus line 18 / Data bus line 18    |  |  |
| P1.3   | J4  | I/O | AD19 / D19     | Address/data bus line 19 / Data bus line 19    |  |  |
| P1.4   | J2  | I/O | AD20 / D20     | Address/data bus line 20 / Data bus line 20    |  |  |
| P1.5   | J3  | I/O | AD21 / D21     | Address/data bus line 21 / Data bus line 21    |  |  |
| P1.6   | K1  | I/O | AD22 / D22     | Address/data bus line 22 / Data bus line 22    |  |  |
| P1.7   | K2  | I/O | AD23 / D23     | Address/data bus line 23 / Data bus line 23    |  |  |
| P1.8   | L1  | I/O | AD24 / D24     | Address/data bus line 24 / Data bus line 24    |  |  |
| P1.9   | L2  | I/O | AD25 / D25     | Address/data bus line 25 / Data bus line 25    |  |  |
| P1.10  | L3  | I/O | AD26 / D26     | Address/data bus line 26 / Data bus line 26    |  |  |
| P1.11  | M3  | I/O | AD27 / D27     | Address/data bus line 27 / Data bus line 27    |  |  |
| P1.12  | M1  | I/O | AD28 / D28     | Address/data bus line 28 / Data bus line 28    |  |  |
| P1.13  | M2  | I/O | AD29 / D29     | Address/data bus line 29 / Data bus line 29    |  |  |
| P1.14  | N2  | I/O | AD30 / D30     | Address/data bus line 30 / Data bus line 30    |  |  |
| P1.15  | N3  | I/O | AD31 / D31     | Address/data bus line 31 / Data bus line 31    |  |  |



 Table 1
 Pin Definitions and Functions (cont'd)

| Symbol | Pin | In<br>Out | Functions | }                                                   |
|--------|-----|-----------|-----------|-----------------------------------------------------|
| P2     |     | I/O       | Port 2    |                                                     |
| . =    |     | ., 0      |           | ves as 16-bit general purpose I/O port or as lower  |
|        |     |           |           | ddress bus for the EBU. When used as address        |
|        |     |           |           | outs the addresses A[15:0] of an external access in |
|        |     |           |           | xed bus mode.                                       |
|        |     |           |           | sed as address input by an external bus master      |
|        |     |           |           | essing modules on the internal FPI Bus.             |
| P2.0   | AB3 | I/O       | A0        | Address bus line 0                                  |
| P2.1   | AA4 | I/O       | A1        | Address bus line 1                                  |
| P2.2   | Y5  | I/O       | A2        | Address bus line 2                                  |
| P2.3   | AC4 | I/O       | A3        | Address bus line 3                                  |
| P2.4   | AB4 | I/O       | A4        | Address bus line 4                                  |
| P2.5   | AA5 | I/O       | A5        | Address bus line 5                                  |
| P2.6   | AC5 | I/O       | A6        | Address bus line 6                                  |
| P2.7   | AB5 | I/O       | A7        | Address bus line 7                                  |
| P2.8   | AA6 | I/O       | A8        | Address bus line 8                                  |
| P2.9   | AC6 | I/O       | A9        | Address bus line 9                                  |
| P2.10  | AB6 | I/O       | A10       | Address bus line 10                                 |
| P2.11  | AC7 | I/O       | A11       | Address bus line 11                                 |
| P2.12  | Y7  | I/O       | A12       | Address bus line 12                                 |
| P2.13  | AB7 | I/O       | A13       | Address bus line 13                                 |
| P2.14  | AA7 | I/O       | A14       | Address bus line 14                                 |
| P2.15  | AC8 | I/O       | A15       | Address bus line 15                                 |



 Table 1
 Pin Definitions and Functions (cont'd)

| Symbol                                     | Pin  | In<br>Out | Functions    | 5                                                                                     |
|--------------------------------------------|------|-----------|--------------|---------------------------------------------------------------------------------------|
| P3                                         |      | I/O       | Port 3       |                                                                                       |
| . 0                                        |      | "         |              | ves as 16-bit general purpose I/O port or as upper                                    |
|                                            |      |           |              | ddress bus for the EBU. When used as address                                          |
|                                            |      |           | bus, it outp | outs the addresses A[25:16] of an external access                                     |
|                                            |      |           | in demultip  | plexed bus mode.                                                                      |
|                                            |      |           | P3[9:0] is   | used as address input by an external bus master                                       |
|                                            |      |           | when acce    | essing modules on the internal FPI Bus.                                               |
|                                            |      |           | Port 3 also  | provides chip select output lines $\overline{\text{CS0}}$ - $\overline{\text{CS3}}$ , |
|                                            |      |           | CSEMU, a     | and CSOVL.                                                                            |
| P3.0                                       | AB8  | I/O       | A16          | Address bus line 16                                                                   |
| P3.1                                       | AA8  | I/O       | A17          | Address bus line 17                                                                   |
| P3.2                                       | AC9  | I/O       | A18          | Address bus line 18                                                                   |
| P3.3                                       | Y9   | I/O       | A19          | Address bus line 19                                                                   |
| P3.4                                       | AB9  | I/O       | A20          | Address bus line 20                                                                   |
| P3.5                                       | AA9  | I/O       | A21          | Address bus line 21                                                                   |
| P3.6                                       | AC10 | I/O       | A22          | Address bus line 22                                                                   |
| P3.7                                       | AB10 | I/O       | A23          | Address bus line 23                                                                   |
| P3.8                                       | AA10 | I/O       | A24          | Address bus line 24                                                                   |
| P3.9                                       | Y11  | I/O       | A25          | Address bus line 25                                                                   |
| P3.10 <sup>1)</sup>                        | AC11 | 0         | CS3          | Chip select output line 3                                                             |
| P3.11 <sup>1)</sup>                        | AB11 | 0         | CS2          | Chip select output line 2                                                             |
| P3.12 <sup>1)</sup>                        | AA11 | 0         | CS1          | Chip select output line 1                                                             |
| P3.13 <sup>1)</sup>                        | AA12 | 0         | CS0          | Chip select output line 0                                                             |
| P3.14 <sup>1)</sup><br>P3.15 <sup>1)</sup> | AC12 | 0         | CSEMU        | Chip select output for emulator region                                                |
| P3.15"                                     | AB12 | 0         | CSOVL        | Chip select output for emulator overlay memory                                        |



 Table 1
 Pin Definitions and Functions (cont'd)

| Symbol              | Pin | In<br>Out | Functions     |                                                                            |
|---------------------|-----|-----------|---------------|----------------------------------------------------------------------------|
| P4                  |     | I/O       | Port 4        |                                                                            |
|                     |     |           |               | d as general purpose I/O port but also serves as or the EBU control lines. |
| P4.0 <sup>1)</sup>  | V3  | I/O       | RD            | Read control lines.                                                        |
| P4.1 <sup>1)</sup>  | W2  | 1/0       | RD/WR         | Write control line                                                         |
| P4.2 <sup>2)</sup>  | W1  | 0         | ALE           | Address latch enable output                                                |
| P4.3 <sup>1)</sup>  | W3  | 0         | ADV           | Address valid output                                                       |
| P4.4 <sup>1)</sup>  | Y2  | I/O       | BC0           | Byte control line 0                                                        |
| P4.5 <sup>1)</sup>  | Y1  | I/O       | BC1           | Byte control line 1                                                        |
| P4.6 <sup>1)</sup>  | W4  | I/O       | BC2           | Byte control line 2                                                        |
| P4.7 <sup>1)</sup>  | Y3  | I/O       | BC3           | Byte control line 3                                                        |
| P4.8 <sup>1)</sup>  | AA2 | 1         | WAIT/IND      | Wait input / End of burst input                                            |
| P4.9 <sup>1)</sup>  | AA1 | 0         | BAA           | Burst address advance output                                               |
| P4.10 <sup>1)</sup> | AA3 | 1         | CSFPI         | Chip select FPI input                                                      |
| P4.11 <sup>1)</sup> | AB1 | I         | HOLD          | Hold request input                                                         |
| P4.12 <sup>1)</sup> | AC1 | I/O       | HLDA          | Hold acknowledge input/output                                              |
| P4.13 <sup>1)</sup> | AC2 | 0         | BREQ          | Bus request output                                                         |
| P4.14 <sup>1)</sup> | AB2 | 0         | CODE          | Code fetch status output                                                   |
| P4.15 <sup>1)</sup> | Y4  | I/O       | SVM           | Supervisor mode input/output                                               |
|                     |     |           | The CODE s    | ignal has the same timing as the $\overline{CSx}$ signals                  |
|                     |     |           | which are loc | cated at Port 3.                                                           |



 Table 1
 Pin Definitions and Functions (cont'd)

| Symbol | Pin  | In  | Functions     |                                                |
|--------|------|-----|---------------|------------------------------------------------|
|        |      | Out |               |                                                |
| P5     |      | I/O | Port 5        |                                                |
|        |      |     | Port 5 serves | s as 16-bit general purpose I/O port or as CPU |
|        |      |     | or PCP trace  | output port for the OCDS logic.                |
| P5.0   | AB13 | 0   | TRACE0        | CPU or PCP trace output 0                      |
| P5.1   | AA13 | 0   | TRACE1        | CPU or PCP trace output 1                      |
| P5.2   | AC13 | 0   | TRACE2        | CPU or PCP trace output 2                      |
| P5.3   | Y13  | 0   | TRACE3        | CPU or PCP trace output 3                      |
| P5.4   | AA14 | 0   | TRACE4        | CPU or PCP trace output 4                      |
| P5.5   | AB14 | 0   | TRACE5        | CPU or PCP trace output 5                      |
| P5.6   | AC14 | 0   | TRACE6        | CPU or PCP trace output 6                      |
| P5.7   | AA15 | 0   | TRACE7        | CPU or PCP trace output 7                      |
| P5.8   | Y15  | 0   | TRACE8        | CPU or PCP trace output 8                      |
| P5.9   | AC15 | 0   | TRACE9        | CPU or PCP trace output 9                      |
| P5.10  | AA16 | 0   | TRACE10       | CPU or PCP trace output 10                     |
| P5.11  | AB16 | 0   | TRACE11       | CPU or PCP trace output 11                     |
| P5.12  | AC16 | 0   | TRACE12       | CPU or PCP trace output 12                     |
| P5.13  | AA17 | 0   | TRACE13       | CPU or PCP trace output 13                     |
| P5.14  | AB17 | 0   | TRACE14       | CPU or PCP trace output 14                     |
| P5.15  | Y17  | 0   | TRACE15       | CPU or PCP trace output 15                     |



 Table 1
 Pin Definitions and Functions (cont'd)

| Symbol | Pin | In  | Functions      |                                                 |
|--------|-----|-----|----------------|-------------------------------------------------|
|        |     | Out |                |                                                 |
| P6     |     | I   | Port 6         |                                                 |
|        |     |     | Port 6 provide | s the analog input lines for the AD Converter 0 |
|        |     |     | (ADC0).        |                                                 |
| P6.0   | B3  | I   | AN0            | Analog input 0 / $V_{AREF}$ [1] input for ADC0  |
| P6.1   | C4  | I   | AN1            | Analog input 1 / $V_{AREF}$ [2] input for ADC0  |
| P6.2   | D5  | I   | AN2            | Analog input 2 / $V_{AREF}$ [3] input for ADC0  |
| P6.3   | A4  | I   | AN3            | Analog input 3                                  |
| P6.4   | B4  | I   | AN4            | Analog input 4                                  |
| P6.5   | C5  | I   | AN5            | Analog input 5                                  |
| P6.6   | A5  | I   | AN6            | Analog input 6                                  |
| P6.7   | B5  | I   | AN7            | Analog input 7                                  |
| P6.8   | C6  | I   | AN8            | Analog input 8                                  |
| P6.9   | A6  | I   | AN9            | Analog input 9                                  |
| P6.10  | B6  | I   | AN10           | Analog input 10                                 |
| P6.11  | A7  | I   | AN11           | Analog input 11                                 |
| P6.12  | D7  | I   | AN12           | Analog input 12                                 |
| P6.13  | B7  | I   | AN13           | Analog input 13                                 |
| P6.14  | C7  | I   | AN14           | Analog input 14                                 |
| P6.15  | A8  | I   | AN15           | Analog input 15                                 |
| P7     |     | I   | Port 7         |                                                 |
|        |     |     | Port 7 provide | s the analog input lines for the AD Converter 1 |
|        |     |     | (ADC1).        |                                                 |
| P7.0   | B1  | I   | AN16           | Analog input 16 / $V_{AREF}$ [1] input for ADC1 |
| P7.1   | B2  | I   | AN17           | Analog input 17 / $V_{AREF}$ [2] input for ADC1 |
| P7.2   | D4  | I   | AN18           | Analog input 18 / $V_{AREF}$ [3] input for ADC1 |
| P7.3   | C1  | I   | AN19           | Analog input 19                                 |
| P7.4   | C2  | I   | AN20           | Analog input 20                                 |
| P7.5   | D3  | I   | AN21           | Analog input 21                                 |
| P7.6   | E4  | I   | AN22           | Analog input 22                                 |
| P7.7   | D1  | I   | AN23           | Analog input 23                                 |
| P7.8   | D2  | I   | AN24           | Analog input 24                                 |
| P7.9   | E3  | I   | AN25           | Analog input 25                                 |
| P7.10  | E1  | I   | AN26           | Analog input 26                                 |
| P7.11  | E2  | I   | AN27           | Analog input 27                                 |
| P7.12  | F3  | I   | AN28           | Analog input 28                                 |
| P7.13  | F1  | I   | AN29           | Analog input 29                                 |
| P7.14  | F2  | I   | AN30           | Analog input 30                                 |
| P7.15  | G1  | I   | AN31           | Analog input 31                                 |



 Table 1
 Pin Definitions and Functions (cont'd)

|            | FIII L |     | ions and Functions (cont a)                                     |
|------------|--------|-----|-----------------------------------------------------------------|
| Symbol     | Pin    | In  | Functions                                                       |
|            |        | Out |                                                                 |
| P8         |        | I/O | Port 8                                                          |
|            |        |     | Port 8 is a 16-bit bidirectional general purpose I/O port which |
|            |        |     | also serves as input or output for the GPTA.                    |
| P8.0       | U23    | I/O | IN0 / OUT0 line of GPTA                                         |
| P8.1       | U20    | I/O | IN1 / OUT1 line of GPTA                                         |
| P8.2       | U22    | I/O | IN2 / OUT2 line of GPTA                                         |
| P8.3       | U21    | I/O | IN3 / OUT3 line of GPTA                                         |
| P8.4       | T23    | I/O | IN4 / OUT4 line of GPTA                                         |
| P8.5       | T22    | I/O | IN5 / OUT5 line of GPTA                                         |
| P8.6       | T21    | I/O | IN6 / OUT6 line of GPTA                                         |
| P8.7       | R23    | I/O | IN7 / OUT7 line of GPTA                                         |
| P8.8       | R20    | I/O | IN8 / OUT8 line of GPTA                                         |
| P8.9       | R22    | I/O | IN9 / OUT9 line of GPTA                                         |
| P8.10      | R21    | I/O | IN10 / OUT10 line of GPTA                                       |
| P8.11      | P23    | I/O | IN11 / OUT11 line of GPTA                                       |
| P8.12      | P22    | I/O | IN12 / OUT12 line of GPTA                                       |
| P8.13      | P21    | I/O | IN13 / OUT13 line of GPTA                                       |
| P8.14      | N20    | I/O | IN14 / OUT14 line of GPTA                                       |
| P8.15      | N23    | I/O | IN15 / OUT15 line of GPTA                                       |
| <b>P</b> 9 |        | I/O | Port 9                                                          |
|            |        |     | Port 9 is a 16-bit bidirectional general purpose I/O port which |
|            |        |     | also serves as input or output for the GPTA.                    |
| P9.0       | N22    | I/O | IN16 / OUT16 line of GPTA                                       |
| P9.1       | N21    | I/O | IN17 / OUT17 line of GPTA                                       |
| P9.2       | M21    | I/O | IN18 / OUT18 line of GPTA                                       |
| P9.3       | M23    | I/O | IN19 / OUT19 line of GPTA                                       |
| P9.4       | M22    | I/O | IN20 / OUT20 line of GPTA                                       |
| P9.5       | L22    | I/O | IN21 / OUT21 line of GPTA                                       |
| P9.6       | L21    | I/O | IN22 / OUT22 line of GPTA                                       |
| P9.7       | L23    | I/O | IN23 / OUT23 line of GPTA                                       |
| P9.8       | L20    | I/O | IN24 / OUT24 line of GPTA                                       |
| P9.9       | K21    | I/O | IN25 / OUT25 line of GPTA                                       |
| P9.10      | K22    | I/O | IN26 / OUT26 line of GPTA                                       |
| P9.11      | K23    | 1/0 | IN27 / OUT27 line of GPTA                                       |
| P9.12      | J21    | 1/0 | IN28 / OUT28 line of GPTA                                       |
| P9.13      | J22    | 1/0 | IN29 / OUT29 line of GPTA                                       |
| P9.14      | J20    | 1/0 | IN30 / OUT30 line of GPTA                                       |
| P9.15      | J23    | I/O | IN31 / OUT31 line of GPTA                                       |



 Table 1
 Pin Definitions and Functions (cont'd)

| Symbol | Pin | In<br>Out | Functions                                                  |
|--------|-----|-----------|------------------------------------------------------------|
| P10    |     | I/O       | Port 10                                                    |
|        |     |           | Port 10 is a 16-bit bidirectional general purpose I/O port |
|        |     |           | which also serves as input or output for the GPTA.         |
| P10.0  | H21 | I/O       | IN32 / OUT32 line of GPTA                                  |
| P10.1  | H22 | I/O       | IN33 / OUT33 line of GPTA                                  |
| P10.2  | H23 | I/O       | IN34 / OUT34 line of GPTA                                  |
| P10.3  | G21 | I/O       | IN35 / OUT35 line of GPTA                                  |
| P10.4  | G22 | I/O       | IN36 / OUT36 line of GPTA                                  |
| P10.5  | G20 | I/O       | IN37 / OUT37 line of GPTA                                  |
| P10.6  | G23 | I/O       | IN38 / OUT38 line of GPTA                                  |
| P10.7  | F22 | I/O       | IN39 / OUT39 line of GPTA                                  |
| P10.8  | F23 | I/O       | IN40 / OUT40 line of GPTA                                  |
| P10.9  | F21 | I/O       | IN41 / OUT41 line of GPTA                                  |
| P10.10 | E22 | I/O       | IN42 / OUT42 line of GPTA                                  |
| P10.11 | E23 | I/O       | IN43 / OUT43 line of GPTA                                  |
| P10.12 | E21 | I/O       | IN44 / OUT44 line of GPTA                                  |
| P10.13 | D22 | I/O       | IN45 / OUT45 line of GPTA                                  |
| P10.14 | D23 | I/O       | IN46 / OUT46 line of GPTA                                  |
| P10.15 | E20 | I/O       | IN47 / OUT47 line of GPTA                                  |
| P11    |     | I/O       | Port 11                                                    |
|        |     |           | Port 11 is a 16-bit bidirectional general purpose I/O port |
|        |     |           | which also serves as input or output for the GPTA.         |
| P11.0  | C22 | I/O       | IN48 / OUT48 line of GPTA                                  |
| P11.1  | C23 | I/O       | IN49 / OUT49 line of GPTA                                  |
| P11.2  | C21 | I/O       | IN50 / OUT50 line of GPTA                                  |
| P11.3  | B23 | I/O       | IN51 / OUT51 line of GPTA                                  |
| P11.4  | A23 | I/O       | IN52 / OUT52 line of GPTA                                  |
| P11.5  | A22 | I/O       | IN53 / OUT53 line of GPTA                                  |
| P11.6  | B22 | I/O       | IN54 / OUT54 line of GPTA                                  |
| P11.7  | D20 | I/O       | IN55 / OUT55 line of GPTA                                  |
| P11.8  | A21 | I/O       | IN56 / OUT56 line of GPTA                                  |
| P11.9  | B21 | I/O       | IN57 / OUT57 line of GPTA                                  |
| P11.10 | C20 | I/O       | IN58 / OUT58 line of GPTA                                  |
| P11.11 | D19 | I/O       | IN59 / OUT59 line of GPTA                                  |
| P11.12 | A20 | I/O       | IN60 / OUT60 line of GPTA                                  |
| P11.13 | B20 | I/O       | IN61 / OUT61 line of GPTA                                  |
| P11.14 | C19 | I/O       | IN62 / OUT62 line of GPTA                                  |
| P11.15 | A19 | I/O       | IN63 / OUT63 line of GPTA                                  |



 Table 1
 Pin Definitions and Functions (cont'd)

| Symbol    | Pin    | In<br>Out | Functions |                                                 |
|-----------|--------|-----------|-----------|-------------------------------------------------|
| P12       |        | I/O       | Port 12   |                                                 |
| PIZ       |        | 1/0       |           | C hit hidiractional general nurness I/O part or |
|           |        |           |           | 6-bit bidirectional general purpose I/O port or |
| D. ( 0. 0 | D. 4.0 |           |           | C control port and SDLM/ASC I/O port.           |
| P12.0     | D13    | 0         | AD0EMUX0  | ADC0 external multiplexer control 0             |
| P12.1     | A13    | 0         | AD0EMUX1  | ADC0 external multiplexer control 1             |
| P12.2     | B13    | 0         | AD0EMUX2  | ADC0 external multiplexer control 2             |
| P12.3     | C13    | 0         | AD1EMUX0  | ADC1 external multiplexer control 0             |
| P12.4     | C12    | 0         | AD1EMUX1  | ADC1 external multiplexer control 1             |
| P12.5     | A12    | 0         | AD1EMUX2  | ADC1 external multiplexer control 2             |
| P12.6     | B12    | I         | AD1EXTIN0 | ADC1 external trigger input 0                   |
| P12.7     | B11    | 1         | AD1EXTIN1 | ADC1 external trigger input 1                   |
| P12.8     | C11    | 1         | AD0EXTIN0 | ADC0 external trigger input 0                   |
| P12.9     | A11    | 1         | AD0EXTIN1 | ADC0 external trigger input 1                   |
| P12.10    | D11    | I         | RXJ1850   | SDLM receiver input                             |
| P12.11    | C10    | 0         | TXJ1850   | SDLM transmitter output                         |
| P12.12    | B10    | I/O       | RXD0A     | ASC0 receiver input/output A                    |
| P12.13    | A10    | 0         | TXD0A     | ASC0 transmitter output A                       |
| P12.14    | C9     | I/O       | RXD1A     | ASC1 receiver input/output A                    |
| P12.15    | B9     | 0         | TXD1A     | ASC1 transmitter output A                       |



 Table 1
 Pin Definitions and Functions (cont'd)

| Symbol  | Pin | In<br>Out | Functions     |                                                     |
|---------|-----|-----------|---------------|-----------------------------------------------------|
|         |     |           | D 140         |                                                     |
| P13     |     | I/O       | Port 13       |                                                     |
|         |     |           |               | 6-bit bidirectional general purpose I/O port that   |
|         |     |           |               | s input/output for the serial interfaces (ASC,      |
|         |     |           |               | nd timers (GPTU).                                   |
| P13.0   | B19 | I/O       | GPT0          | GPTU I/O line 0                                     |
| P13.1   | C18 | I/O       | GPT1          | GPTU I/O line 1                                     |
| P13.2   | A18 | I/O       | GPT2          | GPTU I/O line 2                                     |
|         |     | I/O       | RXD0B         | ASC0 receiver input/output B                        |
| P13.3   | B18 | I/O       | GPT3          | GPTU I/O line 3                                     |
|         |     | 0         | TXD0B         | ASC0 transmitter output B                           |
| P13.4   | A17 | I/O       | GPT4          | GPTU I/O line 4                                     |
|         |     | I/O       | RXD1B         | ASC1 receiver input/output B                        |
| P13.5   | D17 | I/O       | GPT5          | GPTU I/O line 5                                     |
|         |     | 0         | TXD1B         | ASC1 transmitter output B                           |
| P13.6   | B17 | I/O       | GPT6          | GPTU I/O line 6                                     |
|         |     | I/O       | SCLK0         | SSC0 clock input/output                             |
| P13.7   | C17 | I/O       | GPT7          | GPTU I/O line 7                                     |
|         |     | I/O       | MRST0         | SSC0 master receive / slave transmit                |
|         |     |           |               | input/output                                        |
| P13.8   | A16 | I/O       | MTSR0         | SSC0 master transmit / slave receive                |
|         |     |           |               | output/input                                        |
| P13.9   | B16 | I/O       | SCLK1         | SSC1 clock input/output                             |
| P13.10  | C16 | I/O       | MRST1         | SSC1 master receive / slave transmit                |
|         |     |           |               | input/output                                        |
| P13.11  | A15 | I/O       | MTSR1         | SSC1 master transmit / slave receive                |
|         |     |           |               | output/input                                        |
| P13.12  | D15 | ı         | RXDCAN0       | CAN receiver input 0                                |
| P13.13  | B15 | 0         | TXDCAN0       | CAN transmitter output 0                            |
| P13.14  | C15 | 1         | RXDCAN1       | CAN receiver input 1                                |
| P13.15  | A14 | 0         | TXDCAN1       | CAN transmitter output 1                            |
| CLKSEL0 | V21 | ı         | PLL Clock Se  | election Inputs                                     |
| CLKSEL1 | V23 | ı         |               | e sampled during power-on reset                     |
| CLKSEL2 | V22 | i         | <u></u> _     | <i>i</i> ); they determine the division rate in the |
|         |     |           | ,             | of the PLL (N-Factor). The latched values of        |
|         |     |           | •             | ns are available in the PLL Clock Control           |
|         |     |           | Register PLL_ |                                                     |
|         |     |           | _             | ion BYPASS = 1 and CLKSEL[2:0] = 000 <sub>B</sub>   |
|         |     |           |               | on reset is reserved.                               |



 Table 1
 Pin Definitions and Functions (cont'd)

| Symbol                       | Pin                      | In<br>Out | Functions                                                                                                                                                                                                                                                                                                                   |
|------------------------------|--------------------------|-----------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| BYPASS                       | W22                      | I         | PLL Bypass Control Input BYPASS is used for direct drive mode operation of the clock circuitry. This pin is sampled during power-on reset (PORST = low). Its level is latched into the PLL Clock Control Register PLL_CLC. The combination BYPASS = 1 and CLKSEL[2:0] = 000 <sub>B</sub> during power-on reset is reserved. |
| CFG0<br>CFG1<br>CFG2<br>CFG3 | Y23<br>Y22<br>W21<br>W23 | <br>      | Operation Configuration Inputs The configuration inputs define the boot options of the TC1775 after a hardware reset operation.                                                                                                                                                                                             |
| TRST <sup>3)</sup>           | AA19                     | -         | JTAG Module Reset/Enable Input A low level at this pin resets and disables the JTAG module. A high level enables the JTAG module.                                                                                                                                                                                           |
| TCK <sup>3)</sup>            | AB19                     | I         | JTAG Module Clock Input                                                                                                                                                                                                                                                                                                     |
| TDI <sup>4)</sup>            | AC19                     | I         | JTAG Module Serial Data Input                                                                                                                                                                                                                                                                                               |
| TDO                          | AA18                     | 0         | JTAG Module Serial Data Output                                                                                                                                                                                                                                                                                              |
| TMS <sup>4)</sup>            | AB20                     | I         | JTAG Module State Machine Control Input                                                                                                                                                                                                                                                                                     |
| OCDSE <sup>4)</sup>          | Y19                      | I         | OCDS Enable Input A low level on this pin during power-on reset (PORST = low) enables the on-chip debug support (OCDS). In addition, the level of this pin during power-on reset determines the boot configuration.                                                                                                         |
| BRKIN <sup>4)</sup>          | AC20                     | -         | OCDS Break Input A low level on this pin causes a break in the chip's execution when the OCDS is enabled. In addition, the level of this pin during power-on reset determines the boot configuration.                                                                                                                       |
| BRKOUT                       | AC18                     | 0         | OCDS Break Output A low level on this pin indicates that a programmable OCDS event has occurred.                                                                                                                                                                                                                            |
| NMI <sup>4)</sup>            | Y20                      | I         | Non-Maskable Interrupt Input A high-to-low transition on this pin causes a NMI-Trap request to the CPU.                                                                                                                                                                                                                     |



 Table 1
 Pin Definitions and Functions (cont'd)

| Symbol                     | Pin          | In<br>Out | Functions                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
|----------------------------|--------------|-----------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| HDRST <sup>4)</sup>        | W20          | I/O       | Hardware Reset Input/Reset Indication Output Assertion of this bidirectional open-drain pin causes a synchronous reset of the chip through external circuitry. This pin must be driven for a minimum duration. The internal reset circuitry drives this pin in response to a power-on, hardware, watchdog and power-down wake-up reset for a specific period of time. For a software reset, activation of this pin is programmable.                                        |
| PORST <sup>5)</sup>        | Y21          | I         | Power-on Reset Input A low level on PORST causes an asynchronous reset of the entire chip. PORST is a fully asynchronous level sensitive signal.                                                                                                                                                                                                                                                                                                                           |
| CLKIN                      | T1           | I         | EBU Clock Input CLKIN must be connected externally with CLKOUT. For fine- tuning of the external bus interface timing, this external connection can be an external delay circuit.                                                                                                                                                                                                                                                                                          |
| CLKOUT                     | R1           | 0         | Clock Output                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
| TEST<br>MODE <sup>4)</sup> | AB23         | I         | Test Mode Select Input For normal operation of the TC1775, this pin should be connected to $V_{\rm DDP05}$ .                                                                                                                                                                                                                                                                                                                                                               |
| XTAL1<br>XTAL2             | AC23<br>AC22 | 0         | Oscillator/PLL/Clock Generator Input/Output Pins XTAL1 is the input to the main oscillator amplifier and input to the internal clock generator. XTAL2 is the output of the main oscillator amplifier circuit. For clocking the device from an external source, XTAL1 is driven with the clock signal while XTAL2 is left unconnected. For crystal oscillator operation XTAL1 and XTAL2 are connected to the crystal with the appropriate recommended oscillator circuitry. |
| XTAL3<br>XTAL4             | AB21<br>AA20 | I<br>O    | Real Time Clock Oscillator Input/Output XTAL3 and XTAL4 are the input and the output of the 32 kHz oscillator that is used for the Real Time Clock.                                                                                                                                                                                                                                                                                                                        |



Table 1 Pin Definitions and Functions (cont'd)

| Symbol                 | Pin                                                                                                                             | In<br>Out | Functions                                            |
|------------------------|---------------------------------------------------------------------------------------------------------------------------------|-----------|------------------------------------------------------|
| $\overline{V_{DDOSC}}$ | AC21                                                                                                                            | _         | Main Oscillator Power Supply (2.5 V) <sup>6)7)</sup> |
| $\overline{V_{SSOSC}}$ | AA21                                                                                                                            | _         | Main Oscillator Ground                               |
| $\overline{V_{DDPLL}}$ | AA22                                                                                                                            | _         | PLL Power Supply (2.5 V) <sup>6)7)</sup>             |
| $\overline{V_{SSPLL}}$ | AA23                                                                                                                            | _         | PLL Ground                                           |
| $V_{SS}$               | F4, Y6,<br>V20,<br>D18,<br>K10<br>to<br>K14,<br>L10<br>to<br>L14,<br>M10<br>to<br>M14,<br>N10<br>to<br>N14,<br>P10<br>to<br>P14 |           | Ground                                               |
| $V_{DD}$               | K4, P4<br>V4, D6<br>Y10<br>D14<br>Y18<br>F20<br>K20<br>P20                                                                      | _         | Core Power Supply (2.5 V) <sup>6)7)</sup>            |



 Table 1
 Pin Definitions and Functions (cont'd)

| Symbol                | Pin                                   | In<br>Out | Functions                                                            |
|-----------------------|---------------------------------------|-----------|----------------------------------------------------------------------|
| $V_{DDP05}$           | H4<br>M4<br>T4<br>Y8<br>Y12           | _         | Ports 0 to 5 Power Supply (2.5 V) <sup>6)7)</sup>                    |
| V <sub>DDP813</sub>   | D8<br>D12<br>D16<br>H20<br>M20<br>T20 | _         | Port 8-13 and Dedicated Pins Power Supply (3.3 to 5 V) <sup>8)</sup> |
| $V_{DDSRAM}$          | AC17,<br>AB18                         | _         | SRAM (RAMs of DMU, PMU, and PCP) Power Supply (2.5 V) <sup>7)</sup>  |
| $\overline{V_{DDSB}}$ | B14                                   | _         | Stand-by Power Supply of 8 Kbyte SBSRAM (2.5 V) <sup>7)</sup>        |
| $V_{DDSC}$            | A1                                    | _         | ADC Short Circuit/Broken Wire Logic Power Supply (5 V) <sup>8)</sup> |
| $\overline{V_{SSSC}}$ | A2                                    | _         | ADC Short Circuit/Broken Wire Logic Ground                           |
| $\overline{V_{DDM}}$  | C3                                    | _         | ADC Analog Part Power Supply (5 V) <sup>8)</sup>                     |
| $\overline{V_{SSM}}$  | A3                                    | _         | ADC Analog Part Ground                                               |
| $\overline{V_{DDA0}}$ | D9                                    | _         | ADC0 Analog Part Power Supply (2.5 V) <sup>6)7)</sup>                |
| $\overline{V_{SSA0}}$ | A9                                    | _         | ADC0 Analog Part Ground for $V_{ m DDA0}$                            |
| $V_{DDA1}$            | H1                                    | _         | ADC1 Analog Part Power Supply (2.5 V) <sup>6)7)</sup>                |
| $V_{SSA1}$            | G3                                    | _         | ADC1 Analog Part Ground for $V_{DDA1}$                               |
| $V_{AREF0}$           | C8                                    | _         | ADC0 Reference Voltage <sup>8)</sup>                                 |
| $V_{AGND0}$           | B8                                    | _         | ADC0 Reference Ground                                                |
| V <sub>AREF1</sub>    | G2                                    | _         | ADC1 Reference Voltage <sup>8)</sup>                                 |
| $V_{AGND1}$           | G4                                    | _         | ADC1 Reference Ground                                                |



**Table 1** Pin Definitions and Functions (cont'd)

| Symbol | Pin                                                | In<br>Out | Functions                                                                                                                      |
|--------|----------------------------------------------------|-----------|--------------------------------------------------------------------------------------------------------------------------------|
| N.C.1  | AB15,<br>D10,<br>Y14                               | _         | Not Connected 1 These pins must not be connected.                                                                              |
| N.C.2  | AB22,<br>C14,<br>K3,<br>AC3,<br>L4,<br>D21,<br>Y16 | _         | Not Connected 2 For compatibility reasons, these pins should not be connected. Any connection to 5 V does not harm the device. |

<sup>1)</sup> After reset, an internal pull-up device is enabled for this pin.

- <sup>7)</sup> In order to minimize the danger of latch-up conditions, these 2.5 V  $V_{\rm DD}$  power supply pins should be kept at the same voltage level during normal operating mode. This condition is best achieved by generating the 2.5 V power supplies from a single voltage source. The condition is also valid in normal operating mode if a separate stand-by power supply  $V_{\rm DDSB}$  is used.
- 8) The voltage on power supply pins marked with 8) has to be raised earlier or at least at the same time as on power supply pins marked with 6) (details see power supply section on Page 62).

Data Sheet 21 V1.2, 2002-05

<sup>&</sup>lt;sup>2)</sup> After reset, an internal pull-down device is enabled for this pin.

<sup>3)</sup> These pins have an internal pull-down device connected.

<sup>4)</sup> These pins have an internal pull-up device connected.

<sup>5)</sup> The TC1775 BA11 step has an internal pull-up device connected to this pin.

<sup>&</sup>lt;sup>6)</sup> The voltage on power supply pins marked with <sup>8)</sup> has to be raised earlier or at least at the same time as on power supply pins marked with <sup>6)</sup> (details see power supply section on **Page 62**).



#### **Parallel Ports**

The TC1775 has 196 digital input/output port lines, which are organized into twelve parallel 16-bit ports, Port 0 to Port 5 with 2.5 V nominal voltage (pin class B), and Port 8 to Port 13 with 3.0 to 5.25 V voltage (pin class A). Additionally, 32 analog input port lines are available, which are organized into two parallel 16-bit ports, Port 6 and Port 7.

The digital parallel ports can be all used as general purpose I/O lines or they can perform input/output functions for the on-chip peripheral units.

Port 0 to Port 5 are especially dedicated for the on-chip External Bus Interface Unit to communicate with external memories, external peripherals, or external debugging devices via an external bus interface. Port 8 to Port 13 can be assigned to the on-chip peripheral units for their specific I/O operations. An overview on the port-to-peripheral unit assignment is shown in **Figure 4**.

Note: For further details on the three pin classes of the TC1775 I/O pins see also **Table 10** on **Page 64**:



Figure 4 Parallel Ports of the TC1775



#### Serial Interfaces

The TC1775 includes six serial peripheral interface units:

- Two Asynchronous/Synchronous Serial Interfaces (ASC0 and ASC1)
- Two High-Speed Synchronous Serial Interfaces (SSC0 and SSC1)
- One TwinCAN Interface
- One J1850 Serial Data Link Interface (SDLM)

## Asynchronous/Synchronous Serial Interfaces

Figure 5 shows a global view of the functional blocks of the two Asynchronous/ Synchronous Serial interfaces ASC0 and ASC1.



Figure 5 General Block Diagram of the ASC Interfaces



Each ASC module, ASC0 and ASC1, communicates with the external world via two pairs of two I/O lines each. The RXD line is the receive data input signal (in Synchronous Mode also output). TXD is the transmit output signal. Clock control, address decoding, and interrupt service request control are managed outside the ASC module kernel.

The Asynchronous/Synchronous Serial Interfaces provide serial communication between the TC1775 and other microcontrollers, microprocessors or external peripherals.

The ASC supports full-duplex asynchronous communication and half-duplex synchronous communication. In Synchronous Mode, data is transmitted or received synchronous to a shift clock which is generated by the ASC internally. In Asynchronous Mode, 8-bit or 9-bit data transfer, parity generation, and the number of stop bits can be selected. Parity, framing, and overrun error detection are provided to increase the reliability of data transfers. Transmission and reception of data are double-buffered. For multiprocessor communication, a mechanism is included to distinguish address bytes from data bytes. Testing is supported by a loop-back option. A 13-bit baud rate generator provides the ASC with a separate serial clock signal that can be very accurately adjusted by a prescaler implemented as a fractional divider.

#### Features:

- Full duplex asynchronous operating modes
  - 8-bit or 9-bit data frames, LSB first
  - Parity bit generation/checking
  - One or two stop bits
  - Baud rate from 2.5 Mbit/s to 0.6 Bit/s (@ 40 MHz clock)
  - Multiprocessor mode for automatic address/data byte detection
  - Loop-back capability
- Half-duplex 8-bit synchronous operating mode
  - Baud rate from 5 Mbit/s to 406.9 Bit/s (@ 40 MHz clock)
- Double buffered transmitter/receiver
- Interrupt generation
  - On a transmitter buffer empty condition
  - On a transmit last bit of a frame condition
  - On a receiver buffer full condition
  - On an error condition (frame, parity, overrun error)
- Two pin pairs RXD/TXD for each ASC available at Port 12 or Port 13

Data Sheet 24 V1.2, 2002-05



#### **High-Speed Synchronous Serial Interfaces**

Figure 6 shows a global view of the functional blocks of the two High-Speed Synchronous Serial interfaces SSC0 and SSC1.



Figure 6 General Block Diagram of the SSC Interfaces

Each of the SSC modules has three I/O lines, located at Port 13. Each of the SSC modules is further supplied by separate clock control, interrupt control, address decoding, and port control logic.

The SSC supports full-duplex and half-duplex serial synchronous communication up to 20 Mbit/s (@ 40 MHz module clock). The serial clock signal can be generated by the SSC itself (master mode) or can be received from an external master (slave mode). Data width, shift direction, clock polarity, and phase are programmable. This allows communication with SPI-compatible devices. Transmission and reception of data are double-buffered. A 16-bit baud rate generator provides the SSC with a separate serial clock signal.



#### **Features:**

- Master and slave mode operation
  - Full-duplex or half-duplex operation
- Flexible data format
  - Programmable number of data bits: 2 to 16 bit
  - Programmable shift direction: LSB or MSB shift first
  - Programmable clock polarity: idle low or high state for the shift clock
  - Programmable clock/data phase: data shift with leading or trailing edge of the shift clock
- Baud rate generation from 20 Mbit/s to 305.18 Bit/s (@ 40 MHz module clock)
- Interrupt generation
  - On a transmitter empty condition
  - On a receiver full condition
  - On an error condition (receive, phase, baud rate, transmit error)
- Three-pin interface
  - Flexible SSC pin configuration



#### **TwinCAN Interface**

Figure 7 shows a global view of the functional blocks of the TwinCAN module.



Figure 7 General Block Diagram of the TwinCAN Module

The TwinCAN module has four I/O lines located at Port 13. The TwinCAN module is further supplied by a clock control, interrupt control, address decoding, and port control logic.

The TwinCAN module contains two Full-CAN nodes operating independently or exchanging data and remote frames via a gateway function. Transmission and reception of CAN frames are handled in accordance to CAN specification V2.0 part B (active). Each of the two Full-CAN interfaces can receive and transmit standard frames with 11-bit identifiers as well as extended frames with 29-bit identifiers.

Both CAN nodes share the TwinCAN module's resources to optimize the CAN bus traffic handling and to minimize the CPU load. The flexible combination of Full-CAN functionality and the FIFO architecture reduces the efforts to fulfill the real-time requirements of complex embedded control applications. Improved CAN bus monitoring functionality as well as the increased number of message objects permit precise and convenient CAN bus traffic handling.

Depending on the application, each of the thirty-two message objects can be individually assigned to one of the two CAN nodes. Gateway functionality allows automatic data exchange between two separate CAN bus systems to reduce CPU load and improve the real time behavior of the entire system.



The bit timings for both CAN nodes are derived from the peripheral clock ( $f_{CAN}$ ) and are programmable up to a data rate of 1 Mbit/s. A pair of receive and transmit pins connect each CAN node to a bus transceiver.

#### Features:

- Full CAN functionality conforms to CAN specification V2.0 B active
- Dedicated control registers are provided for each CAN node
- A data transfer rate up to 1 Mbit/s is supported
- Flexible and powerful message transfer control and error handling capabilities are implemented
- Full-CAN functionality: 32 message objects can be individually
  - Assigned to one of the two CAN nodes
  - Configured as transmit or receive objects
  - Participate in a 2, 4, 8, 16 or 32 message buffer with FIFO algorithm
  - Setup to handle frames with 11-bit or 29-bit identifiers
  - Provided with programmable acceptance mask register for filtering
  - Monitored via a frame counter
  - Configured to Remote Monitoring Mode
- Up to eight individually programmable interrupt nodes can be used
- CAN Analyzer Mode for bus monitoring is implemented

Data Sheet 28 V1.2, 2002-05



#### **Serial Data Link Interface**

Figure 8 shows a global view of the functional blocks of the Serial Data Link Interface (SDLM).



Figure 8 General Block Diagram of the SDLM Interface

The SDLM module communicates with the external world via two I/O lines located at Port 12, the J1850 bus. The RXD line is the receive data input signal and TXD is the transmit data output signal.

The Serial Data Link module (SDLM) provides serial communication to a J1850 based serial bus. J1850 bus transceivers must be implemented externally in a system. The SDLM module conforms to the SAE Class B J1850 Specification and is compatible to Class 2 protocol.

#### **General SDLM Features:**

- Compliant to SAE Class B J1850 Specification
- Full support of GM Class 2 protocol
- Variable Pulse Width (VPW) format with 10.4 kbit/s
- High speed receive/transmit 4x mode with 41.6 kbit/s
- Digital noise filter
- Support of single byte headers or consolidated headers
- CRC generation and check
- Support of Block Mode for receive and transmit



### **Data Link Operation Features:**

- 11-byte transmit buffer
- Double buffered 11-byte receive buffer
- Support of In-Frame Response (IFR) types 1, 2, 3
- Advanced interrupt handling for RX, TX, and error conditions
- All interrupt sources can be enabled/disabled individually
- Support of automatic IFR Transmission for IFR types 1 and 2 for 3-byte consolidated headers

Note: The SDLM module does not support the Pulse Width Modulation (PWM) data format.



#### **Timer Units**

The TC1775 includes two timer units:

- General Purpose Timer Unit (GPTU)
- General Purpose Timer Array (GPTA)

#### **General Purpose Timer Unit**

Figure 9 shows a global view of all functional blocks of the General Purpose Timer Unit (GPTU) module.



Figure 9 General Block Diagram of the GPTU Interface

The GPTU consists of three 32-bit timers designed to solve such application tasks as event timing, event counting, and event recording. The GPTU communicates with the external world via eight inputs and eight outputs located at Port 13.

The three timers of the GPTU module (T0, T1, and T2) can operate independently from each other, or can be combined:

#### **General Features:**

- All timers are 32-bit precision timers with a maximum input frequency of  $f_{\mathsf{GPTU}}$
- Events generated in T0 or T1 can be used to trigger actions in T2
- Timer overflow or underflow in T2 can be used to clock either T0 or T1
- T0 and T1 can be concatenated to form one 64-bit timer



#### Features of T0 and T1:

- Each timer has a dedicated 32-bit reload register with automatic reload on overflow
- Timers can be split into individual 8-, 16-, or 24-bit timers with individual reload registers
- Overflow signals can be selected to generate service requests, pin output signals, and T2 trigger events
- Two input pins can define a count option

#### Features of T2:

- Count up or down is selectable
- · Operating modes:
  - Timer
  - Counter
  - Quadrature counter (incremental/phase encoded counter interface)
- Options:
  - External start/stop, one-shot operation, timer clear on external event
  - Count direction control through software or an external event
  - Two 32-bit reload/capture registers
- Reload modes:
  - Reload on overflow or underflow
  - Reload on external event: positive transition, negative transition, or both transitions
- Capture modes:
  - Capture on external event: positive transition, negative transition, or both transitions
  - Capture and clear timer on external event: positive transition, negative transition, or both transitions
- Can be split into two 16-bit counter/timers
- Timer count, reload, capture, and trigger functions can be assigned to input pins. To and T1 overflow events can also be assigned to these functions
- Overflow and underflow signals can be used to trigger T0 and/or T1 and to toggle output pins
- T2 events are freely assignable to the service request nodes

Data Sheet 32 V1.2, 2002-05



#### **General Purpose Timer Array**

Figure 10 shows a global block diagram of the General Purpose Timer Array (GPTA) implementation.



Figure 10 GPTA Module Block Diagram

The GPTA module has 64 input lines and 64 output lines, which are connected with Port 8, Port 9, Port 10, and Port 11.

The General Purpose Timer Array (GPTA) provides important digital signal filtering and timer support whose combination enables autonomous and complex functionalities. This architecture allows easy implementation and easy validation of any kind of timer functions.



The General Purpose Timer Array (GPTA) provides a set of hardware modules required for high speed digital signal processing:

- Filter and Prescaler Cells (FPC) support input noise filtering and prescaler operation.
- Phase Discrimination Logic units (PDL) decode the direction information output by a rotation tracking system.
- Duty Cycle Measurement Cells (DCM) provide pulse width measurement capabilities.
- A Digital Phase Locked Loop unit (PLL) generates a programmable number of GPTA module clock ticks during an input signal's period.
- Global Timer units (GT) driven by various clock sources are implemented to operate as a time base for the associated "Global Timer Cells".
- Global Timer Cells (GTC) can be programmed to capture the contents of a Global Timer on an event that occurred at an external port pin or at an internal FPC output.
   A GTC may be also used to control an external port pin with the result of an internal compare operation. GTCs can be logically concatenated to provide a common external port pin with a complex signal waveform.
- Local Timer Cells (LTC) operating in Timer, Capture, or Compare Mode may be also logically tied together to drive a common external port pin with a complex signal waveform. LTCs — enabled in Timer Mode or Capture Mode — can be clocked or triggered by
  - A prescaled GPTA module clock,
  - An FPC, PDL, DCM, PLL, or GTC output signal line,
  - An external port pin.

Some input lines driven by processor I/O pads may be shared by an LTC and a GTC to trigger their programmed operation simultaneously.

The following list summarizes all blocks supported:

### **Clock Generation Unit (GPTA)**

- Filter and Prescaler Cell (FPC):
  - Six independent units
  - Three operating modes (Prescaler, Delayed Debounce Filter, Immediate Debounce Filter)
  - $-f_{GPTA}$  down-scaling capability
  - $-f_{GPTA}/2$  maximum input signal frequency in Filter Mode
- Phase Discriminator Logic (PDL):
  - Two independent units
  - Two operating modes (2 and 3 sensor signals)
  - $-f_{\rm GPTA}/4$  maximum input signal frequency in 2-sensor mode,  $f_{\rm GPTA}/6$  maximum input signal frequency in 3-sensor mode
- Duty Cycle Measurement (DCM):
  - Four independent units
  - 0 to 100% margin and time-out handling



- f<sub>GPTA</sub> maximum resolution
- $-f_{GPTA}/2$  maximum input signal frequency
- Digital Phase Locked Loop (PLL):
  - One unit
  - Arbitrary multiplication factor between 1 and 65535
  - $-f_{GPTA}$  maximum resolution
  - $-f_{GPTA}/2$  maximum input signal frequency

#### **GPTA Signal Generation Unit**

- Global Timers (GT):
  - Two independent units
  - Two operating modes (Free Running Timer and Reload Timer)
  - 24-bit data width
  - $-f_{GPTA}$  maximum resolution
  - $-f_{GPTA}/2$  maximum input signal frequency
- Global Timer Cell (GTC):
  - 32 independent units
  - Two operating modes (Capture, Compare and Capture after Compare)
  - 24-bit data width
  - $-f_{GPTA}$  maximum resolution
  - $-f_{GPTA}/2$  maximum input signal frequency
- Local Timer Cell (LTC):
  - 64 independent units
  - Three operating modes (Timer, Capture and Compare)
  - 16-bit data width
  - $-f_{GPTA}$  maximum resolution
  - $-f_{GPTA}/2$  maximum input signal frequency

#### **Interrupt Control Unit**

111 interrupt sources generating 54 service requests

#### I/O Sharing Unit

- Able to process lines from FPC, GTC, and LTC
- Emergency function



### **Analog Digital Converters**

The two on-chip Analog-to-Digital Converter (ADC) modules of the TC1775 offer 8-bit, 10-bit, or 12-bit resolution including sample-and-hold functionality. The A/D converters operate using the method of the successive approximation. A multiplexer selects among up to 16 analog input channels for each ADC. Conversion requests are generated either under software control or by hardware. An automatic self-calibration adjusts the ADC modules to changing temperatures or process variations.

#### Features:

- 8-bit, 10-bit, 12-bit A/D conversion
- Successive approximation conversion method
- Fast conversion times: e.g. 10-bit conversion (without sample time): 5.05 μs
- Total Unadjusted Error (TUE) of ±2 LSB @ 10-bit resolution
- Integrated sample-and-hold functionality
- Sixteen analog input channels
- Dedicated control and status registers for each analog channel
- Powerful conversion request sources
- Selectable reference voltages for each channel
- Programmable sample and conversion timing schemes
- Limit checking
- Broken wire short circuit detection
- Flexible service request generation
- Synchronization of the two on-chip A/D Converters
- Automatic control of external analog multiplexer
- Equidistant samples initiated by timer
- External trigger inputs for conversion requests
- Two external trigger inputs, connected with the General Purpose Timer Array (GPTA)
- Power reduction and clock control

Figure 11 shows a global view of the ADC module kernels with the module specific interface connections.

Each of the ADC modules communicates with the external world via five digital I/O lines and sixteen analog inputs. Clock control, address decoding, and interrupt service request control are managed outside the ADC module kernel. Two trigger inputs and a synchronization bridge are used for internal control purposes.





Figure 11 ADC0/ADC1 Modules with Interconnections



#### **On-Chip Memories**

The memory system of the TC1775 provides the following memories:

- Program Memory Unit (PMU) with
  - 8 Kbytes Boot ROM (BROM)
  - 32 Kbytes Code Scratch-Pad RAM (SPRAM)
  - 1 Kbyte Instruction Cache (ICACHE)
- Data Memory Unit (DMU) with
  - 40 Kbytes Data Memory (SRAM)
  - Includes 8 Kbytes static RAM (SBSRAM) for standby operation using a battery
- Peripheral Control Processor (PCP) with
  - 16 Kbytes Data Memory (PCODE)
  - 4 Kbytes Parameter RAM (PRAM)



## **Address Map**

**Table 2** defines the specific segment oriented address blocks of the TC1775 with its address range, size, and PMU/DMU access view. **Table 3** shows the block address map of memory segment 15 which includes the on-chip peripheral units.

Table 2 TC1775 Block Address Map

| Seg-<br>ment | Address<br>Range                                   | Size   | Description                                                     | DMU<br>Acc.  | PMU<br>Acc. <sup>1)</sup> |            |
|--------------|----------------------------------------------------|--------|-----------------------------------------------------------------|--------------|---------------------------|------------|
| 0 to 7       | 0000 0000 <sub>H</sub> –<br>7FFF FFFF <sub>H</sub> | 2 GB   | Reserved                                                        | _            | _                         |            |
| 8            | 8000 0000 <sub>H</sub> –<br>8FFF FFFF <sub>H</sub> | 256 MB | Reserved                                                        | via<br>FPI   | PMU<br>local              |            |
| 9            | 9000 0000 <sub>H</sub> –<br>9FFF FFFF <sub>H</sub> | 256 MB | Reserved                                                        | DMU<br>local | via<br>FPI                | cached     |
| 10           | A000 0000 <sub>H</sub> –<br>AFFF FFFF <sub>H</sub> | 256 MB | External Memory Space                                           | via<br>FPI   | via<br>EBU or<br>FPI      | S          |
|              | B000 0000 <sub>H</sub> –<br>BDFF FFFF <sub>H</sub> | 224 MB | External Memory Space mappable into segment 10                  |              | via<br>EBU                | -          |
|              | BE00 0000 <sub>H</sub> –<br>BEFF FFFF <sub>H</sub> | 16 MB  | External Emulator Space                                         | - via        | via<br>FPI                |            |
| 11           | BF00 0000 <sub>H</sub> –<br>BFFF DFFF <sub>H</sub> | _      | Reserved                                                        | FPI          | PMU                       |            |
|              | BFFF E000 <sub>H</sub> –<br>BFFF FFFF <sub>H</sub> | 8 KB   | Boot ROM 4 Kbytes general purpose 4 Kbytes factory test support | 1            | local                     | non-cached |
| 12           | C000 0000 <sub>H</sub> -<br>C000 7FFF <sub>H</sub> | 32 KB  | Local Code Scratch-Pad RAM (SPRAM)                              |              |                           | non-       |
|              | C000 8000 <sub>H</sub> –<br>C7FF FEFF <sub>H</sub> | _      | Reserved                                                        | via          | PMU                       |            |
|              | C7FF FF00 <sub>H</sub> –<br>C7FF FFFF <sub>H</sub> | 256 B  | PMU Control Registers                                           | FPI          | local                     |            |
|              | C800 0000 <sub>H</sub> –<br>CFFF FFFF <sub>H</sub> | 128 MB | Reserved                                                        |              |                           |            |



Table 2 TC1775 Block Address Map (cont'd)

| Seg-<br>ment | Address<br>Range                                   | Size   | Description                                      | DMU<br>Acc.  | PMU<br>Acc. <sup>1)</sup> |            |
|--------------|----------------------------------------------------|--------|--------------------------------------------------|--------------|---------------------------|------------|
| 13           | D000 0000 <sub>H</sub> –<br>D000 7FFF <sub>H</sub> | 32 KB  | Local Data Memory (SRAM)                         |              |                           |            |
|              | D000 8000 <sub>H</sub> –<br>D000 9FFF <sub>H</sub> | 8 KB   | Local Data Memory for standby operation (SBSRAM) |              |                           |            |
|              | D000 A000 <sub>H</sub> –<br>D000 BFFF <sub>H</sub> | 8 KB   | SBSRAM mirrored                                  | DMU<br>local | via<br>FPI                | non-cached |
|              | D000 C000 <sub>H</sub> - D000 DFFF <sub>H</sub>    | 8 KB   | SBSRAM mirrored                                  |              |                           |            |
|              | D000 E000 <sub>H</sub> –<br>D000 FFFF <sub>H</sub> | 8 KB   | SBSRAM mirrored                                  |              |                           |            |
|              | D000 A000 <sub>H</sub> –<br>D7FF FEFF <sub>H</sub> | _      | Reserved                                         |              |                           | non-       |
|              | D7FF FF00 <sub>H</sub> –<br>D7FF FFFF <sub>H</sub> | 256 B  | DMU Registers                                    |              |                           |            |
|              | D800 0000 <sub>H</sub> –<br>DFFF FFFF <sub>H</sub> | 256 MB | Reserved                                         |              |                           |            |
| 14           | E000 0000 <sub>H</sub> –<br>EFFF FFFF <sub>H</sub> | 256 MB | External Peripheral and<br>Data Memory Space     | via<br>FPI   | not<br>possi-<br>ble      |            |



Table 2 TC1775 Block Address Map (cont'd)

| Seg-<br>ment | Address<br>Range                                   | Size          | Description                         | DMU<br>Acc. | PMU<br>Acc. <sup>1)</sup> |            |
|--------------|----------------------------------------------------|---------------|-------------------------------------|-------------|---------------------------|------------|
|              | F000 0000 <sub>H</sub> -<br>F000 3EFF <sub>H</sub> | 16 KB         | On-Chip Peripherals & Ports         |             | not<br>possi-<br>ble      |            |
|              | F000 3F00 <sub>H</sub> –<br>F000 3FFF <sub>H</sub> | 256 B         | PCP Registers                       |             |                           | non-cached |
|              | F000 4000 <sub>H</sub> –<br>F000 FFFF <sub>H</sub> | _             | Reserved                            |             |                           |            |
|              | F001 0000 <sub>H</sub> –<br>F001 0FFF <sub>H</sub> | 4 KB          | PCP Parameter Memory (PRAM)         | via<br>FPI  |                           |            |
|              | F001 1000 <sub>H</sub> –<br>F001 FFFF <sub>H</sub> | _             | Reserved                            |             |                           |            |
| 15           | F002 0000 <sub>H</sub> –<br>F002 3FFF <sub>H</sub> | 16 KB         | PCP Code Memory<br>(PCODE)          |             |                           |            |
|              | F002 4000 <sub>H</sub> –<br>F00F FFFF <sub>H</sub> | _             | Reserved                            |             |                           |            |
|              | F010 0000 <sub>H</sub> –<br>F010 0BFF <sub>H</sub> | 12 ×<br>256 B | CAN Module                          |             |                           |            |
|              | F010 0C00 <sub>H</sub> –<br>FFFE FEFF <sub>H</sub> | _             | Reserved                            |             |                           |            |
|              | FFFE FF00 <sub>H</sub> –<br>FFFE FFFF <sub>H</sub> | 256 B         | CPU Slave Interface Registers (CPS) |             |                           |            |
|              | FFFF 0000 <sub>H</sub> –<br>FFFF FFFF <sub>H</sub> | 64 KB         | Core SFRs + GPRs                    |             |                           |            |

<sup>1)</sup> The PMU can access external memory directly ("via EBU", only instruction accesses) or via the FPI Bus ("via FPI").



Table 3 Block Address Map of Segment 15

| Symbol | Description                                  | Address Range                                   | Size          |
|--------|----------------------------------------------|-------------------------------------------------|---------------|
| SCU    | System Control Unit                          | F000 0000 <sub>H</sub> – F000 00FF <sub>H</sub> | 256 Bytes     |
| RTC    | Real Time Clock                              | F000 0100 <sub>H</sub> – F000 01FF <sub>H</sub> | 256 Bytes     |
| BCU    | Bus Control Unit                             | F000 0200 <sub>H</sub> – F000 02FF <sub>H</sub> | 256 Bytes     |
| STM    | System Timer                                 | F000 0300 <sub>H</sub> – F000 03FF <sub>H</sub> | 256 Bytes     |
| OCDS   | On-Chip Debug Support                        | F000 0400 <sub>H</sub> – F000 04FF <sub>H</sub> | 256 Bytes     |
| EBU    | External Bus Unit                            | F000 0500 <sub>H</sub> – F000 05FF <sub>H</sub> | 256 Bytes     |
| _      | Reserved                                     | F000 0600 <sub>H</sub> – F000 06FF <sub>H</sub> | _             |
| GPTU   | General Purpose Timer Unit                   | F000 0700 <sub>H</sub> – F000 07FF <sub>H</sub> | 256 Bytes     |
| ASC0   | Async./Sync. Serial Interface 0              | F000 0800 <sub>H</sub> – F000 08FF <sub>H</sub> | 256 Bytes     |
| ASC1   | Async./Sync. Serial Interface 1              | F000 0900 <sub>H</sub> – F000 09FF <sub>H</sub> | 256 Bytes     |
| SSC0   | High-Speed Synchronous<br>Serial Interface 0 | F000 0A00 <sub>H</sub> – F000 0AFF <sub>H</sub> | 256 Bytes     |
| SSC1   | High-Speed Synchronous<br>Serial Interface 1 | F000 0B00 <sub>H</sub> – F000 0BFF <sub>H</sub> | 256 Bytes     |
| _      | Reserved                                     | F000 0C00 <sub>H</sub> – F000 17FF <sub>H</sub> | _             |
| GPTA   | General Purpose Timer Array                  | F000 1800 <sub>H</sub> – F000 1FFF <sub>H</sub> | 8 × 256 Bytes |
| _      | Reserved                                     | F000 2000 <sub>H</sub> – F000 21FF <sub>H</sub> | _             |
| ADC0   | Analog-to-Digital Converter 0                | F000 2200 <sub>H</sub> – F000 23FF <sub>H</sub> | 512 Bytes     |
| ADC1   | Analog-to-Digital Converter 1                | F000 2400 <sub>H</sub> – F000 25FF <sub>H</sub> | 512 Bytes     |
| SDLM   | Serial Data Link Module                      | F000 2600 <sub>H</sub> – F000 26FF <sub>H</sub> | 256 Bytes     |
| _      | Reserved                                     | F000 2700 <sub>H</sub> – F000 27FF <sub>H</sub> | _             |
| P0     | Port 0                                       | F000 2800 <sub>H</sub> – F000 28FF <sub>H</sub> | 256 Bytes     |
| P1     | Port 1                                       | F000 2900 <sub>H</sub> – F000 29FF <sub>H</sub> | 256 Bytes     |
| P2     | Port 2                                       | F000 2A00 <sub>H</sub> – F000 2AFF <sub>H</sub> | 256 Bytes     |
| P3     | Port 3                                       | F000 2B00 <sub>H</sub> – F000 2BFF <sub>H</sub> | 256 Bytes     |
| P4     | Port 4                                       | F000 2C00 <sub>H</sub> - F000 2CFF <sub>H</sub> | 256 Bytes     |
| P5     | Port 5                                       | F000 2D00 <sub>H</sub> – F000 2DFF <sub>H</sub> | 256 Bytes     |
| P6     | Port 6 (no registers available)              | F000 2E00 <sub>H</sub> – F000 2EFF <sub>H</sub> | 256 Bytes     |
| P7     | Port 7 (no registers available)              | F000 2F00 <sub>H</sub> – F000 2FFF <sub>H</sub> | 256 Bytes     |
| P8     | Port 8                                       | F000 3000 <sub>H</sub> – F000 30FF <sub>H</sub> | 256 Bytes     |
| P9     | Port 9                                       | F000 3100 <sub>H</sub> – F000 31FF <sub>H</sub> | 256 Bytes     |



 Table 3
 Block Address Map of Segment 15 (cont'd)

| Symbol            | Description                                | Address Range                                   | Size           |
|-------------------|--------------------------------------------|-------------------------------------------------|----------------|
| P10               | Port 10                                    | F000 3200 <sub>H</sub> – F000 32FF <sub>H</sub> | 256 Bytes      |
| P11               | Port 11                                    | F000 3300 <sub>H</sub> – F000 33FF <sub>H</sub> | 256 Bytes      |
| P12               | Port 12                                    | F000 3400 <sub>H</sub> – F000 34FF <sub>H</sub> | 256 Bytes      |
| P13               | Port 13                                    | F000 3500 <sub>H</sub> – F000 35FF <sub>H</sub> | 256 Bytes      |
| _                 | Reserved                                   | F000 3600 <sub>H</sub> – F000 3EFF <sub>H</sub> | _              |
| PCP               | PCP Registers                              | F000 3F00 <sub>H</sub> – F000 3FFF <sub>H</sub> | 256 Bytes      |
|                   | Reserved                                   | F000 4000 <sub>H</sub> – F000 FFFF <sub>H</sub> | _              |
|                   | PCP Data Memory (PRAM)                     | F001 0000 <sub>H</sub> – F001 0FFF <sub>H</sub> | 4 Kbytes       |
|                   | Reserved                                   | F001 1000 <sub>H</sub> – F001 FFFF <sub>H</sub> | _              |
|                   | PCP Code Memory (PCODE)                    | F002 0000 <sub>H</sub> – F002 3FFF <sub>H</sub> | 16 Kbytes      |
| _                 | Reserved                                   | F002 4000 <sub>H</sub> – F00F FFFF <sub>H</sub> | _              |
| CAN <sup>1)</sup> | Controller Area Network<br>Module          | F010 0000 <sub>H</sub> – F010 0BFF <sub>H</sub> | 12 × 256 Bytes |
| _                 | Reserved                                   | F010 0C00 <sub>H</sub> – FFFE FEFF <sub>H</sub> | _              |
| CPU               | Slave Interface Registers (CPS)            | FFFE FF00 <sub>H</sub> – FFFE FFFF <sub>H</sub> | 256 Bytes      |
|                   | Reserved                                   | FFFF 0000 <sub>H</sub> – FFFF BFFF <sub>H</sub> | _              |
|                   | Memory Protection Registers                | FFFF C000 <sub>H</sub> – FFFF EFFF <sub>H</sub> | 12 Kbytes      |
|                   | Reserved                                   | FFFF F000 <sub>H</sub> – FFFF FCFF <sub>H</sub> | _              |
|                   | Core Debug Register (OCDS)                 | FFFF FD00 <sub>H</sub> – FFFF FDFF <sub>H</sub> | 256 Bytes      |
|                   | Core Special Function<br>Registers (CSFRs) | FFFF FE00 <sub>H</sub> – FFFF FEFF <sub>H</sub> | 256 Bytes      |
|                   | General Purpose Register (GPRs)            | FFFF FF00 <sub>H</sub> – FFFF FFFF <sub>H</sub> | 256 Bytes      |

<sup>1)</sup> Access to unused address regions within this peripheral unit don't generate a bus error.



#### **Memory Protection System**

The TC1775 memory protection system specifies the addressable range and read/write permissions of memory segments available to the currently executing task. The memory protection system controls the position and range of addressable segments in memory. It also controls the kinds of read and write operations allowed within addressable memory segments. Any illegal memory access is detected by the memory protection hardware, which then invokes the appropriate Trap Service Routine (TSR) to handle the error. Thus, the memory protection system protects critical system functions against both software and hardware errors. The memory protection hardware can also generate signals to the Debug Unit to facilitate tracing illegal memory accesses.

There are two Memory Protection Register Sets in the TC1775, numbered 0 and 1, which specify memory protection ranges and permissions for code and data. The PSW.PRS bit field determines which of these is the set currently in use by the CPU. Because the TC1775 uses a Harvard-style memory architecture, each Memory Protection Register Set is broken down into a Data Protection Register Set and a Code Protection Register Set. Each Data Protection Register Set can specify up to four address ranges to receive particular protection modes. Each Code Protection Register Set can specify up to two address ranges to receive particular protection modes.

Each of the Data Protection Register Sets and Code Protection Register Sets determines the range and protection modes for a separate memory area. Each contains register pairs which determine the address range (the Data Segment Protection Registers and Code Segment Protection Registers) and one register (Data Protection Mode Register) which determines the memory access modes which apply to the specified range.

Data Sheet 44 V1.2, 2002-05



#### **On-Chip FPI Bus**

The FPI Bus interconnects the functional units of the TC1775, such as the CPU and on-chip peripheral components. The FPI Bus also interconnects the TC1775 to external components by way of the External Bus Controller Unit (EBU). The FPI Bus is designed to be quick to acquire by on-chip functional units, and quick to transfer data. The low setup overhead of the FPI Bus access protocol guarantees fast FPI Bus acquisition, which is required for time-critical applications. The FPI Bus is designed to sustain high transfer rates. For example, a peak transfer rate of up to 160 Mbyte/s can be achieved with a 40 MHz bus clock and 32-bit data bus. Multiple data transfers per bus arbitration cycle allow the FPI Bus to operate at close to its peak bandwidth.

#### Features:

- Supports multiple bus masters
- Supports demultiplexed address/data operation
- · Address and data buses are 32 bits wide
- Data transfer types include 8-, 16-, and 32-bit sizes
- Single- and multiple-data transfers per bus acquisition cycle
- Designed to minimize EMI and power consumption



#### **External Bus Unit**

The External Bus Unit (EBU) of the TC1775 is the interface between external memories and peripheral units and the internal memories and peripheral units. The basic structure of the EBU is shown in **Figure 12**.



Figure 12 EBU Structure and Interfaces

The EBU is primarily used for the following two operations:

- Communication with external memories or peripheral units via the FPI Bus
- Instruction fetches from the PMU to external Burst Flash program memories

The EBU controls all transactions required for these two operations and in particular handles the arbitration between these two tasks.

The types of external devices/bus modes controlled by the EBU are:

- INTEL style peripherals (separate RD and WR signals)
- ROMs, EPROMs
- Static RAMs
- Demultiplexed A/D bus
- Multiplexed A/D bus

The PMU controls accesses to external code memories. It especially supports:

Burst Mode Flash Memories (ROM)

Note: Instruction fetches of the PMU from external Burst Flash program memories are only possible with 32-bit data bus width.



### **Peripheral Control Processor**

The Peripheral Control Processor (PCP) performs tasks that would normally be performed by the combination of a DMA controller and its supporting CPU interrupt service routines in a traditional computer system. It could easily be considered as the host processor's first line of defense as an interrupt-handling engine. The PCP can off-load the CPU from having to service time-critical interrupts. This provides many benefits, including:

- · Avoiding large interrupt-driven task context-switching latencies in the host processor
- Lessening the cost of interrupts in terms of processor register and memory overhead
- Improving the responsiveness of interrupt service routines to data-capture and datatransfer operations
- Easing the implementation of multitasking operating systems.

The PCP has an architecture that efficiently supports DMA type transactions to and from arbitrary devices and memory addresses within the TC1775 and also has reasonable stand alone computational capabilities.

The PCP is made up of several modular blocks as follows:

- PCP Processor Core
- Code Memory (PCODE)
- Parameter Memory (PRAM)
- PCP Interrupt Control Unit (PICU)
- PCP Service Request Nodes (PSRN)
- · System bus interface to the FPI Bus

The PCP is fully interrupt-driven, meaning it is only activated through service requests; there is no main program running in the background as with a conventional processor.

Data Sheet 47 V1.2, 2002-05





Figure 13 PCP Block Diagram

Table 4 PCP Instruction Set Overview

| Instruction Group | Description                                                                                                                      |
|-------------------|----------------------------------------------------------------------------------------------------------------------------------|
| DMA primitives    | Efficient DMA channel implementation                                                                                             |
| Load/Store        | Transfer data between PRAM or FPI memory and the general purpose registers, as well as move or exchange values between registers |
| Arithmetic        | Add, subtract, compare and complement                                                                                            |
| Divide/Multiply   | Divide and multiply                                                                                                              |
| Logical           | And, Or, Exclusive Or, Negate                                                                                                    |
| Shift             | Shift right or left, rotate right or left, prioritize                                                                            |
| Bit Manipulation  | Set, clear, insert and test bits                                                                                                 |
| Flow Control      | Jump conditionally, jump long, exit                                                                                              |
| Miscellaneous     | No operation, Debug                                                                                                              |



### **System Timer**

The STM within the TC1775 is designed for global system timing applications requiring both high precision and long range. The STM provides the following features:

- Free-running 56-bit counter
- All 56 bits can be read synchronously
- Different 32-bit portions of the 56-bit counter can be read synchronously
- Driven by clock  $f_{STM}$  (identical with the system clock  $f_{SYS}$ )
- · Counting begins at power-on reset
- Continuous operation is not affected by any reset condition except power-on reset

The STM is an upward counter, running with the system clock frequency  $f_{\rm SYS}$ . It is enabled per default after reset, and immediately starts counting up. Other than via reset, it is not possible to affect the contents of the timer during normal operation of the application, it can only be read, but not written to. Depending on the implementation of the clock control of the STM, the timer can optionally be disabled or suspended for power-saving and debugging purposes via a clock control register.

The maximum clock period is  $2^{56} \times 1/f_{STM}$ . At  $f_{STM} = 40$  MHz, for example, the STM counts 57.1 years before overflowing. Thus, it is capable of continuously timing the entire expected product life-time of a system without overflowing.



Figure 14 Block Diagram of the STM Module



### **Watchdog Timer**

The Watchdog Timer (WDT) provides a highly reliable and secure way to detect and recover from software or hardware failure. The WDT helps to abort an accidental malfunction of the TC1775 in a user-specified time period. When enabled, the WDT will cause the TC1775 system to be reset if the WDT is not serviced within a user-programmable time period. The CPU must service the WDT within this time interval to prevent the WDT from causing a TC1775 system reset. Hence, routine service of the WDT confirms that the system is functioning properly.

In addition to this standard "Watchdog" function, the WDT incorporates the EndInit feature and monitors its modifications. A system-wide line is connected to the ENDINIT bit implemented in a WDT control register, serving as an additional write-protection for critical registers (besides Supervisor Mode protection).

A further enhancement in the TC1775's Watchdog Timer is its reset prewarning operation. Instead of immediately resetting the device on the detection of an error, as known from standard Watchdogs, the WDT first issues an Non-maskable Interrupt (NMI) to the CPU before finally resetting the device at a specified time period later. This gives the CPU a chance to save system state to memory for later examination of the cause of the malfunction, an important aid in debugging.

#### Features:

- 16-bit Watchdog counter
- Selectable input frequency: f<sub>SYS</sub>/256 or f<sub>SYS</sub>/16384
- 16-bit user-definable reload value for normal Watchdog operation, fixed reload value for Time-Out and Prewarning Modes
- Incorporation of the ENDINIT bit and monitoring of its modifications
- Sophisticated password access mechanism with fixed and user-definable password fields
- Proper access always requires two write accesses. The time between the two accesses is monitored by the WDT and limited.
- Access Error Detection: Invalid password (during first access) or invalid guard bits (during second access) trigger the Watchdog reset generation.
- Overflow Error Detection: An overflow of the counter triggers the Watchdog reset generation.
- Watchdog function can be disabled; access protection and ENDINIT monitor function remain enabled.
- Double Reset Detection: If a Watchdog induced reset occurs twice without a proper access to its control register in between, a severe system malfunction is assumed and the TC1775 is held in reset until a power-on reset. This prevents the device from being periodically reset if, for instance, connection to the external memory has been lost such that even system initialization could not be performed.



 Important debugging support is provided through the reset prewarning operation by first issuing an NMI to the CPU before finally resetting the device after a certain period of time.

#### **Real Time Clock**

Figure 15 shows a global view of all functional blocks of the RTC interface.



Figure 15 Block Diagram of the RTC Interface

The Real Time Clock (RTC) module is an independent timer chain that counts time ticks. The base frequency of the RTC can be programmed via a reload counter. The RTC can work asynchronously with the system frequency, and is optimized on low power consumption.

#### Features:

- On-chip 32.768 kHz oscillator for counting current time and date
- Cyclic time-based interrupts
- Alarm interrupt for wake-up on a defined time
- 48-bit timer for long-term measurements



#### **System Control Unit**

The System Control Unit (SCU) of the TC1775 handles the system control tasks. All these system functions are tightly coupled, thus, they are conveniently handled by one unit, the SCU. The system tasks of the SCU are:

- Reset Control
  - Generation of all internal reset signals
  - Generation of external HDRST reset signal
- PLL Control
  - PLL\_CLC Clock Control Register
- Power Management Control
  - Enabling of several power-down modes
  - Control of the PLL in power-down modes
- Watchdog Timer
- Port 5 Trace Control
- Device Identification



#### Interrupt System

An interrupt request can be serviced either by the CPU or by the Peripheral Control Processor (PCP). These units are called "Service Providers". Interrupt requests are called "Service Requests" rather than "Interrupt Requests" in this document because they can be serviced by either of the Service Providers.

Each peripheral in the TC1775 can generate service requests. Additionally, the Bus Control Unit, the Debug Unit, the PCP, and even the CPU itself can generate service requests to either of the two Service Providers. As shown in **Figure 16**, each TC1775 unit that can generate service requests is connected to one or multiple Service Request Nodes (SRN). Each SRN contains a Service Request Control Register mod\_SRCx, where "mod" is the identifier of the service requesting unit and "x" an optional index. Two buses connect the SRNs with two Interrupt Control Units, which handle interrupt arbitration among competing interrupt service requests, as follows:

- The Interrupt Control Unit (ICU) arbitrates service requests for the CPU and administers the CPU Interrupt Arbitration Bus.
- The Peripheral Interrupt Control Unit (PICU) arbitrates service requests for the PCP and administers the PCP Interrupt Arbitration Bus.

Units, which can generate service requests are:

- General Purpose Timer Unit (GPTU) with 8 SRNs
- General Purpose Timer Array (GPTA) with 54 SRNs
- Two High-Speed Synchronous Serial Interfaces (SSC0/SSC1) with 3 SRNs each
- Two Asynchronous/Synchronous Serial Interfaces (ASC0/ASC1) with 4 SRNs each
- TwinCAN controller with 8 SRNs
- Serial Data Link Module (SDLM) with 2 SRNs
- Two Analog/Digital Converters (ADC0/ADC1) with 4 SRNs each
- Real Time Clock (RTC) with 1 SRN
- Bus Control Unit (BCU) with 1 SRN
- Peripheral Control Processor (PCP) with 4 SRNs
- Central Processing Unit (CPU) with 4 SRNs
- Debug Unit (OCDS) with 1 SRN

The PCP can make service requests directly to itself (via the PICU), or it can make service requests to the CPU. The Debug Unit can generate service requests to the PCP or the CPU. The CPU can make service requests directly to itself (via the ICU), or it can make service requests to the PCP. The CPU Service Request Nodes are activated through software.

External interrupt inputs in TC1775 are available using the input pins connected to the General-Purpose Timer Unit (GPTU). Each of the eight GPTU I/O pins can be used as an external interrupt input, using the Service Request Nodes of the GPTU module. In addition, such an external interrupt input can also trigger a timer function.





Figure 16 Block Diagram of the TC1775 Interrupt System

Note: Depending on the selected system frequency  $f_{SYS}$ , the number of clocks for interrupt arbitration cycles must be selected as follows:

 $f_{SYS} \le 30$  MHz: ICR.CONECYC = 1  $f_{SYS} > 30$  MHz: ICR.CONECYC = 0



## **Boot Options**

The TC1775 booting schemes provides a number of different boot options for the start of code execution. **Table 5** shows the boot options available in the TC1775.

Table 5 Boot Selections

| OCDSE | BRKIN | CFG<br>[3]               | CFG<br>[2:0]                                             | Type of Boot                               | <b>Boot Source</b>                    | Initial PC Value       |   |
|-------|-------|--------------------------|----------------------------------------------------------|--------------------------------------------|---------------------------------------|------------------------|---|
| 1     | 1     | Х                        | 000 <sub>B</sub>                                         | Start from Boot ROM                        | Boot ROM                              | BFFF FFFC <sub>H</sub> |   |
|       |       |                          | 001 <sub>B</sub>                                         |                                            |                                       |                        |   |
|       |       |                          | 010 <sub>B</sub>                                         |                                            |                                       |                        |   |
|       |       | 0                        | 100 <sub>B</sub>                                         | External memory as slave directly via EBU  | External<br>Memory                    | A000 0000 <sub>H</sub> |   |
|       |       | 1                        | 100 <sub>B</sub>                                         | External memory as master directly via EBU | (cached)                              |                        |   |
|       |       | 0                        | 101 <sub>B</sub>                                         | External memory as slave via FPI Bus       |                                       |                        |   |
|       |       | 1                        | 101 <sub>B</sub>                                         | External memory as master via FPI Bus      |                                       |                        |   |
|       |       | X                        | 011 <sub>B</sub><br>110 <sub>B</sub><br>111 <sub>B</sub> | Reserved; don't use the                    | use these combinations;               |                        |   |
| 0     | 1     | 1 0                      | 0                                                        | 100 <sub>B</sub><br>or                     | Go to halt with EBU enabled as slave  | _                      | _ |
|       |       |                          | 1                                                        | 101 <sub>B</sub>                           | Go to halt with EBU enabled as master |                        |   |
|       |       | all oth<br>comb<br>tions | -                                                        | Go to halt with EBU disabled               |                                       |                        |   |
| 0     | 0     | don't                    | care                                                     | Go to external emulator space              | _                                     | BE00 0000 <sub>H</sub> |   |
| 1     | 0     | don't                    | care                                                     | Tri-state chip (deep sleep)                | _                                     | _                      |   |



#### **Power Management System**

The TC1775 power management system allows software to configure the various processing units so that they automatically adjust to draw the minimum necessary power for the application.

There are four power management modes:

- Run Mode
- Idle Mode
- Sleep Mode
- Deep Sleep Mode

**Table 6** describes these features of the power management modes.

| Table 6    | Power Management Mode Summary                                                                                                                                                                                                                                                                                                                                                                    |
|------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Mode       | Description                                                                                                                                                                                                                                                                                                                                                                                      |
| Run        | The system is fully operational. All clocks and peripherals are enabled, as determined by software.                                                                                                                                                                                                                                                                                              |
| Idle       | The CPU clock is disabled, waiting for a condition to return it to Run Mode. Idle Mode can be entered by software when the processor has no active tasks to perform. All peripherals remain powered and clocked. Processor memory is accessible to peripherals. A reset, Watchdog Timer event, a falling edge on the NMI pin, or any enabled interrupt event will return the system to Run Mode. |
| Sleep      | The system clock continues to be distributed only to those peripherals programmed to operate in Sleep Mode. Interrupts from operating peripherals, the Watchdog Timer, a falling edge on the NMI pin, or a reset event will return the system to Run Mode. Entering this state requires an orderly shut-down controlled by the Power Management State Machine.                                   |
| Deep Sleep | The system clock is shut off; only an external signal will restart the system. Entering this state requires an orderly shut-down controlled by the Power Management State Machine (PMSM).                                                                                                                                                                                                        |



### **On-Chip Debug Support**

The On-Chip Debug Support of the TC1775 consists of four building blocks:

- OCDS module in the TriCore CPU
  - On-chip breakpoint hardware
  - Support of an external break signal
- · OCDS module in the PCP
  - Special DEBUG instruction for program execution tracing
- Trace module of the TriCore
  - Outputs 16 bits per cycle with pipeline status information, PC bus information, and breakpoint qualification information
- Debugger Interface (Cerberus)
  - Provided for debug purposes of emulation tool vendors
  - Accessible through a JTAG standard interface with dedicated JTAG port pins

Figure 17 shows a basic block diagram of the building blocks.



Figure 17 OCDS Support Basic Block Diagram



#### **Clock Generation Unit**

The Clock Generation Unit (CGU) in the TC1775, shown in **Figure 18**, consists of an oscillator circuit and a Phase-Locked Loop (PLL). The PLL can convert a low-frequency external clock signal to a high-speed internal clock for maximum performance. The PLL also has fail-safe logic that detects degenerate external clock behavior such as abnormal frequency deviations or a total loss of the external clock. It can execute emergency actions if it looses its lock on the external clock.

In general, the CGU is controlled through the System Control Unit (SCU) module of the TC1775.



Figure 18 Clock Generation Unit Block Diagram

Besides the two XTAL pins for the oscillator, input pins CLKSEL[2:0] and BYPASS are used for configuration of the clock generation unit. These inputs are checked by the SCU which generates the appropriate control signals and latches the state of these signals into register PLL\_CLC.



#### **PLL Operation**

The  $f_{\rm VCO}$  clock of the PLL has a frequency which is a multiple of the externally applied clock  $f_{\rm OSC}$ . The factor for this is controlled through the value N applied to the divider in the feedback path. N is defined through three PLL configuration inputs CLKSEL[2:0].

Table 7 Input Frequencies and N Factor for  $f_{VCO}$ 

| CLKSEL[2:0]      | N-Factor | $f_{\text{VCO}}$ = 150 MHz | $f_{VCO}$ = 160 MHz | $f_{VCO}$ = 200 MHz |
|------------------|----------|----------------------------|---------------------|---------------------|
| 000 <sub>B</sub> | 8        | 18.75                      | 20                  | 25                  |
| 001 <sub>B</sub> | 9        | 16.67                      | 17.76               | 22.22               |
| 010 <sub>B</sub> | 10       | 15                         | 16                  | 20                  |
| 011 <sub>B</sub> | 11       | 13.64                      | 14.55               | 18.18               |
| 100 <sub>B</sub> | 12       | 12.5                       | 13.33               | 16.67               |
| 101 <sub>B</sub> | 13       | 11.54                      | 12.31               | 15.38               |
| 110 <sub>B</sub> | 14       | 10.71                      | 11.43               | 14.29               |
| 111 <sub>B</sub> | 15       | 10                         | 10.67               | 13.33               |

Shaded combinations should not be used because the maximum oscillator frequency of 16 MHz is exceeded.

The K-Divider is a software controlled divider. **Table 8** lists the possible values for K and the resulting division factor.

Table 8 Output Frequencies  $f_{SYS}$  Derived from Various Output Factors

| K-Factor           |                  |                            | $f_{\sf SYS}^{\sf 1)}$     |                            |              |
|--------------------|------------------|----------------------------|----------------------------|----------------------------|--------------|
| Selected<br>Factor | KDIV             | f <sub>VCO</sub> = 150 MHz | f <sub>VCO</sub> = 160 MHz | f <sub>VCO</sub> = 200 MHz | Cycle<br>[%] |
| 2                  | 000 <sub>B</sub> | 75                         | 80                         | 100                        | 50           |
| 4                  | 010 <sub>B</sub> | 37.5                       | 40                         | 50                         | 50           |
| 5 <sup>2)</sup>    | 011 <sub>B</sub> | 30                         | 32                         | 40                         | 40           |
| 6                  | 100 <sub>B</sub> | 24.5                       | 26.67                      | 33.33                      | 50           |
| 8                  | 101 <sub>B</sub> | 18.75                      | 20                         | 25                         | 50           |
| 9 <sup>2)</sup>    | 110 <sub>B</sub> | 16.67                      | 17.78                      | 22.22                      | 44           |
| 10                 | 111 <sub>B</sub> | 15                         | 16                         | 20                         | 50           |
| 16                 | 001 <sub>B</sub> | 9.38                       | 10                         | 12.5                       | 50           |

Shaded combinations cannot not be used because the maximum system clock frequency of 40 MHz is exceeded.

Data Sheet 59 V1.2, 2002-05

Depending on the selected system frequency  $f_{\rm SYS}$ , the number of clocks for interrupt arbitration cycles must be selected as follows:  $f_{\rm SYS} \le 30$  MHz: ICR.CONECYC = 1,  $f_{\rm SYS} > 30$  MHz: ICR.CONECYC = 0.

<sup>&</sup>lt;sup>2)</sup> These odd K-Factors should not be used (not tested because of the unsymmetrical duty cycle).



#### **Recommended Oscillator Circuits**



Figure 19 Oscillator Circuitries

For the main oscillator of the TC1775 the following external passive components are recommended:

- Crystal: max. 16 MHz
- $-C_1, C_2$ : 10 pF

A block capacitor between  $V_{\rm DDOSC}$  and  $V_{\rm SSOSC}$  is recommended, too.

For the RTC oscillator of the TC1775 the following external passive components are recommended:

- Crystal: 32.768 kHz
- $-C_1, C_2$ : 12 pF

Note: For crystal operation, it is strongly recommended to measure the negative resistance in the final target system (layout) to determine the optimum parameters for the oscillator operation. Please refer to the minimum and maximum values of the negative resistance specified by the crystal supplier.



#### **Power Supply**

**Figure 20** shows the TC1775's power supply concept, where certain logic modules are individually supplied with power. This concept improves the EMI behavior by reduction of the noise cross coupling. Also the operation margin is improved in sensitive modules like the A/D converter by noise reduction.



Figure 20 TC1775 Power Supply Concept



#### **Ports Power Supply**

The TC1775's port power supply concept is shown in **Figure 21**. The ports assigned with the External Bus Unit (EBU) are in a separate power supply group for 2.5 V nominal operating voltage. The general purpose input/outputs (GPIOs) except the EBU provide 3.3 to 5 V input/output acceptance and drive characteristics.



Figure 21 Ports Power Supply Concept

#### **Power-up Sequence**

During Power-up the reset pin PORST has to be held active until both power supply voltages have reached at least their minimum values.

During the Power-up time (rising of the supply voltages from 0 to their regular operating values) it has to be ensured, that the difference between  $V_{\rm DDP813}$  and  $V_{\rm DDI}$  (i.e.  $V_{\rm DDP813}$  -  $V_{\rm DDI}$ ) never drops below -0.3 V ( $V_{\rm DDI}$  =  $V_{\rm DD}$  and  $V_{\rm DDP05}$ ).

#### **Power Loss**

If  $V_{\rm DDP813}$  is dropping below  $V_{\rm DDI}$ , external circuitry in the power supply has to ensure, that  $V_{\rm DDI}$  is also limited to the same level.

If  $V_{\rm DDI}$  is dropping below the operating range,  $V_{\rm DDP813}$  may stay active.

#### **Powering Down**

During powering down (falling of the supply voltages from their regular operating values to zero), it has to be ensured, that the difference between  $V_{\rm DDP813}$  and  $V_{\rm DDI}$  ( $V_{\rm DDP813}$  -  $V_{\rm DDI}$ ) never drops below -0.3 V.



## **Identification Register Values**

Table 9 TC1775 Identification Registers

| Short Name | Address                | Value                              |
|------------|------------------------|------------------------------------|
| PMU_ID     | C7FF FF08 <sub>H</sub> | 0006 C002 <sub>H</sub>             |
| DMU_ID     | D7FF FF08 <sub>H</sub> | 0007 C002 <sub>H</sub>             |
| SCU_ID     | F000 0008 <sub>H</sub> | 0003 C002 <sub>H</sub>             |
| MANID      | F000 0070 <sub>H</sub> | 0000 1820 <sub>H</sub>             |
| CHIPID     | F000 0074 <sub>H</sub> | 0000 8002 <sub>H</sub>             |
| RTID       | F000 0078 <sub>H</sub> | 0000 0000 <sub>H</sub>             |
| RTC_ID     | F000 0108 <sub>H</sub> | 0000 5A01 <sub>H</sub>             |
| BCU_ID     | F000 0208 <sub>H</sub> | 0000 6A05 <sub>H</sub>             |
| STM_ID     | F000 0308 <sub>H</sub> | 0000 C002 <sub>H</sub>             |
| JPD_ID     | F000 0408 <sub>H</sub> | 0000 6301 <sub>H</sub>             |
| EBU_ID     | F000 0508 <sub>H</sub> | 0005 C002 <sub>H</sub> (BA11-Step) |
|            |                        | 0005 C003 <sub>H</sub> (BA21-Step) |
| GPTU_ID    | F000 0708 <sub>H</sub> | 0001 C002 <sub>H</sub>             |
| ASC0_ID    | F000 0808 <sub>H</sub> | 0000 4401 <sub>H</sub>             |
| ASC1_ID    | F000 0908 <sub>H</sub> | 0000 4401 <sub>H</sub>             |
| SSC0_ID    | F000 0A08 <sub>H</sub> | 0000 4503 <sub>H</sub>             |
| SSC1_ID    | F000 0B08 <sub>H</sub> | 0000 4503 <sub>H</sub>             |
| GPTA_ID    | F000 1808 <sub>H</sub> | 0002 C001 <sub>H</sub>             |
| ADC0_ID    | F000 2208 <sub>H</sub> | 0000 3101 <sub>H</sub>             |
| ADC1_ID    | F000 2408 <sub>H</sub> | 0000 3101 <sub>H</sub>             |
| SDLM_ID    | F000 2608 <sub>H</sub> | 0000 4202 <sub>H</sub>             |
| PCP_ID     | F000 3F08 <sub>H</sub> | 000D C001 <sub>H</sub>             |
| CAN_ID     | F010 0008 <sub>H</sub> | 0000 4110 <sub>H</sub>             |
| CPU_ID     | FFFE FF08 <sub>H</sub> | 0000 0202 <sub>H</sub>             |



#### **Parameter Interpretation**

The parameters listed on the following pages partly represent the characteristics of the TC1775 and partly its demands on the system. To aid in interpreting the parameters right, when evaluating them for a design, they are marked in column "Symbol":

### CC (Controller Characteristics):

The logic of the TC1775 will provide signals with the respective timing characteristics.

### **SR** (System Requirement):

The external system must provide signals with the respective timing characteristics to the TC1775.

#### Pin Classes

The TC1775 has three classes of digital I/O pins:

- Class A pins, which are 3.3 V to 5 V nominal voltage pins
- Class B pins, which are 2.5 V nominal voltage pins (input tolerant for 3.3 V)
- Class C pins, which are 2.5 V nominal voltage pins only

Table 10 shows the assignments of all digital I/O pins to pin classes and to  $V_{\rm DD}$  power supply pins.

Table 10 Assignments of Digital Pins to Pin Classes and Power Supply Pins

| Pins                                                                                           | Pin Classes                                   | Power Supply                                                |                 |
|------------------------------------------------------------------------------------------------|-----------------------------------------------|-------------------------------------------------------------|-----------------|
| Port 8 to Port 13<br>CLKSEL[2:0], BYPASS,<br>CFG[3:0], HDRST                                   | Class A (nominal 3.0 to 5.25 V)               | V <sub>DDP813</sub>                                         | $V_{SS}$        |
| Port 0 to 5 TRST, TCK, TDI, TDO, TMS, ODCSE, BRKIN, BRKOUT, NMI, PORST, CLKOUT, CLKIN TESTMODE | Class B<br>(nominal 2.5 V, 3.3 V<br>tolerant) | V <sub>DDP05</sub>                                          |                 |
| Core supply, no pins assigned                                                                  | (nominal 2.5 V)                               | $V_{\mathrm{DD}}, V_{\mathrm{DDSRAM}}, \ V_{\mathrm{DDSB}}$ |                 |
|                                                                                                |                                               | $V_{DDPLL}$                                                 | $V_{SSPLL}$     |
| XTAL1, XTAL2, XTAL3, XTAL4                                                                     | Class C<br>(nominal 2.5 V)                    | $V_{DDOSC}$                                                 | $V_{\sf SSOSC}$ |

Data Sheet 64 V1.2, 2002-05



### **Absolute Maximum Ratings**

| Parameter                                                                    | Symbol          | Limit ' | Values                          | Unit | Notes           |  |
|------------------------------------------------------------------------------|-----------------|---------|---------------------------------|------|-----------------|--|
|                                                                              |                 | min.    | max.                            |      |                 |  |
| Ambient temperature                                                          | $T_{A}$         | -40     | 125                             | °C   | under bias      |  |
| Storage temperature                                                          | $T_{A}$         | -65     | 150                             | °C   | _               |  |
| Junction temperature                                                         | $T_{J}$         | _       | 150                             | °C   | under bias      |  |
| Voltage on Class A power supply pins with respect to $V_{\rm SS}$            | $V_{DD}$        | -0.5    | 6.2                             | V    | see<br>Table 10 |  |
| Voltage on Class B and C power supply pins with respect to $V_{\rm SS}$      | $V_{DD}$        | -0.5    | 3.25                            | V    | _               |  |
| Voltage on power supply pins "no pins assigned" with respect to $V_{\rm SS}$ | $V_{DD}$        | -0.5    | 3.25                            | V    | _               |  |
| Voltage on any Class A input pin with respect to $V_{\rm SS}$                | $V_{IN}$        | -0.5    | V <sub>DD</sub> + 0.5           | V    | _               |  |
| Voltage on any Class B input pin with respect to $V_{\rm SS}$                | $V_{IN}$        | -0.5    | 3.7                             | V    | _               |  |
| Voltage on any Class C input pin with respect to $V_{\rm SS}$                | $V_{IN}$        | -0.5    | <i>V</i> <sub>DDOSC</sub> + 0.5 | V    | _               |  |
| Input current on any pin during overload condition                           | $I_{IN}$        | -10     | 10                              | mA   | _               |  |
| Absolute sum of all input currents during overload condition                 | $\Sigma I_{IN}$ | _       | 11001                           | mA   | _               |  |

Note: Stresses above those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. This is a stress rating only and functional operation of the device at these or any other conditions above those indicated in the operational sections of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability. During absolute maximum rating overload conditions ( $V_{IN} > V_{DD}$  or  $V_{IN} < V_{SS}$ ) the voltage on  $V_{DD}$  pins with respect to ground ( $V_{SS}$ ) must not exceed the values defined by the absolute maximum ratings.



## Package Parameters (P-BGA-329)

| Parameter          | Symbol     | Limit Values |      | Limit Values Unit |                 |
|--------------------|------------|--------------|------|-------------------|-----------------|
|                    |            | min.         | max. |                   |                 |
| Power dissipation  | $P_{DISS}$ | _            | 1    | W                 | _               |
| Thermal resistance | $R_{THA}$  | _            | 23   | K/W               | Chip to ambient |

## **Operating Conditions**

The following operating conditions must not be exceeded in order to ensure correct operation of the TC1775. All parameters specified in the following table refer to these operating conditions, unless otherwise noticed.

| Parameter                                         | Symbol                       | Limit Values            |                         | Unit | Notes                        |
|---------------------------------------------------|------------------------------|-------------------------|-------------------------|------|------------------------------|
|                                                   |                              | min.                    | max.                    |      |                              |
| Digital supply voltage <sup>1)</sup>              | $V_{DDP813}$                 | 3.0                     | 5.25                    | V    | Class A pins                 |
|                                                   | $V_{\rm DD}^{2)}$            | 2.3                     | 2.75                    | V    | CPU Core and<br>Class B pins |
|                                                   | $V_{DDOSC}$                  | 2.3                     | 2.75                    | V    | Class C pins                 |
|                                                   | $V_{\rm DDSB}^{3)}$          | 2.25                    | 2.75                    | V    | _                            |
| Digital ground voltage                            | $V_{SS}$                     |                         | 0                       | V    | _                            |
| Ambient temperature under bias                    | $T_{A}$                      | -40                     | +125                    | °C   | _                            |
| Analog supply voltages                            | $V_{DDA}$                    | 2.25                    | 2.75                    | V    | _                            |
|                                                   | $V_{DDM}$                    | 4.5                     | 5.25                    | V    | _                            |
| Analog reference voltage                          | $V_{AREF}$                   | 4                       | V <sub>DDM</sub> + 0.05 | ٧    | 4)                           |
| Analog ground voltage                             | $V_{AGND}$                   | V <sub>SSA</sub> - 0.05 | V <sub>SSA</sub> + 0.05 | V    | 5)                           |
| Analog input voltage                              | $V_{AIN}$                    | $V_{AGND}$              | $V_{AREF}$              | V    | _                            |
| CPU clock                                         | $f_{\sf SYS}$                | _                       | 40                      | MHz  | _                            |
| Overload current                                  | $I_{OV}$                     | -10                     | 10                      | mA   | 6)7)8)                       |
| Short circuit current                             | $I_{SC}$                     | -10                     | 10                      | mA   | 3)4)9)                       |
| Absolute sum of overload + short circuit currents | $\Sigma  I_{OV}  +  I_{SC} $ | _                       | 1501                    | mA   | 7)                           |
| External load capacitance                         | $C_{L}$                      | _                       | 50                      | pF   | _                            |



- Digital supply voltages applied to the TC1775 must be static regulated voltages which allow a typical voltage swing of ±10%.
- <sup>2)</sup> This  $V_{\rm DD}$  specification is applicable for the power supply pins:  $V_{\rm DD}$ ,  $V_{\rm DDOSC}$ ,  $V_{\rm DDPLL}$ ,  $V_{\rm DDSRAM}$ ,  $V_{\rm DDP05}$ , and  $V_{\rm DDSB}$ . In order to minimize the danger of latch-up conditions, these 2.5 V  $V_{\rm DD}$  power supply pins should be kept at the same voltage level during normal operating mode. This condition is typically achieved by generating the 2.5 V power supplies from a single voltage source. The condition is also valid in normal operating mode if a separate stand-by power supply  $V_{\rm DDSB}$  is used.
- The minimum voltage at pin  $V_{\rm DDSB}$  during TC1775 power down mode is 1.8 V in order to keep the contents of SBRAM valid. The core power supply  $V_{\rm DD}$  must be below the standby power supply  $V_{\rm DDSB}$  + 0.3 V.
- The value of  $V_{\mathsf{AREF}}$  is permitted to be within the range of  $V_{\mathsf{SSA}}$  0.05 V <  $V_{\mathsf{AREF}}$  <  $V_{\mathsf{DDM}}$  + 0.05 V. The value specified for the total unadjusted error (TUE) is not guaranteed while the  $V_{\mathsf{AREF}}$  is out of the specified range.
- The value of  $V_{\rm AGND}$  is permitted to be within the range of  $V_{\rm SSA}$  0.05 V <  $V_{\rm AGND}$  <  $V_{\rm DDM}$  + 0.05 V. The value specified for the total unadjusted error (TUE) is not guaranteed while the  $V_{\rm AGND}$  is out of the specified range.
- Overload conditions occur if the standard operating conditions are exceeded, i.e. the voltage on any pin exceeds the specified range (i.e.  $V_{\text{OV}} > V_{\text{DD}} + 0.5 \text{ V}$  or  $V_{\text{OV}} < V_{\text{SS}}$  0.5 V). The absolute sum of input overload currents on all port pins may not exceed **50 mA**. The supply voltage must remain within the specified limits.
- Not 100% tested, guaranteed by design and characterization.
- 8) Applicable for analog inputs.
- 9) Applicable for digital inputs.

Data Sheet 67 V1.2, 2002-05



## **DC Characteristics**

# Input/Output DC-Characteristics

| Parameter <sup>1)</sup>          | Symbol                   | Limit Values |       | Unit | <b>Test Conditions</b>                                                                                              |
|----------------------------------|--------------------------|--------------|-------|------|---------------------------------------------------------------------------------------------------------------------|
|                                  |                          | min.         | max.  |      |                                                                                                                     |
| Class A Pins ( $V_{ m DDP8}$     | <sub>13</sub> = 3.0 to 5 | .25 V)       |       |      |                                                                                                                     |
| Output low voltage <sup>2)</sup> | V <sub>OL</sub> CC       | _            | 0.45  | V    | $I_{\rm OL}$ = 2.4 mA <sup>3)</sup><br>$I_{\rm OL}$ = 600 $\mu$ A <sup>4)</sup><br>$V_{\rm DDP813}$ = 4.5 to 5.25 V |
|                                  |                          |              | 0.2 × | V    | $I_{OL} = 2.4 \text{ mA}$                                                                                           |

| ,                                 |                 |    |                                 |                                 |    | $I_{OL} = 600 \mu\text{A}^{4)}$<br>$V_{DDP813} = 4.5 \text{ to } 5.25 \text{ V}$                     |
|-----------------------------------|-----------------|----|---------------------------------|---------------------------------|----|------------------------------------------------------------------------------------------------------|
|                                   |                 |    |                                 | 0.2 ×<br>V <sub>DDP813</sub>    | V  | $I_{\rm OL}$ = 2.4 mA<br>$I_{\rm OL}$ = 600 $\mu {\rm A}^{4)}$<br>$V_{\rm DDP813}$ = 3.0 to 4.49 V   |
| Output high voltage <sup>2)</sup> | V <sub>OH</sub> | CC | $V_{\text{DDP813}}$             | _                               | V  | $I_{\rm OH}$ = -2.4 mA<br>$I_{\rm OH}$ = -600 $\mu {\rm A}^{4)}$<br>$V_{\rm DDP813}$ = 4.5 to 5.25 V |
|                                   |                 |    |                                 |                                 | V  | $I_{\rm OH}$ = -2.4 mA<br>$I_{\rm OH}$ = -600 $\mu {\rm A}^{4)}$<br>$V_{\rm DDP813}$ = 3.0 to 4.49 V |
| Input low voltage <sup>5)</sup>   | $V_{IL}$ SR     | SR | -0.5                            | 0.8                             | V  | $V_{\rm DDP813}$ = 4.5 to 5.25 V (TTL)                                                               |
|                                   |                 |    |                                 | $0.43 \times V_{\text{DDP813}}$ | V  | $V_{\rm DDP813}$ = 4.5 to 5.25 V (CMOS)                                                              |
|                                   |                 |    |                                 | $V_{\text{DDP813}}$             | V  | $V_{\rm DDP813}$ = 3.0 to 4.49 V (CMOS)                                                              |
| Input high voltage <sup>5)</sup>  | $V_{IH}$        | SR | 2.0                             | V <sub>DDP813</sub><br>+ 0.5    | V  | $V_{\rm DDP813}$ = 4.5 to 5.25 V (TTL)                                                               |
|                                   |                 |    | $0.73 \times V_{\text{DDP813}}$ |                                 | V  | $V_{\rm DDP813} = 3.0 \text{ to } 5.25 \text{ V}$ (CMOS)                                             |
| Pull-up current <sup>6)</sup>     | $I_{PUH}$       | CC | _                               | 10                              | μΑ | $V_{\text{OUT}} = V_{\text{DDP813}} - 0.02 \text{ V}$                                                |
|                                   | $I_{PUL}$       | CC | -120                            | _                               | μΑ | $V_{OUT} = 0.5 \times V_{DDP813}$                                                                    |
| Pull-down current <sup>7)</sup>   | $I_{PDL}$       | CC | 10                              | _                               | μΑ | $V_{\sf OUT}$ = 0.02 V                                                                               |
|                                   | $I_{PDH}$       | CC | _                               | 120                             | μA | $V_{OUT} = 0.5 \times V_{DDP813}$                                                                    |



# Input/Output DC-Characteristics (cont'd) $V_{\rm SS}$ = 0 V; $T_{\rm A}$ = -40 °C to +125 °C;

| Parameter <sup>1)</sup> | Symbol | Limit Values U |      | Unit | Test Conditions |
|-------------------------|--------|----------------|------|------|-----------------|
|                         |        | min.           | max. |      |                 |

# Class B Pins ( $V_{\rm DDP05}$ = 2.30 to 2.75 V)

| Output low voltage              | $V_{OL}$  | CC | _                                                            | $0.2 \times V_{\text{DDP05}}$ | V  | I <sub>OL</sub> = 2.4 mA                             |
|---------------------------------|-----------|----|--------------------------------------------------------------|-------------------------------|----|------------------------------------------------------|
|                                 |           |    |                                                              | 0.45                          |    | I <sub>OL</sub> = 600 μA                             |
| Output high voltage             | $V_{OH}$  | CC | $0.7 \times V_{\text{DDP05}}$                                | _                             | V  | I <sub>OH</sub> = -2.4 mA                            |
|                                 |           |    | $\begin{matrix} 0.9 \times \\ V_{\text{DDP05}} \end{matrix}$ | _                             | V  | I <sub>OH</sub> = -600 μA                            |
| Input high voltage              | $V_{IH}$  | SR | $V_{\rm DDP05}$                                              | 3.7                           | V  | _                                                    |
| Input low voltage               | $V_{IL}$  | SR | -0.5                                                         | $0.2 \times V_{\text{DDP05}}$ | V  | _                                                    |
| Pull-up current <sup>6)</sup>   | $I_{PUH}$ | CC | _                                                            | 10                            | μΑ | $V_{\text{OUT}} = V_{\text{DDP05}} - 0.02 \text{ V}$ |
|                                 | $I_{PUL}$ | CC | -60                                                          | _                             | μΑ | $V_{OUT} = 0.5 \times V_{DDP05}$                     |
| Pull-down current <sup>7)</sup> | $I_{PDL}$ | CC | 10                                                           | _                             | μΑ | $V_{\rm OUT}$ = 0.02 V                               |
|                                 | $I_{PDH}$ | CC | _                                                            | 60                            | μΑ | $V_{OUT} = 0.5 \times V_{DDP05}$                     |

### **Class A and B Pins**

| Input Hysteresis                                                                                                                 | HYS CC                      | $0.065 \times V_{\text{DDPx}}^{(8)}$ | _    | V  | TTL and CMOS <sup>9)</sup>     |
|----------------------------------------------------------------------------------------------------------------------------------|-----------------------------|--------------------------------------|------|----|--------------------------------|
| Input leakage current (Digital I/O)                                                                                              | I <sub>OZ2</sub> CC         | _                                    | ±500 | nA | $0 V < V_{IN} < V_{DDPx}^{8)}$ |
| Peak short-circuit<br>current<br>Peak back-drive<br>current<br>(per digital pin)<br>Peak time & period<br>time <sup>10)11)</sup> | I <sub>SCBDpeak</sub><br>SR | _                                    | ±20  | mA | 12)9)                          |



# Input/Output DC-Characteristics (cont'd)

 $V_{\rm SS}$  = 0 V;  $T_{\rm A}$  = -40 °C to +125 °C;

| Parameter <sup>1)</sup>                                                                  | Symbol                | Limit Values |      | Unit | Test Conditions              |
|------------------------------------------------------------------------------------------|-----------------------|--------------|------|------|------------------------------|
|                                                                                          |                       | min.         | max. |      |                              |
| Constant short-circuit<br>current<br>Constant back-drive<br>current<br>(per digital pin) | $I_{\rm SCBDcons}$ SR | _            | ±10  | mA   | 12)9)                        |
| Pin capacitance <sup>9)</sup> (Digital I/O)                                              | $C_{IO}$ CC           | _            | 10   | pF   | f = 1 MHz<br>$T_{A}$ = 25 °C |

# Class C Pins ( $V_{\rm DDOSC}$ = 2.30 to 2.75 V), see Page 76

- All Class A pins of the TC1775 are equipped with Low-Noise output drivers, which significantly improve the device's EMI performance. These Low-Noise drivers deliver their maximum current only until the respective target output level is reached. After that the output current is reduced. This results in an increased impedance of the driver, which attenuates electrical noise from the connected PCB tracks. The current, which is specified in column "Test Conditions", is delivered in any case.
- <sup>2)</sup> This specification is not valid for outputs of GPIO lines, which are switched to open drain mode. In open drain mode the output will float and the voltage results from the external circuitry.
- 3) Output drivers in high current mode.
- 4) Condition for output driver in dynamic current mode & low current mode guaranteed by design characterization.
- 5) Input characteristics can be switched between TTL and CMOS via register Px\_PICON except for dedicated pins which have CMOS input characteristics.
- 6) The maximum current can be drawn while the respective signal line remains inactive.
- 7) The minimum current must be drawn in order to drive the respective signal line active.
- 8) In case of Class B pins  $V_{\rm DDx} = V_{\rm DDP05}$ . In case of Class A pins  $V_{\rm DDx} = V_{\rm DDP813}$ .
- 9) Guaranteed by design characterization.
- <sup>10)</sup> The max. peak-short-circuit current resp. max. peak-back-drive current is limited by max. 20 mA and the peak period equivalent of 10 mA constant-short-circuit current resp. 10 mA constant-back-drive current. The integral of  $I_{\text{SCBDpeak}}$  over the peak period is thus limited to 10 mA (provided:  $I_{\text{SCBDpeak}} \le 20$  mA).
- <sup>11)</sup> To be defined for Class B pads.
- Short-circuit or back-drive conditions during operation occur if the voltage on the respective pin exceeds the specified operating range (i.e.  $V_{\rm SCBD} > V_{\rm DDPx} + 0.5 \, \text{V}$  or  $V_{\rm SCBD} < V_{\rm SS} 0.5 \, \text{V}$ ) or a short circuit condition occurs on the respective pin. The absolute sum of input  $I_{\rm SCBD}$  and  $I_{\rm OV}$  currents on all port pins must not exceed 100 mA at any time. The supply voltage ( $V_{\rm DDPx}$  and  $V_{\rm SS}$ ) must remain within the specified limits. Under short-circuit conditions the corresponding pin is not ready for use. In case of Class B pins  $V_{\rm DDx} = V_{\rm DDP05}$ . In case of Class A pins  $V_{\rm DDx} = V_{\rm DDP813}$ .

Data Sheet 70 V1.2. 2002-05



# Pull-Up/Pull-Down Characteristics



Figure 22 Pull-Up/Pull-Down Characteristics of Class A Pins





Figure 23 Pull-Up/Pull-Down Characteristics of Class B Pins

Note: The pull-up/pull-down characteristics as shown in **Figure 22** and **Figure 23** are guaranteed by design characterization.



# **AD Converter Characteristics**

 $T_{\rm A}$  = -40 °C to +125 °C;  $V_{\rm SS}$  = 0 V;

| Parameter                      | Symbol               |                                             | _imit Va | alues                                     | Unit | <b>Test Conditions</b>                                       |
|--------------------------------|----------------------|---------------------------------------------|----------|-------------------------------------------|------|--------------------------------------------------------------|
|                                |                      | min.                                        | typ.     | max.                                      |      |                                                              |
| Analog supply voltages         | $V_{DDAx}SR$         | 2.25                                        | 2.5      | 2.75                                      | ٧    | 1)                                                           |
|                                | $V_{DDM}$ SR         | 4.5                                         | 5        | 5.25                                      | ٧    | _                                                            |
|                                | $V_{DDSC}SR$         | V <sub>DDM</sub> - 0.05                     | _        | V <sub>DDM</sub> + 0.05                   | V    | _                                                            |
| Analog ground voltage          | $V_{SSAx}SR$         | -0.1                                        | _        | 0.1                                       | ٧    | 2)                                                           |
| Analog reference voltage       | $V_{AREFx}$ SR       | 4                                           | _        | V <sub>DDM</sub> + 0.05                   | V    | 3)                                                           |
| Analog reference ground        | $V_{AGNDx}$ SR       | V <sub>SSAx</sub> - 0.05                    | _        | V <sub>SSAx</sub> + 0.05                  | V    | 4)                                                           |
| Analog input voltage range     | V <sub>AIN</sub> SR  | $V_{AGNDx}$                                 | _        | $V_{AREFx}$                               | V    | -                                                            |
| Internal ADC clock             | $f_{ANA}$            | 0.5                                         | _        | 2                                         | MHz  | _                                                            |
| Power-up calibration time      | t <sub>PUC</sub>     | _                                           | _        | $3328 \times (3 + CON.CPS) \times t_{BC}$ | μs   | -                                                            |
| Sample time                    | t <sub>S</sub> CC    | (3 + COI                                    | ,        | _                                         | μs   | 5)                                                           |
|                                |                      | $6 \times t_{BC}$                           | _        | _                                         | μs   |                                                              |
| Conversion time                | t <sub>C</sub> CC    | t <sub>S</sub> + (30 × t <sub>BC</sub> + 2  |          | CPS × 4)                                  | μs   | for 8-bit conv. <sup>5)</sup>                                |
|                                |                      | $t_{S}$ + (36 $\times t_{BC}$ + 2           |          | CPS × 4)                                  | μs   | for 10-bit conv. <sup>5)</sup>                               |
|                                |                      | $t_{\rm S}$ + (42 · $\times t_{\rm BC}$ + 2 |          | CPS × 4)                                  | μs   | for 12-bit conv. <sup>5)</sup>                               |
| Total unadjusted error         | TUE <sup>6)</sup> CC | _                                           | _        | ±1                                        | LSB  | for 8-bit conv.                                              |
|                                |                      | _                                           | _        | ±2                                        | LSB  | for 10-bit conv.                                             |
|                                |                      | _                                           | _        | ±6                                        | LSB  | for 12-bit conv.                                             |
| Overload current <sup>7)</sup> | I <sub>AOV1</sub> CC | -2                                          | _        | +5                                        | mA   | _                                                            |
|                                | 0)                   | -2                                          |          | 0                                         | mA   | $k_{\rm A} = 1.0 \times 10^{-3}$                             |
|                                |                      | 0                                           |          | +5                                        | mA   | $k_{\rm A} = 1.0 \times 10^{-4}$                             |
|                                | I <sub>AOV2</sub> CC | -4                                          | _        | +10                                       | mA   | _                                                            |
|                                | 9)                   | -4                                          |          | 0                                         | mA   | $k_{A} = 1.0 \times 10^{-3}$<br>$k_{A} = 1.0 \times 10^{-4}$ |
|                                |                      | 0                                           |          | +10                                       | mA   | $k_{\rm A} = 1.0 \times 10^{-4}$                             |



### AD Converter Characteristics (cont'd)

 $T_{\rm A}$  = -40 °C to +125 °C;  $V_{\rm SS}$  = 0 V;

| Parameter                                                          | Symbol                 |      | Limit V | alues                | Unit | Test Conditions                                     |
|--------------------------------------------------------------------|------------------------|------|---------|----------------------|------|-----------------------------------------------------|
|                                                                    |                        | min. | typ.    | max.                 |      |                                                     |
| Overload coupling                                                  | $k_{A}$ CC             | _    | _       | $1.0 \times 10^{-3}$ | _    | see $I_{AOV1}$ and                                  |
| factor <sup>10)</sup>                                              |                        |      |         | $1.0 \times 10^{-4}$ | -    | $I_{AOV2}$                                          |
| Input leakage current at analog inputs                             | I <sub>OZ1</sub> CC    | _    | _       | ±200                 | nA   | $0 \text{ V} < V_{\text{IN}} < V_{\text{DDA}}^{1)}$ |
| Input leakage current at $V_{\rm AGND}$ and $V_{\rm AREF}$         | I <sub>OZ2</sub> CC    | _    | _       | ±500                 | nA   | $0 V < V_{IN} < V_{DDA}^{1)}$                       |
| Switched cap. at the positive reference voltage input              | C <sub>AREFSW</sub> CC | _    | 15      | 20                   | pF   | 11)                                                 |
| Switched cap. at the negative reference voltage input              | $C_{AGNDS}$            | _    | 15      | 20                   | pF   | 11)                                                 |
| Total cap. at the analog voltage input                             | $C_{AINTOT}$           | -    | 12      | 15                   | pF   | -                                                   |
| Switched cap. at the analog voltage input                          | $C_{AINSW}$ CC         | _    | _       | 10                   | pF   | 12)                                                 |
| ON resistance of the transmission gates in the analog voltage path | R <sub>AIN</sub> CC    | _    | _       | 0.7                  | kΩ   | _                                                   |

<sup>1)</sup>  $V_{\rm DDAx} = V_{\rm DDA0}$  for A/D Converter ADC0 and  $V_{\rm DDAx} = V_{\rm DDA1}$  for A/D Converter ADC1.

Data Sheet 74 V1.2, 2002-05

<sup>&</sup>lt;sup>2)</sup>  $V_{\rm SSAx}$  =  $V_{\rm SSA0}$  for A/D Converter ADC0 and  $V_{\rm SSAx}$  =  $V_{\rm SSA1}$  for A/D Converter ADC1.

The value of  $V_{\mathsf{AREF}}$  is permitted to be within the range of  $V_{\mathsf{SSA}}$  - 0.05 V <  $V_{\mathsf{AREF}}$  <  $V_{\mathsf{DDM}}$  + 0.05 V. The value specified for the total unadjusted error (TUE) is not guaranteed while the  $V_{\mathsf{AREF}}$  is out of the specified range.

The value of  $V_{\rm AGND}$  is permitted to be within the range of  $V_{\rm SSA}$  - 0.05 V <  $V_{\rm AGND}$  <  $V_{\rm DDM}$  + 0.05 V. The value specified for the total unadjusted error (TUE) is not guaranteed while the  $V_{\rm AGND}$  is out of the specified range.

Definitions for CPS, STC,  $t_{BC}$  and  $t_{DIV}$  see Figure 25.

<sup>&</sup>lt;sup>6)</sup> TUE is tested at  $V_{\sf AREF}$  = 5 V,  $V_{\sf AGND}$  = 0 V and  $V_{\sf DDM}$  = 4.9 V.

Analog overload conditions during operation occur if the voltage on the respective ADC pin exceeds the specified operating range (i.e.  $V_{\text{AOV}} > V_{\text{DDM}} + 0.5 \text{ V}$  or  $V_{\text{AOV}} < V_{\text{SSM}} - 0.5 \text{ V}$ ) or a short circuit condition occurs on the respective ADC pin. The absolute sum of input currents on all port pins must not exceed 10 mA at any time. The supply voltage ( $V_{\text{DD}}$ ,  $V_{\text{DDA0}}$ ,  $V_{\text{DDA1}}$  and  $V_{\text{SS}}$ ,  $V_{\text{SSA0}}$ ,  $V_{\text{SSA1}}$ ) must remain within the specified limits. Under short-circuit conditions the corresponding pin is not ready for use.

<sup>8)</sup> Applies for one analog input pin.

<sup>9)</sup> Applies for two adjacent analog input pins.



- The overload coupling factor  $(k_{\rm A})$  defines the worst case relation of an overload condition  $(I_{\rm OV})$  at one pin to the resulting leakage current  $(I_{\rm leak})$  into an adjacent pin:  $|I_{\rm leak}| = k_{\rm A} \times |I_{\rm OV}|$ . Thus under overload conditions an additional error leakage voltage  $(U_{\rm AEL})$  will be induced onto an adjacent analog input pin due to the resistance of the analog input source  $(R_{\rm AIN})$ . That means  $U_{\rm AEL} = R_{\rm AIN} \times |I_{\rm leak}|$ . See also section 7.1.6 "Error Through Overload Conditions" in the TC1775 Peripheral Units User's Manual for further explanations.
- 11) This represents an equivalent switched capacitance. This capacitance is not switched to the reference voltage at once. Instead of this smaller capacitances are successively switched to the reference voltage. Alternatively, the redistributed charge could be specified.
- <sup>12)</sup> The switched capacitance at the analog voltage input must be charged within the sampling time. Alternatively, the redistributed charge could be specified.



Figure 24 Equivalent Circuitry of Analog Input

Note: This equivalent circuitry for an analog input is also valid for the reference inputs  $V_{AREF}$  and  $V_{AGND}$ .

Data Sheet 75 V1.2, 2002-05





Figure 25 ADC Clock Circuit

Note: The frequency of  $f_{ADC}$  is the system clock frequency ( $f_{SYS}$ ) divided by the value of bit field ADCx\_CLC.RMC.

# **Oscillator Pins (Class C Pins)**

 $T_{\rm A}$  = -40 °C to +125 °C;  $V_{\rm DDOSC}$  = 2.30 to 2.75 V;  $V_{\rm SSOSC}$  = 0 V;

| Parameter                                        | Syml      | ool | Limit Values              |                           | Unit | Test Conditions                                  |
|--------------------------------------------------|-----------|-----|---------------------------|---------------------------|------|--------------------------------------------------|
|                                                  |           |     | min.                      | max.                      |      |                                                  |
| Input low voltage at XTAL1, XTAL3                | $V_{ILX}$ | SR  | -0.5                      | $0.3 \times V_{ m DDOSC}$ | V    | _                                                |
| Input high voltage at XTAL1, XTAL3               | $V_{IHX}$ | SR  | $0.7 \times V_{ m DDOSC}$ | V <sub>DDOSC</sub> + 0.5  | V    | _                                                |
| Input current at XTAL1                           | $I_{IX1}$ | CC  | _                         | ±20                       | μΑ   | $0 \text{ V} < V_{\text{IN}} < V_{\text{DDOSC}}$ |
| Input current at XTAL3                           | $I_{IX3}$ | CC  | _                         | ±0.5                      | μΑ   | $0 \text{ V} < V_{\text{IN}} < V_{\text{DDOSC}}$ |
| Input leakage current XTAL1, XTAL3 <sup>1)</sup> | $I_{OZ}$  | CC  | _                         | ±200                      | nA   | 0 V< $V_{\text{IN}}$ < $V_{\text{DDOSC}}$        |

<sup>1)</sup> Only applicable in deep sleep mode.



### **Power Supply Current**

 $T_{A} = -40 \, ^{\circ}\text{C} \text{ to } +125 \, ^{\circ}\text{C};$ 

| Parameter                      | Sym      | bol | Li   | mit Val            | ues              | Unit | Test Conditions                                      |
|--------------------------------|----------|-----|------|--------------------|------------------|------|------------------------------------------------------|
|                                |          |     | min. | typ. <sup>1)</sup> | max.             |      |                                                      |
| Active mode supply             | $I_{DD}$ | CC  | _    | _                  | 250              | mA   | $\overline{PORST} = V_{IL}^{2)3)}$                   |
| current                        |          |     | _    | 266                | 320              | mA   | Sum of $I_{\rm DDS}^{4)}$                            |
|                                |          |     | _    | 36                 | _                | mA   | $I_{\rm DD}$ at $V_{\rm DDP05}^{4)}$                 |
|                                |          |     | _    | 4                  | _                | mA   | $I_{\rm DD}$ at $V_{\rm DDP813}^{4)}$                |
|                                |          |     | _    | 219                | _                | mA   | $I_{ m DD}$ at $V_{ m DD}$ and $V_{ m DDSRAM}^{4)}$  |
|                                |          |     | _    | 3 <sup>4)</sup>    | 80 <sup>5)</sup> | mA   | $I_{\rm DD}$ at $V_{\rm DDSB}$                       |
|                                |          |     | _    | 4                  | _                | mA   | $I_{ m DD}$ at $V_{ m DDSC}$ and $V_{ m DDAx}^{4)}$  |
| Idle mode supply current       | $I_{ID}$ | CC  | _    | 80                 | 200              | mA   | $\overline{\text{PORST}} = V_{\text{IH}}^{1)2)6)7)}$ |
| Sleep mode supply current      | $I_{SL}$ | CC  | _    | 50                 | 160              | mA   | $\overline{PORST} = V_{IH}^{(1)2)(7)}$               |
| Deep sleep mode supply current | $I_{DS}$ | CC  | _    | 4                  | 1000             | μΑ   | $\overline{PORST} = V_{IH}^{8)}$                     |
| Stand-by pin power             | $I_{SB}$ | CC  | _    | 1                  | 200              | μΑ   | $I_{\rm DD}$ at $V_{\rm DDSB}^{9)}$                  |
| supply current                 |          |     | _    | 1                  | 120              | μΑ   | 10)                                                  |

<sup>&</sup>lt;sup>1)</sup> Parameters in this column are tested at 25 °C, 40 MHz system clock (if applicable) and nominal  $V_{\rm DD}$  voltages.

- 6) All peripherals are enabled and in idle state.
- 7) Guaranteed by design characterization.
- 8)  $I_{DS}$  is the sum of all power supply currents except  $V_{DDSB}$ .
- 9) TC1775 in deep sleep mode.
- $^{10)}$  All other  $V_{\rm DD}$  pins are at 0V;  $T_{\rm J}$  = 150 °C;  $V_{\rm DDSB}$  = 2.0 V.

Data Sheet 77 V1.2, 2002-05

These parameters are tested at  $V_{\rm DDmax}$  and 40 MHz system clock with all outputs disconnected and all inputs at  $V_{\rm IL}$  or  $V_{\rm IH}$ .

These power supply currents are defined as the sum of all currents at the  $V_{\rm DD}$  power supply lines:  $V_{\rm DD} + V_{\rm DDP05} + V_{\rm DDP813} + V_{\rm DDSRAM} + V_{\rm DDSB} + V_{\rm DDP1L} + V_{\rm DDOSC} + V_{\rm DDSC} + V_{\rm DDM} + V_{\rm DDA0} + V_{\rm DDA1}$ 

<sup>&</sup>lt;sup>4)</sup> These power consumption characteristics are measured while running a typical application pattern. The power consumption of modules can increase or decrease using other application programs. The PLL is inactive during this measurement.

<sup>&</sup>lt;sup>5)</sup> This parameter has been evaluated at design characterization using an untypical test pattern that makes extensive usage of the SBSRAM.



### **AC Characteristics**

## **Output Rise/Fall Times**

**Class A** drivers (GPIO/peripheral ports 8 to 13):  $V_{\rm DDP813}$  = 4.5 to 5.25 V;  $V_{\rm SS}$  = 0 V **Class B** drivers (Bus interface ports 0 to 5):  $V_{\rm DDP05}$  = 2.30 to 2.75 V;  $V_{\rm SS}$  = 0 V  $T_{\rm A}$  = -40 °C to +125 °C, unless otherwise noted;  $f_{\rm SYS}$  = 40 MHz

| Parameter | Symbol | Limit Values |      |      | Unit | Test Conditions |
|-----------|--------|--------------|------|------|------|-----------------|
|           |        | min.         | typ. | max. |      |                 |

### **Class A Pins**

| Nominal output rise/<br>fall time <sup>1)</sup> | t <sub>RFAnom</sub> CC  | _ | 5 | _  | ns | $T_{\rm A}$ = 25 °C, $C_{\rm L}$ = 50 pF,<br>$V_{\rm DDP813}$ = 5.0 V<br>Px_POCON.PEC = 00 <sub>B</sub><br>Px_POCON.PDC = 0X <sub>B</sub> |
|-------------------------------------------------|-------------------------|---|---|----|----|-------------------------------------------------------------------------------------------------------------------------------------------|
| Maximal output rise/<br>fall time <sup>1)</sup> | t <sub>RFAmax</sub> CC  | _ | _ | 12 | ns | $C_{\rm L}$ = 50 pF<br>Px_POCON.PEC = $00_{\rm B}$<br>Px_POCON.PDC = $0X_{\rm B}$                                                         |
| Slow output rise/fall time <sup>1)</sup>        | t <sub>RFAslow</sub> CC | _ | _ | 55 | ns | $C_{\rm L}$ = 100 pF<br>Px_POCON.PEC = 01 <sub>B</sub><br>Px_POCON.PDC = 0X <sub>B</sub>                                                  |

### **Class B Pins**

| Output rise/fall time <sup>1)</sup> | t <sub>RFBmax</sub> CC |   | _ | 4 | ns | for CLKOUT $C_{L} = 50 \text{ pF}$                     |
|-------------------------------------|------------------------|---|---|---|----|--------------------------------------------------------|
|                                     |                        | _ | _ | 7 | ns | for all Class B pins except CLKOUT $C_{\rm L}$ = 50 pF |

<sup>1)</sup> Measured from 10% output level to 90% output level and vice versa.

Data Sheet 78 V1.2, 2002-05



### **Testing Waveforms**

 $T_{\rm A}$  = -40 °C to +125 °C; Frequency: max. 40 MHz; Class A Pins:  $V_{\rm DDP813}$  = 3.0 to 5.25 V;  $V_{\rm SS}$  = 0 V;



AC inputs during testing are driven with  $V_{\rm IHmin}$  for a logic 1 and  $V_{\rm ILmax}$  for a logic 0. Timing measurements are made at  $V_{\rm OHmin}$  for a logic 1 and  $V_{\rm OLmax}$  for a logic 0. Input and Output Low/High max./min. voltages are defined at Page 68.

Figure 26 **Testing Waveforms for Class A Pins** 

Class B and Class C Pins:  $V_{\rm DD}$  = 2.30 to 2.75 V;  $V_{\rm SS}$  = 0 V;

 $V_{\rm DDOSC}$  = 2.30 to 2.75 V;  $V_{\rm SSOSC}$  = 0 V;



AC inputs during testing are driven with  $V_{\rm IHmin}$  for a logic 1 and  $V_{\rm ILmax}$  for a logic 0. Timing measurements are made at  $V_{\rm DD}/2$  for a logic 1 and for a logic 0. Input Low/High max./min. voltages are defined at Page 69 and Page 76.

Figure 27 **Testing Waveforms for Class B and Class C Pins** 



For timing purposes a port pin is no longer floating when a 100 mV change from load voltage occurs, but begins to float when a 100 mV change from the loaded  $V_{\rm OH}/V_{\rm OL}$ level occurs ( $I_{OH}/I_{OL}$  = 15 mA).

Tri-State Testing Waveforms for Class B Pins Figure 28



# **Input Clock Timing**

 $V_{\rm DDOSC}$  = 2.30 to 2.75 V;  $V_{\rm SSOSC}$  = 0 V;  $T_{\rm A}$  = -40 °C to +125 °C;

| Parameter                     |              | Sym                  | bol | Lin  | nit Values | Unit |
|-------------------------------|--------------|----------------------|-----|------|------------|------|
|                               |              |                      |     | min. | max.       |      |
| Oscillator clock frequency    | direct drive | $f_{OSC}$            | SR  | 1    | 16         | MHz  |
|                               | with PLL     | $(= 1/t_{OSC})$      |     | 10   | 16         | MHz  |
| Input clock frequency driving | direct drive | 1/t <sub>OSCDD</sub> |     | _    | 40         | MHz  |
| at XTAL1                      | with PLL     |                      | SR  | 10   | 30         | MHz  |
| Input clock high time         |              | $t_1$                | SR  | 7    | _          | ns   |
| Input clock low time          |              | $t_2$                | SR  | 7    | _          | ns   |
| Input clock rise time         |              |                      | SR  | _    | 4          | ns   |
| Input clock fall time         |              | $t_4$                | SR  | _    | 4          | ns   |



Figure 29 Input Clock Timing



# **CLKOUT Timing**

 $V_{\rm SS}$  = 0 V;  $V_{\rm DDP05}$  = 2.30 to 2.75 V;  $T_{\rm A}$  = -40 °C to +125 °C;  $C_{\rm L}$  = 50 pF;

| Parameter                          | Symbol              |      | Unit |      |    |
|------------------------------------|---------------------|------|------|------|----|
|                                    |                     | min. | typ. | max. |    |
| Clock period                       | t <sub>CLKOUT</sub> | 25   | _    | _    | ns |
| Clock high time                    | t <sub>5</sub> CC   | 7.5  | _    | _    | ns |
| Clock low time                     | t <sub>6</sub> CC   | 7.5  | _    | _    | ns |
| Clock rise time                    | t <sub>7</sub> CC   | _    | _    | 4    | ns |
| Clock fall time                    | t <sub>8</sub> CC   | _    | _    | 4    | ns |
| Clock duty cycle $t_5/(t_5 + t_6)$ | DC CC               | 45   | 50   | 55   | %  |



Figure 30 CLKOUT Output Clock Timing



#### **PLL Parameters**

Note: All PLL characteristics defined on this and the next page are guaranteed by design characterization.

$$V_{\rm SS}$$
 = 0 V;  $V_{\rm DD}$  = 2.30 to 2.75 V;  $T_{\rm A}$  = -40 °C to +125 °C;

| Parameter           | Symbol            | Lim  | Limit Values  |     |
|---------------------|-------------------|------|---------------|-----|
|                     |                   | min. | max.          |     |
| Accumulated jitter  | $D_{N}$           | see  | see Figure 31 |     |
| VCO frequency range | fvco              | 150  | 200           | MHz |
| PLL base frequency  | $f_{\sf PLLBASE}$ | 40   | 130           | MHz |
| PLL lock-in time    | $t_{L}$           | _    | 200           | μs  |

### **Phase Locked Loop Operation**

When PLL operation is enabled and configured (see **Figure 18** and **Page 59**), the PLL clock  $f_{\text{VCO}}$  (and with it the system clock  $f_{\text{SYS}}$ ) is constantly adjusted to the selected frequency. The relation between  $f_{\text{VCO}}$  and  $f_{\text{SYS}}$  is defined by:  $f_{\text{VCO}} = \text{K} \times f_{\text{SYS}}$ . The PLL causes a jitter of  $f_{\text{SYS}}$  and also of CLKOUT, which is directly derived from  $f_{\text{SYS}}$  and which has its frequency.

The following two formulas define the (absolute) approximate maximum value of jitter  $D_{\rm N}$  in ns dependent on the K-factor, the system clock frequency  $f_{\rm SYS}$  in MHz, and the number P of consecutive  $f_{\rm SYS}$  periods.

for 
$$P < \frac{23.5}{K}$$
  $D_{\text{N}} [\text{ns}] = \pm \frac{3.9}{f_{\text{SYS}} [\text{MHz}]} \times P + 1.2$  [1]

for 
$$P \ge \frac{23.5}{K}$$
  $D_{\text{N}} [\text{ns}] = \pm \frac{91.7}{f_{\text{SYS}} [\text{MHz}] \times K} + 1.2$  [2]

With rising number P of clock cycles the maximum jitter increases linearly up to a value of P that is defined by the K-factor of the PLL. Beyond this value of P the maximum accumulated jitter remains at a constant value. Further, a lower system clock frequency  $f_{\rm SYS}$  results in a higher maximum jitter.

**Figure 31** gives an example for the jitter curves with K = 8.





Figure 31 Approximated Maximum Accumulated PLL Jitter (for K = 8)

Note: For safe clock generation and PLL operation the definitions and restrictions as defined at pages **58**, **59**, and **80** must be regarded.



# **EBU Demultiplexed Timing**

 $V_{\rm SS}$  = 0 V;  $V_{\rm DDP05}$  = 2.30 to 2.75 V;  $T_{\rm A}$  = -40 °C to +125 °C;  $C_{\rm L}$  = 50 pF;

| Parameter S                              |                 | bol | Limit '     | Unit |    |
|------------------------------------------|-----------------|-----|-------------|------|----|
|                                          |                 |     | min.        | max. |    |
| Output delay from CLKOUT                 | t <sub>10</sub> | CC  | 0           | 9    | ns |
| Output delay from CLKOUT ~               | t <sub>11</sub> | CC  | -2          | 4    | ns |
| Data setup to CLKOUT 1                   | t <sub>12</sub> | SR  | 9           | _    | ns |
| Data hold from CLKOUT ~L1)               | t <sub>13</sub> | SR  | 1           | _    | ns |
| Data valid after CLKOUT                  | t <sub>15</sub> | CC  | 2           | _    | ns |
| Data setup to CLKIN 🚅 2)                 | t <sub>31</sub> | SR  | see Page 90 | _    | ns |
| Data hold from CLKIN $\mathcal{I}^{(2)}$ | t <sub>32</sub> | SR  | see Page 90 | _    | ns |

<sup>1)</sup> Valid for EBU\_BUSCONx.26 = 0.

Data Sheet 84 V1.2, 2002-05

<sup>&</sup>lt;sup>2)</sup> Valid for EBU\_BUSCONx.26 = 1 (early sample feature). Not applicable for TC1775 BA11 step.





Figure 32 EBU Demultiplexed Read Timing

Note: WAIT timing see Figure 36.





Figure 33 EBU Demultiplexed Write Timing



# **EBU Multiplexed Timing**

 $V_{\rm SS}$  = 0 V,  $V_{\rm DDP05}$  = 2.30 to 2.75 V;  $T_{\rm A}$  = -40 °C to +125 °C;  $C_{\rm L}$  = 50 pF;

| Parameter                                    |                 | bol | Limit Values |      | Unit |
|----------------------------------------------|-----------------|-----|--------------|------|------|
|                                              |                 |     | min.         | max. |      |
| Output delay from CLKOUT $\mathcal{F}^{(1)}$ | t <sub>20</sub> | CC  | -2           | 10   | ns   |
| Output delay from CLKOUT ~                   | t <sub>21</sub> | CC  | -2           | 4    | ns   |
| Data setup to CLKOUT ~                       | t <sub>22</sub> | SR  | 9            | _    | ns   |
| Data hold from CLKOUT ~L                     | t <sub>23</sub> | SR  | 1            | _    | ns   |
| Address and data valid after CLKOUT _ 1      | t <sub>25</sub> | CC  | 2            | _    | ns   |

<sup>&</sup>lt;sup>1)</sup> The following condition is always valid:  $t_{25} < t_{20}$ 



Figure 34 EBU Multiplexed Read Timing





Figure 35 EBU Multiplexed Write Timing



# **WAIT** Timing (FPI Bus to external Memory)

 $V_{\rm SS}$  = 0 V;  $V_{\rm DDP05}$  = 2.30 to 2.75 V;  $T_{\rm A}$  = -40 °C to +125 °C;  $C_{\rm L}$  = 50 pF;

| Parameter               | Symbol                 |    | Limit Values     |      | Unit |  |
|-------------------------|------------------------|----|------------------|------|------|--|
|                         |                        |    | min.             | max. |      |  |
| WAIT setup to CLKOUT    | t <sub>50</sub>        | SR | 14 <sup>1)</sup> | _    | ns   |  |
| WAIT hold from CLKOUT   | <i>t</i> <sub>51</sub> | SR | 14 <sup>1)</sup> | _    | ns   |  |
| WAIT setup to CLKOUT ~L | t <sub>52</sub>        | SR | 7                | _    | ns   |  |
| WAIT hold from CLKOUT 飞 | t <sub>53</sub>        | SR | 2                | _    | ns   |  |

<sup>1)</sup> Guaranteed by design characterization.



Figure 36 WAIT Timing (from FPI Bus to external Memory)

Data Sheet 89 V1.2, 2002-05



# **EBU Burst Mode Timing**

 $V_{\rm SS}$  = 0 V,  $V_{\rm DDP05}$  = 2.30 to 2.75 V;  $T_{\rm A}$  = -40 °C to +125 °C;  $C_{\rm L}$  = 50 pF;

| Parameter                 | Symbol                    | Limit Values    |      | Unit |
|---------------------------|---------------------------|-----------------|------|------|
|                           |                           | min.            | max. |      |
| Output delay from CLKIN 🖌 | t <sub>30</sub> CC        | 0               | 14   | ns   |
| Data setup to CLKIN _     | <i>t</i> <sub>31</sub> SR | 2 <sup>1)</sup> | _    | ns   |
| Data hold from CLKIN 🖌    | <i>t</i> <sub>32</sub> SR | 3 <sup>1)</sup> | _    | ns   |

<sup>1)</sup> Guaranteed by design characterization.



Figure 37 Burst Mode Timing (Instruction Read)

Note: Burst mode and external Flash related application hints are described in a separate application note.



# **EBU Arbitration Signal Timing**

 $V_{\rm SS}$  = 0 V,  $V_{\rm DDP05}$  = 2.30 to 2.75 V;  $T_{\rm A}$  = -40 °C to +125 °C;  $C_{\rm L}$  = 50 pF;

| Parameter                  | Symbol             | Li   | Limit Values |    |
|----------------------------|--------------------|------|--------------|----|
|                            |                    | min. | max.         |    |
| Output delay from CLKOUT _ | t <sub>40</sub> Co | C -  | 3            | ns |
| Data setup to CLKOUT 🦜     | t <sub>41</sub> SI | R 8  | _            | ns |
| Data hold from CLKOUT ~    | t <sub>42</sub> SI | R 2  | _            | ns |



Figure 38 EBU Arbitration Signal Timing

Data Sheet 91 V1.2, 2002-05



# **EBU External Access Timing**

 $V_{\rm SS}$  = 0 V,  $V_{\rm DDP05}$  = 2.30 to 2.75 V;  $T_{\rm A}$  = -40 °C to +125 °C;  $C_{\rm L}$  = 50 pF;

| Parameter                                               | Symbol          |    | <b>Limit Values</b>   |      | Unit |
|---------------------------------------------------------|-----------------|----|-----------------------|------|------|
|                                                         |                 |    | min.                  | max. |      |
| CSFPI, BC[3:0], A[23:2] setup<br>before RD \ or RD/WR \ | t <sub>43</sub> | SR | 3                     | _    | ns   |
| Data valid after RD 飞                                   | t <sub>44</sub> | CC | $2 \times t_{CLKOUT}$ | _    | ns   |
| WAIT active after RD → or RD/WR →                       | t <sub>45</sub> | CC | _                     | 11   | ns   |
| RD/WAIT float after RD ✓ or RD/WR ✓                     | t <sub>46</sub> | CC | _                     | 20   | ns   |
| Data setup to RD/WR ✓                                   | t <sub>47</sub> | SR | 3                     | _    | ns   |
| Data hold from RD/WR ✓                                  | t <sub>48</sub> | SR | 3                     | _    | ns   |

Data Sheet 92 V1.2, 2002-05





Figure 39 EBU External Access Timing (external Master to FPI Bus)



# **Port 5 (Trace Port) Timing**

This timing is applicable for Port 5 when CPU or PCP trace mode is enabled  $(SCU\_CON.ETEN = 1)$ .

$$V_{\rm SS}$$
 = 0 V;  $V_{\rm DDP05}$  = 2.30 to 2.75 V;  $T_{\rm A}$  = -40 °C to +125 °C;  $C_{\rm L}$  = 50 pF;

| Parameter                         | Symbol                    | Limit Values |      | Unit |
|-----------------------------------|---------------------------|--------------|------|------|
|                                   |                           | min.         | max. |      |
| Port 5 lines high/low from CLKOUT | <i>t</i> <sub>55</sub> CC | -4           | 5    | ns   |



Figure 40 Port 5 Timing

Data Sheet 94 V1.2, 2002-05



# **SSC Master Mode Timing**

 $V_{\rm SS}$  = 0 V;  $V_{\rm DDP813}$  = 4.5 to 5.25 V;  $T_{\rm A}$  = -40 °C to +125 °C;  $C_{\rm L}$  = 50 pF;

| Parameter                               | Symbol          |    | mbol Limit Values |      | Unit |
|-----------------------------------------|-----------------|----|-------------------|------|------|
|                                         |                 |    | min.              | max. |      |
| SCLK/MTSR low/high from CLKOUT _ 1)     | t <sub>60</sub> | CC | _                 | 7    | ns   |
| MRST setup to SLCK rising/falling edge  | t <sub>61</sub> | SR | 14 <sup>2)</sup>  | _    | ns   |
| MRST hold from SLCK rising/falling edge | t <sub>62</sub> | SR | 14 <sup>2)</sup>  | _    | ns   |

<sup>1)</sup> This parameter is valid for high current mode output driver characteristic and normal timing edge characteristic (P13\_POCON.PECx = 00<sub>B</sub>) and P13\_POCON.PDCx = 00<sub>B</sub>).

<sup>2)</sup> Guaranteed by design characterization.



Figure 41 SSC Master Mode Timing

Data Sheet 95 V1.2, 2002-05



# **Package Outlines**



You can find all of our packages, sorts of packing and others in our Infineon Internet Page "Products": http://www.infineon.com/products.

SMD = Surface Mounted Device

Dimensions in mm

# Infineon goes for Business Excellence

"Business excellence means intelligent approaches and clearly defined processes, which are both constantly under review and ultimately lead to good operating results.

Better operating results and business excellence mean less idleness and wastefulness for all of us, more professional success, more accurate information, a better overview and, thereby, less frustration and more satisfaction."

Dr. Ulrich Schumacher

http://www.infineon.com