## 512K x 8 Static RAM #### **Features** - 4.5V-5.5V operation - CMOS for optimum speed/power - · Low active power - -660 mW (max.) - · Low standby power (L version) - -2.75 mW (max.) - · Automatic power-down when deselected - · TTL-compatible inputs and outputs - Easy memory expansion with CE and OE options #### **Functional Description** The CY62148 is a high-performance CMOS static RAM organized as 524,288 words by 8 bits. Easy memory expansion is provided by an active LOW chip enable (CE), an active LOW output enable (OE), and three-state drivers. This device has an automatic power-down feature that reduces power consumption by more than 99% when deselected. Writing to the device is accomplished by taking chip enable one (CE) and write enable (WE) inputs LOW. Data on the eight I/O pins (I/O<sub>0</sub> through I/O<sub>7</sub>) is then written into the location specified on the address pins (A<sub>0</sub> through A<sub>18</sub>). Reading from the device is accomplished by taking chip enable one (CE) and output enable (OE) LOW while forcing write enable (WE). Under these conditions, the contents of the memory location specified by the address pins will appear on the I/O pins. The eight input/output pins (I/O<sub>0</sub> through I/O<sub>7</sub>) are placed in a high-impedance state when the device is deselected (CE HIGH), the outputs are disabled (OE HIGH), or during a write operation (CE LOW, and WE LOW). The CY62148 is available in a standard 450-mil-wide body width SOIC package. #### Selection Guide | | | | CY62148-55 | CY62148-70 | |------------------------------|------------|---|------------|--------------| | Maximum Access Time (ns) | | | 55 | 70 | | Maximum Operating Current | Commercial | | 120 mA | 120 mA | | Maximum CMOS Standby Current | Commercial | | 2 mA | 2 m <b>A</b> | | | | L | 0.5 mA | 0.5 mA | Shaded areas contain advance information ### **Maximum Ratings** (Above which the useful life may be impaired. For user guidelines, not tested.) Storage Temperature .....-65°C to +150°C Ambient Temperature with Power Applied ...... -55°C to +125°C Supply Voltage on $V_{CC}$ to Relative $\mbox{GND}^{[1]} \ldots$ –0.5V to +7.0V DC Voltage Applied to Outputs in High Z State $^{[1]}$ .....-0.5V to $^{[1]}$ to $^{[1]}$ -0.5V | DC Input Voltage <sup>[1]</sup> | 0.5V to V <sub>CC</sub> +0.5V | |---------------------------------|-------------------------------| | Current into Outputs (LOW) | 20 mA | ### **Operating Range** | Range | Ambient<br>Temperature <sup>[2]</sup> | V <sub>CC</sub> | |------------|---------------------------------------|-----------------| | Commercial | 0°C to +70°C | 5V ± 10% | | Industrial | –40°C to +85°C | 5V ± 10% | ### Electrical Characteristics Over the Operating Range<sup>[3]</sup> | | | Test Conditions | | 62 | 148–55 | 621 | 48–70 | | |------------------|---------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------|----------|--------------------------|--------|--------------------------|-------|------| | Parameter | Description | | | Min. | Max. | Min. | Max. | Unit | | V <sub>OH</sub> | Output HIGH Voltage | V <sub>CC</sub> = Min., I <sub>OH</sub> = -1 mA | | 2.4 | | 2.4 | | ٧ | | V <sub>OL</sub> | Output LOW Voltage | V <sub>CC</sub> = Min., I <sub>OL</sub> = 2.1 mA | | | 0.4 | | 0.4 | ٧ | | V <sub>IH</sub> | Input HIGH Voltage | | 2.2 | V <sub>CC</sub> +<br>0.3 | 2.2 | V <sub>CC</sub> +<br>0.3 | ٧ | | | V <sub>IL</sub> | Input LOW Voltage <sup>[1]</sup> | | | -0.3 | 0.8 | -0.3 | 0.8 | ٧ | | I <sub>IX</sub> | Input Load Current | $GND \leq V_I \leq V_CC$ | -1 | +1 | -1 | +1 | μΑ | | | l <sub>OZ</sub> | Output Leakage Current | $GND \le V_1 \le V_{CC}$ , Output | Disabled | -5 | +5 | <b>-</b> 5 | +5 | μΑ | | Icc | V <sub>CC</sub> Operating<br>Supply Current | $V_{CC} = Max.$ $I_{OUT} = 0 \text{ mÅ},$ $f = f_{MAX} = 1/t_{RC}$ | Com'l | | 120 | | 120 | mA | | I <sub>SB1</sub> | Automatic CE<br>Power-Down Current<br>—TTL Inputs | $\begin{aligned} &\text{Max. } V_{CC}, \overline{CE} \geq V_{IH} \\ &V_{IN} \geq V_{IH} \text{ or } \\ &V_{IN} \leq V_{IL}, f = f_{MAX} \end{aligned}$ | Com'l | | 15 | | 15 | mA | | I <sub>SB2</sub> | Automatic CE | Max. V <sub>CC</sub> , | | | 2 | | 2 | mA | | | Power-Down Current —CMOS Inputs | | | L | 500 | | 500 | μА | Shaded areas contain advance information ### Capacitance<sup>[5]</sup> | Parameter | Description | Test Conditions | Max. | Unit | |------------------|--------------------|-----------------------------------------|------|------| | C <sub>IN</sub> | Input Capacitance | $T_A = 25^{\circ}C, f = 1 \text{ MHz},$ | 10 | pF | | C <sub>OUT</sub> | Output Capacitance | $V_{CC} = 5.0V$ | 10 | pF | #### Notes: - V<sub>IL</sub> (min.) = -2.0V for pulse durations of less than 20 ns. T<sub>A</sub> is the "instant on" case temperature. See the last page of this specification for Group A subgroup testing information. Not more than one output should be shorted at one time. Duration of the short circuit should not exceed 30 seconds. Tested initially and after any design or process changes that may affect these parameters. #### **AC Test Loads and Waveforms** Equivalent to: THÉVENIN EQUIVALENT ### Switching Characteristics<sup>[3,6]</sup> Over the Operating Range | | | 6214 | 1855 | 62148–70 | | | |-------------------|-------------------------------------|------|------|----------|------|------| | Parameter | Description | Min. | Max. | Min. | Max. | Unit | | READ CYCLE | | 1 | | -1 | • | | | t <sub>RC</sub> | Read Cycle Time | 55 | | 70 | | ns | | t <sub>AA</sub> | Address to Data Valid | | 55 | | 70 | ns | | t <sub>OHA</sub> | Data Hold from Address Change | 3 | | 3 | | ns | | t <sub>ACE</sub> | CE LOW to Data Valid | | 55 | | 70 | ns | | t <sub>DOE</sub> | OE LOW to Data Valid | | 20 | | 35 | ns | | t <sub>LZOE</sub> | OE LOW to Low Z | 0 | | 0 | | ns | | t <sub>HZOE</sub> | OE HIGH to High Z <sup>[7, 8]</sup> | | 20 | | 25 | ns | | t <sub>LZCE</sub> | CE LOW to Low Z <sup>[8]</sup> | 3 | | 3 | | ns | | t <sub>HZCE</sub> | CE HIGH to High Z <sup>[7, 8]</sup> | | 20 | | 25 | ns | | t <sub>PU</sub> | CE LOW to Power-Up | 0 | | 0 | | ns | | t <sub>PD</sub> | CE HIGH to Power-Down | | 55 | | 70 | ns | | WRITE CYCLE | [9] | , | | | | | | t <sub>WC</sub> | Write Cycle Time | 55 | | 70 | | ns | | t <sub>SCE</sub> | CE LOW to Write End | 45 | | 60 | | ns | | t <sub>AW</sub> | Address Set-Up to Write End | 45 | | 60 | | ns | | t <sub>HA</sub> | Address Hold from Write End | 0 | | 0 | | ns | | t <sub>SA</sub> | Address Set-Up to Write Start | 0 | | 0 | | ns | | t <sub>PWE</sub> | WE Pulse Width | 45 | | 50 | | ns | | t <sub>SD</sub> | Data Set-Up to Write End | 45 | | 55 | | ns | | t <sub>HD</sub> | Data Hold from Write End | 0 | | 0 | | ns | | t <sub>LZWE</sub> | WE HIGH to Low Z <sup>[8]</sup> | 3 | | 3 | | ns | | t <sub>HZWE</sub> | WE LOW to High Z <sup>[7,8]</sup> | | 20 | | 25 | ns | Shaded areas contain advance information. #### Notes - Test conditions assume signal transition time of 5ns or less, timing reference levels of 1.5V, input pulse levels of 0 to 3.0V, and output loading of the specified I<sub>OL</sub>/I<sub>OH</sub> and 100pF load capacitance. 6. - tHZOE, tHZCE, and tHZWE are specified with a load capacitance of 5 pF as in part (b) of AC Test Loads. Transition is measured ±500 mV from steady-state voltage. - At any given temperature and voltage condition, t<sub>HZCE</sub> is less than t<sub>LZCE</sub>, t<sub>HZCE</sub> is less than t<sub>LZCE</sub>, and t<sub>HZWE</sub> is less than t<sub>LZCE</sub> for any given device. The internal write time of the memory is defined by the overlap of CE LOW, and WE LOW. CE and WE must be LOW to initiate a write, and the transition of any of these signals can terminate the write. The input data set-up and hold timing should be referenced to the leading edge of the signal that terminates the write. ## **Switching Waveforms** # Read Cycle No.1<sup>[10,11]</sup> Read Cycle No. 2 (OE Controlled)[11,12] ## Write Cycle No. 1 (CE Controlled)[13,14] #### Notes: - Device is continuously selected. OE, CE = V<sub>IL</sub>. WE is HIGH for read cycle. Address valid prior to or coincident with CE transition LOW. Data I/O is high impedance if OE = V<sub>IH</sub>. If CE goes HIGH simultaneously with WE going HIGH, the output remains in a high-impedance state. ## Switching Waveforms (continued) Write Cycle No. 2 (WE Controlled, OE HIGH During Write)[13,14] Write Cycle No.3 ( $\overline{\text{WE}}$ Controlled, $\overline{\text{OE}}$ LOW) $^{[13,14]}$ #### Note: 15. During this period the I/Os are in the output state and input signals should not be applied ### **Truth Table** | CE <sub>1</sub> | OE | WE | I/O <sub>0</sub> – I/O <sub>7</sub> | Mode | Power | |-----------------|----|----|-------------------------------------|----------------------------|----------------------------| | Н | Х | Х | High Z | Power-Down | Standby (I <sub>SB</sub> ) | | Х | Х | Х | High Z | Power-Down | Standby (I <sub>SB</sub> ) | | L | L | Н | Data Out | Read | Active (I <sub>CC</sub> ) | | L | Х | L | Data In | Write | Active (I <sub>CC</sub> ) | | L | Н | Н | High Z | Selected, Outputs Disabled | Active (I <sub>CC</sub> ) | ## Data Retention Characteristics Over the Operating Range | Parameter | Description | Conditions | Min. | Max | Unit | |-------------------|--------------------------------------|-----------------------------------------------------------------------------|-----------------|-----|------| | $V_{DR}$ | V <sub>CC</sub> for Data Retention | No input may exceed V <sub>CC</sub> + 0.5V | 2.0 | | ٧ | | I <sub>CCDR</sub> | Data Retention Current | $\frac{V_{CC}}{CE} = V_{DR} = 2.0V,$ $\frac{CE}{CE} \ge V_{CC} - 0.3V$ | (Com'l) | 200 | μΑ | | | | $V_{\text{IN}} \ge V_{\text{CC}} - 0.3V \text{ or } V_{\text{IN}} \le 0.3V$ | (Ind'l) | 500 | μА | | | | | (Mil) | 2 | mA | | t <sub>CDR</sub> | Chip Deselect to Data Retention Time | | 0 | | ns | | t <sub>R</sub> | Operation Recovery Time | ] | t <sub>RC</sub> | | ns | ## **Ordering Information** | Speed<br>(ns) | Ordering Code | Package<br>Name | Package Type | Operating<br>Range | |---------------|---------------|-----------------|-------------------------------|--------------------| | 55 | CY62148-55SC | S34 | 32-Lead (450-Mil) Molded SOIC | Commercial | | 55 | CY62148L-55SC | S34 | 32-Lead (450-Mil) Molded SOIC | Commercial | | 70 | CY62148-70SC | S34 | 32-Lead (450-Mil) Molded SOIC | Commercial | | 70 | CY62148L-70SC | S34 | 32-Lead (450-Mil) Molded SOIC | Commercial | | 70 | CY62148-70SI | S34 | 32-Lead (450-Mil) Molded SOIC | Industrial | | 70 | CY62148L-70SI | S34 | 32-Lead (450-Mil) Molded SOIC | Industrial | Shaded areas contain advance information. Document #: 38-00564-A ## **Package Diagrams** ### 32-Lead (450 Mil) Molded SOIC S34