

# Si4704/05-D50

# BROADCAST FM RADIO RECEIVER FOR CONSUMER ELECTRONICS

#### Features

- Worldwide FM band support (64–108 MHz)
- RDS/RBDS decoding engine (Si4705 only)
- Lowest power consumption
- Received signal quality indicators
- On-chip tuned resonance for embedded antenna support
- Multipath detection and mitigation
- FM Hi-cut control
- Advanced FM stereo-mono blend
- Advanced audio processing
- Not EN 55020 compliant\*

- Automatic gain control (AGC)
- Integrated FM LNA
- Image-rejection mixer
- Frequency synthesizer with integrated VCO
- Low-IF direct conversion with no external ceramic filters
- 2.7 to 5.5 V supply voltage
- Dual 1.8 and 2.7 V power supplies
- Stereo audio out
- I<sup>2</sup>S Digital audio out
  - 20-pin 3 x 3 mm QFN packagePb-free/RoHS compliant
- \*Note: \*For consumer electronics applications that require EN 55020 compliance, use Si4704/05-D60.

#### Applications

- Cellular handsets
- Portable media devices
- Dedicated data receiver

#### Description

The Si4704/05-D50 FM/RDS/RDBS receivers provide the highest performance and lowest power consumption available for portable devices today. The 100% CMOS IC integrates the complete FM and data receiver function from antenna to analog or digital audio and data out in a single 3 x 3 mm 20-pin QFN.

### **Functional Block Diagram**









This product, its features, and/or its architecture is covered by one or more of the following patents, as well as other patents, pending and issued, both foreign and domestic: 7,127,217; 7,272,373; 7,272,375; 7,321,324; 7,355,476; 7,426,376; 7,471,940; 7,339,503; 7,339,504.

Personal navigation devices (PND)

 GPS-enabled handsets and portable devices



# TABLE OF CONTENTS

# Section

# Page

| 1. Electrical Specifications        |
|-------------------------------------|
| 2. Typical Application Schematic    |
| 3. Bill of Materials                |
| 4. Functional Description           |
| 4.1. Overview                       |
| 4.2. FM Receiver                    |
| 4.3. Stereo Audio Processing        |
| 4.4. Received Signal Qualifiers     |
| 4.5. De-emphasis                    |
| 4.6. Volume Control                 |
| 4.7. Stereo DAC                     |
| 4.8. Soft Mute                      |
| 4.9. FM Hi-Cut Control              |
| 4.10. Tuning                        |
| 4.11. Seek                          |
| 4.12. Digital Audio Interface       |
| 4.13. Embedded Antenna Support      |
| 4.14. RDS Decoder (Si4705 Only)     |
| 4.15. Reference Clock               |
| 4.16. Control Interface             |
| 4.17. GPO Outputs                   |
| 4.18. Reset, Powerup, and Powerdown |
| 4.19. Programming with Commands     |
| 5. Commands and Properties          |
| 6. Pin Descriptions: Si4704/05-GM26 |
| 7. Ordering Guide                   |
| 8. Package Markings                 |
| 8.1. Si4704 Top Mark                |
| 8.2. Si4705 Top Mark                |
| 8.3. Top Mark Explanation           |
| 9. Package Outline: Si4704/05       |
| 10. PCB Land Pattern: Si4704/05     |
| 11. Additional Reference Resources  |
| Document Change List:               |
| Contact Information                 |



# **1. Electrical Specifications**

#### Table 1. Recommended Operating Conditions\*

| Parameter                                                                                            | Symbol             | Test Condition | Min  | Тур | Max | Unit |
|------------------------------------------------------------------------------------------------------|--------------------|----------------|------|-----|-----|------|
| Analog Supply Voltage                                                                                | V <sub>A</sub>     |                | 2.7  | —   | 5.5 | V    |
| Digital and Interface Supply Voltage                                                                 | V <sub>D</sub>     |                | 1.62 | —   | 3.6 | V    |
| Analog Power Supply Powerup Rise<br>Time                                                             | V <sub>ARISE</sub> |                | 10   |     |     | μs   |
| Digital Power Supply Powerup Rise<br>Time                                                            | V <sub>DRISE</sub> |                | 10   |     |     | μs   |
| Ambient Temperature                                                                                  | Τ <sub>Α</sub>     |                | -20  | 25  | 85  | °C   |
| *Note: All minimum and maximum specification Typical values apply at $V_A = 3.3$ V otherwise stated. |                    |                |      |     |     |      |

#### Table 2. Absolute Maximum Ratings<sup>1,2</sup>

| Parameter                            | Symbol           | Value                           | Unit            |
|--------------------------------------|------------------|---------------------------------|-----------------|
| Analog Supply Voltage                | V <sub>A</sub>   | -0.5 to 5.8                     | V               |
| Digital and Interface Supply Voltage | V <sub>D</sub>   | -0.5 to 3.9                     | V               |
| Input Current <sup>3</sup>           | I <sub>IN</sub>  | 10                              | mA              |
| Input Voltage <sup>3</sup>           | V <sub>IN</sub>  | -0.3 to (V <sub>IO</sub> + 0.3) | V               |
| Operating Temperature                | T <sub>OP</sub>  | -40 to 95                       | °C              |
| Storage Temperature                  | T <sub>STG</sub> | -55 to 150                      | °C              |
| RF Input Level <sup>4</sup>          |                  | 0.4                             | V <sub>pK</sub> |

Notes:

1. Permanent device damage may occur if the above Absolute Maximum Ratings are exceeded. Functional operation should be restricted to the conditions as specified in the operational sections of this data sheet. Exposure beyond recommended operating conditions for extended periods may affect device reliability.

 The Si4704/05 devices are high-performance RF integrated circuits with certain pins having an ESD rating of < 2 kV HBM. Handling and assembly of these devices should only be done at ESD-protected workstations.

3. For input pins DFS, SCLK, SEN, SDIO, RST, RCLK, GPO1, GPO2, GPO3, and DCLK.

4. At RF input pins FMI and LPI.



4

#### Table 3. DC Characteristics

(V\_A = 2.7 to 5.5 V, V\_D = 1.62 to 3.6 V, T\_A = -20 to 85 °C)

| Parameter                               | Symbol            | Test Condition                                   | Min                  | Тур | Max                  | Unit |
|-----------------------------------------|-------------------|--------------------------------------------------|----------------------|-----|----------------------|------|
| FM Receiver to Line Output              |                   |                                                  |                      |     |                      |      |
| V <sub>A</sub> Supply Current           | I <sub>FMVA</sub> |                                                  | _                    | 7.5 | 9.7                  | mA   |
| V <sub>D</sub> Supply Current           | I <sub>FMVD</sub> | Digital Output Mode <sup>1</sup>                 | —                    | 8.5 | 11.1                 | mA   |
| V <sub>D</sub> Supply Current           | I <sub>FMVD</sub> | Analog Output Mode                               | —                    | 8.4 | 11.1                 | mA   |
| Powerdown and Interface                 |                   |                                                  |                      |     |                      |      |
| V <sub>A</sub> Powerdown Current        | I <sub>DDPD</sub> |                                                  | _                    | 4   | 15                   | μA   |
| V <sub>D</sub> Powerdown Current        | I <sub>IOPD</sub> | SCLK, RCLK inactive                              | —                    | 3   | 10                   | μA   |
| High Level Input Voltage <sup>2</sup>   | V <sub>IH</sub>   |                                                  | 0.7 x V <sub>D</sub> | _   | V <sub>D</sub> + 0.3 | V    |
| Low Level Input Voltage <sup>2</sup>    | V <sub>IL</sub>   |                                                  | -0.3                 | _   | 0.3 x V <sub>D</sub> | V    |
| High Level Input Current <sup>2</sup>   | IIH               | V <sub>IN</sub> = V <sub>D</sub> = 3.6 V         | -10                  | _   | 10                   | μA   |
| Low Level Input Current <sup>2</sup>    | IIL               | V <sub>IN</sub> = 0 V,<br>V <sub>D</sub> = 3.6 V | -10                  | —   | 10                   | μA   |
| High Level Output Voltage <sup>3</sup>  | V <sub>OH</sub>   | I <sub>OUT</sub> = 500 μA                        | 0.8 x V <sub>D</sub> | _   | _                    | V    |
| Low Level Output Voltage <sup>3</sup>   | V <sub>OL</sub>   | l <sub>OUT</sub> = –500 μA                       | _                    | _   | 0.2 x V <sub>D</sub> | V    |
| Notes:<br>1. Guaranteed by characteriza | tion.             |                                                  |                      |     |                      |      |

Guaranteed by characterization.

2. For input pins SCLK, SEN, SDIO, RST, RCLK, DCLK, DFS, GPO1, GPO2, and GPO3.

**3.** For output pins SDIO, DOUT, GPO1, GPO2, and GPO3.



### Table 4. Reset Timing Characteristics<sup>1,2,3</sup>

(V<sub>A</sub> = 2.7 to 5.5 V, V<sub>D</sub> = 1.62 to 3.6 V, T<sub>A</sub> = -20 to 85 °C)

| Parameter                                                                                            | Symbol            | Min | Тур | Max | Unit |
|------------------------------------------------------------------------------------------------------|-------------------|-----|-----|-----|------|
| $\overline{RST}$ Pulse Width and GPO1, GPO2/ $\overline{INT}$ Setup to $\overline{RST}^{\uparrow 4}$ | t <sub>SRST</sub> | 100 |     | _   | μs   |
| GPO1, GPO2/INT Hold from RST↑                                                                        | t <sub>HRST</sub> | 30  | _   | _   | ns   |

#### Important Notes:

- 1. When selecting 2-wire mode, the user must ensure that a 2-wire start condition (falling edge of SDIO while SCLK is high) does not occur within 300 ns before the rising edge of RST.
- 2. When selecting 2-wire mode, the user must ensure that SCLK is high during the rising edge of RST, and stays high until after the first start condition.
- 3. When selecting 3-wire mode, the user must ensure that a rising edge of SCLK does not occur within 300 ns before the rising edge of RST.
- 4. If GPO1 and GPO2 are actively driven by the user, then minimum t<sub>SRST</sub> is only 30 ns. If GPO1 or GPO2 is high impedance, then minimum t<sub>SRST</sub> is 100 µs to provide time for on-chip 1 MΩ devices (active while RST is low) to pull GPO1 high and GPO2 low.



Figure 1. Reset Timing Parameters for Busmode Select Method



# Table 5. 2-Wire Control Interface Characteristics<sup>1,2,3</sup>

(V<sub>A</sub> = 2.7 to 5.5 V, V<sub>D</sub> = 1.62 to 3.6 V, T<sub>A</sub> = –20 to 85 °C)

| Parameter                                            | Symbol                                 | Test Condition | Min                          | Тур | Max | Unit |
|------------------------------------------------------|----------------------------------------|----------------|------------------------------|-----|-----|------|
| SCLK Frequency                                       | f <sub>SCL</sub>                       |                | 0                            | _   | 400 | kHz  |
| SCLK Low Time                                        | t <sub>LOW</sub>                       |                | 1.3                          | _   | _   | μs   |
| SCLK High Time                                       | t <sub>HIGH</sub>                      |                | 0.6                          |     | —   | μs   |
| SCLK Input to SDIO $\downarrow$ Setup (START)        | t <sub>SU:STA</sub>                    |                | 0.6                          | _   | —   | μs   |
| SCLK Input to SDIO $\downarrow$ Hold (START)         | t <sub>HD:STA</sub>                    |                | 0.6                          |     | —   | μs   |
| SDIO Input to SCLK $\uparrow$ Setup                  | t <sub>SU:DAT</sub>                    |                | 100                          |     | —   | ns   |
| SDIO Input to SCLK $\downarrow$ Hold <sup>4, 5</sup> | t <sub>HD:DAT</sub>                    |                | 0                            | _   | 900 | ns   |
| SCLK Input to SDIO ↑ Setup<br>(STOP)                 | t <sub>SU:STO</sub>                    |                | 0.6                          | _   | _   | μs   |
| STOP to START Time                                   | t <sub>BUF</sub>                       |                | 1.3                          | _   | —   | μs   |
| SDIO Output Fall Time                                | t <sub>f:OUT</sub>                     |                | $20 + 0.1 \frac{C_b}{1 p F}$ | _   | 250 | ns   |
| SDIO Input, SCLK Rise/Fall Time                      | t <sub>f:IN</sub><br>t <sub>r:IN</sub> |                | $20 + 0.1 \frac{C_b}{1 p F}$ | _   | 300 | ns   |
| SCLK, SDIO Capacitive Loading                        | Cb                                     |                | _                            |     | 50  | pF   |
| Input Filter Pulse Suppression                       | t <sub>SP</sub>                        |                | —                            | _   | 50  | ns   |

Notes:

1. When  $V_D = 0$  V, SCLK and SDIO are low impedance.

2. When selecting 2-wire mode, the user must ensure that a 2-wire start condition (falling edge of SDIO while SCLK is high) does not occur within 300 ns before the rising edge of RST.

3. When selecting 2-wire mode, the user must ensure that SCLK is high during the rising edge of RST, and stays high until after the first start condition.

4. The Si4704/05 delays SDIO by a minimum of 300 ns from the  $V_{IH}$  threshold of SCLK to comply with the minimum  $t_{HD:DAT}$  specification.

The maximum t<sub>HD:DAT</sub> has only to be met when f<sub>SCL</sub> = 400 kHz. At frequencies below 400 kHz, t<sub>HD:DAT</sub> may be violated as long as all other timing parameters are met.





Figure 2. 2-Wire Control Interface Read and Write Timing Parameters



Figure 3. 2-Wire Control Interface Read and Write Timing Diagram



#### **Table 6. 3-Wire Control Interface Characteristics**

(V<sub>A</sub> = 2.7 to 5.5 V, V<sub>D</sub> = 1.62 to 3.6 V, T<sub>A</sub> = –20 to 85 °C)

| Parameter                               | Symbol                          | Test Condition | Min | Тур | Max | Unit |
|-----------------------------------------|---------------------------------|----------------|-----|-----|-----|------|
| SCLK Frequency                          | f <sub>CLK</sub>                |                | 0   | —   | 2.5 | MHz  |
| SCLK High Time                          | t <sub>HIGH</sub>               |                | 25  | —   | —   | ns   |
| SCLK Low Time                           | t <sub>LOW</sub>                |                | 25  | —   | —   | ns   |
| SDIO Input, SEN to SCLK ↑ Setup         | t <sub>S</sub>                  |                | 20  | —   | —   | ns   |
| SDIO Input to SCLK ↑ Hold               | t <sub>HSDIO</sub>              |                | 10  | —   | —   | ns   |
| SEN Input to SCLK $\downarrow$ Hold     | t <sub>HSEN</sub>               |                | 10  | —   | —   | ns   |
| SCLK ↑ to SDIO Output Valid             | t <sub>CDV</sub>                | Read           | 2   | —   | 25  | ns   |
| SCLK <sup>↑</sup> to SDIO Output High Z | t <sub>CDZ</sub>                | Read           | 2   | —   | 25  | ns   |
| SCLK, SEN, SDIO, Rise/Fall Time         | t <sub>R</sub> , t <sub>F</sub> |                | —   |     | 10  | ns   |



Figure 4. 3-Wire Control Interface Write Timing Parameters



Figure 5. 3-Wire Control Interface Read Timing Parameters



Rev. 1.0

## Table 7. Digital Audio Interface Characteristics

 $(V_A = 2.7 \text{ to } 5.5 \text{ V}, V_D = 1.62 \text{ to } 3.6 \text{ V}, T_A = -20 \text{ to } 85 \text{ °C})$ 

| Parameter                                        | Symbol               | Test Condition | Min | Тур | Max  | Unit |
|--------------------------------------------------|----------------------|----------------|-----|-----|------|------|
| DCLK Cycle Time                                  | t <sub>DCT</sub>     |                | 26  | _   | 1000 | ns   |
| DCLK Pulse Width High                            | t <sub>DCH</sub>     |                | 10  | _   | _    | ns   |
| DCLK Pulse Width Low                             | t <sub>DCL</sub>     |                | 10  | _   | _    | ns   |
| DFS Setup Time to DCLK Rising Edge               | t <sub>SU:DFS</sub>  |                | 5   | _   | _    | ns   |
| DFS Hold Time from DCLK Rising Edge              | t <sub>HD:DFS</sub>  |                | 5   | _   | _    | ns   |
| DOUT Propagation Delay from DCLK Falling<br>Edge | t <sub>PD:DOUT</sub> |                | 0   | _   | 12   | ns   |



Figure 6. Digital Audio Interface Timing Parameters, I<sup>2</sup>S Mode



#### Table 8. FM Receiver Characteristics<sup>1,2</sup>

 $(V_A = 2.7 \text{ to } 5.5 \text{ V}, V_D = 1.62 \text{ to } 3.6 \text{ V}, T_A = -20 \text{ to } 85 \text{ °C}, 76-108 \text{ MHz})$ 

| Parameter                                     | Symbol          | Test Condition                               | Min | Тур | Max | Unit              |
|-----------------------------------------------|-----------------|----------------------------------------------|-----|-----|-----|-------------------|
| Input Frequency                               | f <sub>RF</sub> |                                              | 76  |     | 108 | MHz               |
| Sensitivity <sup>3,4,5</sup>                  |                 | (S+N)/N = 26 dB                              | —   | 2.2 | 3.5 | μV EMF            |
| RDS Sensitivity <sup>6</sup>                  |                 | $\Delta f = 2 \text{ kHz},$<br>RDS BLER < 5% |     | 11  | _   | μV EMF            |
| LNA Input Resistance <sup>6,7</sup>           |                 |                                              | 3   | 4   | 5   | kΩ                |
| LNA Input Capacitance <sup>6,7</sup>          |                 |                                              | 4   | 5   | 6   | pF                |
| Input IP3 <sup>6,8</sup>                      |                 |                                              | 100 | 105 | —   | $dB\mu V EMF$     |
| AM Suppression <sup>3,4,6,7</sup>             |                 | m = 0.3                                      | 40  | 50  | —   | dB                |
| Adjacent Channel Selectivity                  |                 | ±200 kHz                                     | 35  | 50  | _   | dB                |
| Alternate Channel Selectivity                 |                 | ±400 kHz                                     | 60  | 70  | _   | dB                |
| Spurious Response Rejection <sup>6</sup>      |                 | In-band                                      | 35  |     | _   | dB                |
| Audio Output Voltage <sup>3,4,7</sup>         |                 |                                              | 72  | 80  | 90  | mV <sub>RMS</sub> |
| Audio Output L/R Imbalance <sup>3,7,9</sup>   |                 |                                              | —   |     | 1   | dB                |
| Audio Frequency Response Low <sup>6</sup>     |                 | –3 dB                                        | —   | _   | 30  | Hz                |
| Audio Frequency Response High <sup>6</sup>    |                 | –3 dB                                        | 15  |     | —   | kHz               |
| Audio Stereo Separation <sup>7,9</sup>        |                 |                                              | 35  | 42  | —   | dB                |
| Audio Mono S/N <sup>3,4,5,7</sup>             |                 |                                              | 55  | 63  | —   | dB                |
| Audio Stereo S/N <sup>4,5,6,7</sup>           |                 |                                              | —   | 58  | —   | dB                |
| Audio THD <sup>3,7,9</sup>                    |                 |                                              | —   | 0.1 | 0.5 | %                 |
| De-emphasis Time Constant <sup>6</sup>        |                 | FM_DEEMPHASIS = 2                            | 70  | 75  | 80  | μs                |
|                                               |                 | FM_DEEMPHASIS = 1                            | 45  | 50  | 54  | μs                |
| Blocking Sensitivity <sup>3,4,5,6,12,13</sup> |                 | ∆f = ±400 kHz                                | —   | 34  | —   | dBµV              |
|                                               |                 | $\Delta f = \pm 4 \text{ MHz}$               | —   | 30  | —   | dBµV              |

Notes:

 Additional testing information is available in "AN388: Si470x/1x/2x/3x/4x Evaluation Board Test Procedure." Volume = maximum for all tests. Tested at RF = 98.1 MHz.

2. To ensure proper operation and receiver performance, follow the guidelines in "AN383: Si47xx Antenna, Schematic, Layout, and Design Guidelines." Silicon Laboratories will evaluate schematics and layouts for qualified customers.

3.  $F_{MOD} = 1 \text{ kHz}$ , 75 µs de-emphasis, MONO = enabled, and L = R unless noted otherwise.

**4.** ∆f = 22.5 kHz.

- **5.**  $B_{AF} = 300$  Hz to 15 kHz, A-weighted.
- 6. Guaranteed by characterization.
- **7.**  $V_{EMF} = 1 \text{ mV}.$
- **8.**  $|f_2 f_1| > 2$  MHz,  $f_0 = 2 \times f_1 f_2$ . AGC is disabled.
- **9.**  $\Delta f = 75 \text{ kHz}.$
- **10.** At  $L_{OUT}$  and  $R_{OUT}$  pins.
- **11.** Analog audio output mode.
- **12.** Blocker Amplitude =  $100 \text{ dB}\mu\text{V}$
- **13.** Sensitivity measured at (S+N)/N = 26 dB.
- 14. At temperature (25°C).



# Table 8. FM Receiver Characteristics<sup>1,2</sup> (Continued)

 $(V_A = 2.7 \text{ to } 5.5 \text{ V}, V_D = 1.62 \text{ to } 3.6 \text{ V}, T_A = -20 \text{ to } 85 \text{ °C}, 76-108 \text{ MHz})$ 

| Parameter                                     | Symbol | Test Condition                                        | Min | Тур | Max | Unit       |
|-----------------------------------------------|--------|-------------------------------------------------------|-----|-----|-----|------------|
| Intermod Sensitivity <sup>3,4,5,6,12,13</sup> |        | $\Delta f = \pm 400 \text{ kHz}, \pm 800 \text{ kHz}$ | —   | 40  | —   | dBµV       |
|                                               |        | $\Delta f = \pm 4 \text{ MHz}, \pm 8 \text{ MHz}$     | _   | 35  | _   | dBµV       |
| Audio Output Load Resistance <sup>6,10</sup>  | RL     | Single-ended                                          | 10  |     | _   | kΩ         |
| Audio Output Load Capacitance <sup>6,10</sup> | CL     | Single-ended                                          | _   | —   | 50  | pF         |
| Seek/Tune Time <sup>6</sup>                   |        | RCLK tolerance<br>= 100 ppm                           | —   |     | 60  | ms/channel |
| Powerup Time <sup>6</sup>                     |        | From powerdown                                        | _   | —   | 110 | ms         |
| RSSI Offset <sup>14</sup>                     |        | Input levels of 8 and 60 dBµV at RF Input             | -3  |     | 3   | dB         |

Notes:

 Additional testing information is available in "AN388: Si470x/1x/2x/3x/4x Evaluation Board Test Procedure." Volume = maximum for all tests. Tested at RF = 98.1 MHz.

2. To ensure proper operation and receiver performance, follow the guidelines in "AN383: Si47xx Antenna, Schematic, Layout, and Design Guidelines." Silicon Laboratories will evaluate schematics and layouts for qualified customers.

3.  $F_{MOD}$  = 1 kHz, 75 µs de-emphasis, MONO = enabled, and L = R unless noted otherwise.

- **4.** ∆f = 22.5 kHz.
- 5.  $B_{AF} = 300 \text{ Hz}$  to 15 kHz, A-weighted.
- 6. Guaranteed by characterization.
- **7.**  $V_{EMF} = 1 \text{ mV}.$
- 8.  $|f_2 f_1| > 2$  MHz,  $f_0 = 2 \times f_1 f_2$ . AGC is disabled.
- **9.**  $\Delta f = 75 \text{ kHz}.$
- 10. At  $L_{OUT}$  and  $R_{OUT}$  pins.
- **11.** Analog audio output mode.
- **12.** Blocker Amplitude =  $100 \text{ dB}\mu\text{V}$
- **13.** Sensitivity measured at (S+N)/N = 26 dB.
- 14. At temperature (25°C).



# Table 9. 64–75.9 MHz Input Frequency FM Receiver Characteristics<sup>1,2,6</sup>

 $(V_A = 2.7 \text{ to } 5.5 \text{ V}, V_D = 1.62 \text{ to } 3.6 \text{ V}, T_A = -20 \text{ to } 85 \text{ °C})$ 

| Parameter                                   | Symbol          | Test Condition                       | Min | Тур | Max  | Unit              |
|---------------------------------------------|-----------------|--------------------------------------|-----|-----|------|-------------------|
| Input Frequency                             | f <sub>RF</sub> |                                      | 64  |     | 75.9 | MHz               |
| Sensitivity <sup>3,4,5</sup>                |                 | (S+N)/N = 26 dB                      |     | 3.5 | _    | μV EMF            |
| LNA Input Resistance <sup>7</sup>           |                 |                                      | 3   | 4   | 5    | kΩ                |
| LNA Input Capacitance <sup>7</sup>          |                 |                                      | 4   | 5   | 6    | pF                |
| Input IP3 <sup>8</sup>                      |                 |                                      | —   | 105 | _    | dBµV EMF          |
| AM Suppression <sup>3,4,7</sup>             |                 | m = 0.3                              | —   | 50  | _    | dB                |
| Adjacent Channel Selectivity                |                 | ±200 kHz                             | —   | 50  | _    | dB                |
| Alternate Channel Selectivity               |                 | ±400 kHz                             | —   | 70  | _    | dB                |
| Audio Output Voltage <sup>3,4,7</sup>       |                 |                                      | 72  | 80  | 90   | mV <sub>RMS</sub> |
| Audio Output L/R Imbalance <sup>3,7,9</sup> |                 |                                      | —   |     | 1    | dB                |
| Audio Frequency Response Low                |                 | –3 dB                                | —   |     | 30   | Hz                |
| Audio Frequency Response High               |                 | –3 dB                                | 15  |     | _    | kHz               |
| Audio Mono S/N <sup>3,4,5,7,10</sup>        |                 |                                      | —   | 63  | _    | dB                |
| Audio THD <sup>3,7,9</sup>                  |                 |                                      | —   | 0.1 | _    | %                 |
| De-emphasis Time Constant                   |                 | FM_DEEMPHASIS = 2                    | 70  | 75  | 80   | μs                |
|                                             |                 | FM_DEEMPHASIS = 1                    | 45  | 50  | 54   | μs                |
| Audio Output Load Resistance <sup>10</sup>  | RL              | Single-ended                         | 10  |     | _    | kΩ                |
| Audio Output Load Capacitance <sup>10</sup> | CL              | Single-ended                         | —   |     | 50   | pF                |
| Seek/Tune Time                              |                 | RCLK tolerance<br>= 100 ppm          |     | _   | 60   | ms/channel        |
| Powerup Time                                |                 | From powerdown                       | —   | —   | 110  | ms                |
| RSSI Offset <sup>11</sup>                   |                 | Input levels of 8 and<br>60 dBµV EMF | -3  |     | 3    | dB                |

Notes:

1. Additional testing information is available in "AN388: Si470x/1x/2x/3x/4x Evaluation Board Test Procedure." Volume = maximum for all tests. Tested at RF = 98.1 MHz.

2. To ensure proper operation and receiver performance, follow the guidelines in "AN383: Si47xx Antenna, Schematic, Layout, and Design Guidelines." Silicon Laboratories will evaluate schematics and layouts for qualified customers. 3.  $F_{MOD} = 1 \text{ kHz}$ , 75 µs de-emphasis, MONO = enabled, and L = R unless noted otherwise.

- **4.**  $\Delta f = 22.5 \text{ kHz}.$
- 5. B<sub>AF</sub> = 300 Hz to 15 kHz, A-weighted.
- 6. Guaranteed by characterization.
- **7.**  $V_{EMF} = 1 \text{ mV}.$
- 8.  $|f_2 f_1| > 2 \text{ MHz}, f_0 = 2 \text{ x } f_1 f_2$ . AGC is disabled. 9.  $\Delta f = 75 \text{ kHz}.$
- **10.** At  $L_{OUT}$  and  $R_{OUT}$  pins.
- 11. At temperature (25 °C).



### Table 10. Reference Clock and Crystal Characteristics

 $(V_A = 2.7 \text{ to } 5.5 \text{ V}, V_D = 1.62 \text{ to } 3.6 \text{ V}, T_A = -20 \text{ to } 85 \text{ °C})$ 

| Parameter                                  | Symbol | Test Condition  | Min    | Тур    | Max    | Unit |  |  |  |  |  |
|--------------------------------------------|--------|-----------------|--------|--------|--------|------|--|--|--|--|--|
| Reference Clock                            |        |                 |        |        |        |      |  |  |  |  |  |
| RCLK Supported Frequencies <sup>1,2</sup>  |        |                 | 31.130 | 32.768 | 40,000 | kHz  |  |  |  |  |  |
| RCLK Frequency Tolerance <sup>1,3</sup>    |        |                 | -100   | _      | 100    | ppm  |  |  |  |  |  |
| REFCLK_PRESCALE <sup>1,2</sup>             |        |                 | 1      | _      | 4095   |      |  |  |  |  |  |
| REFCLK <sup>1</sup>                        |        |                 | 31.130 | 32.768 | 34.406 | kHz  |  |  |  |  |  |
|                                            | Cry    | stal Oscillator |        |        |        |      |  |  |  |  |  |
| Crystal Oscillator Frequency <sup>1</sup>  |        |                 |        | 32.768 |        | kHz  |  |  |  |  |  |
| Crystal Frequency Tolerance <sup>1,3</sup> |        |                 | -100   | _      | 100    | ppm  |  |  |  |  |  |
| Board Capacitance <sup>1</sup>             |        |                 |        | _      | 3.5    | pF   |  |  |  |  |  |
| ESR                                        |        |                 |        | 40     |        | kΩ   |  |  |  |  |  |
| C <sub>L</sub> Single-ended                |        |                 |        | 12     |        | pF   |  |  |  |  |  |
|                                            |        |                 | •      | •      | •      | -    |  |  |  |  |  |

Notes:

1. Guaranteed by characterization.

 The Si4704/05 divide the RCLK input by REFCLK\_PRESCALE to obtain REFCLK. There are some RCLK frequencies between 31.130 kHz and 40 MHz that are not supported. See "AN332: Si47xx Programming Guide," Table 6 for more details.

3. A frequency tolerance of ±50 ppm is required for FM seek/tune using 50 kHz channel spacing.



# 2. Typical Application Schematic



#### Notes:

- 1. Place C1 close to  $V_A$  pin.
- 2. Pins 1 and 20 are no connects, leave floating.
- 3. Place C4 close to DFS pin.
- **4.** To ensure proper operation and receiver performance, follow the guidelines in "AN383: Si47xx Antenna, Schematic, Layout, and Design Guidelines." Silicon Laboratories will evaluate schematics and layouts for qualified customers.
- 5. Pin 2 or Pin 4 connects to the FM antenna interface. Pin 2 is for a half-wave antenna. Pin 4 is for an embedded antenna.
- 6. Place Si4704/05 as close as possible to antenna jack and keep the FMI and LPI traces as short as possible.



# 3. Bill of Materials

| Component(s) | Value/Description                                                                      | Supplier             |
|--------------|----------------------------------------------------------------------------------------|----------------------|
| C1           | Supply bypass capacitor, 22 nF, ±20%, Z5U/X7R                                          | Murata               |
| C2           | Coupling capacitor, 1 nF, ±20%, Z5U/X7R                                                | Murata               |
| C4           | Supply bypass capacitor, 100 nF, 10%, Z5U/X7R                                          | Murata               |
| U1           | Si4704/05 FM Radio Tuner                                                               | Silicon Laboratories |
| R1           | Resistor, 600 Ω<br>(Optional for digital audio)                                        | Venkel               |
| R2           | Resistor, 2 kΩ<br>(Optional for digital audio)                                         | Venkel               |
| R3           | Resistor, 2 kΩ<br>(Optional for digital audio)                                         | Venkel               |
| C5, C6       | Crystal load capacitors, 22 pF, ±5%, COG V<br>(Optional for crystal oscillator option) |                      |
| C9           | Noise mitigating capacitor, 2~5 pFMurat(Optional for digital audio)                    |                      |
| X1           | 68 kHz crystal Epson<br>ional for crystal oscillator option)                           |                      |

## Table 11. Si4704/05-D50 Bill of Materials



# 4. Functional Description

## 4.1. Overview



Figure 7. Functional Block Diagram

The Si4704/05-D50 offers advanced audio processing plus advanced RDS processing in a very small, 100% CMOS receiver integrated circuit. The device provides both analog and digital audio out, and a highly flexible RDS pre-processor and 100 block RDS buffer. It is an ideal product for handsets and portable devices seeking to optimize both sound and data receiver performance. For sound, the advanced audio processing is unprecedented in portable devices. For RDS data applications such as song-tagging, meta-data, traffic message channel, or other open data applications, the advanced and patented R(B)DS decoding engine offers outstanding data synchronization and integrity. The RDS engine includes demodulation, symbol decoding, advanced error correction, detailed visibility to blockerror rates (BLER), advanced decoder reliability, and synchronization status. The Si4704/05 provides complete, decoded and error-corrected RDS groups (100 blocks), up to 25 groups at a time. The Si4704/05 offers several modes of operation for various applications which require more or less visibility to the RDS status and group data.

\*Note: The term "RDS" will be used to mean "RDS/RBDS" throughout the document.

The Si4704/05 receiver draws on Silicon Laboratories' broadcast audio expertise and patent portfolio, using a digital low intermediate frequency (low-IF) receiver architecture proven by hundreds of millions of Silicon Laboratories' broadcast audio receivers shipped worldwide.

Silicon Labs has shipped 1/2 billion broadcast audio receivers worldwide using this architecture. The low-IF architecture allows the Si4704/05 to deliver superior performance while integrating the great majority of external components required by competing solutions. The Si4704/05 digital integration reduces the required external components of traditional offerings, resulting in a solution requiring only an external bypass capacitor and occupying board space of approximately 15 mm<sup>2</sup>.

The Si4704/05 is the first FM radio receiver IC to support embedded antenna technology, allowing the FM antenna to be integrated into the enclosure or PCB of a portable device. Refer to "AN383: Si47xx Antenna, Schematic, Layout, And Design Guidelines" for antenna design guidelines.

The Si4704/05 is feature-rich, providing highly automated performance with default settings and extensive programmability and flexibility for customized system performance.



# Si4704/05-D50

The Si4704/05 performs much of the FM demodulation digitally to achieve high fidelity, optimal performance versus power consumption, and flexibility of design. The on-board DSP provides unmatched pilot rejection, selectivity, and optimum sound quality. The integrated micro-controller offers both the manufacturer and the end-user unmatched programmability and flexibility in the listening experience.

## 4.2. FM Receiver

The Si4704/05 FM receiver is based on the proven Si4700/01/02/03/04/05 FM radio receiver. The part leverages Silicon Laboratories' proven and patented FM broadcast radio receiver digital architecture, delivering excellent RF performance and interference rejection. The proven digital techniques provide good sensitivity in weak signal environments while allowing superb selectivity and inter-modulation immunity in strong signal environments.

The part supports the worldwide FM broadcast band (64 to 108 MHz) with channel spacings of 50–200 kHz. The low-IF architecture utilizes a single converter stage and digitizes the signal using a high-resolution analog-to-digital converter. The audio output can be directed either to an external headphone amplifier via analog in/out or to other system ICs through digital audio interface ( $I^2S$ ) (Si4705 only).

### 4.3. Stereo Audio Processing

The output of the FM demodulator is a stereo multiplexed (MPX) signal. The MPX standard was developed in 1961, and is used worldwide. Today's MPX signal format consists of left + right (L+R) audio, left - right (L-R) audio, a 19 kHz pilot tone, and RDS/RBDS data as shown in Figure 8.



## 4.3.1. Stereo Decoder

The Si4704/05 integrated stereo decoder automatically decodes the MPX signal using DSP techniques. The 0 to 15 kHz (L+R) signal is the mono output of the FM tuner. Stereo is generated from the (L+R), (L-R), and a 19 kHz pilot tone. The pilot tone is used as a reference to recover the (L-R) signal. Output left and right channels are obtained by adding and subtracting the (L+R) and (L-R) signals, respectively.

#### 4.3.2. Stereo-Mono Blending

Adaptive noise suppression is employed to gradually combine the stereo left and right audio channels to a mono (L+R) audio signal as the signal quality degrades to maintain optimum sound fidelity under varying reception conditions. Three metrics, received signal strength indicator (RSSI), signal-to-noise ratio (SNR), and multipath interference, are monitored simultaneously in forcing a blend from stereo to mono. The metric which reflects the minimum signal quality takes precedence and the signal is blended appropriately.

All three metrics have programmable stereo/mono thresholds and attack/release rates detailed in "AN332: Si47xx Programming Guide." If a metric falls below its mono threshold, the signal is blended from stereo to full mono. If all metrics are above their respective stereo thresholds, then no action is taken to blend the signal. If a metric falls between its mono and stereo thresholds, then the signal is blended to the level proportional to the metric's value between its mono and stereo thresholds, with an associated attack and release rate. Stereo/mono status can be monitored with the FM\_RSQ\_STATUS command.

## 4.4. Received Signal Qualifiers

The quality of a tuned signal can vary depending on many factors including environmental conditions, time of day, and position of the antenna. To adequately manage the audio output and avoid unpleasant audible effects to the end-user, the Si4704/05-D50 monitors and provides indicators of the signal quality, allowing the host processor to perform additional processing if required by the customer. The Si4704/05-D50 monitors signal quality metrics including RSSI, SNR, and multipath interference on FM signals. These metrics are used to optimize signal processing and are also reported to the host processor. The signal processing algorithms can use either Silicon Labs' optimized settings (recommended) or be customized modify to performance.



18

## 4.5. De-emphasis

Pre-emphasis and de-emphasis is a technique used by FM broadcasters to improve the signal-to-noise ratio of FM receivers by reducing the effects of high-frequency interference and noise. When the FM signal is transmitted, a pre-emphasis filter is applied to accentuate the high audio frequencies. The Si4704/05 incorporates a de-emphasis filter that attenuates high frequencies to restore a flat frequency response. Two time constants are used in various regions. The de-emphasis time constant is programmable to 50 or 75 µs and is set by the FM\_DEEMPHASIS property.

#### 4.6. Volume Control

The audio output may be muted. Volume is adjusted digitally by the RX\_VOLUME property.

#### 4.7. Stereo DAC

High-fidelity stereo digital-to-analog converters (DACs) drive analog audio signals onto the LOUT and ROUT pins. The audio output may be muted. Volume is adjusted digitally with the RX\_VOLUME property.

#### 4.8. Soft Mute

The soft mute feature is available to attenuate the audio outputs and minimize audible noise in very weak signal conditions. The soft mute feature is triggered by the SNR metric. The SNR threshold for activating soft mute is programmable, as are soft mute attenuation levels and attack and release rates.

### 4.9. FM Hi-Cut Control

Hi-cut control is employed on audio outputs with degradation of the signal due to low SNR and/or multipath interference. Two metrics, SNR and multipath interference, are monitored concurrently in forcing hi-cut of the audio outputs. Programmable minimum and maximum thresholds are available for both metrics. The transition frequency for hi-cut is also programmable with up to seven hi-cut filter settings. A single set of attack and release rates for hi-cut are programmable for both metrics from a range of 2 ms to 64 s. The level of hi-cut applied can be monitored with the FM\_RSQ\_STATUS command. Hi-cut can be disabled by setting the hi-cut filter to audio bandwidth of 15 kHz.

### 4.10. Tuning

The frequency synthesizer uses Silicon Laboratories' proven technology, including a completely integrated VCO. The frequency synthesizer generates the quadrature local oscillator signal used to downconvert the RF input to a low intermediate frequency. The VCO frequency is locked to the reference clock and adjusted with an automatic frequency control (AFC) servo loop during reception. The tuning frequency can be directly programmed using the FM\_TUNE\_FREQ. The Si4704/05 supports channel spacing of 50, 100, or 200 kHz in FM mode.

#### 4.11. Seek

The Si4704/05 seek functionality is performed completely on-chip and will search up or down the selected frequency band for a valid channel. A valid channel is qualified according to a series of programmable signal indicators and thresholds. The seek function can be made to stop at the band edge and provide an interrupt, or wrap the band and continue seeking until arriving at the original departure frequency. The device sets interrupts with found valid stations or, if the seek results in zero found valid stations, the device indicates failure and again sets an interrupt.(Refer to "AN332: Si47xx Programming Guide".

The Si4704/05-D50 uses RSSI, SNR, and AFC to qualify stations. Most of these variables have programmable thresholds for modifying the seek function according to customer needs.

RSSI is employed first to screen all possible candidate stations. SNR and AFC are subsequently used in screening the RSSI qualified stations. The more thresholds the system engages, the higher the confidence that any found stations will indeed be valid broadcast stations. The Si4704/05-D50 defaults set RSSI to a mid-level threshold and add an SNR threshold set to a level delivering acceptable audio performance. This trade-off will eliminate very low RSSI stations while keeping the seek time to acceptable levels. Generally, the time to auto-scan and store valid channels for an entire FM band with all thresholds engaged is very short depending on the band content.

Seek is initiated using the FM\_SEEK\_START command. The RSSI, SNR, and AFC threshold settings are adjustable using properties.



## 4.12. Digital Audio Interface

The digital audio interface operates in slave mode and supports a variety of MSB-first audio data formats including I<sup>2</sup>S and left-justified modes. The interface has three pins: digital data input (DIN), digital frame synchronization input (DFS), and a digital bit synchronization input clock (DCLK). The Si4705 supports a number of industry-standard sampling rates including 32, 40, 44.1, and 48 kHz. The digital audio interface enables low-power operation by eliminating the need for redundant DACs and ADCs on the audio baseband processor.

#### 4.12.1. Audio Data Formats

The digital audio interface operates in slave mode and supports three different audio data formats:

- I<sup>2</sup>S
- Left-Justified
- DSP Mode

In  $I^2S$  mode, by default the MSB is captured on the second rising edge of DCLK following each DFS transition. The remaining bits of the word are sent in order, down to the LSB. The left channel is transferred first when the DFS is low, and the right channel is transferred when the DFS is high.

In left-justified mode, by default the MSB is captured on the first rising edge of DCLK following each DFS transition. The remaining bits of the word are sent in order, down to the LSB. The left channel is transferred first when the DFS is high, and the right channel is transferred when the DFS is low.

In DSP mode, the DFS becomes a pulse with a width of 1DCLK period. The left channel is transferred first, followed right away by the right channel. There are two options in transferring the digital audio data in DSP mode: the MSB of the left channel can be transferred on the first rising edge of DCLK following the DFS pulse or on the second rising edge.

In all audio formats, depending on the word size, DCLK frequency, and sample rates, there may be unused DCLK cycles after the LSB of each word before the next DFS transition and MSB of the next word. In addition, if preferred, the user can configure the MSB to be captured on the falling edge of DCLK via properties. The number of audio bits can be configured for 8, 16, 20, or 24 bits.

#### 4.12.2. Audio Sample Rates

The device supports a number of industry-standard sampling rates including 32, 40, 44.1, and 48 kHz. The digital audio interface enables low-power operation by eliminating the need for redundant DACs on the audio baseband processor.



# Si4704/05-D50



Figure 11. DSP Digital Audio Format



## 4.13. Embedded Antenna Support

The Si4704/05 is the first FM receiver to support the fast growing trend to integrate the FM receiver antenna into the device enclosure. The chip is designed with this function in mind from the outset, with multiple international patents pending, thus it is superior to many other options in price, board space, and performance.

Testing indicates that, when using Silicon Laboratories' patented techniques, embedded antenna performance can be very similar in many key metrics to a standard half-wavelength antenna. Refer to "AN383: Si47XX Antenna, Schematic, Layout, And Design Guidelines" for additional details on the implementation of support for an embedded antenna.

Figure 12 shows a conceptual block diagram of the Si4704/05 architecture used to support the embedded antenna. The half-wavelength FM receive antenna is therefore optional. Host software can detect the presence of an external antenna and switch between the embedded antenna if desired.



# Figure 12. Conceptual Block Diagram of the Si4704/05 Embedded Antenna Support

## 4.14. RDS Decoder (Si4705 Only)

The Si4705 implements an RDS processor for symbol decoding, block synchronization, error detection, and error correction.

The Si4705 device is user configurable and provides an optional interrupt when RDS is synchronized, loses synchronization, and/or the user configurable RDS FIFO threshold has been met.

The Si4705 reports RDS decoder synchronization status and detailed bit errors in the information word for each RDS block with the FM\_RDS\_STATUS command. The range of reportable block errors is 0, 1–2, 3–5, or 6+. More than six errors indicates that the corresponding block information word contains six or more non-correctable errors or that the block checkword contains errors.

### 4.15. Reference Clock

The Si4704/05 reference clock is programmable, supporting RCLK frequencies in Table 10. Refer to Table 3, "DC Characteristics" on page 5 for switching voltage levels and Table 10, "Reference Clock and Crystal Characteristics" on page 14 for frequency tolerance information.

An onboard crystal oscillator is available to generate the 32.768 kHz reference when an external crystal and load capacitors are provided. Refer to "2. Typical Application Schematic" on page 15. This mode is enabled using the POWER\_UP command. Refer to Refer to "AN332: Si47xx Programming Guide".

The Si4704/05 performance may be affected by data activity on the SDIO bus when using the integrated internal oscillator. SDIO activity results from polling the tuner for status or communicating with other devices that share the SDIO bus. If there is SDIO bus activity while the Si4704/05 is performing the seek/tune function, the crystal oscillator may experience jitter, which may result in mistunes, false stops, and/or lower SNR.

For best seek/tune results, Silicon Laboratories recommends that all SDIO data traffic be suspended during Si4704/05 seek and tune operations. This is achieved by keeping the bus quiet for all other devices on the bus, and delaying tuner polling until the tune or seek operation is complete. The seek/tune complete (STC) interrupt should be used instead of polling to determine when a seek/tune operation is complete.



22

## 4.16. Control Interface

A serial port slave interface is provided, which allows an external controller to send commands to the Si4704/05 and receive responses from the device. The serial port can operate in two bus modes: 2-wire mode and 3-wire mode. The Si4704/05 selects the bus mode by sampling the state of the GPO1 and GPO2 pins on the rising edge of RST. The GPO1 pin includes an internal pull-up resistor, which is connected while RST is low, and the GPO2 pin includes an internal pull-down resistor, which is connected while RST is low. Therefore, it is only necessary for the user to actively drive pins which differ from these states. See Table 12.

Table 12. Bus Mode <u>Sele</u>ct on Rising Edge of RST

| Bus Mode | GPO1           | GPO2 |
|----------|----------------|------|
| 2-Wire   | 1              | 0    |
| 3-Wire   | 0 (must drive) | 0    |

After the rising edge of  $\overline{\text{RST}}$ , the pins GPO1 and GPO2 are used as general purpose output (O) pins as described in Section "4.17. GPO Outputs". In any bus mode, commands may only be sent after V<sub>IO</sub> and V<sub>DD</sub> supplies are applied.

In any bus mode, before sending a command or reading a response, the user must first read the status byte to ensure that the device is ready (CTS bit is high).

#### 4.16.1. 2-Wire Control Interface Mode

When selecting 2-wire mode, the user must ensure that SCLK is high during the rising edge of RST, and stays high until after the first start condition. Also, a start condition must not occur within 300 ns before the rising edge of RST.

The 2-wire bus mode uses only the SCLK and SDIO pins for signaling. A transaction begins with the START condition, which occurs when SDIO falls while SCLK is high. Next, the user drives an 8-bit control word serially on SDIO, which is captured by the device on rising edges of SCLK. The control word consists of a 7-bit device address, followed by a read/write bit (read = 1, write = 0). The Si4704/05 acknowledges the control word by driving SDIO low on the next falling edge of SCLK.

Although the Si4704/05 will respond to only a single device address, this address can be changed with the SEN pin (note that the SEN pin is not used for signaling in 2-wire mode). When  $\overline{SEN} = 0$ , the 7-bit device address is 0010001b. When  $\overline{SEN} = 1$ , the address is 1100011b.

For write operations, the user then sends an 8-bit data byte on SDIO, which is captured by the device on rising edges of SCLK. The Si4704/05 acknowledges each data byte by driving SDIO low for one cycle, on the next falling edge of SCLK. The user may write up to 8 data bytes in a single 2-wire transaction. The first byte is a command, and the next seven bytes are arguments.

For read operations, after the Si4704/05 has acknowledged the control byte, it will drive an 8-bit data byte on SDIO, changing the state of SDIO on the falling edge of SCLK. The user acknowledges each data byte by driving SDIO low for one cycle, on the next falling edge of SCLK. If a data byte is not acknowledged, the transaction will end. The user may read up to 16 data bytes in a single 2-wire transaction. These bytes contain the response data from the Si4704/05.

A 2-wire transaction ends with the STOP condition, which occurs when SDIO rises while SCLK is high. For details on timing specifications and diagrams, refer to Table 5, "2-Wire Control Interface Characteristics" on page 7; Figure 2, "2-Wire Control Interface Read and Write Timing Parameters," on page 8, and Figure 3, "2-Wire Control Interface Read and Write Timing Diagram," on page 8.

#### 4.16.2. 3-Wire Control Interface Mode

When selecting 3-wire mode, the user must ensure that a rising edge of SCLK <u>does</u> not occur within 300 ns before the rising edge of RST.

The 3-wire bus mode uses the SCLK, SDIO, and  $\overline{SEN}$  pins. A transaction begins when the user drives  $\overline{SEN}$  low. Next, the user drives a 9-bit control word on SDIO, which is captured by the device on rising edges of SCLK. The control word consists of a 3-bit device address (A7:A5 = 101b), a read/write bit (read = 1, write = 0), and a 5-bit register address (A4:A0).

For write operations, the control word is followed by a 16-bit data word, which is captured by the device on rising edges of SCLK.

For read operations, the control word is followed by a delay of one-half SCLK cycle for bus turn-around. Next, the Si4704/05 will drive the 16-bit read data word serially on SDIO, changing the state of SDIO on each rising edge of SCLK.

A transaction ends when the user sets SEN high, then pulses SCLK high and low one final time. SCLK may either stop or continue to toggle while SEN is high.

In 3-wire mode, commands are sent by first writing each argument to register(s) 0xA1–0xA3, then writing the command word to register 0xA0. A response is retrieved by reading registers 0xA8–0xAF.



# Si4704/05-D50

For details on timing specifications and diagrams, refer to Table 6, "3-Wire Control Interface Characteristics" on page 9; Figure 4, "3-Wire Control Interface Write Timing Parameters," on page 9, and Figure 5, "3-Wire Control Interface Read Timing Parameters," on page 9.

## 4.17. GPO Outputs

The Si4704/05 provides three general-purpose output pins. The GPO pins can be configured to output a constant low, constant high, or high-Z. The GPO pins are multiplexed with the bus mode pins or DCLK, depending on the application schematic of the device. GPO2/INT can be configured to provide interrupts for seek and tune complete, receive signal quality, and RDS.

#### 4.18. Reset, Powerup, and Powerdown

Setting the RST pin low will disable analog and digital circuitry, reset the registers to their default settings, and disable the bus. Setting the RST pin high will bring the device out of reset. A powerdown mode is available to reduce power consumption when the part is idle. Putting the device in powerdown mode will disable analog and digital circuitry while keeping the bus active.

## 4.19. Programming with Commands

To ease development time and offer maximum customization, the Si4704/05 provides a simple yet powerful software interface to program the receiver. The device is programmed using commands, arguments, properties, and responses. To perform an action, the user writes a command byte and associated arguments, causing the chip to execute the given command. Commands control an action such as powerup the device, shut down the device, or tune to a station. Arguments are specific to a given command and are used to modify the command. A complete list of commands is available in "AN332: Si47xx Programming Guide".

Properties are a special command argument used to modify the default chip operation and are generally configured immediately after powerup. Examples of properties are de-emphasis level, RSSI seek threshold, and soft mute attenuation threshold. Responses provide the user information and are echoed after a command and associated arguments are issued. All commands provide a one-byte status update indicating interrupt and clear-to-send status information. For a detailed description of the commands and properties for the Si4704/05, see "AN332: Si47xx Programming Guide".



# 5. Commands and Properties

Refer to "AN332: Si47xx Programming Guide".

# Si4704/05-D50

# 6. Pin Descriptions: Si4704/05-GM



| Pin Number(s) | Name           | Description                                                                       |  |  |  |
|---------------|----------------|-----------------------------------------------------------------------------------|--|--|--|
| 1, 20         | NC             | No connect. Leave floating.                                                       |  |  |  |
| 2             | FMI            | FM RF input.                                                                      |  |  |  |
| 3             | RFGND          | RF ground. Connect to ground plane on PCB.                                        |  |  |  |
| 4             | LPI            | Loop antenna RF input.                                                            |  |  |  |
| 5             | RST            | Device reset input (active low).                                                  |  |  |  |
| 6             | SEN            | Serial enable input (active low).                                                 |  |  |  |
| 7             | SCLK           | Serial clock input.                                                               |  |  |  |
| 8             | SDIO           | Serial data input/output.                                                         |  |  |  |
| 9             | RCLK           | External reference or crystal oscillator input.                                   |  |  |  |
| 10            | V <sub>D</sub> | Digital and I/O supply voltage.                                                   |  |  |  |
| 11            | V <sub>A</sub> | Analog supply voltage. May be connected directly to battery.                      |  |  |  |
| 13            | ROUT           | Right audio analog line output.                                                   |  |  |  |
| 14            | LOUT           | Left audio analog line output.                                                    |  |  |  |
| 15            | DOUT           | Digital audio output data.                                                        |  |  |  |
| 16            | DFS            | Digital frame synchronization.                                                    |  |  |  |
| 17            | GPO3/DCLK      | General purpose output/digital bit synchronous clock or crystal oscillator input. |  |  |  |
| 18            | GPO2/INT       | General purpose output/interrupt.                                                 |  |  |  |
| 19            | GPO1           | General purpose output.                                                           |  |  |  |
| 12, GND PAD   | GND            | Ground. Connect to ground plane on PCB.                                           |  |  |  |



# 7. Ordering Guide

| Part Number*                                                                             | Description                     | Package<br>Type | Operating<br>Temperature |  |  |
|------------------------------------------------------------------------------------------|---------------------------------|-----------------|--------------------------|--|--|
| Si4704-D50-GM                                                                            | FM Broadcast Radio Receiver     | QFN<br>Pb-free  | –20 to 85 °C             |  |  |
| Si4705-D50-GM                                                                            | FM RDS Broadcast Radio Receiver | QFN<br>Pb-free  | –20 to 85 °C             |  |  |
| *Note: Add an "(R)" at the end of the device part number to denote tape and reel option. |                                 |                 |                          |  |  |



# 8. Package Markings

## 8.1. Si4704 Top Mark



Figure 13. Si4704 Top Mark

## 8.2. Si4705 Top Mark



Figure 14. Si4705 Top Mark

## 8.3. Top Mark Explanation

| Mark Method:    | od: YAG Laser                                       |                                                                                                                      |  |  |
|-----------------|-----------------------------------------------------|----------------------------------------------------------------------------------------------------------------------|--|--|
| Line 1 Marking: | Part Number                                         | 04 = Si4704<br>05 = Si4705                                                                                           |  |  |
|                 | Firmware Revision                                   | 50 = Firmware Revision 5.0                                                                                           |  |  |
| Line 2 Marking: | R = Die Revision                                    | D = Revision D Die.                                                                                                  |  |  |
|                 | TTT = Internal Code                                 | Internal tracking code.                                                                                              |  |  |
| Line 3 Marking: | Circle = 0.5 mm Diameter<br>(Bottom-Left Justified) | Pin 1 Identifier.                                                                                                    |  |  |
|                 | Y = Year<br>WW = Workweek                           | Assigned by the Assembly House. Corresponds to the last significant digit of the year and workweek of the mold date. |  |  |



# 9. Package Outline: Si4704/05

Figure 15 illustrates the package details for the Si4704/05. Table 13 lists the values for the dimensions shown in the illustration.



Figure 15. 20-pin Quad Flat No-Lead (QFN)

| Symbol | Millimeters |      | Symbol | Millimeters |      |          |      |
|--------|-------------|------|--------|-------------|------|----------|------|
| ſ      | Min         | Nom  | Мах    |             | Min  | Nom      | Max  |
| А      | 0.50        | 0.55 | 0.60   | f           |      | 2.53 BSC |      |
| A1     | 0.00        | 0.02 | 0.05   | L           | 0.35 | 0.40     | 0.45 |
| b      | 0.18        | 0.25 | 0.30   | L1          | 0.00 | —        | 0.10 |
| С      | 0.27        | 0.32 | 0.37   | aaa         | —    | _        | 0.05 |
| D      | 3.00 BSC    |      |        | bbb         | —    | _        | 0.05 |
| D2     | 1.60        | 1.70 | 1.80   | CCC         | —    | _        | 0.08 |
| е      | 0.50 BSC    |      |        | ddd         | _    | —        | 0.10 |
| Е      | 3.00 BSC    |      |        | eee         |      | —        | 0.10 |
| E2     | 1.60        | 1.70 | 1.80   |             |      |          | 1    |

#### Table 13. Package Dimensions

2. Dimensioning and tolerancing per ANSI Y14.5M-1994.



# 10. PCB Land Pattern: Si4704/05

Figure 16 illustrates the PCB land pattern details for the Si4704/05-GM. Table 14 lists the values for the dimensions shown in the illustration.



Figure 16. PCB Land Pattern



Millimeters

0.61 REF

Max

0.34

0.28

3.31

3.31

Min

2.10

\_\_\_\_

| Symbol | Millim | Symbol |    |
|--------|--------|--------|----|
|        | Min    | Max    |    |
| D      | 2.71   | GE     |    |
| D2     | 1.60   | 1.80   | W  |
| е      | 0.50   | Х      |    |
| Е      | 2.71   | Y      |    |
| E2     | 1.60   | 1.80   | ZE |
| f      | 2.53   | ZD     |    |
| GD     | 2.10   |        |    |

#### Table 14. PCB Land Pattern Dimensions

## Notes: General

- 1. All dimensions shown are in millimeters (mm) unless otherwise noted.
- 2. Dimensioning and tolerancing is per the ANSI Y14.5M-1994 specification.
- 3. This land pattern design is based on IPC-SM-782 guidelines.
- **4.** All dimensions shown are at maximum material condition (MMC). Least material condition (LMC) is calculated based on a fabrication allowance of 0.05 mm.

#### Notes: Solder Mask Design

 All metal pads are to be non-solder mask defined (NSMD). Clearance between the solder mask and the metal pad is to be 60 µm minimum, all the way around the pad.

#### Notes: Stencil Design

- 1. A stainless steel, laser-cut and electro-polished stencil with trapezoidal walls should be used to assure good solder paste release.
- 2. The stencil thickness should be 0.125 mm (5 mils).
- 3. The ratio of stencil aperture to land pad size should be 1:1 for the perimeter pads.
- **4.** A 1.45 x 1.45 mm square aperture should be used for the center pad. This provides approximately 70% solder paste coverage on the pad, which is optimum to assure correct component stand-off.

#### Notes: Card Assembly

- 1. A No-Clean, Type-3 solder paste is recommended.
- **2.** The recommended card reflow profile is per the JEDEC/IPC J-STD-020 specification for small body components.



# 11. Additional Reference Resources

 Customer Support Site: This site contains all application notes, evaluation board schematics and layouts, and evaluation software. NDA is required for complete access. Please visit the Silicon Labs Technical Support web page: https://www.silabs.com/support/pages/contacttechnicalsupport.aspx and register to submit a technical support request.

- AN332: Si47xx Programming Guide
- AN342: Quick Start Guide
- AN383: Si47xx Antenna, Schematic, Layout and Design Guidelines
- AN388: Si470x/1x/2x/3x/4x Evaluation Board Test Procedure
- Si47xx EVB User's Guide



# **DOCUMENT CHANGE LIST:**

## **Revision 0.2 to Revision 1.0**

- Updated functional block diagram
- Updated specification tables, removed TBDs
- Updated "2. Typical Application Schematic"
- Updated"3. Bill of Materials"
- Added support for FM for 64–75.9 MHz frequency range
- Added Section "4.6. Volume Control"
- Digital audio output now available in Si4704-D50
- Removed references to "AN344: Si4706/07/4x Programming Guide"



# **CONTACT INFORMATION**

#### Silicon Laboratories Inc.

400 West Cesar Chavez Austin, TX 78701 Tel: 1+(512) 416-8500 Fax: 1+(512) 416-9669 Toll Free: 1+(877) 444-3032

Email: FMinfo@silabs.com Internet: www.silabs.com

The information in this document is believed to be accurate in all respects at the time of publication but is subject to change without notice. Silicon Laboratories assumes no responsibility for errors and omissions, and disclaims responsibility for any consequences resulting from the use of information included herein. Additionally, Silicon Laboratories assumes no responsibility for the functioning of undescribed features or parameters. Silicon Laboratories reserves the right to make changes without further notice. Silicon Laboratories makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does Silicon Laboratories assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation consequential or incidental damages. Silicon Laboratories products are not designed, intended, or authorized for use in applications intended to support or sustain life, or for any other application in which the failure of the Silicon Laboratories product could create a situation where personal injury or death may occur. Should Buyer purchase or use Silicon Laboratories products for any such unintended or unauthorized application, Buyer shall indemnify and hold Silicon Laboratories harmless against all claims and damages.

Silicon Laboratories and Silicon Labs are trademarks of Silicon Laboratories Inc. Other products or brandnames mentioned herein are trademarks or registered trademarks of their respective holders.



34