

# Single-Channel, 64-Position, Push Button, ±8% Resistor Tolerance, Nonvolatile Digital Potentiometer

AD5116 **Data Sheet** 

#### **FEATURES**

Single-channel, 64-position resolution 5 kΩ, 10 kΩ, 80 kΩ nominal resistance Maximum ±8% nominal resistor tolerance error Low minimum A-W and B-W resistance feature **End scale resistance indicator** 2.3 V to 5.5 V single-supply operation ±6 mA maximum continuous A, B, and W current density Simple push button manual configurable control **Built-in adaptive debouncer** Discrete step-up/step-down control Auto scan up/down control Auto or manual save of wiper position Power-on EEPROM refresh time < 50 μs Rheostat mode temperature coefficient: 35 ppm/°C Potentiometer mode temperature coefficient: 5 ppm/°C 50-year typical data retention at 125°C 1 million write cycles Wide operating temperature: -40°C to +125°C Thin, 2 mm × 2 mm × 0.55 mm 8-lead LFCSP package

#### **GENERAL DESCRIPTION**

The AD5116 provides a nonvolatile digital potentiometer solution for 64-position adjustment applications, offering guaranteed low resistor tolerance errors of ±8% and up to ±6 mA current density in the A, B, and W pins. The low resistor tolerance, low nominal temperature coefficient, and high bandwidth simplify open-loop applications, as well as tolerance matching applications.

The new low A-W and B-W resistance feature minimizes the wiper resistance in the extremes of the resistor array to typically 45  $\Omega$ .

A simple push button interface allows manual control with just two external push button switches. The AD5116 is designed with a built-in adaptive debouncer that ignores invalid bounces due to contact bounce (commonly found in mechanical switches). The debouncer is adaptive, accommodating a variety of push buttons.

#### **APPLICATIONS**

**Mechanical potentiometer replacement** Portable electronics level adjustment Audio volume control Low resolution DAC LCD panel brightness and contrast control Programmable voltage to current conversion Programmable filters, delays, time constants Feedback resistor programmable power supply **Sensor calibration** 

#### **FUNCTIONAL BLOCK DIAGRAM**



The AD5116 can automatically save the last wiper position into EEPROM, making it suitable for applications that require a power-up in the last wiper position, for example, audio

The AD5116 is available in a 2 mm × 2 mm 8-lead LFCSP package. The part is guaranteed to operate over the extended industrial temperature range of -40°C to +125°C.

Table 1. NVM +8% Resistance Tolerance Family

| Tuble 1.14 VIVI 20/0 Resistance Tolerance Tuning |                 |          |                  |  |  |  |  |
|--------------------------------------------------|-----------------|----------|------------------|--|--|--|--|
| Model                                            | Resistance (kΩ) | Position | Interface        |  |  |  |  |
| AD5110                                           | 10, 80          | 128      | I <sup>2</sup> C |  |  |  |  |
| AD5111                                           | 10, 80          | 128      | Up/down          |  |  |  |  |
| AD5112                                           | 5, 10, 80       | 64       | $I^2C$           |  |  |  |  |
| AD5113                                           | 5, 10, 80       | 64       | Up/down          |  |  |  |  |
| AD5116                                           | 5, 10, 80       | 64       | Push button      |  |  |  |  |
| AD5114                                           | 10, 80          | 32       | I <sup>2</sup> C |  |  |  |  |
| AD5115                                           | 10, 80          | 32       | Up/down          |  |  |  |  |
|                                                  |                 |          |                  |  |  |  |  |

Information furnished by Analog Devices is believed to be accurate and reliable. However, no responsibility is assumed by Analog Devices for its use, nor for any infringements of patents or other rights of third parties that may result from its use, Specifications subject to change without notice, No license is granted by implication or otherwise under any patent or patent rights of Analog Devices. Trademarks and registered trademarks are the property of their respective owners.

Fax: 781.461.3113 ©2011 Analog Devices, Inc. All rights reserved.

# **TABLE OF CONTENTS**

| Features                                    | I |
|---------------------------------------------|---|
| Applications                                | 1 |
| Functional Block Diagram                    | 1 |
| General Description                         | 1 |
| Revision History                            | 2 |
| Specifications                              | 3 |
| Electrical Characteristics                  | 3 |
| Interface Timing Specifications             | 5 |
| Timing Diagrams                             | 5 |
| Absolute Maximum Ratings                    | 6 |
| Thermal Resistance                          | 6 |
| ESD Caution                                 | 6 |
| Pin Configuration and Function Descriptions | 7 |
| Typical Performance Characteristics         | 8 |
|                                             |   |

| Test Circuits                         |
|---------------------------------------|
| Theory of Operation                   |
| RDAC Register                         |
| EEPROM                                |
| Automatic Save Enable                 |
| End Scale Resistance Indicator        |
| RDAC Architecture                     |
| Programming the Variable Resistor     |
| Programming the Potentiometer Divider |
| Terminal Voltage Operating Range      |
| Power-Up Sequence                     |
| Layout and Power Supply Biasing       |
| Outline Dimensions                    |
| Ordering Guide                        |

#### **REVISION HISTORY**

10/11—Revision 0: Initial Version

# **SPECIFICATIONS**

### **ELECTRICAL CHARACTERISTICS**

 $5~k\Omega,~10~k\Omega,~and~80~k\Omega~versions;~V_{DD}=2.3~V~to~5.5~V,~V_A=V_{DD},~V_B=0~V,~-40^{\circ}C < T_A < +125^{\circ}C,~unless~otherwise~noted.$ 

Table 2.

| Parameter                                                                                    | Symbol                                        | Test Conditions/Comments                                                                        | Min   | Typ <sup>1</sup> | Max             | Unit   |
|----------------------------------------------------------------------------------------------|-----------------------------------------------|-------------------------------------------------------------------------------------------------|-------|------------------|-----------------|--------|
| DC CHARACTERISTICS—RHEOSTAT MODE                                                             |                                               |                                                                                                 |       |                  |                 |        |
| Resolution                                                                                   | N                                             |                                                                                                 | 6     |                  |                 | Bits   |
| Resistor Integral Nonlinearity <sup>2</sup>                                                  | R-INL                                         | $R_{AB} = 5 \text{ k}\Omega$ , $V_{DD} = 2.3 \text{ V to } 2.7 \text{ V}$                       | -2.5  | ±0.5             | +2.5            | LSB    |
|                                                                                              |                                               | $R_{AB} = 5 \text{ k}\Omega$ , $V_{DD} = 2.7 \text{ V to } 5.5 \text{ V}$                       | -1    | ±0.25            | +1              | LSB    |
|                                                                                              |                                               | $R_{AB} = 10 \text{ k}\Omega$                                                                   | -1    | ±0.25            | +1              | LSB    |
|                                                                                              |                                               | $R_{AB} = 80 \text{ k}\Omega$                                                                   | -0.25 | ±0.1             | +0.25           | LSB    |
| Resistor Differential Nonlinearity <sup>2</sup>                                              | R-DNL                                         |                                                                                                 | -1    | ±0.25            | +1              | LSB    |
| Nominal Resistor Tolerance                                                                   | $\Delta R_{AB}/R_{AB}$                        |                                                                                                 | -8    |                  | +8              | %      |
| Resistance Temperature Coefficient <sup>3</sup>                                              | $(\Delta R_{AB}/R_{AB})/\Delta T \times 10^6$ | Code = full scale                                                                               |       | 35               |                 | ppm/°C |
| Wiper Resistance                                                                             | Rw                                            | Code = zero scale                                                                               |       | 70               | 140             | Ω      |
|                                                                                              | R <sub>BS</sub>                               | Code = bottom scale                                                                             |       | 45               | 80              | Ω      |
|                                                                                              | R <sub>TS</sub>                               | Code = top scale                                                                                |       | 70               | 140             | Ω      |
| DC CHARACTERISTICS—POTENTIOMETER DIVIDER MODE                                                |                                               |                                                                                                 |       |                  |                 |        |
| Integral Nonlinearity <sup>4</sup>                                                           | INL                                           |                                                                                                 | -0.5  | ±0.15            | +0.5            | LSB    |
| Differential Nonlinearity <sup>4</sup>                                                       | DNL                                           |                                                                                                 | -0.5  | ±0.15            | +0.5            | LSB    |
| Full-Scale Error                                                                             | $V_{WFSE}$                                    | $R_{AB} = 5 k\Omega$                                                                            | -2.5  |                  |                 | LSB    |
|                                                                                              |                                               | $R_{AB} = 10 \text{ k}\Omega$                                                                   | -1.5  |                  |                 | LSB    |
|                                                                                              |                                               | $R_{AB} = 80 \text{ k}\Omega$                                                                   | -1    |                  |                 | LSB    |
| Zero-Scale Error                                                                             | V <sub>WZSE</sub>                             | $R_{AB} = 5 k\Omega$                                                                            |       |                  | +1.5            | LSB    |
|                                                                                              |                                               | $R_{AB}=10 \text{ k}\Omega$                                                                     |       |                  | +1              | LSB    |
|                                                                                              |                                               | $R_{AB} = 80 \text{ k}\Omega$                                                                   |       |                  | +0.25           | LSB    |
| Voltage Divider Temperature Coefficient <sup>3</sup>                                         | $(\Delta V_W/V_W)/\Delta T \times 10^6$       | Code = half scale                                                                               |       | ±10              |                 | ppm/°C |
| RESISTOR TERMINALS                                                                           |                                               |                                                                                                 |       |                  |                 |        |
| Maximum Continuous I <sub>A</sub> , I <sub>B</sub> , and I <sub>W</sub> Current <sup>3</sup> |                                               | $R_{AB} = 5 \text{ k}\Omega$ , $10 \text{ k}\Omega$                                             | -6    |                  | +6              | mA     |
|                                                                                              |                                               | $R_{AB} = 80 \text{ k}\Omega$                                                                   | -1.5  |                  | +1.5            | mA     |
| Terminal Voltage Range⁵                                                                      |                                               |                                                                                                 | GND   |                  | $V_{\text{DD}}$ | V      |
| Capacitance A, Capacitance B <sup>3, 6</sup>                                                 | C <sub>A</sub> , C <sub>B</sub>               | f = 1 MHz, measured to GND,<br>code = half scale, $V_W = V_A = 2.5$ V<br>or $V_W = V_B = 2.5$ V |       | 20               |                 | pF     |
| Capacitance W <sup>3, 6</sup>                                                                | Cw                                            | f = 1 MHz, measured to GND,<br>code = half scale, $V_A = V_B = 2.5$ V                           |       | 35               |                 | pF     |
| Common-Mode Leakage Current <sup>3</sup>                                                     |                                               | $V_A = V_W = V_B \\$                                                                            |       | 50               |                 | nA     |
| DIGITAL INPUTS (PU AND PD)                                                                   |                                               |                                                                                                 |       |                  |                 |        |
| Input Logic <sup>3</sup>                                                                     |                                               |                                                                                                 |       |                  |                 |        |
| High                                                                                         | V <sub>INH</sub>                              |                                                                                                 | 2     |                  |                 | V      |
| Low                                                                                          | V <sub>INL</sub>                              |                                                                                                 |       |                  | 0.8             | V      |
| Input Current <sup>3</sup>                                                                   | I <sub>N</sub>                                |                                                                                                 |       |                  | ±1              | μΑ     |
| Input Capacitance <sup>3</sup>                                                               | C <sub>IN</sub>                               |                                                                                                 |       | 5                |                 | pF     |
| DIGITAL OUTPUT (ASE)                                                                         |                                               |                                                                                                 |       |                  |                 |        |
| Output High Voltage <sup>3</sup>                                                             | V <sub>OH</sub>                               | $I_{SINK} = 2 \text{ mA}, V_{DD} = 5 \text{ V}$                                                 | 4.8   |                  |                 | V      |
| Output Current <sup>3</sup>                                                                  | lo                                            | $V_{DD} = 5 \text{ V}$                                                                          |       |                  | 16              | mA     |
| Three-State Leakage Current <sup>3</sup>                                                     | l <sub>oz</sub>                               |                                                                                                 |       |                  | ±1              | μA     |
| Input Capacitance <sup>3</sup>                                                               | C <sub>IN</sub>                               |                                                                                                 |       | 5                |                 | pF     |

| Parameter                                | Symbol                    | Test Conditions/Comments                                                            | Min | Typ <sup>1</sup> | Max | Unit    |
|------------------------------------------|---------------------------|-------------------------------------------------------------------------------------|-----|------------------|-----|---------|
| POWER SUPPLIES                           |                           |                                                                                     |     |                  |     |         |
| Single-Supply Power Range                |                           |                                                                                     | 2.3 |                  | 5.5 | V       |
| Positive Supply Current                  | I <sub>DD</sub>           | $V_{DD} = 5 \text{ V}$                                                              |     | 750              |     | nA      |
| EEMEM Store Current <sup>3, 7</sup>      | I <sub>DD_NVM_STORE</sub> |                                                                                     |     | 2                |     | mA      |
| EEMEM Read Current <sup>3, 8</sup>       | I <sub>DD_NVM_READ</sub>  |                                                                                     |     | 320              |     | μΑ      |
| Power Dissipation <sup>9</sup>           | P <sub>DISS</sub>         | $V_{IH} = V_{LOGIC}$ or $V_{IL} = GND$                                              |     | 5                |     | μW      |
| Power Supply Rejection <sup>3</sup>      | PSR                       | $\Delta V_{DD}/\Delta V_{SS} = 5 \text{ V} \pm 10\%$                                |     |                  |     |         |
|                                          |                           | $R_{AB} = 5 \text{ k}\Omega$                                                        |     | -43              |     | dB      |
|                                          |                           | $R_{AB} = 10 \text{ k}\Omega$                                                       |     | -50              |     | dB      |
|                                          |                           | $R_{AB} = 80 \text{ k}\Omega$                                                       |     | -64              |     | dB      |
| DYNAMIC CHARACTERISTICS <sup>3, 10</sup> |                           |                                                                                     |     |                  |     |         |
| Bandwidth                                | BW                        | Code = half scale $-3 dB$                                                           |     |                  |     |         |
|                                          |                           | $R_{AB} = 5 \text{ k}\Omega$                                                        |     | 4                |     | MHz     |
|                                          |                           | $R_{AB} = 10 \text{ k}\Omega$                                                       |     | 2                |     | MHz     |
|                                          |                           | $R_{AB} = 80 \text{ k}\Omega$                                                       |     | 200              |     | kHz     |
| Total Harmonic Distortion                | THD                       | $V_A = V_{DD}/2 + 1 \text{ V rms}, V_B = V_{DD}/2,$<br>f = 1 kHz, code = half scale |     |                  |     |         |
|                                          |                           | $R_{AB} = 5 k\Omega$                                                                |     | -75              |     | dB      |
|                                          |                           | $R_{AB} = 10 \text{ k}\Omega$                                                       |     | -80              |     | dB      |
|                                          |                           | $R_{AB} = 80 \text{ k}\Omega$                                                       |     | -85              |     | dB      |
| V <sub>w</sub> Settling Time             | t <sub>s</sub>            | $V_A = 5 \text{ V}, V_B = 0 \text{ V}, \pm 0.5 \text{ LSB error}$<br>band           |     |                  |     |         |
|                                          |                           | $R_{AB} = 5 \text{ k}\Omega$                                                        |     | 2.5              |     | μs      |
|                                          |                           | $R_{AB} = 10 \text{ k}\Omega$                                                       |     | 3                |     | μs      |
|                                          |                           | $R_{AB} = 80 \text{ k}\Omega$                                                       |     | 10               |     | μs      |
| Resistor Noise Density                   | e <sub>N_wB</sub>         | Code = half scale, $T_A = 25$ °C, $f = 100 \text{ kHz}$                             |     |                  |     |         |
|                                          |                           | $R_{AB} = 5 \text{ k}\Omega$                                                        |     | 7                |     | nV/√Hz  |
|                                          |                           | $R_{AB} = 10 \text{ k}\Omega$                                                       |     | 9                |     | nV/√Hz  |
|                                          |                           | $R_{AB} = 80 \text{ k}\Omega$                                                       |     | 20               |     | nV/√Hz  |
| FLASH/EE MEMORY RELIABILITY <sup>3</sup> |                           |                                                                                     |     |                  |     |         |
| Endurance <sup>11</sup>                  |                           | $T_A = 25^{\circ}C$                                                                 |     | 1                |     | MCycles |
|                                          |                           |                                                                                     | 100 |                  |     | kCycles |
| Data Retention <sup>12</sup>             |                           |                                                                                     |     | 50               |     | Years   |

 $<sup>^1</sup>$  Typical values represent average readings at 25°C,  $V_{DD}\!=\!5$  V,  $V_{SS}\!=\!0$  V, and  $V_{LOGIC}\!=\!5$  V.

<sup>&</sup>lt;sup>2</sup> Resistor position nonlinearity error (R-INL) is the deviation from an ideal value measured between the maximum resistance and the minimum resistance wiper positions. R-DNL measures the relative step change from ideal between successive tap positions. The maximum wiper current is limited to 0.8 × V<sub>DD</sub>/R<sub>AB</sub>.

<sup>&</sup>lt;sup>3</sup> Guaranteed by design and characterization, not subject to production test.

<sup>&</sup>lt;sup>4</sup> INL and DNL are measured at  $V_{WB}$  with the RDAC configured as a potentiometer divider similar to a voltage output DAC.  $V_A = V_{DD}$  and  $V_B = 0$  V. DNL specification limits of ±1 LSB maximum are guaranteed monotonic operating conditions.

<sup>&</sup>lt;sup>5</sup> Resistor Terminal A, Resistor Terminal B, and Resistor Terminal W have no limitations on polarity with respect to each other.

 $<sup>^6</sup>$  C<sub>A</sub> is measured with  $V_W = V_A = 2.5$  V, C<sub>B</sub> is measured with  $V_W = V_B = 2.5$  V, and C<sub>W</sub> is measured with  $V_A = V_B = 2.5$  V.

 $<sup>^7</sup>$  Different from operating current; supply current for NVM program lasts approximately 30 ms.  $^8$  Different from operating current; supply current for NVM read lasts approximately 20  $\mu s$ .

<sup>&</sup>lt;sup>9</sup>  $P_{DISS}$  is calculated from  $(I_{DD} \times V_{DD})$ .

 $<sup>^{10}</sup>$  All dynamic characteristics use  $V_{DD} = 5.5 \text{ V}$ , and  $V_{LOGIC} = 5 \text{ V}$ .

<sup>&</sup>lt;sup>11</sup> Endurance is qualified at 100,000 cycles per JEDEC Standard 22, Method A117 and measured at 150°C.

<sup>12</sup> Retention lifetime equivalent at junction temperature (T<sub>.</sub>) = 125°C per JEDEC Standard 22, Method A117. Retention lifetime based on an activation energy of 1 eV derates with junction temperature in the Flash/EE memory.

#### INTERFACE TIMING SPECIFICATIONS

 $V_{\text{DD}}$  = 2.3 V to 5.5 V; all specifications  $T_{\text{MIN}}$  to  $T_{\text{MAX}}$ , unless otherwise noted.

Table 3.

| Parameter                          | Test Conditions/Comments                   | Min | Тур | Max | Unit | Description                      |
|------------------------------------|--------------------------------------------|-----|-----|-----|------|----------------------------------|
| t <sub>1</sub>                     |                                            | 8   |     |     | ms   | Debounce time                    |
| $t_2$                              |                                            | 1   |     |     | sec  | Manual to auto scan time         |
| $t_3$                              |                                            | 140 |     |     | ms   | Auto scan step                   |
| $t_4$                              | $\overline{ASE} = 0 V, PD = GND, PU = GND$ | 1   |     |     | sec  | Auto save execute time           |
| t <sub>5</sub>                     | $\overline{ASE} = V_{DD}$                  | 8   |     |     | ms   | Low pulse time to manual storage |
| teeprom_program1                   |                                            |     | 15  | 50  | ms   | Memory program time              |
| t <sub>POWER_UP</sub> <sup>2</sup> |                                            |     |     | 50  | μs   | Power-on EEPROM restore time     |

<sup>&</sup>lt;sup>1</sup> EEPROM program time depends on the temperature and EEPROM write cycles. Higher timing is expected at a lower temperature and higher write cycles.

#### **TIMING DIAGRAMS**



Figure 2. Manual Increment Mode Timing



Figure 5. Manual Save Mode Timing



Figure 3. Auto Increment Mode Timing



Figure 6. End Scale Indication Timing



 $<sup>^2</sup>$  Maximum time after  $V_{\text{DD}}$  is equal to 2.3 V.

### **ABSOLUTE MAXIMUM RATINGS**

 $T_A = 25$ °C, unless otherwise noted.

#### Table 4.

| Tuble 1.                                                     |                                                              |
|--------------------------------------------------------------|--------------------------------------------------------------|
| Parameter                                                    | Rating                                                       |
| V <sub>DD</sub> to GND                                       | −0.3 V to +7.0 V                                             |
| $V_A$ , $V_W$ , $V_B$ to GND                                 | $GND - 0.3 V$ to $V_{DD} + 0.3 V$                            |
| I <sub>A</sub> , I <sub>W</sub> , I <sub>B</sub>             |                                                              |
| Pulsed <sup>1</sup>                                          |                                                              |
| Frequency > 10 kHz                                           |                                                              |
| $R_{AW} = 5 \text{ k}\Omega \text{ and } 10 \text{ k}\Omega$ | ±6 mA/d <sup>2</sup>                                         |
| $R_{AW} = 80 \text{ k}\Omega$                                | $\pm 1.5 \text{ mA/d}^2$                                     |
| Frequency ≤ 10 kHz                                           |                                                              |
| $R_{AW} = 5 \text{ k}\Omega$ and $10 \text{ k}\Omega$        | ±6 mA/√d²                                                    |
| $R_{AW} = 80 \text{ k}\Omega$                                | $\pm 1.5 \text{ mA}/\sqrt{d^2}$                              |
| Continuous                                                   |                                                              |
| $R_{AW} = 5 \text{ k}\Omega$ and $10 \text{ k}\Omega$        | ±6mA                                                         |
| $R_{AW} = 80 \text{ k}\Omega$                                | ±1.5mA                                                       |
| Push Button Inputs                                           | $-0.3 \text{ V to } +7 \text{ V or } V_{DD} + 0.3 \text{ V}$ |
|                                                              | (whichever is less)                                          |
| Operating Temperature Range <sup>3</sup>                     | −40°C to +125°C                                              |
| Maximum Junction Temperature (T <sub>J</sub> Max)            | 150°C                                                        |
| Storage Temperature Range                                    | −65°C to +150°C                                              |
| Reflow Soldering                                             |                                                              |
| Peak Temperature                                             | 260°C                                                        |
| Time At Peak Temperature                                     | 20 sec to 40 sec                                             |
| Package Power Dissipation                                    | $(T_J max - T_A)/\theta_{JA}$                                |

<sup>&</sup>lt;sup>1</sup> Maximum terminal current is bounded by the maximum current handling of the switches, maximum power dissipation of the package, and maximum applied voltage across any two of the A, B, and W terminals at a given resistance.

Stresses above those listed under Absolute Maximum Ratings may cause permanent damage to the device. This is a stress rating only; functional operation of the device at these or any other conditions above those indicated in the operational section of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability.

#### THERMAL RESISTANCE

 $\theta_{\text{JA}}$  is defined by JEDEC specification JESD-51, and the value is dependent on the test board and test environment.

**Table 5. Thermal Resistance** 

| Package Type | θ <sub>JA</sub> | θις | Unit |  |
|--------------|-----------------|-----|------|--|
| 8-Lead LFCSP | 90¹             | 25  | °C/W |  |

<sup>&</sup>lt;sup>1</sup>JEDEC 2S2P test board, still air (0 m/sec air flow).

#### **ESD CAUTION**



**ESD** (electrostatic discharge) sensitive device. Charged devices and circuit boards can discharge without detection. Although this product features patented or proprietary protection circuitry, damage may occur on devices subjected to high energy ESD. Therefore, proper ESD precautions should be taken to avoid performance degradation or loss of functionality.

<sup>&</sup>lt;sup>2</sup> Pulse duty factor.

<sup>&</sup>lt;sup>3</sup> Includes programming of EEPROM memory.

# PIN CONFIGURATION AND FUNCTION DESCRIPTIONS



Figure 7. Pin Configuration

**Table 6. Pin Function Descriptions** 

| Pin No. | Mnemonic | Description                                                                                                                                                                                                                                                                     |
|---------|----------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1       | $V_{DD}$ | Positive Power Supply. This pin should be decoupled with 0.1µF ceramic capacitors and 10 µF capacitors.                                                                                                                                                                         |
| 2       | Α        | Terminal A of RDAC. GND $\leq$ V <sub>A</sub> $\leq$ V <sub>DD</sub> .                                                                                                                                                                                                          |
| 3       | W        | Wiper terminal of RDAC. GND $\leq V_W \leq V_{DD}$ .                                                                                                                                                                                                                            |
| 4       | В        | Terminal B of RDAC. GND $\leq V_B \leq V_{DD}$ .                                                                                                                                                                                                                                |
| 5       | GND      | Ground Pin.                                                                                                                                                                                                                                                                     |
| 6       | PD       | Push-Down Pin. Connect to the external push button. Active high. An internal 100 k $\Omega$ pull-down resistor is connected to GND.                                                                                                                                             |
| 7       | PU       | Push-Up Pin. Connect to the external push button. Active high. An internal 100 k $\Omega$ pull-down resistor is connected to GND.                                                                                                                                               |
| 8       | ASE      | Automatic Save Enable. Automatic save enable is configured at power-up. Active low. This pin requires a pull resistor connected between V <sub>DD</sub> or GND. If ASE is enabled, this pin also indicates when the end scale (maximum or minimum resistance) has been reached. |
|         | EPAD     | Exposed Pad. The exposed pad is internally floating.                                                                                                                                                                                                                            |

### TYPICAL PERFORMANCE CHARACTERISTICS



Figure 8. R-INL vs. Code



Figure 9. INL vs. Code



Figure 10. Supply Current vs. Temperature



Figure 11. R-DNL vs. Code



Figure 12. DNL vs. Code



Figure 13. Supply Current (IDD) vs. Digital Input Voltage



Figure 14. 5  $k\Omega$  Gain vs. Frequency vs. Code



Figure 15. 80 k $\Omega$  Gain vs. Frequency vs. Code



Figure 16. Rheostat Mode Tempco  $\Delta R_{WB}/\Delta T$  vs. Code



Figure 17. 10 k $\Omega$  Gain vs. Frequency vs. Code



Figure 18. Normalized Phase Flatness vs. Frequency



Figure 19. Potentiometer Mode Tempco ΔR<sub>WB</sub>/ΔT vs. Code



Figure 20. Total Harmonic Distortion + Noise (THD + N) vs. Frequency



Figure 21. Maximum Bandwidth vs. Code vs. Net Capacitance



Figure 22. Incremental Wiper on Resistance vs. V<sub>DD</sub>



Figure 23. Total Harmonic Distortion + Noise (THD + N) vs. Amplitude



Figure 24. Maximum Transition Glitch



Figure 25. Resistor Lifetime Drift



Figure 26. Power Supply Rejection Ratio (PSRR) vs. Frequency



Figure 27. Digital Feedthrough



Figure 28. Shutdown Isolation vs. Frequency



Figure 29. Theoretical Maximum Current vs. Code



Figure 30. Maximum ASE Output Current vs. Voltage



Figure 31. Maximum ASE Output Current vs. Temperature

### **TEST CIRCUITS**

Figure 32 to Figure 37 define the test conditions used in the Specifications section.



Figure 32. Resistor Position Nonlinearity Error (Rheostat Operation: R-INL, R-DNL)



Figure 33. Potentiometer Divider Nonlinearity Error (INL, DNL)



Figure 34. Wiper Resistance



Figure 35. Power Supply Sensitivity (PSS, PSRR)



Figure 36. Gain and Phase vs. Frequency



Figure 37. Common-Mode Leakage Current

### THEORY OF OPERATION

The AD5116 digital programmable resistor is designed to operate as a true variable resistor for analog signals within the terminal voltage range of GND < V<sub>TERM</sub> < V<sub>DD</sub>. The resistor wiper position is determined by the RDAC register contents. The RDAC register is a standard logic register; there is no restriction on the number of changes allowed.

The RDAC register can be programmed with any position setting using the push button interface. Once a desirable wiper position is found, this value can be stored in the EEPROM memory. Thereafter, the wiper position is always restored to that position for subsequent power-up. The storing of EEPROM data takes approximately 20 ms; during this time, the device is locked and does not accept any new operation, thus preventing any changes from taking place.

The AD5116 is designed to support external push buttons (tactile switches) directly, as shown in Figure 1.

#### **RDAC REGISTER**

The RDAC register directly controls the position of the digital potentiometer wiper. For example, when the RDAC register is 0x20, the wiper is connected to midscale of the variable resistor. The RDAC register is controlled using the PD and PU push buttons. The step-up and step-down operations require the activation of the PU (push-up) and PD (push-down) pins. These pins have 100 k $\Omega$  internal pull-up resistors that PU and PD activate at logic high. The following paragraphs explain how to increment the RDAC register, but all the descriptions are valid to decrement the RDAC register, swapping PU by PD.

#### **Manual Increment**

The AD5116 features an adaptive debouncer that monitors the duration of the logic high level of PU signal between bounces. If the PU logic high level signal duration is shorter than 8 ms, the debouncer ignores it as an invalid incrementing command. Whenever the logic high level of PU signal lasts longer than 8 ms, the debouncer assumes that the last bounce is met and, therefore, increments the RDAC register by one step. The wiper is incremented by one tap position, as shown in Figure 2.

#### **Auto Scan Increment**

If the PU button is held for longer than 1 second, continuously holding it activates auto scan mode, and the AD5116 increments the RDAC register by one step every 140 ms until PU is released. Typical timing is shown in Figure 3.

#### Low Wiper Resistance Feature

The AD5116 includes extra steps to achieve a minimum wiper resistance. Between Terminal W and Terminal B, this extra step is called bottom scale and the wiper resistance decreases from 70  $\Omega$  to 45  $\Omega$ . Between Terminal A and Terminal W, this extra step is called top scale and connects the A and W terminals, reducing the 1 LSB resistor typical at full-scale code. These new extra steps are loaded automatically in the RDAC register after zero-scale or full-scale position has been reached. The extra

steps are not equal to 1 LSB, and are not included in the INL, DNL, R-INL, and R-DNL specifications.

Whenever the minimum  $R_{WB}$  (=  $R_{BS}$ ) is reached, the resistance stops decrementing. Any continuous holding of the PD to logic high simply elevates the supply current. When  $R_{AW}$  reaches the minimum resistance (=  $R_{TS}$ ), continuous holding of PU only elevates the supply current.

#### **EEPROM**

The AD5116 contains an EEPROM memory that allows wiper position storage. Once a desirable wiper position is found, this value can be saved into the EEPROM. Thereafter, the wiper position will always be set at that position for any future on-off-on power supply sequence.

#### **AUTOMATIC SAVE ENABLE**

At power-up, the AD5116 checks the level in the ASE pin. If the pin is pulled low, as shown in Figure 38, the automatic store is enabled. If the pin is pulled high, as shown in Figure 39, automatic store is disabled and the RDAC register should be stored manually. During the storage cycle, the device is locked and does not accept any new operation preventing any changes from taking place.



Figure 38. Automatic Store Enables

#### **Auto Save**

If there is no activity on inputs during 1 second, the AD5116 stores the RDAC register data into EEPROM, as shown in Figure 4.

#### **Manual Store**

The storage is controlled by the  $\overline{ASE}$  pin, which is connected to an adaptive debouncer. If the  $\overline{ASE}$  pin is pulled low longer than 8 ms, the AD5116 saves the RDAC register data into EEPROM, as shown in Figure 5.



Figure 39. Automatic Store Disables with Manual Storage Push Button

#### **END SCALE RESISTANCE INDICATOR**

When the auto save mode is enabled, the ASE pin also indicates when the RDAC register reaches the maximum or minimum scale. The  $\overline{AD5116}$  pulls the  $\overline{ASE}$  pin high and holds it as long as PD or PU is active, and the part is placed in the end scale resistance (R<sub>TS</sub> or R<sub>BS</sub>), as shown in Figure 6. The typical pin configuration is shown in Figure 40.

When the part is placed at the end of the resistance scale ( $R_{TS}$  or  $R_{BS}$ ), the  $\overline{ASE}$  pin is pulled high during the debounce time, until the RDAC register is incremented ( $R_{BS}$ ) or decremented ( $R_{TS}$ ) by activating PU or PD.



Figure 40. Typical End Scale Indicator Circuit

#### **RDAC ARCHITECTURE**

To achieve optimum performance, Analog Devices, Inc., has patented the RDAC segmentation architecture for all the digital potentiometers. In particular, the AD5116 employs a two-stage segmentation approach as shown in Figure 41. The AD5116 wiper switch is designed with the transmission gate CMOS topology and with the gate voltage derived from  $V_{\rm DD}$ .



Figure 41. Simplified RDAC Circuit

#### **Top Scale/Bottom Scale Architecture**

In addition, the AD5116 includes a new feature to reduce the resistance between terminals. These extra steps are called bottom scale and top scale. At bottom scale, the typical wiper resistance decreases from 70  $\Omega$  to 45  $\Omega$ . At top scale, the resistance between Terminal A and Terminal W is decreased by 1 LSB and the total resistance is reduced to 70  $\Omega$ . The extra steps are not equal to 1 LSB and are not included in the INL, DNL, R-INL, and R-DNL specifications.

#### PROGRAMMING THE VARIABLE RESISTOR

#### Rheostat Operation—±8% Resistor Tolerance

The AD5116 operates in rheostat mode when only two terminals are used as a variable resistor. The unused terminal can be floating or tied to the W terminal as shown in Figure 42.



Figure 42. Rheostat Mode Configuration

The nominal resistance between Terminal A and Terminal B,  $R_{AB},$  is available in 5 k $\Omega,$  10 k $\Omega,$  and 80 k $\Omega$  and has 64 tap points accessed by the wiper terminal. The 6-bit data in the RDAC latch is decoded to select one of the 64 possible wiper settings. The general equation for determining the digitally programmed output resistance between the W terminal and B terminal is:

$$R_{WB} = R_{RS}$$
 Bottom scale (1)

$$R_{WB}(D) = \frac{D}{64} \times R_{AB} + R_{W}$$
 From 0 to 64 (2)

where:

D is the decimal equivalent of the binary code in the 6-bit RDAC register.

 $R_{AB}$  is the end-to-end resistance.

R<sub>BS</sub> is the wiper resistance at bottom scale.

Similar to the mechanical potentiometer, the resistance of the RDAC between the W terminal and the A terminal also produces a digitally controlled complementary resistance,  $R_{WA}$ .  $R_{WA}$  starts at the maximum resistance value and decreases as the data loaded into the latch increases. The general equation for this operation is:

$$R_{AW} = R_{AB} + R_{W}$$
 Bottom scale (3)

$$R_{AW}(D) = \frac{64 - D}{64} \times R_{AB} + R_{W}$$
 From 0 to 63 (4)

$$R_{AW} = R_{TS}$$
 Top scale (5)

where:

*D* is the decimal equivalent of the binary code in the 6-bit RDAC register.

 $R_{AB}$  is the end-to-end resistance.

 $R_W$  is the wiper resistance.

R<sub>TS</sub> is the wiper resistance at top scale.

Regardless of which setting the part is operating in, take care to limit the current between the A terminal to B terminal, W terminal to A terminal, and W terminal to B terminal, to the maximum continuous current or pulsed current specified in Table 4. Otherwise, degradation or possible destruction of the internal switch contact can occur.

# PROGRAMMING THE POTENTIOMETER DIVIDER Voltage Output Operation

The digital potentiometer easily generates a voltage divider at wiper-to-B and wiper-to-A that is proportional to the input voltage at A to B, as shown in Figure 43. Unlike the polarity of  $V_{\rm DD}$  to GND, which must be positive, voltage across A-to-B, W-to-A, and W-to-B can be at either polarity.



Figure 43. Potentiometer Mode Configuration

If ignoring the effect of the wiper resistance for simplicity, connecting Terminal A to 5 V and Terminal B to ground produces an output voltage at the Wiper W to Terminal B ranging from 0 V to 5 V. The general equation defining the output voltage at  $V_{\rm W}$ , with respect to ground for any valid input voltage applied to Terminal A and Terminal B, is:

$$V_{W}(D) = \frac{R_{WB}(D)}{R_{AB}} \times V_{A} + \frac{R_{AW}(D)}{R_{AB}} \times V_{B}$$
 (6)

where:

 $R_{WB}(D)$  can be obtained from Equation 1 or Equation 2.  $R_{AW}(D)$  can be obtained from Equation 3 to Equation 5.

Operation of the digital potentiometer in the divider mode results in a more accurate operation over temperature. Unlike the rheostat mode, the output voltage is dependent mainly on the ratio of the internal resistors,  $R_{WA}$  and  $R_{WB}$ , and not the absolute values. Therefore, the temperature drift reduces to 5 ppm/ $^{\circ}$ C.

#### **TERMINAL VOLTAGE OPERATING RANGE**

The AD5116 is designed with internal ESD diodes for protection. These diodes also set the voltage boundary of the terminal operating voltages. Positive signals present on Terminal A, Terminal B, or Terminal W that exceed  $V_{\rm DD}$  are clamped by the forward-biased diode. There is no polarity constraint between  $V_{\rm A}$ ,  $V_{\rm W}$ , and  $V_{\rm B}$ , but they cannot be higher than  $V_{\rm DD}$  or lower than GND.

#### **POWER-UP SEQUENCE**

Because of the ESD protection diodes that limit the voltage compliance at Terminal A, Terminal B, and Terminal W (see Figure 44), it is important to power on  $V_{\rm DD}$  before applying

any voltage to Terminal A, Terminal B, and Terminal W. Otherwise, the diodes are forward-biased such that  $V_{\rm DD}$  is powered on unintentionally and can affect other parts of the circuit. Similarly,  $V_{\rm DD}$  should be powered down last. The ideal power-on sequence is in the following order: GND,  $V_{\rm DD}$ , and  $V_{\rm A}/V_{\rm B}/V_{\rm W}$ . The order of powering  $V_{\rm A}$ ,  $V_{\rm B}$ , and  $V_{\rm W}$  is not important as long as they are powered on after  $V_{\rm DD}$ . The states of the PU and PD pins can be logic low or floating, but they should not be logic high during power-on.



Figure 44. Maximum Terminal Voltages Set by VDD and VSS

#### LAYOUT AND POWER SUPPLY BIASING

It is always a good practice to use compact, minimum lead length layout design. The leads to the input should be as direct as possible with a minimum conductor length. Ground paths should have low resistance and low inductance. It is also good practice to bypass the power supplies with quality capacitors. Low equivalent series resistance (ESR) 1  $\mu F$  to 10  $\mu F$  tantalum or electrolytic capacitors should be applied at the supplies to minimize any transient disturbance and to filter low frequency ripple. Figure 45 illustrates the basic supply bypassing configuration for the AD5116.



Figure 45. Power Supply Bypassing

### **OUTLINE DIMENSIONS**



Figure 46. 8-Lead Lead Frame Chip Scale Package [LFCSP\_UD]  $2.00\,\mathrm{mm} \times 2.00\,\mathrm{mm}$  Body, Ultra Thin, Dual Lead (CP-8-10) Dimensions shown in millimeters

### **ORDERING GUIDE**

| Model <sup>1</sup> | R <sub>AB</sub> (kΩ) | Resolution | Temperature Range | Package Description | Package Option | <b>Branding Code</b> |
|--------------------|----------------------|------------|-------------------|---------------------|----------------|----------------------|
| AD5116BCPZ5-RL7    | 5                    | 64         | −40°C to +125°C   | 8-Lead LFCSP_UD     | CP-8-10        | 7G                   |
| AD5116BCPZ5-500R7  | 5                    | 64         | −40°C to +125°C   | 8-Lead LFCSP_UD     | CP-8-10        | 7G                   |
| AD5116BCPZ10-RL7   | 10                   | 64         | −40°C to +125°C   | 8-Lead LFCSP_UD     | CP-8-10        | 7F                   |
| AD5116BCPZ10-500R7 | 10                   | 64         | −40°C to +125°C   | 8-Lead LFCSP_UD     | CP-8-10        | 7F                   |
| AD5116BCPZ80-RL7   | 80                   | 64         | −40°C to +125°C   | 8-Lead LFCSP_UD     | CP-8-10        | 7H                   |
| AD5116BCPZ80-500R7 | 80                   | 64         | −40°C to +125°C   | 8-Lead LFCSP_UD     | CP-8-10        | 7H                   |
| EVAL-AD5116SDZ     |                      |            |                   | Evaluation Board    |                |                      |

<sup>&</sup>lt;sup>1</sup> Z = RoHS Compliant Part.



Rev. 0 | Page 16 of 16