|                                                                                                         | 1                                                                |            |                     |                        |                                                  |                     |          | REVISI   | ONS              |              |                                 |                           |                       |                              |                          | 1                             |                    |             |     |
|---------------------------------------------------------------------------------------------------------|------------------------------------------------------------------|------------|---------------------|------------------------|--------------------------------------------------|---------------------|----------|----------|------------------|--------------|---------------------------------|---------------------------|-----------------------|------------------------------|--------------------------|-------------------------------|--------------------|-------------|-----|
| LTR                                                                                                     | 1                                                                |            |                     |                        | DESCR                                            | IPTIO               | ١        |          | DATE (YF         |              |                                 | R-MO-                     | DA)                   |                              | APPF                     | ROVED                         | )                  |             |     |
| Α                                                                                                       | Update dra                                                       | awing to c | urrent r            | require                | ements.                                          | Editori             | al char  | nges thr | oughou           | ıt drw       | 1                               |                           | 04-0                  | )1-27                        |                          | ı                             | Raymor             | nd Moni     | nin |
|                                                                                                         |                                                                  |            |                     |                        |                                                  |                     |          |          |                  |              |                                 |                           |                       |                              |                          |                               |                    |             |     |
|                                                                                                         |                                                                  |            |                     |                        |                                                  |                     |          |          |                  |              |                                 |                           |                       |                              |                          |                               |                    |             |     |
| HE ORIGINA                                                                                              | AL FIRST S                                                       | HEET O     | F THIS              | S DR                   | AWING                                            | G HAS               | BEEN     | N REP    | LACE             | D.           |                                 |                           |                       |                              |                          |                               |                    |             |     |
| THE ORIGINAREV                                                                                          | AL FIRST SI                                                      | HEET O     | F THIS              | S DR                   | AWING                                            | G HAS               | BEEN     | N REP    | LACE             | D.           |                                 |                           |                       |                              |                          |                               |                    |             |     |
| REV                                                                                                     | AL FIRST S                                                       | HEET O     | OF THIS             | S DR                   | AWING                                            | G HAS               | BEEN     | N REP    | LACE             | D.           |                                 |                           |                       |                              |                          |                               |                    |             |     |
| REV<br>SHEET<br>REV                                                                                     | AL FIRST SI                                                      | HEET O     | OF THIS             | S DR                   | AWING                                            | G HAS               | BEEN     | N REP    | LACE             | D.           |                                 |                           |                       |                              |                          |                               |                    |             |     |
| REV<br>SHEET<br>REV<br>SHEET                                                                            |                                                                  | HEET O     |                     |                        | AWING                                            |                     |          |          |                  |              | A                               | A                         | A                     | A                            | A                        | A                             | A                  | A           |     |
| REV<br>SHEET<br>REV<br>SHEET<br>REV STATUS                                                              |                                                                  | HEET O     | REV                 |                        | AWING                                            | A 1                 | BEEN A 2 | N REP    | A 4              | D. A 5       | A 6                             | A 7                       | A 8                   | A 9                          | A 10                     | A 11                          | A 12               | A 13        |     |
| REV<br>SHEET<br>REV<br>SHEET<br>REV STATUS<br>DF SHEETS                                                 |                                                                  | HEET O     | REV                 |                        |                                                  | A                   | A        | A        | A                | A            |                                 |                           |                       | +                            | 1                        |                               |                    |             |     |
| REV<br>SHEET<br>REV<br>SHEET<br>REV STATUS<br>DF SHEETS                                                 |                                                                  | HEET O     | REV                 | ET                     |                                                  | A 1                 | A 2      | A        | A                | A 5          | 6                               | 7                         | 8                     | 9                            | 10                       | 11                            |                    | 13          |     |
| REV SHEET REV SHEET REV STATUS DF SHEETS MIC N/A  STA MICRO                                             |                                                                  |            | REV<br>SHEI         | ET<br>PAREI<br>M       | D BY                                             | A<br>1              | A 2      | A        | A                | A 5          | 6                               | 7 ISE S                   | 8<br>UPPL<br>UMB      | 9<br>.Y CE<br>US, O          | 10                       | 11<br>R COL<br>43216          | 12<br>- <b>UMB</b> | 13          |     |
| REV SHEET REV SHEET REV STATUS OF SHEETS MIC N/A STA MICRO                                              | NDARD                                                            |            | REV<br>SHEI<br>PREF | ET PAREI M             | D BY<br>Marcia B                                 | A<br>1              | A 2      | A        | A                | A 5          | 6                               | 7 ISE S                   | 8<br>UPPL<br>UMB      | 9<br>.Y CE<br>US, O          | 10<br>NTER               | 11<br>R COL<br>43216          | 12<br>- <b>UMB</b> | 13          |     |
| REV SHEET REV SHEET REV STATUS DF SHEETS MIC N/A  STA MICRO DRA  THIS DRAWI FOR L                       | INDARD<br>DCIRCUIT<br>AWING                                      |            | REV<br>SHEI<br>PREF | ET PAREI  CKED  F ROVE | D BY Marcia B BY Raymon                          | A 1 . Keller        | A 2      | A        | A 4              | A 5          | 6<br>EFEN                       | 7<br>ISE S<br>COL<br>http | UPPL<br>UMB<br>o://wv | 9<br>.Y CE<br>US, O<br>vw.ds | NTER<br>OHIO A<br>scc.dl | 11<br>R COL<br>43216<br>a.mil | 12<br>- <b>UMB</b> | 13<br>US    |     |
| REV SHEET REV SHEET REV STATUS OF SHEETS MIC N/A  STA MICRO DRA  THIS DRAWI FOR L DEPA AND AGEI         | INDARD DCIRCUIT AWING                                            | ABLE       | REV<br>SHEI<br>PREF | ET PAREI               | D BY Marcia B BY Raymon ED BY Michae             | A 1  . Keller       | A 2      | A        | A 4              | A 5  D  CROC | EFEN<br>CIRCU                   | 7 ISE S COL http          | UPPL<br>UMB<br>D://ww | 9<br>.Y CE<br>US, O<br>vw.ds | NTER<br>OHIO A<br>scc.dl | 11<br>R COL<br>43216<br>a.mil | UMB                | 13<br>US    |     |
| REV SHEET REV SHEET REV STATUS DF SHEETS MIC N/A  STA MICRO DRA  THIS DRAWI FOR L DEPA AND AGE DEPARTME | NDARD DCIRCUIT AWING  NG IS AVAILUISE BY ALL RTMENTS NCIES OF TH | ABLE       | REV<br>SHEI<br>PREF | ET PAREI MCKED F       | D BY Marcia B BY Raymon ED BY Michael APPRO 88-0 | A 1 . Kelleh d Monn | A 2      | A        | A 4 4 MIC DIG MO | A 5  D  CROC | EFEN<br>CIRCU<br>-TO-,<br>ITHIC | 7 ISE S COL http          | BUPPLUMBIO://www      | 9<br>.Y CE<br>US, O<br>vw.ds | MOS                      | COL<br>43216<br>a.mil         | UMB                | us<br>-BIT, |     |

DSCC FORM 2233

5962-E115-04

# 1. SCOPE

- 1.1 <u>Scope</u>. This drawing describes device requirements for MIL-STD-883 compliant, non-JAN class level B microcircuits in accordance with MIL-PRF-38535, appendix A.
  - 1.2 Part or Identifying Number (PIN). The complete PIN is as shown in the following example:



1.2.1 <u>Device types</u>. The device types identify the circuit function as follows:

| Device type | Generic number | Circuit function                                                                                             |
|-------------|----------------|--------------------------------------------------------------------------------------------------------------|
| 01          | 7537S          | 8 + 4 loading structure, dual 12-bit CMOS D/A converter, 11-bit linearity, ±6 LSB's of                       |
| 02          | 7537T          | gain error 8 + 4 loading structure, dual 12-bit CMOS D/A converter, 12-bit linearity, ±3 LSB's of            |
| 03          | 7537U          | gain error 8 + 4 loading structure, dual 12-bit CMOS D/A converter, 12-bit linearity, ±2 LSB's of gain error |

1.2.2 <u>Case outlines</u>. The case outlines are as designated in MIL-STD-1835 and as follows:

| Outline letter | Descriptive designator | <u>Terminals</u> | Package style                |
|----------------|------------------------|------------------|------------------------------|
| L              | GDIP3-T24 or CDIP4-T24 | 24               | Dual-in-line                 |
| 3              | CQCC1-N28              | 28               | Square leadless chip carrier |

- 1.2.3 Lead finish. The lead finish is as specified in MIL-PRF-38535, appendix A.
- 1.3 Absolute maximum ratings.

| V <sub>DD</sub> to DGND                               | -0.3 V, +17 V                  |
|-------------------------------------------------------|--------------------------------|
| V <sub>REFA</sub> , V <sub>REFB</sub> to AGNDA, AGNDB | ±25 V                          |
| V <sub>RFBA</sub> , V <sub>RFBB</sub> to AGNDA, AGNDB | ±25 V                          |
| Digital input voltage to DGND                         | -0.3 V, V <sub>DD</sub> +0.3 V |
| V <sub>IOUTA</sub> , V <sub>IOUTB</sub> to DGND       | -0.3 V, V <sub>DD</sub> +0.3 V |
| AGNDA, AGNDB to DGND                                  | -0.3 V, V <sub>DD</sub> +0.3 V |
| Power dissipation:                                    |                                |
| Up to +75°C                                           | 450 mW                         |
| Derate above +75°C                                    | 6 mW/°C                        |
| Lead temperature (soldering, 10 seconds)              | +300°C                         |
| Thermal resistance ( $\theta_{JC}$ ):                 |                                |
| Cases L and 3                                         | See MIL-STD-1835               |
| Thermal resistance (θ <sub>JA</sub> )                 | 120°C/W                        |

| STANDARD<br>MICROCIRCUIT DRAWING                            | SIZE<br><b>A</b> |                     | 5962-87763 |
|-------------------------------------------------------------|------------------|---------------------|------------|
| DEFENSE SUPPLY CENTER COLUMBUS<br>COLUMBUS, OHIO 43216-5000 |                  | REVISION LEVEL<br>A | SHEET 2    |

# 1.4 Recommended operating conditions.

| Ambient operating temperature range     | -55°C to +125°C        |
|-----------------------------------------|------------------------|
| Supply voltage range (V <sub>DD</sub> ) | 10.8 V dc to 16.5 V dc |
| Minimum high level input voltage        | 2.4 V dc               |
| Maximum low level input voltage         | 0.8 V dc               |
| V <sub>REFA</sub> , V <sub>REFB</sub>   |                        |
| V <sub>AGNDA</sub> , V <sub>IOUTA</sub> | 0 V dc                 |
| Vagndb, Vioutb                          | 0 V dc                 |
| Output amplifiers                       | AD644 or equivalent    |

## 2. APPLICABLE DOCUMENTS

2.1 <u>Government specification, standards, and handbooks</u>. The following specification, standards, and handbooks form a part of this drawing to the extent specified herein. Unless otherwise specified, the issues of these documents are those listed in the issue of the Department of Defense Index of Specifications and Standards (DoDISS) and supplement thereto, cited in the solicitation.

#### **SPECIFICATION**

## DEPARTMENT OF DEFENSE

MIL-PRF-38535 - Integrated Circuits, Manufacturing, General Specification for.

## **STANDARDS**

### DEPARTMENT OF DEFENSE

MIL-STD-883 - Test Method Standard Microcircuits.

MIL-STD-1835 - Interface Standard Electronic Component Case Outlines.

## HANDBOOKS

## **DEPARTMENT OF DEFENSE**

MIL-HDBK-103 - List of Standard Microcircuit Drawings.
MIL-HDBK-780 - Standard Microcircuit Drawings.

(Unless otherwise indicated, copies of the specification, standards, and handbooks are available from the Standardization Document Order Desk, 700 Robbins Avenue, Building 4D, Philadelphia, PA 19111-5094.)

2.2 <u>Order of precedence</u>. In the event of a conflict between the text of this drawing and the references cited herein, the text of this drawing takes precedence. Nothing in this document, however, supersedes applicable laws and regulations unless a specific exemption has been obtained.

# STANDARD MICROCIRCUIT DRAWING

| SIZE<br><b>A</b> |                     | 5962-87763 |
|------------------|---------------------|------------|
|                  | REVISION LEVEL<br>A | SHEET 3    |

## 3. REQUIREMENTS

- 3.1 <u>Item requirements</u>. The individual item requirements shall be in accordance with MIL-PRF-38535, appendix A for non-JAN class level B devices and as specified herein. Product built to this drawing that is produced by a Qualified Manufacturer Listing (QML) certified and qualified manufacturer or a manufacturer who has been granted transitional certification to MIL-PRF-38535 may be processed as QML product in accordance with the manufacturers approved program plan and qualifying activity approval in accordance with MIL-PRF-38535. This QML flow as documented in the Quality Management (QM) plan may make modifications to the requirements herein. These modifications shall not affect form, fit, or function of the device. These modifications shall not affect the PIN as described herein. A "Q" or "QML" certification mark in accordance with MIL-PRF-38535 is required to identify when the QML flow option is used.
- 3.2 <u>Design, construction, and physical dimensions</u>. The design, construction, and physical dimensions shall be as specified in MIL-PRF-38535, appendix A and herein.
  - 3.2.1 Case outlines. The case outlines shall be in accordance with 1.2.2 herein.
  - 3.2.2 <u>Terminal connections</u>. The terminal connections shall be as specified on figure 1.
  - 3.2.3 Truth tables. The truth tables shall be as specified on figure 2.
  - 3.2.4 Logic diagrams. The logic diagrams shall be as specified on figure 3.
- 3.3 <u>Electrical performance characteristics</u>. Unless otherwise specified herein, the electrical performance characteristics are as specified in table I and shall apply over the full ambient operating temperature range.
- 3.4 <u>Electrical test requirements</u>. The electrical test requirements shall be the subgroups specified in table II. The electrical tests for each subgroup are described in table I.
- 3.5 <u>Marking</u>. Marking shall be in accordance with MIL-PRF-38535, appendix A. The part shall be marked with the PIN listed in 1.2 herein. In addition, the manufacturer's PIN may also be marked as listed in MIL-HDBK-103 (see 6.6 herein). For packages where marking of the entire SMD PIN number is not feasible due to space limitations, the manufacturer has the option of not marking the "5962-" on the device.
- 3.5.1 <u>Certification/compliance mark</u>. A compliance indicator "C" shall be marked on all non-JAN devices built in compliance to MIL-PRF-38535, appendix A. The compliance indicator "C" shall be replaced with a "Q" or "QML" certification mark in accordance with MIL-PRF-38535 to identify when the QML flow option is used.
- 3.6 <u>Certificate of compliance</u>. A certificate of compliance shall be required from a manufacturer in order to be listed as an approved source of supply in MIL-HDBK-103 (see 6.6 herein). The certificate of compliance submitted to DSCC-VA prior to listing as an approved source of supply shall affirm that the manufacturer's product meets the requirements of MIL-PRF-38535, appendix A and the requirements herein.
- 3.7 <u>Certificate of conformance</u>. A certificate of conformance as required in MIL-PRF-38535, appendix A shall be provided with each lot of microcircuits delivered to this drawing.
- 3.8 <u>Notification of change</u>. Notification of change to DSCC-VA shall be required in accordance with MIL-PRF-38535, appendix A.
- 3.9 <u>Verification and review</u>. DSCC, DSCC's agent, and the acquiring activity retain the option to review the manufacturer's facility and applicable required documentation. Offshore documentation shall be made available onshore at the option of the reviewer.

| STANDARD<br>MICROCIRCUIT DRAWING                            | SIZE<br><b>A</b> |                     | 5962-87763 |
|-------------------------------------------------------------|------------------|---------------------|------------|
| DEFENSE SUPPLY CENTER COLUMBUS<br>COLUMBUS, OHIO 43216-5000 |                  | REVISION LEVEL<br>A | SHEET 4    |

TABLE I. <u>Electrical performance characteristics</u>.

| Test                      | Symbol               |                                                                                                                     | Group A subgroups | Device<br>type | e Limits |      | Unit   |
|---------------------------|----------------------|---------------------------------------------------------------------------------------------------------------------|-------------------|----------------|----------|------|--------|
|                           |                      |                                                                                                                     |                   | - J1 -         | Min      | Max  |        |
| Resolution                |                      |                                                                                                                     |                   |                | 12       |      | Bits   |
| Input low voltage         | V <sub>IL</sub>      | V <sub>DD</sub> = 10.8 V and 16.5 V                                                                                 | 1, 2, 3           | All            |          | 0.8  | V      |
| Input high voltage        | V <sub>IH</sub>      | V <sub>DD</sub> = 10.8 V and 16.5 V                                                                                 | 1, 2, 3           | All            | 2.4      |      | V      |
| Input current             | I <sub>IN</sub>      | V <sub>IN</sub> = V <sub>DD</sub> = 16.5 V                                                                          | 1                 | All            |          | 1.0  | μΑ     |
|                           |                      |                                                                                                                     | 2, 3              |                |          | 10.0 |        |
| Supply current            | I <sub>DD</sub>      | V <sub>DD</sub> = 16.5 V                                                                                            | 1, 2, 3           | All            |          | 2.0  | mA     |
| Relative accuracy         | RA                   | V <sub>DD</sub> = 10.8 V and 16.5 V                                                                                 | 1                 | All            | -1.0     | +1.0 | LSB    |
|                           |                      |                                                                                                                     | 2, 3              | 01             | -1.0     | +1.0 |        |
|                           |                      |                                                                                                                     | 2, 3              | 02, 03         | -0.5     | +0.5 |        |
|                           |                      |                                                                                                                     | 12                | 02, 03         | -0.5     | +0.5 |        |
| Differential nonlinearity | DNL                  | All grades guaranteed<br>monotonic to 12 bits over<br>-55°C to +125°C range.<br>V <sub>DD</sub> = 10.8 V and 16.5 V | 1, 2, 3           | All            | -1.0     | +1.0 | LSB    |
| Gain error                | A <sub>E</sub>       | Measured using R <sub>FA</sub> and R <sub>FB</sub> . Both DAC registers loaded                                      | 1                 | All            | -6.0     | +6.0 | LSB    |
|                           |                      | with all 1's. $V_{DD} = 10.8 \text{ V}$                                                                             | 2, 3              | 01             | -6.0     | +6.0 |        |
|                           |                      |                                                                                                                     | 2, 3              | 02             | -3.0     | +3.0 |        |
|                           |                      |                                                                                                                     | 2, 3              | 03             | -2.0     | +2.0 |        |
|                           |                      |                                                                                                                     | 12                | 02             | -3.0     | +3.0 |        |
|                           |                      |                                                                                                                     | 12                | 03             | -2.0     | +2.0 |        |
| Gain temperature 2/       | TCA <sub>E</sub> /dt |                                                                                                                     | 4                 | All            | -5.0     | +5.0 | ppm/°( |

See footnotes at end of table.

| STANDARD                      |
|-------------------------------|
| MICROCIRCUIT DRAWING          |
| EFENSE SLIPPLY CENTER COLLIMB |

| SIZE<br><b>A</b> |                     | 5962-87763 |
|------------------|---------------------|------------|
|                  | REVISION LEVEL<br>A | SHEET 5    |

TABLE I. <u>Electrical performance characteristics</u> - continued.

| Test                                                                 | Symbol            |                                                                                                           | Group A subgroups | Device<br>type | Lir   | nits  | Unit |
|----------------------------------------------------------------------|-------------------|-----------------------------------------------------------------------------------------------------------|-------------------|----------------|-------|-------|------|
|                                                                      |                   |                                                                                                           |                   | 71             | Min   | Max   |      |
| Output leakage current                                               | I <sub>OUTA</sub> | DAC A register loaded with all 0's. V <sub>DD</sub> = 16.5 V                                              | 1                 | All            | -10   | +10   | nA   |
|                                                                      |                   |                                                                                                           | 2, 3              |                | -250  | +250  |      |
| Output leakage current                                               | I <sub>OUTB</sub> | DAC B register loaded with all 0's. V <sub>DD</sub> = 16.5 V                                              | 1                 | All            | -10   | +10   | nA   |
|                                                                      |                   |                                                                                                           | 2, 3              |                | -250  | +250  |      |
| Reference input resistance                                           | Rı                | V <sub>DD</sub> = 10.8 V                                                                                  | 1, 2, 3           | All            | 9     | 20    | kΩ   |
| Reference input resistance match. V <sub>REFA</sub> ,                | R <sub>IN</sub>   | V <sub>DD</sub> = 10.8 V                                                                                  | 1                 | All            | -3    | +3    | %    |
| $V_{REFB}$                                                           |                   |                                                                                                           | 2, 3              | 01, 02         | -3    | +3    |      |
|                                                                      |                   |                                                                                                           | 2, 3              | 03             | -1    | +1    |      |
|                                                                      |                   |                                                                                                           | 12                | 03             | -1    | +1    |      |
| Output current settling time 2/, 3/                                  | t <sub>SL</sub>   |                                                                                                           | 4                 | All            |       | 1.5   | μs   |
| AC feedthrough $V_{REFA}$ to $I_{OUTA}$ and $V_{REFB}$ to $I_{OUTB}$ | FT                | V <sub>REFA</sub> , V <sub>REFB</sub> = 20 V p-p,<br>10 kHz sinewave. DAC<br>register loaded with all 0's | 4                 | All            |       | -65   | dB   |
| Power supply rejection ratio                                         | PSRR              | $V_{DD} = V_{DD} \text{ max} - V_{DD} \text{ min}$<br>$V_{DD} = 10.8 \text{ V}$                           | 1                 | All            | -0.01 | +0.01 | %/%  |
|                                                                      |                   |                                                                                                           | 2, 3              |                | -0.02 | +0.02 |      |
| Output capacitance for DAC A and DAC B                               | Соит              | DAC A, DAC B loaded with 0's                                                                              | 4                 | All            |       | 70    | pF   |
|                                                                      |                   | DAC A, DAC B loaded with 1's                                                                              |                   |                |       | 140   |      |
| Functional test                                                      |                   | See 4.3.1c                                                                                                | 7                 | All            |       |       |      |
| Address valid to write setup time, t <sub>1</sub>                    | t <sub>AWS</sub>  | See figure 4                                                                                              | 9, 10, 11         | All            | 30    |       | ns   |
| Address valid to write hold time, t <sub>2</sub>                     | t <sub>AWH</sub>  | See figure 4                                                                                              | 9, 10, 11         | All            | 25    |       | ns   |

See footnotes at end of table.

| STANDARD                        |  |  |  |
|---------------------------------|--|--|--|
| MICROCIRCUIT DRAWING            |  |  |  |
| DEFENSE SLIDDLY CENTED COLLIMBI |  |  |  |

| SIZE<br><b>A</b> |                     | 5962-87763 |
|------------------|---------------------|------------|
|                  | REVISION LEVEL<br>A | SHEET 6    |

# TABLE I. <u>Electrical performance characteristics</u> - continued.

| Test                                                      | Symbol           | Conditions $\underline{1}/$<br>-55°C $\leq$ T <sub>A</sub> $\leq$ +125°C<br>unless otherwise specified | Group A<br>subgroups | Device<br>type | Limits |     | Unit |
|-----------------------------------------------------------|------------------|--------------------------------------------------------------------------------------------------------|----------------------|----------------|--------|-----|------|
|                                                           |                  |                                                                                                        |                      |                | Min    | Max |      |
| Data setup time, t <sub>3</sub>                           | tos              | See figure 4                                                                                           | 9, 10, 11            | All            | 80     |     | ns   |
| Data hold time, t <sub>4</sub>                            | t <sub>OH</sub>  | See figure 4                                                                                           | 9, 10, 11            | All            | 25     |     | ns   |
| Chip select or update to write setup time, t <sub>5</sub> | t <sub>CWS</sub> | See figure 4                                                                                           | 9, 10, 11            | All            | 0      |     | ns   |
| Chip select or update to write hold time, t <sub>6</sub>  | t <sub>CWH</sub> | See figure 4                                                                                           | 9, 10, 11            | All            | 0      |     | ns   |
| Write pulse width, t <sub>7</sub>                         | t <sub>WR</sub>  | See figure 4                                                                                           | 9, 10, 11            | All            | 100    |     | ns   |
| Clear pulse width, t <sub>8</sub>                         | t <sub>CL</sub>  | See figure 4                                                                                           | 9, 10, 11            | All            | 100    |     | ns   |

- $1/V_{DD} = 10.8 \text{ V}$  to 16.5 V except where otherwise specified;  $V_{REFA} = V_{REFB} = 10 \text{ V}$  (see 1.4).  $V_{AGNDA} = V_{AGNDB} = 0 \text{ V}$ ,  $V_{IOUTA} = V_{IOUTB} = 0 \text{ V}$ .
- $\underline{2}$ / Guaranteed if not tested to the limits as specified on table I.
- $\underline{2}$ / To 0.01 percent of full-scale-range. I<sub>OUT</sub> load = 100 $\Omega$ ; C<sub>EXT</sub> = 13 pF. DAC output measured from rising edge of WR .

| STANDARD             |  |  |  |  |
|----------------------|--|--|--|--|
| MICROCIRCUIT DRAWING |  |  |  |  |

| SIZE<br><b>A</b> |                     | 5962-87763     |
|------------------|---------------------|----------------|
|                  | REVISION LEVEL<br>A | SHEET <b>7</b> |

| Device<br>types    | 01, 02, 03        |                   |  |  |
|--------------------|-------------------|-------------------|--|--|
| Case outlines      | L 3               |                   |  |  |
| Terminal<br>number | Terminal          | symbol            |  |  |
| 1                  | AGNDA             | NC                |  |  |
| 2                  | I <sub>OUTA</sub> | AGNDA             |  |  |
| 3                  | R <sub>FBA</sub>  | I <sub>OUTA</sub> |  |  |
| 4                  | $V_{REFA}$        | $R_{FBA}$         |  |  |
| 5                  | CS                | $V_{REFA}$        |  |  |
| 6                  | DB0               | CS                |  |  |
| 7                  | DB1               | DB0               |  |  |
| 8                  | DB2               | NC                |  |  |
| 9                  | DB3               | DB1               |  |  |
| 10                 | DB4               | DB2               |  |  |
| 11                 | DB5               | DB3               |  |  |
| 12                 | DGND              | DB4               |  |  |
| 13                 | DB6               | DB5               |  |  |
| 14                 | DB7               | DGND              |  |  |
| 15                 | A0                | NC                |  |  |
| 16                 | A1                | DB6               |  |  |
| 17                 | CLR               | DB7               |  |  |
| 18                 | WR                | A0                |  |  |
| 19                 | UPD               | A1                |  |  |
| 20                 | $V_{DD}$          | CLR               |  |  |
| 21                 | $V_{REFB}$        | WR                |  |  |
| 22                 | $R_{FBB}$         | NC                |  |  |
| 23                 | I <sub>OUTB</sub> | UPD               |  |  |
| 24                 | AGNDB             | $V_{DD}$          |  |  |
| 25                 |                   | $V_{REFB}$        |  |  |
| 26                 |                   | $R_{FBB}$         |  |  |
| 27                 |                   | I <sub>OUTB</sub> |  |  |
| 28                 |                   | AGNDB             |  |  |

|                   | Pin function description                                                 |  |  |  |  |
|-------------------|--------------------------------------------------------------------------|--|--|--|--|
| Mnemonic          | Description                                                              |  |  |  |  |
| AGNDA             | Analog ground for DAC A.                                                 |  |  |  |  |
| I <sub>OUTA</sub> | Current output terminal of DAC A.                                        |  |  |  |  |
| R <sub>FBA</sub>  | Feedback resistor for DAC A.                                             |  |  |  |  |
| $V_{REFA}$        | Reference input to DAC A.                                                |  |  |  |  |
| CS                | Chip select input. Active low.                                           |  |  |  |  |
| DB0-DB7           | Eight data inputs, DB0-DB7                                               |  |  |  |  |
| DGND              | Digital ground                                                           |  |  |  |  |
| A0                | Address line 0.                                                          |  |  |  |  |
| A1                | Address line 1.                                                          |  |  |  |  |
| CLR               | Clear input. Active low. Clears all registers.                           |  |  |  |  |
| WR                | Write input. Active low.                                                 |  |  |  |  |
| UPD               | Updates DAC registers from input registers.                              |  |  |  |  |
| $V_{DD}$          | Power supply input. Nominally +12 V to 15 V, with ±10 percent tolerance. |  |  |  |  |
| $V_{REFB}$        | Reference input to DAC B.                                                |  |  |  |  |
| R <sub>FBB</sub>  | Feedback resistor for DAC B.                                             |  |  |  |  |
| I <sub>OUTB</sub> | Current output terminal of DAC B.                                        |  |  |  |  |
| AGNDB             | Analog ground for DAC B.                                                 |  |  |  |  |
| NC                | No connect.                                                              |  |  |  |  |

FIGURE 1. <u>Terminal connections and function descriptions</u>.

# STANDARD MICROCIRCUIT DRAWING DEFENSE SUPPLY CENTER COLUMBUS COLUMBUS, OHIO 43216-5000 SIZE A SIZE A REVISION LEVEL A SHEET 8

| CLR | UPD | cs | WR | A1 | A0 | Function                                                           |
|-----|-----|----|----|----|----|--------------------------------------------------------------------|
| 1   | 1   | 1  | Х  | Х  | Х  | No data transfer                                                   |
| 1   | 1   | Х  | 1  | Х  | Х  | No data transfer                                                   |
| 0   | Х   | Х  | Х  | Х  | Х  | All registers cleared                                              |
| 1   | 1   | 0  | 0  | 0  | 0  | DAC A LS input register loaded with DB7 – DB0                      |
| 1   | 1   | 0  | 0  | 0  | 1  | DAC A MS input register loaded with DB3 – DB0                      |
| 1   | 1   | 0  | 0  | 1  | 0  | DAC B LS input register loaded with DB7 – DB0                      |
| 1   | 1   | 0  | 0  | 1  | 1  | DAC B MS input register loaded with DB3 – DB0                      |
| 1   | 0   | 1  | 0  | Х  | Х  | DAC A, DAC B registers updated simultaneously from input registers |
| 1   | 0   | 0  | 0  | Х  | Х  | DAC A, DAC B registers are transparent                             |

FIGURE 2. Truth table.

STANDARD MICROCIRCUIT DRAWING

| SIZE<br><b>A</b> |                     | 5962-87763 |
|------------------|---------------------|------------|
|                  | REVISION LEVEL<br>A | SHEET 9    |



DSCC FORM 2234 APR 97



# NOTES:

- All input signal rise and fall times measured from 10 percent to 90 percent of +5 V,  $t_r$  =  $t_f$  = 20 ns. Timing measurement reference level  $V_{IH}$  +  $V_{IL}$ .
- 2.

FIGURE 4. Timing waveforms.

|                                                                                        | 1                |                     | _          |
|----------------------------------------------------------------------------------------|------------------|---------------------|------------|
| STANDARD MICROCIRCUIT DRAWING DEFENSE SUPPLY CENTER COLUMBUS COLUMBUS, OHIO 43216-5000 | SIZE<br><b>A</b> |                     | 5962-87763 |
|                                                                                        |                  | REVISION LEVEL<br>A | SHEET 11   |

# 4. QUALITY ASSURANCE PROVISIONS

- 4.1 <u>Sampling and inspection</u>. Sampling and inspection procedures shall be in accordance with MIL-PRF-38535, appendix A.
- 4.2 <u>Screening</u>. Screening shall be in accordance with method 5004 of MIL-STD-883, and shall be conducted on all devices prior to quality conformance inspection. The following additional criteria shall apply:
  - a. Burn-in test, method 1015 of MIL-STD-883.
    - (1) Test condition A, B, C, or D. The test circuit shall be maintained by the manufacturer under document revision level control and shall be made available to the preparing or acquiring activity upon request. The test circuit shall specify the inputs, outputs, biases, and power dissipation, as applicable, in accordance with the intent specified in test method 1015 of MIL-STD-883.
    - (2)  $T_A = +125^{\circ}C$ , minimum.
  - b. Interim and final electrical test parameters shall be as specified in table II herein, except interim electrical parameter tests prior to burn-in are optional at the discretion of the manufacturer.
  - c. Optional subgroup 12 is used for grading and part selection at +25°C, not included in PDA.

TABLE II. Electrical test requirements.

| MIL-STD-883 test requirements                                | Subgroups<br>(in accordance with<br>MIL-STD-883, method 5005,<br>table I) |
|--------------------------------------------------------------|---------------------------------------------------------------------------|
| Interim electrical parameters (method 5004)                  | 1                                                                         |
| Final electrical test parameters (method 5004)               | 1*, 2, 3, 4, 7, 12                                                        |
| Group A test requirements (method 5005)                      | 1, 2, 3, 4, 7, 9, 10**, 11**, 12                                          |
| Groups C and D end-point electrical parameters (method 5005) | 1, 12                                                                     |

<sup>\*</sup> PDA applies to subgroup 1.

- 4.3 <u>Quality conformance inspection</u>. Quality conformance inspection shall be in accordance with method 5005 of MIL-STD-883 including groups A, B, C, and D inspections. The following additional criteria shall apply.
  - 4.3.1 Group A inspection.
    - a. Tests shall be as specified in table II herein.
    - b. Subgroups 5, 6, and 8 in table I, method 5005 of MIL-STD-883 shall be omitted.
    - c. Subgroups 7 shall include verification of the truth table (see figure 2).
    - d. Optional subgroup 12 is used for grading and part selection at +25°C.

| STANDARD  MICROCIRCUIT DRAWING  DEFENSE SUPPLY CENTER COLUMBUS  COLUMBUS, OHIO 43216-5000 | SIZE<br><b>A</b> |                     | 5962-87763 |
|-------------------------------------------------------------------------------------------|------------------|---------------------|------------|
|                                                                                           |                  | REVISION LEVEL<br>A | SHEET 12   |

<sup>\*\*</sup> Subgroups 10 and 11 shall be guaranteed if not tested.

# 4.3.2 Groups C and D inspections.

- a. End-point electrical parameters shall be as specified in table II herein.
- b. Steady-state life test conditions, method 1005 of MIL-STD-883.
  - (1) Test condition A, B, C, or D. The test circuit shall be maintained by the manufacturer under document revision level control and shall be made available to the preparing or acquiring activity upon request. The test circuit shall specify the inputs, outputs, biases, and power dissipation, as applicable, in accordance with the intent specified in test method 1005 of MIL-STD-883.
  - (2)  $T_A = +125^{\circ}C$ , minimum.
  - (3) Test duration: 1,000 hours, except as permitted by method 1005 of MIL-STD-883.

## 5. PACKAGING

- 5.1 Packaging requirements. The requirements for packaging shall be in accordance with MIL-PRF-38535, appendix A.
- 6. NOTES
- 6.1 <u>Intended use</u>. Microcircuits conforming to this drawing are intended for use for Government microcircuit applications (original equipment), design applications, and logistics purposes.
- 6.2 <u>Replaceability</u>. Microcircuits covered by this drawing will replace the same generic device covered by a contractor-prepared specification or drawing.
- 6.3 <u>Configuration control of SMD's</u>. All proposed changes to existing SMD's will be coordinated with the users of record for the individual documents. This coordination will be accomplished using DD Form 1692, Engineering Change Proposal.
- 6.4 <u>Record of users</u>. Military and industrial users shall inform Defense Supply Center Columbus when a system application requires configuration control and the applicable SMD. DSCC will maintain a record of users and this list will be used for coordination and distribution of changes to the drawings. Users of drawings covering microelectronics devices (FSC 5962) should contact DSCC-VA, telephone (614) 692-0544.
- 6.5 <u>Comments</u>. Comments on this drawing should be directed to DSCC-VA, Columbus, Ohio 43216-5000, or telephone (614) 692-0547.
- 6.6 <u>Approved sources of supply</u>. Approved sources of supply are listed in MIL-HDBK-103. The vendors listed in MIL-HDBK-103 have agreed to this drawing and a certificate of compliance (see 3.6 herein) has been submitted to and accepted by DSCC-VA

| STANDARD             |  |  |  |
|----------------------|--|--|--|
| MICROCIRCUIT DRAWING |  |  |  |

| SIZE<br><b>A</b> |                     | 5962-87763  |
|------------------|---------------------|-------------|
|                  | REVISION LEVEL<br>A | SHEET<br>13 |

## STANDARD MICROCIRCUIT DRAWING BULLETIN

DATE: 04-01-27

Approved sources of supply for SMD 5962-87763 are listed below for immediate acquisition information only and shall be added to MIL-HDBK-103 and QML-38535 during the next revision. MIL-HDBK-103 and QML-38535 will be revised to include the addition or deletion of sources. The vendors listed below have agreed to this drawing and a certificate of compliance has been submitted to and accepted by DSCC-VA. This bulletin is superseded by the next dated revision of MIL-HDBK-103 and QML-38535.

| Standard<br>microcircuit drawing<br>PIN <u>1</u> / | Vendor<br>CAGE<br>number | Vendor<br>similar<br>PIN <u>2</u> / |
|----------------------------------------------------|--------------------------|-------------------------------------|
| 5962-87763013A                                     | <u>3</u> /               | AD7537SE/883B                       |
| 5962-87763013C                                     | 1ES66                    | MX7537SE/883B                       |
| 5962-8776301LA                                     | 24335                    | AD7537SQ/883B                       |
|                                                    | 1ES66                    | MX7537SQ/883B                       |
| 5962-87763023A                                     | <u>3</u> /               | AD7537TE/883B                       |
| 5962-87763023C                                     | 1ES66                    | MX7537TE/883B                       |
| 5962-8776302LA                                     | 24335                    | AD7537TQ/883B                       |
|                                                    | 1ES66                    | MX7537TQ/883B                       |
| 5962-87763033A                                     | <u>3</u> /               | AD7537UE/883B                       |
| 5962-87763033C                                     | 1ES66                    | MX7537UE/883B                       |
| 5962-8776303LA                                     | 24335                    | AD7537UQ/883B                       |
|                                                    | 1ES66                    | MX7537UQ/883B                       |

- 1/ The lead finish shown for each PIN representing a hermetic package is the most readily available from the manufacturer listed for that part. If the desired lead finish is not listed contact the vendor to determine its availability.
- 2/ <u>Caution</u>. Do not use this number for item acquisition. Items acquired to this number may not satisfy the performance requirements of this drawing.
- 3/ Not available from an approved source.

Vendor CAGEVendor namenumberand address

24335 Analog Devices

Rt 1 Industrial Park PO Box 9106 Norwood, MA 02062

Point of contact:

Raheen Business Park Limerick, Ireland

1ES66 Maxim Integrated Products

120 San Gabriel Dr

Sunnyvale, CA 94086-5125

The information contained herein is disseminated for convenience only and the Government assumes no liability whatsoever for any inaccuracies in the information bulletin.