# STM32F050x4 STM32F050x6 Low- and medium-density advanced ARM™-based 32-bit MCU with up to 32 Kbytes Flash, timers, ADC and comm. interfaces Datasheet - production data #### **Features** - Operating conditions: - Voltage range: 2.0 V to 3.6 V - ARM 32-bit Cortex®-M0 CPU (48 MHz max) - Memories - 16 to 32 Kbytes of Flash memory - 4 Kbytes of SRAM with HW parity checking - CRC calculation unit - Clock management - 4 to 32 MHz crystal oscillator - 32 kHz oscillator for RTC with calibration - Internal 8 MHz RC with x6 PLL option - Internal 40 kHz RC oscillator - Calendar RTC with alarm and periodic wakeup from Stop/Standby - Reset and supply management - Power-on/Power down reset (POR/PDR) - Programmable voltage detector (PVD) - Low power Sleep, Stop, and Standby modes - V<sub>BAT</sub> supply for RTC and backup registers - 5-channel DMA controller - 1 × 12-bit, 1.0 µs ADC (up to 10 channels) - Conversion range: 0 to 3.6V - Separate analog supply from 2.4 up to 3.6 V - Up to 39 fast I/Os - All mappable on external interrupt vectors - Up to 25 I/Os with 5 V tolerant capability - 96-bit unique ID - Serial wire debug (SWD) - Up to 9 timers - One 16-bit 7-channel advanced-control timer for 6 channels PWM output, with deadtime generation and emergency stop - One 32-bit and one 16-bit timer, with up to 4 IC/OC, usable for IR control decoding LQFP48 7x7 UFQFPN32 5x5 - One 16-bit timer, with 2 IC/OC, 1 OCN, deadtime generation and emergency stop - One 16-bit timer, with IC/OC and OCN, deadtime generation, emergency stop and modulator gate for IR control - One 16-bit timer with 1 IC/OC - Independent and system watchdog timers - SysTick timer: 24-bit downcounter - Communication interfaces - One I<sup>2</sup>C interface; supporting Fast Mode Plus (1 Mbit/s) with 20 mA current sink, SMBus/PMBus, and wakeup from STOP - One USART supporting master synchronous SPI and modem control; one with ISO7816 interface, LIN, IrDA capability auto baud rate detection and wakeup feature - One SPI (18 Mbit/s) with 4 to 16 programmable bit frame, with I<sup>2</sup>S interface multiplexed Table 1. Device summary | Reference | Part number | |-------------|--------------------------| | STM32F050x4 | STM32F050K4, STM32F050C4 | | STM32F050x6 | STM32F050K6, STM32F050C6 | April 2012 Doc ID 023079 Rev 1 1/86 www.st.com Contents STM32F050xx # **Contents** | 1 | Desc | iption | |---|------|---------------------------------------------------------------------------------------------| | 2 | Devi | e overview10 | | 3 | Func | ional overview12 | | | 3.1 | ARM® CortexTM-M0 core with embedded Flash and SRAM 12 | | | 3.2 | Memories | | | 3.3 | Cyclic redundancy check calculation unit (CRC) 12 | | | 3.4 | Direct memory access controller (DMA) | | | 3.5 | Nested vectored interrupt controller (NVIC) 13 | | | 3.6 | Extended interrupt/event controller (EXTI) | | | 3.7 | Clocks and startup | | | 3.8 | Boot modes | | | 3.9 | Power management | | | | 3.9.1 Power supply schemes | | | | 3.9.2 Power supply supervisors | | | | 3.9.3 Voltage regulator | | | 3.10 | Low-power modes | | | 3.11 | Real-time clock (RTC) and backup registers | | | 3.12 | Timers and watchdogs | | | | 3.12.1 Advanced-control timer (TIM1) | | | | 3.12.2 General-purpose timers (TIM23, TIM1417) | | | | 3.12.3 Independent watchdog (IWDG) | | | | 3.12.4 System window watchdog (WWDG) | | | | 3.12.5 SysTick timer | | | 3.13 | Inter-integrated circuit interface (I <sup>2</sup> C) | | | 3.14 | Universal synchronous/asynchronous receiver transmitter (USART) 19 | | | 3.15 | Serial peripheral interface (SPI)/Inter-integrated sound interfaces (I <sup>2</sup> S) . 19 | | | 3.16 | General-purpose inputs/outputs (GPIOs) | | | 3.17 | Analog to digital converter (ADC) | | | | 3.17.1 Temperature sensor | | | | 3.17.2 Internal voltage reference (V <sub>REFINT</sub> ) | **57** STM32F050xx Contents | | 3.18 | Serial v | vire debug port (SW-DP) | |---|-------|----------|--------------------------------------------------------| | 4 | Pino | uts and | pin description | | 5 | Mem | ory map | oping | | 6 | Elect | rical ch | aracteristics | | | 6.1 | Parame | eter conditions | | | | 6.1.1 | Minimum and maximum values31 | | | | 6.1.2 | Typical values | | | | 6.1.3 | Typical curves | | | | 6.1.4 | Loading capacitor | | | | 6.1.5 | Pin input voltage | | | | 6.1.6 | Power supply scheme | | | | 6.1.7 | Current consumption measurement32 | | | 6.2 | Absolut | e maximum ratings | | | 6.3 | Operati | ng conditions | | | | 6.3.1 | General operating conditions | | | | 6.3.2 | Operating conditions at power-up / power-down | | | | 6.3.3 | Embedded reset and power control block characteristics | | | | 6.3.4 | Embedded reference voltage | | | | 6.3.5 | Supply current characteristics | | | | 6.3.6 | External clock source characteristics | | | | 6.3.7 | Internal clock source characteristics | | | | 6.3.8 | PLL characteristics | | | | 6.3.9 | Memory characteristics | | | | 6.3.10 | EMC characteristics | | | | 6.3.11 | Electrical sensitivity characteristics | | | | 6.3.12 | I/O current injection characteristics | | | | 6.3.13 | I/O port characteristics | | | | 6.3.14 | NRST pin characteristics | | | | 6.3.15 | Timer characteristics | | | | 6.3.16 | Communications interfaces | | | | 6.3.17 | 12-bit ADC characteristics | | | | 6.3.18 | Temperature sensor characteristics | | | | 6.3.19 | V <sub>BAT</sub> monitoring characteristics | | | | | - | Doc ID 023079 Rev 1 Contents STM32F050xx | 7 | Pack | Package characteristics 7 | | | | | |---|------|---------------------------|-----------------------------------------|------|--|--| | | 7.1 | Packa | ge mechanical data | . 78 | | | | | 7.2 | Therm | al characteristics | . 81 | | | | | | 7.2.1 | Reference document | 81 | | | | | | 7.2.2 | Selecting the product temperature range | 82 | | | | 8 | Orde | ering inf | formation scheme | . 84 | | | | 9 | Revi | sion his | story | . 85 | | | STM32F050xx List of tables # List of tables | Table 1. | Device summary | 1 | |-----------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------| | Table 2. | STM32F050xx family device features and peripheral counts | | | Table 3. | Timer feature comparison | | | Table 4. | Comparison of I2C analog and digital filters | | | Table 5. | Temperature sensor calibration values | | | Table 6. | Temperature sensor calibration values | | | Table 7. | Legend/abbreviations used in the pinout table | 23 | | Table 8. | Pin definitions | | | Table 9. | Alternate functions selected through GPIOA_AFR registers for port A | 26 | | Table 10. | Alternate functions selected through GPIOB_AFR registers for port B | 27 | | Table 11. | STM32F050x peripheral register boundary addresses | 29 | | Table 12. | Voltage characteristics | 33 | | Table 13. | Current characteristics | 34 | | Table 14. | Thermal characteristics | 34 | | Table 15. | General operating conditions | | | Table 16. | Operating conditions at power-up / power-down | 35 | | Table 17. | Embedded reset and power control block characteristics | 36 | | Table 18. | Programmable voltage detector characteristics | | | Table 19. | Embedded internal reference voltage | | | Table 20. | Typical and maximum current consumption from $V_{DD}$ supply at $VDD = 3.6 V$ | 38 | | Table 21. | Typical and maximum current consumption from the V <sub>DDA</sub> supply | | | Table 22. | Typical and maximum V <sub>DD</sub> consumption in Stop and Standby modes | | | Table 23. | Typical and maximum V <sub>DDA</sub> consumption in Stop and Standby modes | | | Table 24. | Typical and maximum current consumption from V <sub>BAT</sub> supply | 41 | | Table 25. | Typical current consumption in Run mode, code with data processing | | | | running from Flash | | | Table 26. | Typical current consumption in Sleep mode, code running from Flash or RAM | | | Table 27. | Switching output I/O current consumption | | | Table 28. | Peripheral current consumption | | | Table 29. | High-speed external user clock characteristics | | | Table 30. | Low-speed external user clock characteristics | 48 | | Table 31. | | | | Table 32. | HSE oscillator characteristics | 49 | | | HSE oscillator characteristics | 49<br>51 | | Table 33. | HSE oscillator characteristics | 49<br>51<br>52 | | Table 33.<br>Table 34. | HSE oscillator characteristics | 49<br>51<br>52 | | Table 33.<br>Table 34.<br>Table 35. | HSE oscillator characteristics LSE oscillator characteristics (f <sub>LSE</sub> = 32.768 kHz) HSI oscillator characteristics. HSI14 oscillator characteristics. LSI oscillator characteristics. | 49<br>51<br>52<br>53 | | Table 33.<br>Table 34.<br>Table 35.<br>Table 36. | HSE oscillator characteristics LSE oscillator characteristics (f <sub>LSE</sub> = 32.768 kHz) HSI oscillator characteristics. HSI14 oscillator characteristics. LSI oscillator characteristics Low-power mode wakeup timings | 49<br>51<br>52<br>53<br>54 | | Table 33. Table 34. Table 35. Table 36. Table 37. | HSE oscillator characteristics LSE oscillator characteristics (f <sub>LSE</sub> = 32.768 kHz) HSI oscillator characteristics. HSI14 oscillator characteristics. LSI oscillator characteristics Low-power mode wakeup timings PLL characteristics. | 49<br>51<br>52<br>53<br>54 | | Table 33. Table 34. Table 35. Table 36. Table 37. Table 38. | HSE oscillator characteristics LSE oscillator characteristics (f <sub>LSE</sub> = 32.768 kHz) HSI oscillator characteristics HSI14 oscillator characteristics LSI oscillator characteristics Low-power mode wakeup timings PLL characteristics Flash memory characteristics | 49<br>51<br>53<br>53<br>54<br>54 | | Table 33. Table 34. Table 35. Table 36. Table 37. Table 38. Table 39. | HSE oscillator characteristics LSE oscillator characteristics (f <sub>LSE</sub> = 32.768 kHz) HSI oscillator characteristics HSI14 oscillator characteristics LSI oscillator characteristics Low-power mode wakeup timings PLL characteristics Flash memory characteristics Flash memory endurance and data retention | 49<br>51<br>52<br>53<br>54<br>54<br>55 | | Table 33. Table 34. Table 35. Table 36. Table 37. Table 38. Table 39. Table 40. | HSE oscillator characteristics LSE oscillator characteristics (f <sub>LSE</sub> = 32.768 kHz) HSI oscillator characteristics HSI14 oscillator characteristics LSI oscillator characteristics Low-power mode wakeup timings PLL characteristics Flash memory characteristics Flash memory endurance and data retention EMS characteristics | 49<br>51<br>52<br>53<br>54<br>55<br>55 | | Table 33. Table 34. Table 35. Table 36. Table 37. Table 38. Table 39. Table 40. Table 41. | HSE oscillator characteristics LSE oscillator characteristics (f <sub>LSE</sub> = 32.768 kHz) HSI oscillator characteristics. HSI14 oscillator characteristics. LSI oscillator characteristics Low-power mode wakeup timings PLL characteristics Flash memory characteristics Flash memory endurance and data retention EMS characteristics EMI characteristics | 49<br>51<br>52<br>53<br>54<br>55<br>55<br>56 | | Table 33. Table 34. Table 35. Table 36. Table 37. Table 38. Table 39. Table 40. Table 41. Table 42. | HSE oscillator characteristics LSE oscillator characteristics (f <sub>LSE</sub> = 32.768 kHz) HSI oscillator characteristics. HSI14 oscillator characteristics. LSI oscillator characteristics Low-power mode wakeup timings PLL characteristics Flash memory characteristics Flash memory endurance and data retention EMS characteristics EMI characteristics ESD absolute maximum ratings | 49<br>51<br>52<br>53<br>54<br>55<br>55<br>56<br>57 | | Table 33. Table 34. Table 35. Table 36. Table 37. Table 38. Table 39. Table 40. Table 41. Table 42. Table 43. | HSE oscillator characteristics LSE oscillator characteristics (f <sub>LSE</sub> = 32.768 kHz) HSI oscillator characteristics. HSI14 oscillator characteristics. LSI oscillator characteristics Low-power mode wakeup timings PLL characteristics Flash memory characteristics Flash memory endurance and data retention EMS characteristics EMI characteristics ESD absolute maximum ratings Electrical sensitivities | 49<br>51<br>52<br>53<br>54<br>55<br>55<br>56<br>57<br>57 | | Table 33. Table 34. Table 35. Table 36. Table 37. Table 38. Table 39. Table 40. Table 41. Table 42. Table 43. Table 44. | HSE oscillator characteristics LSE oscillator characteristics (f <sub>LSE</sub> = 32.768 kHz) HSI oscillator characteristics HSI14 oscillator characteristics LSI oscillator characteristics Low-power mode wakeup timings PLL characteristics Flash memory characteristics Flash memory endurance and data retention EMS characteristics EMI characteristics ESD absolute maximum ratings Electrical sensitivities I/O current injection susceptibility | 49<br>51<br>52<br>53<br>54<br>55<br>55<br>56<br>57<br>57 | | Table 33. Table 34. Table 35. Table 36. Table 37. Table 38. Table 40. Table 41. Table 42. Table 43. Table 44. Table 45. | HSE oscillator characteristics LSE oscillator characteristics (f <sub>LSE</sub> = 32.768 kHz) HSI oscillator characteristics HSI14 oscillator characteristics LSI oscillator characteristics Low-power mode wakeup timings PLL characteristics Flash memory characteristics Flash memory endurance and data retention EMS characteristics EMI characteristics ESD absolute maximum ratings Electrical sensitivities I/O current injection susceptibility I/O static characteristics | 49<br>51<br>52<br>53<br>54<br>55<br>55<br>57<br>57<br>58<br>58 | | Table 33. Table 34. Table 35. Table 36. Table 37. Table 38. Table 40. Table 41. Table 42. Table 43. Table 44. Table 45. Table 46. | HSE oscillator characteristics LSE oscillator characteristics (f <sub>LSE</sub> = 32.768 kHz) HSI oscillator characteristics HSI14 oscillator characteristics LSI oscillator characteristics Low-power mode wakeup timings PLL characteristics Flash memory characteristics Flash memory endurance and data retention EMS characteristics EMI characteristics ESD absolute maximum ratings Electrical sensitivities I/O current injection susceptibility I/O static characteristics Output voltage characteristics | 49<br>51<br>52<br>53<br>54<br>55<br>55<br>56<br>57<br>58<br>58<br>59 | | Table 33. Table 34. Table 35. Table 36. Table 37. Table 38. Table 40. Table 41. Table 42. Table 43. Table 44. Table 45. | HSE oscillator characteristics LSE oscillator characteristics (f <sub>LSE</sub> = 32.768 kHz) HSI oscillator characteristics HSI14 oscillator characteristics LSI oscillator characteristics Low-power mode wakeup timings PLL characteristics Flash memory characteristics Flash memory endurance and data retention EMS characteristics EMI characteristics ESD absolute maximum ratings Electrical sensitivities I/O current injection susceptibility I/O static characteristics | 49<br>51<br>52<br>53<br>54<br>55<br>55<br>57<br>57<br>58<br>58<br>59 | Doc ID 023079 Rev 1 List of tables STM32F050xx | Table 48. | NRST pin characteristics | <br>64 | |-----------|-----------------------------------------------------------------------------|----------| | Table 49. | TIMx characteristics | <br>65 | | Table 50. | IWDG min/max timeout period at 40 kHz (LSI) | <br>65 | | Table 51. | WWDG min-max timeout value @48 MHz (PCLK) | <br>66 | | Table 52. | I <sup>2</sup> C characteristics | <br>67 | | Table 53. | I2C analog filter characteristics | <br>68 | | Table 54. | SPI characteristics | <br>69 | | Table 55. | I <sup>2</sup> S characteristics | <br>. 72 | | Table 56. | ADC characteristics | <br>. 74 | | Table 57. | $R_{AIN}$ max for $f_{ADC}$ = 14 MHz | <br>. 75 | | Table 58. | ADC accuracy | | | Table 59. | TS characteristics | | | Table 60. | V <sub>BAT</sub> monitoring characteristics | <br>. 77 | | Table 61. | LQFP48 – 7 x 7mm, 48-pin low-profile quad flat package mechanical data | | | Table 62. | UFQFPN32 - 32-lead ultra thin fine pitch quad flat no-lead package (5 x 5), | | | | package mechanical data | <br>. 80 | | Table 63. | Package thermal characteristics | | | Table 64 | Document revision history | 85 | STM32F050xx List of figures # **List of figures** | rigure i. | block diagram | 10 | |------------|------------------------------------------------------------------------------------|----| | Figure 2. | Clock tree | 11 | | Figure 3. | LQFP48 48-pin package pinout | 22 | | Figure 4. | UFQFPN32 32-pin package pinout | 22 | | Figure 5. | STM32F050xx memory map | 28 | | Figure 6. | Pin loading conditions | | | Figure 7. | Pin input voltage | 31 | | Figure 8. | Power supply scheme | 32 | | Figure 9. | Current consumption measurement scheme | 32 | | Figure 10. | High-speed external clock source AC timing diagram | 47 | | Figure 11. | Low-speed external clock source AC timing diagram | 48 | | Figure 12. | Typical application with an 8 MHz crystal | 50 | | Figure 13. | Typical application with a 32.768 kHz crystal | 52 | | Figure 14. | TC and TTa I/O input characteristics - CMOS port | 60 | | Figure 15. | TC and TTa I/O input characteristics - TTL port | | | Figure 16. | Five volt tolerant (FT and FTf) I/O input characteristics - CMOS port | 61 | | Figure 17. | Five volt tolerant (FT and FTf) I/O input characteristics - TTL port | | | Figure 18. | I/O AC characteristics definition | | | Figure 19. | Recommended NRST pin protection | | | Figure 20. | I <sup>2</sup> C bus AC waveforms and measurement circuit | | | Figure 21. | SPI timing diagram - slave mode and CPHA = 0 | 70 | | Figure 22. | SPI timing diagram - slave mode and CPHA = 1 <sup>(1)</sup> | | | Figure 23. | SPI timing diagram - master mode <sup>(1)</sup> | 71 | | Figure 24. | I <sup>2</sup> S slave timing diagram (Philips protocol) <sup>(1)</sup> | 73 | | Figure 25. | I <sup>2</sup> S master timing diagram (Philips protocol) <sup>(1)</sup> | 73 | | Figure 26. | ADC accuracy characteristics | 76 | | Figure 27. | Typical connection diagram using the ADC | 76 | | Figure 28. | LQFP48 – 7 x 7mm, 48-pin low-profile quad flat | | | | package outline | 79 | | Figure 29. | Recommended footprint <sup>(1)</sup> | | | Figure 30. | UFQFPN32 - 32-lead ultra thin fine pitch quad flat no-lead package outline (5 x 5) | 80 | | Figure 31 | UEOEPN32 recommended footprint <sup>(1)</sup> | 80 | Description STM32F050xx # 1 Description The STM32F050xx family incorporates the high-performance ARM Cortex<sup>™</sup>-M0 32-bit RISC core operating at a 48 MHz maximum frequency, high-speed embedded memories (Flash memory up to 32 Kbytes and SRAM up to 4 Kbytes), and an extensive range of enhanced peripherals and I/Os. All devices offer standard communication interfaces (one I<sup>2</sup>C, one SPI, one I2S, and one USART), one 12-bit ADC, up to five general-purpose 16-bit timers, a 32-bit timer and an advanced-control PWM timer. The STM32F050xx family operates in the -40 to +85 °C and -40 to +105 °C temperature ranges, from a 2.0 to 3.6 V power supply. A comprehensive set of power-saving modes allows the design of low-power applications. The STM32F050xx family includes devices in two different packages ranging from 32 pins to 48 pins. Depending on the device chosen, different sets of peripherals are included. The description below provides an overview of the complete range of peripherals proposed in this family. These features make the STM32F050xx microcontroller family suitable for a wide range of applications such as control application and user interfaces, handheld equipment, A/V receivers and digital TV, PC peripherals, gaming and GPS platforms, industrial applications, PLCs, inverters, printers, scanners, alarm systems, video intercoms, and HVACs. STM32F050xx Description Table 2. STM32F050xx family device features and peripheral counts | Peripheral | | STM32F050Kx | | STM32F050Cx | | | | |----------------------------------------------------|--------------------------|----------------------------------------------------------------------------------------------------------|--------------------------|-------------|----|--|--| | Flash (Kbytes) | | 16 | 32 | 16 | 32 | | | | SRAM (Kbytes) | | 4 | 4 4 | | 4 | | | | Timers | Advanced control | | 1 (16-bit) | | | | | | Timers | General purpose | | 4 (16-bit)<br>1 (32-bit) | | | | | | _ | SPI (I2S) <sup>(1)</sup> | | | 1 | | | | | Comm.<br>interfaces | I <sup>2</sup> C | 1 | | | | | | | | USART | 1 | | | | | | | 12-bit synchronized<br>ADC<br>(number of channels) | | 1<br>(10 ext. + 3 int.) | | | | | | | GPIOs | | 2 | 7 | 3 | 9 | | | | Max. CPU f | requency | 48 MHz | | | | | | | Operating voltage | | 2.0 to 3.6 V | | | | | | | Operating temperature | | Ambient operating temperature: -40 °C to 85 °C / -40 °C to 105 °C Junction temperature: -40 °C to 125 °C | | | | | | | Packages | | UFQFPN32 LQFP48 | | P48 | | | | <sup>1.</sup> The SPI interface can be used either in SPI mode or in I2S audio mode. **Device overview** STM32F050xx #### 2 **Device overview** Figure 1. **Block diagram** STM32F050xx **Device overview** **Functional overview** STM32F050xx #### **Functional overview** 3 #### ARM® CortexTM-M0 core with embedded Flash and SRAM 3.1 The ARM Cortex™-M0 processor is the latest generation of ARM processors for embedded systems. It has been developed to provide a low-cost platform that meets the needs of MCU implementation, with a reduced pin count and low-power consumption, while delivering outstanding computational performance and an advanced system response to interrupts. The ARM Cortex™-M0 32-bit RISC processor features exceptional code-efficiency, delivering the high-performance expected from an ARM core in the memory size usually associated with 8- and 16-bit devices. The STM32F050xx family has an embedded ARM core and is therefore compatible with all ARM tools and software. *Figure 1* shows the general block diagram of the device family. #### 3.2 **Memories** The device has the following features: - 4 Kbytes of embedded SRAM accessed (read/write) at CPU clock speed with 0 wait states and featuring embedded parity checking with exception generation for fail-critical applications. - The non-volatile memory is divided into two arrays: - 16 to 32 Kbytes of embedded Flash memory for programs and data - Option bytes The option bytes are used to write-protect the memory (with 4 KB granularity) and/or readout-protect the whole memory with the following options: - Level 0: no readout protection - Level 1: memory readout protection, the Flash memory cannot be read from or written to if either debug features are connected or boot in RAM is selected - Level 2: chip readout protection, debug features (Cortex-M0 serial wire) and boot in RAM selection disabled #### 3.3 Cyclic redundancy check calculation unit (CRC) The CRC (cyclic redundancy check) calculation unit is used to get a CRC code from a 96-bit data word and a fixed generator polynomial. Among other applications, CRC-based techniques are used to verify data transmission or storage integrity. In the scope of the EN/IEC 60335-1 standard, they offer a means of verifying the Flash memory integrity. The CRC calculation unit helps compute a signature of the software during runtime, to be compared with a reference signature generated at linktime and stored at a given memory location. STM32F050xx Functional overview ## 3.4 Direct memory access controller (DMA) The 5-channel general-purpose DMAs manage memory-to-memory, peripheral-to-memory and memory-to-peripheral transfers. The DMA supports circular buffer management, removing the need for user code intervention when the controller reaches the end of the buffer. Each channel is connected to dedicated hardware DMA requests, with support for software trigger on each channel. Configuration is made by software and transfer sizes between source and destination are independent. DMA can be used with the main peripherals: SPI, I2S, I2C, USART, all TIMx timers (except TIM14) and ADC. ## 3.5 Nested vectored interrupt controller (NVIC) The STM32F050xx family embeds a nested vectored interrupt controller able to handle up to 32 maskable interrupt channels (not including the 16 interrupt lines of Cortex<sup>™</sup>-M0) and 16 priority levels. - Closely coupled NVIC gives low latency interrupt processing - Interrupt entry vector table address passed directly to the core - Closely coupled NVIC core interface - Allows early processing of interrupts - Processing of late arriving higher priority interrupts - Support for tail-chaining - Processor state automatically saved - Interrupt entry restored on interrupt exit with no instruction overhead This hardware block provides flexible interrupt management features with minimal interrupt latency. # 3.6 Extended interrupt/event controller (EXTI) The external interrupt/event controller consists of 24 edge detector lines used to generate interrupt/event requests and wake-up the system. Each line can be independently configured to select the trigger event (rising edge, falling edge, both) and can be masked independently. A pending register maintains the status of the interrupt requests. The EXTI can detect an external line with a pulse width shorter than the internal clock period. Up to 39 GPIOs can be connected to the 16 external interrupt lines. # 3.7 Clocks and startup System clock selection is performed on startup, however the internal RC 8 MHz oscillator is selected as default CPU clock on reset. An external 4-32 MHz clock can be selected, in which case it is monitored for failure. If failure is detected, the system automatically switches back to the internal RC oscillator. A software interrupt is generated if enabled. Similarly, full interrupt management of the PLL clock entry is available when necessary (for example on failure of an indirectly used external crystal, resonator or oscillator). 4 Doc ID 023079 Rev 1 Functional overview STM32F050xx Several prescalers allow the application to configure the frequency of the AHB and the APB domains. The maximum frequency of the AHB and the APB domains is 48 MHz. #### 3.8 Boot modes At startup, the boot pin and boot selector option bit are used to select one of three boot options: - Boot from User Flash - Boot from System Memory - Boot from embedded SRAM The boot loader is located in System Memory. It is used to reprogram the Flash memory by using USART1. ## 3.9 Power management #### 3.9.1 Power supply schemes - V<sub>DD</sub> = 2.0 to 3.6 V: external power supply for I/Os and the internal regulator. Provided externally through V<sub>DD</sub> pins. - V<sub>DDA</sub> = 2.0 to 3.6 V: external analog power supply for ADC, Reset blocks, RCs and PLL (minimum voltage to be applied to V<sub>DDA</sub> is 2.4 V when the ADC is used). The V<sub>DDA</sub> voltage level must be always greater or equal to the V<sub>DD</sub> voltage level and must be provided first. - V<sub>BAT</sub> = 1.6 to 3.6 V: power supply for RTC, external clock 32 kHz oscillator and backup registers (through power switch) when V<sub>DD</sub> is not present. #### 3.9.2 Power supply supervisors The device has integrated power-on reset (POR) and power-down reset (PDR) circuits. They are always active, and ensure proper operation above a threshold of 2 V. The device remains in reset mode when the monitored supply voltage is below a specified threshold, $V_{POR/PDR}$ , without the need for an external reset circuit. - The POR monitors only the V<sub>DD</sub> supply voltage. During the startup phase it is required that V<sub>DDA</sub> should arrive first and be greater than or equal to V<sub>DD</sub>. - The PDR monitors both the V<sub>DD</sub> and V<sub>DDA</sub> supply voltages, however the V<sub>DDA</sub> power supply supervisor can be disabled (by programming a dedicated Option bit) to reduce the power consumption if the application design ensures that V<sub>DDA</sub> is higher than or equal to V<sub>DD</sub>. The device features an embedded programmable voltage detector (PVD) that monitors the $V_{DD}$ power supply and compares it to the $V_{PVD}$ threshold. An interrupt can be generated when $V_{DD}$ drops below the $V_{PVD}$ threshold and/or when $V_{DD}$ is higher than the $V_{PVD}$ threshold. The interrupt service routine can then generate a warning message and/or put the MCU into a safe state. The PVD is enabled by software. STM32F050xx Functional overview #### 3.9.3 Voltage regulator The regulator has three operating modes: main (MR), low power (LPR) and power down. - MR is used in normal operating mode (Run) - LPR can be used in Stop mode where the power demand is reduced - Power down is used in Standby mode: the regulator output is in high impedance: the kernel circuitry is powered down, inducing zero consumption (but the contents of the registers and SRAM are lost) This regulator is always enabled after reset. It is disabled in Standby mode, providing high impedance output. ## 3.10 Low-power modes The STM32F050xx family supports three low-power modes to achieve the best compromise between low power consumption, short startup time and available wakeup sources: #### Sleep mode In Sleep mode, only the CPU is stopped. All peripherals continue to operate and can wake up the CPU when an interrupt/event occurs. #### Stop mode Stop mode achieves very low power consumption while retaining the content of SRAM and registers. All clocks in the 1.8 V domain are stopped, the PLL, the HSI RC and the HSE crystal oscillators are disabled. The voltage regulator can also be put either in normal or in low power mode. The device can be woken up from Stop mode by any of the EXTI lines. The EXTI line source can be one of the 16 external lines, the PVD output, RTC alarm, I2C1 or USART1. The I2C1 and the USART1 can be configured to enable the HSI RC oscillator for processing incoming data. If this is used, the voltage regulator should not be put in the low-power mode but kept in normal mode. #### Standby mode The Standby mode is used to achieve the lowest power consumption. The internal voltage regulator is switched off so that the entire 1.8 V domain is powered off. The PLL, the HSI RC and the HSE crystal oscillators are also switched off. After entering Standby mode, SRAM and register contents are lost except for registers in the Backup domain and Standby circuitry. The device exits Standby mode when an external reset (NRST pin), a IWDG reset, a rising edge on the WKUP pins, or an RTC alarm occurs. Note: The RTC, the IWDG, and the corresponding clock sources are not stopped by entering Stop or Standby mode. # 3.11 Real-time clock (RTC) and backup registers The RTC and the 5 backup registers are supplied through a switch that takes power either on $V_{DD}$ supply when present or through the $V_{BAT}$ pin. The backup registers are five 32-bit registers used to store 20 bytes of user application data when $V_{DD}$ power is not present. They are not reset by a system or power reset, or when the device wakes up from Standby mode. 577 Doc ID 023079 Rev 1 15/86 Functional overview STM32F050xx The RTC is an independent BCD timer/counter. Its main features are the following: - Calendar with subsecond, seconds, minutes, hours (12 or 24 format), week day, date, month, year, in BCD (binary-coded decimal) format. - Automatically correction for 28, 29 (leap year), 30, and 31 day of the month. - Programmable alarm with wake up from Stop and Standby mode capability. - On-the-fly correction from 1 to 32767 RTC clock pulses. This can be used to synchronize it with a master clock. - Digital calibration circuit with 1 ppm resolution, to compensate for quartz crystal inaccuracy. - 2 anti-tamper detection pins with programmable filter. The MCU can be woken up from Stop and Standby modes on tamper event detection. - Timestamp feature which can be used to save the calendar content. This function can triggered by an event on the timestamp pin, or by a tamper event. The MCU can be woken up from Stop and Standby modes on timestamp event detection. The RTC clock sources can be: - A 32.768 kHz external crystal - A resonator or oscillator - The internal low-power RC oscillator (typical frequency of 40 kHz) - The high-speed external clock divided by 32. # 3.12 Timers and watchdogs The STM32F050xx family devices include up to six general-purpose timers, one basic timer and an advanced control timer. *Table 3* compares the features of the advanced-control, general-purpose and basic timers. Table 3. Timer feature comparison | Timer<br>type | Timer | Counter resolution | Counter type | Prescaler factor | DMA request generation | Capture/compare channels | Complementary outputs | |------------------|-----------------|--------------------|----------------------|---------------------------------------|------------------------|--------------------------|-----------------------| | Advanced control | TIM1 | 16-bit | Up, down,<br>up/down | Any integer<br>between 1<br>and 65536 | Yes | 4 | Yes | | | TIM2 | 32-bit | Up, down,<br>up/down | Any integer<br>between 1<br>and 65536 | Yes | 4 | No | | General | TIM3 | 16-bit | Up, down,<br>up/down | Any integer<br>between 1<br>and 65536 | Yes | 4 | No | | purpose | TIM14 | 16-bit | Up | Any integer<br>between 1<br>and 65536 | No | 1 | No | | | TIM16,<br>TIM17 | 16-bit | Up | Any integer<br>between 1<br>and 65536 | Yes | 1 | Yes | STM32F050xx Functional overview #### 3.12.1 Advanced-control timer (TIM1) The advanced-control timer (TIM1) can be seen as a three-phase PWM multiplexed on 6 channels. It has complementary PWM outputs with programmable inserted dead times. It can also be seen as a complete general-purpose timer. The 4 independent channels can be used for: - Input capture - Output compare - PWM generation (edge or center-aligned modes) - One-pulse mode output If configured as a standard 16-bit timer, it has the same features as the TIMx timer. If configured as the 16-bit PWM generator, it has full modulation capability (0-100%). The counter can be frozen in debug mode. Many features are shared with those of the standard timers which have the same architecture. The advanced control timer can therefore work together with the other timers via the Timer Link feature for synchronization or event chaining. #### 3.12.2 General-purpose timers (TIM2..3, TIM14..17) There are six synchronizable general-purpose timers embedded in the STM32F050xx devices (see *Table 3* for differences). Each general-purpose timer can be used to generate PWM outputs, or as simple time base. #### TIM2, TIM3 STM32F050xx devices feature two synchronizable 4-channel general-purpose timers. TIM2 is based on a 32-bit auto-reload up/downcounter and a 16-bit prescaler. TIM3 is based on a 16-bit auto-reload up/downcounter and a 16-bit prescaler. They feature 4 independent channels each for input capture/output compare, PWM or one-pulse mode output. This gives up to 12 input captures/output compares/PWMs on the largest packages. The TIM2 and TIM3 general-purpose timers can work together or with the TIM1 advanced-control timer via the Timer Link feature for synchronization or event chaining. TIM2 and TIM3 both have independent DMA request generation. These timers are capable of handling quadrature (incremental) encoder signals and the digital outputs from 1 to 3 hall-effect sensors. Their counters can be frozen in debug mode. #### TIM14 This timer is based on a 16-bit auto-reload upcounter and a 16-bit prescaler. TIM14 features one single channel for input capture/output compare, PWM or one-pulse mode output. Its counter can be frozen in debug mode. #### TIM16 and TIM17 These timers are based on a 16-bit auto-reload upcounter and a 16-bit prescaler. Functional overview STM32F050xx TIM16 and TIM17 feature one single channel for input capture/output compare, PWM or one-pulse mode output. The TIM16 and TIM17 timers can work together via the Timer Link feature for synchronization or event chaining. TIM16, and TIM17 have a complementary output with dead-time generation and independent DMA request generation Their counters can be frozen in debug mode. #### 3.12.3 Independent watchdog (IWDG) The independent watchdog is based on an 8-bit prescaler and 12-bit downcounter with user-defined refresh window. It is clocked from an independent 40 kHz internal RC and as it operates independently from the main clock, it can operate in Stop and Standby modes. It can be used either as a watchdog to reset the device when a problem occurs, or as a free running timer for application timeout management. It is hardware or software configurable through the option bytes. The counter can be frozen in debug mode. #### 3.12.4 System window watchdog (WWDG) The system window watchdog is based on a 7-bit downcounter that can be set as free running. It can be used as a watchdog to reset the device when a problem occurs. It is clocked from the APB clock (PCLK). It has an early warning interrupt capability and the counter can be frozen in debug mode. #### 3.12.5 SysTick timer This timer is dedicated to real-time operating systems, but could also be used as a standard down counter. It features: - A 24-bit down counter - Autoreload capability - Maskable system interrupt generation when the counter reaches 0. - Programmable clock source (HCLK or HCLK/8) # 3.13 Inter-integrated circuit interface (I<sup>2</sup>C) The I<sup>2</sup>C interface (I2C1) can operate in multimaster or slave mode. It can support Standard mode (up to 100 kbit/s), Fast mode (up to 400 kbit/s) and Fast Mode Plus (up to 1 Mbit/s) with 20 mA output drive. It supports 7-bit and 10-bit addressing modes, multiple 7-bit slave addresses (2 addresses, 1 with configurable mask). It also includes programmable analog and digital noise filters. STM32F050xx Functional overview | | Analog filter | Digital filter | |----------------------------------|-------------------------------------------------------|-------------------------------------------------------------------------| | Pulse width of suppressed spikes | ≥ 50 ns | Programmable length from 1 to 15 I2C peripheral clocks | | Benefits | Available in Stop mode | Extra filtering capability vs. standard requirements. Stable length | | Drawbacks | Variations depending on temperature, voltage, process | Disabled when Wakeup from Stop mode is enabled | Table 4. Comparison of I2C analog and digital filters In addition, I2C1 provides hardware support for SMBUS 2.0 and PMBUS 1.1: ARP capability, Host notify protocol, hardware CRC (PEC) generation/verification, timeouts verifications and ALERT protocol management. I2C1 also has a clock domain independent from the CPU clock, allowing the I2C1 to wake up the MCU from Stop mode on address match. The I2C interface can be served by the DMA controller. # 3.14 Universal synchronous/asynchronous receiver transmitter (USART) The device embeds an universal synchronous/asynchronous receiver transmitters (USART1), which communicates at speeds of up to 6 Mbit/s. It provides hardware management of the CTS, RTS and RS485 DE signals, multiprocessor communication mode, master synchronous communication and single-wire half-duplex communication mode. It also supports SmartCard communication (ISO 7816), IrDA SIR ENDEC, LIN Master/Slave capability, auto baud rate feature and has a clock domain independent from the CPU clock, allowing it to wake up the MCU from Stop mode. The USART interface can be served by the DMA controller. # 3.15 Serial peripheral interface (SPI)/Inter-integrated sound interfaces (I<sup>2</sup>S) The SPI (SPI1) is able to communicate up to 18 Mbits/s in slave and master modes in full-duplex and simplex communication modes. The 3-bit prescaler gives 8 master mode frequencies and the frame size is configurable from 4 bits to 16 bits. One standard I<sup>2</sup>S interface (multiplexed with SPI1) supporting four different audio standards can operate as master or slave at simplex communication mode. It can be configured to transfer 16 and 24 or 32 bits with16-bit or 32-bit data resolution and synchronized by a specific signal. Audio sampling frequency from 8 kHz up to 192 kHz can be set by 8-bit programmable linear prescaler. When operating in master mode it can output a clock for an external audio component at 256 times the sampling frequency. **Functional overview** STM32F050xx #### 3.16 General-purpose inputs/outputs (GPIOs) Each of the GPIO pins can be configured by software as output (push-pull or open-drain), as input (with or without pull-up or pull-down) or as peripheral alternate function. Most of the GPIO pins are shared with digital or analog alternate functions. The I/O configuration can be locked if needed following a specific sequence in order to avoid spurious writing to the I/Os registers. #### 3.17 Analog to digital converter (ADC) The 12-bit analog to digital converter has up to 16 external and 3 internal (temperature sensor, voltage reference, VBAT voltage measurement) channels and performs conversions in single-shot or scan modes. In scan mode, automatic conversion is performed on a selected group of analog inputs. The ADC can be served by the DMA controller. An analog watchdog feature allows very precise monitoring of the converted voltage of one, some or all selected channels. An interrupt is generated when the converted voltage is outside the programmed thresholds. #### 3.17.1 Temperature sensor The temperature sensor (TS) generates a voltage V<sub>SENSE</sub> that varies linearly with temperature. The temperature sensor is internally connected to the ADC\_IN16 input channel which is used to convert the sensor output voltage into a digital value. The sensor provides good linearity but it has to be calibrated to obtain good overall accuracy of the temperature measurement. As the offset of the temperature sensor varies from chip to chip due to process variation, the uncalibrated internal temperature sensor is suitable for applications that detect temperature changes only. To improve the accuracy of the temperature sensor measurement, each device is individually factory-calibrated by ST. The temperature sensor factory calibration data are stored by ST in the system memory area, accessible in read-only mode. | Calibration value name | Description | Memory address | | | | |------------------------|----------------------------------------------------------------------------|---------------------------|--|--|--| | TS_CAL1 | TS ADC raw data acquired at temperature of 30 °C, V <sub>DDA</sub> = 3.3 V | 0x1FFF F7B8 - 0x1FFF F7B9 | | | | | TS_CAL2 | TS ADC raw data acquired at temperature of 110 °C | 0x1FFF F7C2 - 0x1FFF F7C3 | | | | Table 5. Temperature sensor calibration values #### 3.17.2 Internal voltage reference (V<sub>REFINT</sub>) The internal voltage reference (V<sub>REFINT</sub>) provides a stable (bandgap) voltage output for the ADC. V<sub>REFINT</sub> is internally connected to the ADC\_IN17 input channel. The precise voltage Functional overview STM32F050xx of $V_{\mathsf{REFINT}}$ is individually measured for each part by ST during production test and stored in the system memory area. It is accessible in read-only mode. Table 6. Temperature sensor calibration values | Calibration value name | Description | Memory address | |------------------------|--------------------------------------------------------------------------|---------------------------| | VREFINT_CAL | Raw data acquired at<br>temperature of 30 °C<br>V <sub>DDA</sub> = 3.3 V | 0x1FFF F7BA - 0x1FFF F7BB | # 3.18 Serial wire debug port (SW-DP) An ARM SW-DP interface is provided to allow a serial wire debugging tool to be connected to the MCU. # 4 Pinouts and pin description Figure 3. LQFP48 48-pin package pinout Figure 4. UFQFPN32 32-pin package pinout Table 7. Legend/abbreviations used in the pinout table | Na | me | Abbreviation | Definition | | | | |------------------|----------------------|---------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------|--|--|--| | Pin n | name | Unless otherwise specified in brackets below the pin name, the pin function during and after reset is the same as the actual pin name | | | | | | | | S | Supply pin | | | | | Pin | type | I | Input only pin | | | | | | | I/O | Input / output pin | | | | | | | FT | 5 V tolerant I/O | | | | | | | FTf | 5 V tolerant I/O, FM+ capable | | | | | I/O str | uoturo | TTa | Ta 3.3 V tolerant I/O directly connected to ADC | | | | | 1/0 511 | ucture | TC | C Standard 3.3V I/O | | | | | | | В | Dedicated BOOT0 pin | | | | | | | RST | Bidirectional reset pin with embedded weak pull-up resistor | | | | | No | tes | Unless otherwis and after reset | e specified by a note, all I/Os are set as floating inputs during | | | | | | Alternate functions | Functions select | ted through GPIOx_AFR registers | | | | | Pin<br>functions | Additional functions | Functions direct | Functions directly selected/enabled through peripheral registers | | | | Table 8. Pin definitions | Pin nu | umber | | | re | | Pin functions | | |--------|----------|---------------------------------------|----------|---------------|--------|---------------------------------------------------------|-----------------------------------------| | LQFP48 | UFQFPN32 | Pin name<br>(function after<br>reset) | Pin type | I/O structure | Notes | Alternate functions | Additional functions | | 1 | | VBAT | S | | | Backup power | supply | | 2 | | PC13 | I/O | тс | (1)(2) | | RTC_TAMP1,<br>RTC_TS, RTC_OUT,<br>WKUP2 | | 3 | | PC14-OSC32_IN<br>(PC14) | I/O | TC | (1)(2) | | OSC32_IN | | 4 | | PC15-<br>OSC32_OUT<br>(PC15) | I/O | тс | (1)(2) | | OSC32_OUT | | 5 | 2 | PF0-OSC_IN<br>(PF0) | I/O | FT | | | OSC_IN | | 6 | 3 | PF1-OSC_OUT<br>(PF1) | I/O | FT | | | OSC_OUT | | 7 | 4 | NRST | I/O | RST | | Device reset input / internal reset output (active low) | | 47/ Doc ID 023079 Rev 1 Table 8. Pin definitions (continued) | Pin nu | ımber | in deminions (co | | | | Pin functions | | |--------|----------|---------------------------------------|----------|---------------|-------|---------------------------------------------------------------------------------|---------------------------------| | LQFP48 | UFQFPN32 | Pin name<br>(function after<br>reset) | Pin type | I/O structure | Notes | Alternate functions | Additional functions | | 8 | 0 | VSSA | S | | | Analog gro | und | | 9 | 5 | VDDA | S | | | Analog power | supply | | 10 | 6 | PA0 | I/O | ТТа | | TIM2_CH1_ETR | ADC_IN0,<br>RTC_TAMP2,<br>WKUP1 | | 11 | 7 | PA1 | I/O | TTa | | TIM2_CH2, EVENTOUT | ADC_IN1 | | 12 | 8 | PA2 | I/O | TTa | | TIM2_CH3 | ADC_IN2 | | 13 | 9 | PA3 | I/O | TTa | | TIM2_CH4 | ADC_IN3 | | 14 | 10 | PA4 | I/O | ТТа | | SPI1_NSS/I2S1_WS,<br>TIM14_CH1 | ADC_IN4 | | 15 | 11 | PA5 | I/O | TTa | | SPI1_SCK/I2S1_CK,<br>TIM2_CH_ETR | ADC_IN5 | | 16 | 12 | PA6 | I/O | TTa | | SPI1_MISO/I2S1_MCK,<br>TIM3_CH1, TIM1_BKIN,<br>TIM16_CH1, EVENTOUT | ADC_IN6 | | 17 | 13 | PA7 | I/O | TTa | | SPI1_MOSI/I2S1_SD,<br>TIM3_CH2, TIM14_CH1,<br>TIM1_CH1N, TIM17_CH1,<br>EVENTOUT | ADC_IN7 | | 18 | 14 | PB0 | I/O | TTa | | TIM3_CH3, TIM1_CH2N,<br>EVENTOUT | ADC_IN8 | | 19 | 15 | PB1 | I/O | TTa | | TIM3_CH4, TIM14_CH1,<br>TIM1_CH3N | ADC_IN9 | | 20 | 16 | PB2 | I/O | FT | | | | | 21 | | PB10 | I/O | FT | | TIM2_CH3 | | | 22 | | PB11 | I/O | FT | | TIM2_CH4, EVENTOUT | | | 23 | 0 | VSS | S | | | Digital grou | und | | 24 | 17 | VDD | S | | | Digital power | supply | | 25 | | PB12 | I/O | FT | | TIM1_BKIN, EVENTOUT | | | 26 | | PB13 | I/O | FT | | TIM1_CH1N, | | | 27 | | PB14 | I/O | FT | | TIM1_CH2N | | | 28 | | PB15 | I/O | FT | | TIM1_CH3N, | RTC_REFIN | | 29 | 18 | PA8 | I/O | FT | | USART1_CK, TIM1_CH1,<br>EVENTOUT, MCO | | | 30 | 19 | PA9 | I/O | FT | | USART1_TX, TIM1_CH2 | | Table 8. Pin definitions (continued) | Pin nu | umber | , | | ē | | Pin functions | | |--------|----------|---------------------------------------|----------|---------------|-------|----------------------------------------------------------|----------------------| | LQFP48 | UFQFPN32 | Pin name<br>(function after<br>reset) | Pin type | I/O structure | Notes | Alternate functions | Additional functions | | 31 | 20 | PA10 | I/O | FT | | USART1_RX, TIM1_CH3,<br>TIM17_BKIN | | | 32 | 21 | PA11 | I/O | FT | | USART1_CTS, TIM1_CH4,<br>EVENTOUT | | | 33 | 22 | PA12 | I/O | FT | | USART1_RTS, TIM1_ETR,<br>EVENTOUT | | | 34 | 23 | PA13<br>(SWDAT) | I/O | FT | (3) | IR_OUT, SWDAT | | | 35 | | PF6 | I/O | FT | | | | | 36 | | PF7 | I/O | FT | | | | | 37 | 24 | PA14<br>(SWCLK) | I/O | FT | (3) | SWCLK | | | 38 | 25 | PA15 | I/O | FT | | SPI1_NSS/I2S1_WS,<br>TIM2_CH_ETR, EVENTOUT | | | 39 | 26 | PB3 | I/O | FT | | SPI1_SCK/I2S1_CK,<br>TIM2_CH2, EVENTOUT | | | 40 | 27 | PB4 | I/O | FT | | SPI1_MISO/I2S1_MCK,<br>TIM3_CH1, EVENTOUT | | | 41 | 28 | PB5 | I/O | FT | | SPI1_MOSI/I2S1_SD,<br>I2C1_SMBA, TIM16_BKIN,<br>TIM3_CH2 | | | 42 | 29 | PB6 | I/O | FTf | | I2C1_SCL, USART1_TX,<br>TIM16_CH1N | | | 43 | 30 | PB7 | I/O | FTf | | I2C1_SDA, USART1_RX,<br>TIM17_CH1N | | | 44 | 31 | BOOT0 | I | В | | Boot memory se | election | | 45 | 32 | PB8 | I/O | FTf | | I2C1_SCL, TIM16_CH1 | | | 47 | 0 | VSS | S | | | Digital grou | ind | | 48 | 1 | VDD | S | | | Digital power supply | | PC13, PC14 and PC15 are supplied through the power switch. Since the switch only sinks a limited amount of current (3 mA), the use of GPIO PC13 to PC15 in output mode is limited: - The speed should not exceed 2 MHz with a maximum load of 30 pF - these GPIOs must not be used as a current sources (e.g. to drive an LED). Doc ID 023079 Rev 1 <sup>2.</sup> After the first backup domain power-up, PC13, PC14 and PC15 operate as GPIOs. Their function then depends on the content of the Backup registers which is not reset by the main reset. For details on how to manage these GPIOs, refer to the Battery backup domain and BKP register description sections in the STM32F05xx reference manual. <sup>3.</sup> After reset, these pins are configured as SWDAT and SWCLK alternate functions, and the internal pull-up on SWDAT pin and internal pull-down on SWCLK pin are activated. | Table 9. | Alternate funct | tions selected t | hrough GPIOA | _AFR registers f | or port A | |----------|-----------------|------------------|--------------|------------------|-----------| | | | | | | | | Pin name | AF0 | AF1 | AF2 | AF3 | AF4 | AF5 | AF6 | AF7 | |----------|------------------------|------------|------------------|----------|-----------|-----------|----------|-----| | PA0 | | | TIM2_CH1_<br>ETR | | | | | | | PA1 | EVENTOUT | | TIM2_CH2 | | | | | | | PA2 | | | TIM2_CH3 | | | | | | | PA3 | | | TIM2_CH4 | | | | | | | PA4 | SPI1_NSS/<br>I2S1_WS | | | | TIM14_CH1 | | | | | PA5 | SPI1_SCK/<br>I2S1_CK | CEC | TIM2_CH1_<br>ETR | | | | | | | PA6 | SPI1_MISO/<br>I2S1_MCK | TIM3_CH1 | TIM1_BKIN | | | TIM16_CH1 | EVENTOUT | | | PA7 | SPI1_MOSI/<br>I2S1_SD | TIM3_CH2 | TIM1_CH1N | | TIM14_CH1 | TIM17_CH1 | EVENTOUT | | | PA8 | MCO | USART1_CK | TIM1_CH1 | EVENTOUT | | | | | | PA9 | | USART1_TX | TIM1_CH2 | | | | | | | PA10 | TIM17_BKIN | USART1_RX | TIM1_CH3 | | | | | | | PA11 | EVENTOUT | USART1_CTS | TIM1_CH4 | | | | | | | PA12 | EVENTOUT | USART1_RTS | TIM1_ETR | | | | | | | PA13 | SWDAT | IR_OUT | | | | | | | | PA14 | SWCLK | | | | | | | | | PA15 | SPI1_NSS/<br>I2S1_WS | | TIM2_CH1_<br>ETR | EVENTOUT | | | | | Table 10. Alternate functions selected through GPIOB\_AFR registers for port B | Pin name | AF0 | AF1 | AF2 | AF3 | |----------|--------------------|----------|------------|----------| | PB0 | EVENTOUT | TIM3_CH3 | TIM1_CH2N | | | PB1 | TIM14_CH1 | TIM3_CH4 | TIM1_CH3N | | | PB2 | | | | | | PB3 | SPI1_SCK/I2S1_CK | EVENTOUT | TIM2_CH2 | | | PB4 | SPI1_MISO/I2S1_MCK | TIM3_CH1 | EVENTOUT | | | PB5 | SPI1_MOSI/I2S1_SD | TIM3_CH2 | TIM16_BKIN | | | PB6 | USART1_TX | I2C1_SCL | TIM16_CH1N | | | PB7 | USART1_RX | I2C1_SDA | TIM17_CH1N | | | PB8 | | I2C1_SCL | TIM16_CH1 | | | PB9 | IR_OUT | I2C1_SDA | TIM17_CH1 | EVENTOUT | | PB10 | | | TIM2_CH3 | | | PB11 | EVENTOUT | | TIM2_CH4 | | | PB12 | | EVENTOUT | TIM1_BKIN | | | PB13 | | | TIM1_CH1N | | | PB14 | | | TIM1_CH2N | | | PB15 | | | TIM1_CH3N | | Memory mapping STM32F050xx # 5 Memory mapping 28/86 Doc ID 023079 Rev 1 MS19840V1 STM32F050xx Memory mapping Table 11. STM32F050x peripheral register boundary addresses | Bus | Boundary address | Size | Peripheral | |------|---------------------------|---------|-----------------| | | 0x4800 1800 - 0x5FFF FFFF | ~384 MB | Reserved | | | 0x4800 1400 - 0x4800 17FF | 1KB | GPIOF | | | 0x4800 1000 - 0x4800 13FF | 1KB | Reserved | | AHB2 | 0x4800 0C00 - 0x4800 0FFF | 1KB | Reserved | | And2 | 0x4800 0800 - 0x4800 0BFF | 1KB | GPIOC | | | 0x4800 0400 - 0x4800 07FF | 1KB | GPIOB | | | 0x4800 0000 - 0x4800 03FF | 1KB | GPIOA | | | 0x4002 4400 - 0x47FF FFFF | ~128 MB | Reserved | | | 0x4002 4000 - 0x4002 43FF | 1KB | Reserved | | | 0x4002 3400 - 0x4002 3FFF | зкв | Reserved | | | 0x4002 3000 - 0x4002 33FF | 1KB | CRC | | | 0x4002 2400 - 0x4002 2FFF | зкв | Reserved | | AHB1 | 0x4002 2000 - 0x4002 23FF | 1KB | FLASH Interface | | | 0x4002 1400 - 0x4002 1FFF | ЗКВ | Reserved | | | 0x4002 1000 - 0x4002 13FF | 1KB | RCC | | | 0x4002 0400 - 0x4002 0FFF | ЗКВ | Reserved | | | 0x4002 0000 - 0x4002 03FF | 1KB | DMA | | | 0x4001 8000 - 0x4001 FFFF | 32KB | Reserved | | | 0x4001 5C00 - 0x4001 7FFF | 9KB | Reserved | | | 0x4001 5800 - 0x4001 5BFF | 1KB | DBGMCU | | | 0x4001 4C00 - 0x4001 57FF | зкв | Reserved | | | 0x4001 4800 - 0x4001 4BFF | 1KB | TIM17 | | | 0x4001 4400 - 0x4001 47FF | 1KB | TIM16 | | | 0x4001 4000 - 0x4001 43FF | 1KB | Reserved | | | 0x4001 3C00 - 0x4001 3FFF | 1KB | Reserved | | APB | 0x4001 3800 - 0x4001 3BFF | 1KB | USART1 | | AFB | 0x4001 3400 - 0x4001 37FF | 1KB | Reserved | | | 0x4001 3000 - 0x4001 33FF | 1KB | SPI1/I2S1 | | | 0x4001 2C00 - 0x4001 2FFF | 1KB | TIM1 | | | 0x4001 2800 - 0x4001 2BFF | 1KB | Reserved | | | 0x4001 2400 - 0x4001 27FF | 1KB | ADC | | | 0x4001 0800 - 0x4001 23FF | 7KB | Reserved | | | 0x4001 0400 - 0x4001 07FF | 1KB | EXTI | | | 0x4001 0000 - 0x4001 03FF | 1KB | SYSCFG | | | 0x4000 8000 - 0x4000 FFFF | 32KB | Reserved | 577 Doc ID 023079 Rev 1 Memory mapping STM32F050xx Table 11. STM32F050x peripheral register boundary addresses (continued) | Bus | Boundary address | Size | Peripheral | |-----|---------------------------|------|------------| | | 0x4000 7C00 - 0x4000 7FFF | 1KB | Reserved | | | 0x4000 7800 - 0x4000 7BFF | 1KB | Reserved | | | 0x4000 7400 - 0x4000 77FF | 1KB | Reserved | | | 0x4000 7000 - 0x4000 73FF | 1KB | PWR | | | 0x4000 5C00 - 0x4000 6FFF | 5KB | Reserved | | | 0x4000 5800 - 0x4000 5BFF | 1KB | Reserved | | | 0x4000 5400 - 0x4000 57FF | 1KB | I2C1 | | | 0x4000 4800 - 0x4000 53FF | 3 KB | Reserved | | | 0x4000 4400 - 0x4000 47FF | 1KB | Reserved | | | 0x4000 3C00 - 0x4000 43FF | 2KB | Reserved | | APB | 0x4000 3800 - 0x4000 3BFF | 1KB | Reserved | | AFB | 0x4000 3400 - 0x4000 37FF | 1KB | Reserved | | | 0x4000 3000 - 0x4000 33FF | 1KB | IWDG | | | 0x4000 2C00 - 0x4000 2FFF | 1KB | WWDG | | | 0x4000 2800 - 0x4000 2BFF | 1KB | RTC | | | 0x4000 2400 - 0x4000 27FF | 1KB | Reserved | | | 0x4000 2000 - 0x4000 23FF | 1KB | TIM14 | | | 0x4000 1400 - 0x4000 1FFF | 3КВ | Reserved | | | 0x4000 1000 - 0x4000 13FF | 1KB | Reserved | | | 0x4000 0800 - 0x4000 0FFF | 2KB | Reserved | | | 0x4000 0400 - 0x4000 07FF | 1KB | TIM3 | | | 0x4000 0000 - 0x4000 03FF | 1KB | TIM2 | ## 6 Electrical characteristics #### 6.1 Parameter conditions Unless otherwise specified, all voltages are referenced to V<sub>SS</sub>. #### 6.1.1 Minimum and maximum values Unless otherwise specified, the minimum and maximum values are guaranteed in the worst conditions of ambient temperature, supply voltage and frequencies by tests in production on 100% of the devices with an ambient temperature at $T_A = 25$ °C and $T_A = T_A$ max (given by the selected temperature range). Data based on characterization results, design simulation and/or technology characteristics are indicated in the table footnotes and are not tested in production. Based on characterization, the minimum and maximum values refer to sample tests and represent the mean value plus or minus three times the standard deviation (mean $\pm 3\Sigma$ ). #### 6.1.2 Typical values Unless otherwise specified, typical data are based on $T_A = 25$ °C, $V_{DD} = V_{DDA} = 3.3$ V. They are given only as design guidelines and are not tested. Typical ADC accuracy values are determined by characterization of a batch of samples from a standard diffusion lot over the full temperature range, where 95% of the devices have an error less than or equal to the value indicated (mean $\pm 2\Sigma$ ). ## 6.1.3 Typical curves Unless otherwise specified, all typical curves are given only as design guidelines and are not tested. #### 6.1.4 Loading capacitor The loading conditions used for pin parameter measurement are shown in Figure 6. #### 6.1.5 Pin input voltage The input voltage measurement on a pin of the device is described in Figure 7. Doc ID 023079 Rev 1 31/86 Electrical characteristics STM32F050xx ### 6.1.6 Power supply scheme Figure 8. Power supply scheme Caution: Each power supply pair ( $V_{DD}/V_{SS}$ , $V_{DDA}/V_{SSA}$ etc..) must be decoupled with filtering ceramic capacitors as shown above. These capacitors must be placed as close as possible to, or below, the appropriate pins on the underside of the PCB to ensure the good functionality of the device. ### 6.1.7 Current consumption measurement Figure 9. Current consumption measurement scheme # 6.2 Absolute maximum ratings Stresses above the absolute maximum ratings listed in *Table 12: Voltage characteristics*, *Table 13: Current characteristics*, and *Table 14: Thermal characteristics* may cause permanent damage to the device. These are stress ratings only and functional operation of the device at these conditions is not implied. Exposure to maximum rating conditions for extended periods may affect device reliability. Table 12. Voltage characteristics<sup>(1)</sup> | Symbol | Ratings | Min | Max | Unit | | |---------------------------------------|-------------------------------------------------------------------|------------------------------------------------------------|-----------------------|------|--| | V <sub>DD</sub> -V <sub>SS</sub> | External main supply voltage (including $V_{DDA}$ and $V_{DD}$ ) | -0.3 | 4.0 | | | | V <sub>DD</sub> -V <sub>DDA</sub> | Allowed voltage difference for V <sub>DD</sub> > V <sub>DDA</sub> | | 0.4 | V | | | | Input voltage on FT and FTf pins | V <sub>SS</sub> – 0.3 | V <sub>DD</sub> + 4.0 | | | | V <sub>IN</sub> <sup>(2)</sup> | Input voltage on TTa pins | V <sub>SS</sub> – 0.3 | 4.0 | | | | | Input voltage on any other pin | V <sub>SS</sub> – 0.3 | 4.0 | | | | I∆V <sub>DDx</sub> I | Variations between different V <sub>DD</sub> power pins | | 50 | mV | | | IV <sub>SSX</sub> – V <sub>SS</sub> I | Variations between all the different ground pins | | 50 | IIIV | | | V <sub>ESD(HBM)</sub> | Electrostatic discharge voltage (human body model) | see Section 6.3.11: Electrical sensitivity characteristics | | | | All main power (V<sub>DD</sub>, V<sub>DDA</sub>) and ground (V<sub>SS</sub>, V<sub>SSA</sub>) pins must always be connected to the external power supply, in the permitted range. <sup>2.</sup> V<sub>IN</sub> maximum must always be respected. Refer to *Table 13: Current characteristics* for the maximum allowed injected current values. Electrical characteristics STM32F050xx Table 13. Current characteristics | Symbol | Ratings | Max. | Unit | |--------------------------------------|------------------------------------------------------------------------------------------|-------------------|------| | I <sub>VDD</sub> | Total current into V <sub>DD</sub> power lines (source) <sup>(1)</sup> | TBD | | | I <sub>VSS</sub> | I <sub>VSS</sub> Total current out of V <sub>SS</sub> ground lines (sink) <sup>(1)</sup> | | | | 1 | Output current sunk by any I/O and control pin | 25 | | | IO | Output current source by any I/Os and control pin | - 25 | mA | | (2) | Injected current on FT and FTf pins | -5 <sup>(3)</sup> | | | I <sub>INJ(PIN)</sub> <sup>(2)</sup> | Injected current on any other pin | ± 5 | | | ΣΙ <sub>ΙΝJ(PIN)</sub> | Total injected current (sum of all I/O and control pins) <sup>(4)</sup> | ± 25 | | All main power (V<sub>DD</sub>, V<sub>DDA</sub>) and ground (V<sub>SS</sub>, V<sub>SSA</sub>) pins must always be connected to the external power supply, in the permitted range. Table 14. Thermal characteristics | Symbol | Ratings | Value | Unit | |------------------|------------------------------|-------------|------| | T <sub>STG</sub> | Storage temperature range | -65 to +150 | °C | | T <sub>J</sub> | Maximum junction temperature | 150 | °C | A positive injection is induced by V<sub>IN</sub>>V<sub>DD</sub> while a negative injection is induced by V<sub>IN</sub><V<sub>SS</sub>. I<sub>INJ(PIN)</sub> must never be exceeded. Refer also to *Table 12: Voltage characteristics* for the maximum allowed input voltage values. Negative injection disturbs the analog performance of the device. See note 2 below *Table 58 on page 75*. <sup>3.</sup> Positive injection is not possible on these I/Os and does not occur for input voltages lower than the specified maximum value. When several inputs are submitted to a current injection, the maximum ΣI<sub>INJ(PIN)</sub> is the absolute sum of the positive and negative injected currents (instantaneous values). ## 6.3 Operating conditions ## 6.3.1 General operating conditions Table 15. General operating conditions | Symbol | Parameter | Conditions | Min | Max | Unit | | |---------------------------------|----------------------------------------------------------------------------------------|--------------------------------------|------|-----|------|--| | f <sub>HCLK</sub> | Internal AHB clock frequency | | 0 | 48 | MHz | | | f <sub>PCLK</sub> | Internal APB clock frequency | | 0 | 48 | | | | V <sub>DD</sub> | Standard operating voltage | | 2 | 3.6 | V | | | V <sub>DDA</sub> <sup>(1)</sup> | Analog operating voltage (ADC not used) | Must have a potential equal | 2 | 3.6 | V | | | | Analog operating voltage (ADC used) | to or higher than V <sub>DD</sub> | 2.4 | 3.6 | | | | V <sub>BAT</sub> | Backup operating voltage | | 1.65 | 3.6 | V | | | _ | Power dissipation at $T_A = 85$ °C for suffix 6 or $T_A = 105$ °C for suffix $7^{(2)}$ | LQFP48 | | 364 | | | | P <sub>D</sub> | | UFQFPN32 | | 526 | mW | | | TA | Ambient temperature for 6 suffix version | Maximum power dissipation | -40 | 85 | °C | | | | | Low power dissipation <sup>(3)</sup> | -40 | 105 | ı | | | | Ambient temperature for 7 suffix version | Maximum power dissipation | -40 | 105 | °C | | | | | Low power dissipation <sup>(3)</sup> | -40 | 125 | | | | TJ | Junction temperature range | 6 suffix version | -40 | 105 | °C | | | | | 7 suffix version | -40 | 125 | | | <sup>1.</sup> When the ADC is used, refer to Table 56: ADC characteristics. ### 6.3.2 Operating conditions at power-up / power-down The parameters given in *Table 16* are derived from tests performed under the ambient temperature condition summarized in *Table 15*. Table 16. Operating conditions at power-up / power-down | Symbol | Parameter | Conditions | Min | Max | Unit | | |-------------------|---------------------------------|------------|-----|----------|-------|--| | t <sub>VDD</sub> | V <sub>DD</sub> rise time rate | | 0 | $\infty$ | | | | | V <sub>DD</sub> fall time rate | | 20 | $\infty$ | μs/V | | | t <sub>VDDA</sub> | V <sub>DDA</sub> rise time rate | | 0 | $\infty$ | μ5/ ν | | | | V <sub>DDA</sub> fall time rate | | 20 | $\infty$ | | | If T<sub>A</sub> is lower, higher P<sub>D</sub> values are allowed as long as T<sub>J</sub> does not exceed T<sub>Jmax</sub> (see Table 14: Thermal characteristics). In low power dissipation state, T<sub>A</sub> can be extended to this range as long as T<sub>J</sub> does not exceed T<sub>Jmax</sub> (see Table 14: Thermal characteristics). Electrical characteristics STM32F050xx ### 6.3.3 Embedded reset and power control block characteristics The parameters given in *Table 17* are derived from tests performed under ambient temperature and $V_{DD}$ supply voltage conditions summarized in *Table 15*. Table 17. Embedded reset and power control block characteristics | Symbol | Parameter | Conditions | Min | Тур | Max | Unit | |-------------------------------------|-------------------------------------|--------------|--------------------|------|------|------| | V <sub>POR/PDR</sub> <sup>(1)</sup> | Power on/power down reset threshold | Falling edge | 1.8 <sup>(2)</sup> | 1.88 | 1.96 | V | | | | Rising edge | 1.84 | 1.92 | 2.0 | V | | V <sub>PDRhyst</sub> <sup>(1)</sup> | PDR hysteresis | | | 40 | | mV | | t <sub>RSTTEMPO</sub> (3) | Reset temporization | | 1.5 | 2.5 | 4.5 | ms | The PDR detector monitors V<sub>DD</sub> and also V<sub>DDA</sub> (if kept enabled in the option bytes). The POR detector monitors only V<sub>DD</sub>. Table 18. Programmable voltage detector characteristics | Symbol | Parameter | Conditions | Min <sup>(1)</sup> | Тур | Max <sup>(1)</sup> | Unit | |-------------------------------------|-------------------------|--------------|--------------------|------|-------------------------------------------------------------------------------------------------------------------|------| | V | PVD threshold 0 | Rising edge | 2.1 | 2.18 | 2.26 | V | | V <sub>PVD0</sub> | PVD threshold 0 | Falling edge | 2 | 2.08 | | V | | V | PVD threshold 1 | Rising edge | 2.19 | 2.28 | 2.37 | V | | V <sub>PVD1</sub> | I VD tilleshold i | Falling edge | 2.09 | 2.18 | 2.18 | ٧ | | V | PVD threshold 2 | Rising edge | 2.28 | 2.38 | 2.48 | V | | V <sub>PVD2</sub> | F VD tilleshold 2 | Falling edge | 2.18 | 2.28 | 2.26 2.16 2.37 2.27 2.48 2.38 2.58 2.48 2.69 2.59 2.79 2.69 2.9 2.8 3 2.9 | ٧ | | V | PVD threshold 3 | Rising edge | 2.38 | 2.48 | 2.58 | V | | V <sub>PVD3</sub> | | Falling edge | 2.28 | 2.38 | 2.48 | V | | V | PVD threshold 4 | Rising edge | 2.47 | 2.58 | 2.69 | V | | V <sub>PVD4</sub> | PVD threshold 4 | Falling edge | 2.37 | 2.48 | 18 | V | | V | PVD threshold 5 | Rising edge | 2.57 | 2.68 | 2.79 | V | | V <sub>PVD5</sub> | F VD tilleshold 5 | Falling edge | 2.47 | 2.58 | 2.26<br>2.16<br>2.37<br>2.27<br>2.48<br>2.38<br>2.58<br>2.48<br>2.69<br>2.59<br>2.79<br>2.69<br>2.9<br>2.9<br>2.9 | V | | V | PVD threshold 6 | Rising edge | 2.66 | 2.78 | 2.9 | V | | V <sub>PVD6</sub> | PVD trieshold 6 | Falling edge | 2.56 | 2.68 | 2.48 2.59 2.68 2.79 2.58 2.69 2.78 2.9 2.68 2.8 2.88 3 | V | | V | PVD threshold 7 | Rising edge | 2.76 | 2.88 | 3 | V | | V <sub>PVD7</sub> | | Falling edge | 2.66 | 2.78 | 2.9 | V | | V <sub>PVDhyst</sub> <sup>(2)</sup> | PVD hysteresis | | | 100 | | mV | | I <sub>DD(PVD)</sub> | PVD current consumption | | | 0.15 | 0.26 | μΑ | <sup>1.</sup> Data based on characterization results only, not tested in production. <sup>2.</sup> The product behavior is guaranteed by design down to the minimum $\rm V_{POR/PDR}$ value. <sup>3.</sup> Guaranteed by design, not tested in production. <sup>2.</sup> Guaranteed by design, not tested in production. # 6.3.4 Embedded reference voltage The parameters given in *Table 19* are derived from tests performed under ambient temperature and $V_{DD}$ supply voltage conditions summarized in *Table 15*. Table 19. Embedded internal reference voltage | Symbol | Parameter | Conditions | Min | Тур | Max | Unit | |---------------------------------------|---------------------------------------------------------------|-----------------------------------|------|-----|---------------------|--------| | V | Internal reference voltage | -40 °C < T <sub>A</sub> < +105 °C | 1.16 | 1.2 | 1.25 | V | | V <sub>REFINT</sub> | internal reference voltage | -40 °C < T <sub>A</sub> < +85 °C | 1.16 | 1.2 | 1.24 <sup>(1)</sup> | V | | T <sub>S_vrefint</sub> <sup>(2)</sup> | ADC sampling time when reading the internal reference voltage | | | 5.1 | 17.1 <sup>(3)</sup> | μs | | V <sub>RERINT</sub> | Internal reference voltage spread over the temperature range | V <sub>DD</sub> = 3 V ±10 mV | | | 10 <sup>(3)</sup> | mV | | T <sub>Coeff</sub> | Temperature coefficient | | | | 100 <sup>(3)</sup> | ppm/°C | <sup>1.</sup> Data based on characterization results, not tested in production. # 6.3.5 Supply current characteristics The current consumption is a function of several parameters and factors such as the operating voltage, ambient temperature, I/O pin loading, device software configuration, operating frequencies, I/O pin switching rate, program location in memory and executed binary code. The current consumption is measured as described in *Figure 9: Current consumption measurement scheme*. All Run-mode current consumption measurements given in this section are performed with a reduced code that gives a consumption equivalent to CoreMark code. #### Typical and maximum current consumption The MCU is placed under the following conditions: - All I/O pins are in input mode with a static value at V<sub>DD</sub> or V<sub>SS</sub> (no load) - All peripherals are disabled except when explicitly mentioned - The Flash memory access time is adjusted to the f<sub>HCLK</sub> frequency (0 wait state from 0 to 24 MHz and 1 wait state above 24 MHz) - Prefetch is ON when the peripherals are enabled, otherwise it is OFF (to enable prefetch the PRFTBE bit in the FLASH\_ACR register must be set before clock setting and bus prescaling) - When the peripherals are enabled f<sub>PCLK</sub> = f<sub>HCLK</sub> The parameters given in *Table 20* to *Table 24* are derived from tests performed under ambient temperature and supply voltage conditions summarized in *Table 15*. <sup>2.</sup> Shortest sampling time can be determined in the application by multiple iterations. <sup>3.</sup> Guaranteed by design, not tested in production. Table 20. Typical and maximum current consumption from $V_{DD}$ supply at $V_{DD} = 3.6 \text{ V}$ | Table 20 | . Typicai | All peripherals enabled All peripherals disabled | | | | | | | | | | | | | | | | | | | | | |-----------------|-------------------------------------|---------------------------------------------------|-------------------|------|---------------------|---------|---------------------|------|---------------------|---------|---------------------|-----------------------|-------|-----|-----|-----|-----|-----|-----|-----|-----|--| | Symbol | Parameter | Conditions | f <sub>HCLK</sub> | | | lax @ T | | | | lax @ T | | Unit | | | | | | | | | | | | Oymboi | i urumotor | Conditions | HCLK | Тур | 25 °C | 85 °C | 105 °C | Тур | 25 °C | 85 °C | 105 °C | | | | | | | | | | | | | | | | 40.141 | -00 | | | | 44.0 | | | | | | | | | | | | | | | | | | HSE | 48 MHz | 22 | 22.8 | 22.8 | 23.8 | 11.8 | 12.7 | 12.7 | 13.3 | - | | | | | | | | | | | | | | bypass,<br>PLL on | 32 MHz | 15 | 15.5 | 15.5 | 16.0 | 7.6 | 8.7 | 8.7 | 9.0 | - | | | | | | | | | | | | | Supply | LICE | 24 MHz | 12.2 | 13.2 | 13.2 | 13.6 | 7.2 | 7.9 | 7.9 | 8.1 | | | | | | | | | | | | | | current in | HSE<br>bypass, | 8 MHz | 4.4 | 5.2 | 5.2 | 5.4 | 2.7 | 2.9 | 2.9 | 3.0 | | | | | | | | | | | | | | Run mode,<br>code | PLL off | 1 MHz | 1 | 1.3 | 1.3 | 1.4 | 0.7 | 0.9 | 0.9 | 0.9 | | | | | | | | | | | | | | executing | LICI alaak | 48 MHz | 22 | 22.8 | 22.8 | 23.8 | 11.8 | 12.7 | 12.7 | 13.3 | | | | | | | | | | | | | | from Flash | HSI clock,<br>PLL on | 32 MHz | 15 | 15.5 | 15.5 | 16.0 | 7.6 | 8.7 | 8.7 | 9.0 | | | | | | | | | | | | | | | | 24 MHz | 12.2 | 13.2 | 13.2 | 13.6 | 7.2 | 7.9 | 7.9 | 8.1 | | | | | | | | | | | | | | | HSI clock,<br>PLL off | 8 MHz | 4.4 | 5.2 | 5.2 | 5.4 | 2.7 | 2.9 | 2.9 | 3.0 | | | | | | | | | | | | | | | HSE | 48 MHz | 22.2 | 23.2 <sup>(2)</sup> | 23.2 | 24.4 <sup>(2)</sup> | 12.0 | 12.7 <sup>(2)</sup> | 12.7 | 13.3 <sup>(2)</sup> | | | | | | | | | | | | | | bypass, | 32 MHz | 15.4 | 16.3 | 16.3 | 16.8 | 7.8 | 8.7 | 8.7 | 9.0 | | | | | | | | | | | | | | | | PLL on | 24 MHz | 11.2 | 12.2 | 12.2 | 12.8 | 6.2 | 7.9 | 7.9 | 8.1 | | | | | | | | | | | | | | Supply current in | HSE<br>bypass,<br>PLL off | 8 MHz | 4.0 | 4.5 | 4.5 | 4.7 | 1.9 | 2.9 | 2.9 | 3.0 | | | | | | | | | | | | | I <sub>DD</sub> | Run mode, | | 1 MHz | 0.6 | 0.8 | 0.8 | 0.9 | 0.3 | 0.6 | 0.6 | 0.7 | mA | | | | | | | | | | | | | executing | | 48 MHz | 22.2 | 23.2 | 23.2 | 24.4 | 12.0 | 12.7 | 12.7 | 13.3 | | | | | | | | | | | | | | from RAM | HSI clock,<br>PLL on | 32 MHz | 15.4 | 16.3 | 16.3 | 16.8 | 7.8 | 8.7 | 8.7 | 9.0 | | | | | | | | | | | | | | | | 24 MHz | 11.2 | 12.2 | 12.2 | 12.8 | 6.2 | 7.9 | 7.9 | 8.1 | | | | | | | | | | | | | | - | | | | | | | _ | - | - | - | HSI clock,<br>PLL off | 8 MHz | 4.0 | 4.5 | 4.5 | 4.7 | 1.9 | 2.9 | 2.9 | 3.0 | | | | | HSE | 48 MHz | 14 | 15.3 <sup>(2)</sup> | 15.3 | 16.0 <sup>(2)</sup> | 2.8 | 3.0 <sup>(2)</sup> | 3.0 | 3.2 <sup>(2)</sup> | | | | | | | | | | | | | | | bypass, | 32 MHz | 9.5 | 10.2 | 10.2 | 10.7 | 2.0 | 2.1 | 2.1 | 2.3 | | | | | | | | | | | | | | Supply | PLL on | 24 MHz | 7.3 | 7.8 | 7.8 | 8.3 | 1.5 | 1.7 | 1.7 | 1.9 | | | | | | | | | | | | | | current in | HSE | 8 MHz | 2.6 | 2.9 | 2.9 | 3.0 | 0.6 | 0.8 | 0.8 | 0.8 | | | | | | | | | | | | | | Sleep<br>mode,<br>code<br>executing | bypass,<br>PLL off | 1 MHz | 0.4 | 0.6 | 0.6 | 0.6 | 0.2 | 0.4 | 0.4 | 0.4 | | | | | | | | | | | | | | | 1101 11 1 | 48 MHz | 14 | 15.3 | 15.3 | 16.0 | 3.8 | 4.0 | 4.1 | 4.2 | | | | | | | | | | | | | | from Flash<br>or RAM | HSI clock,<br>PLL on | 32 MHz | 9.5 | 10.2 | 10.2 | 10.7 | 2.6 | 2.7 | 2.8 | 2.8 | | | | | | | | | | | | | | or RAM | | 24 MHz | 7.3 | 7.8 | 7.8 | 8.3 | 2.0 | 2.1 | 2.1 | 2.1 | | | | | | | | | | | | | | | HSI clock,<br>PLL off | 8 MHz | 2.6 | 2.9 | 2.9 | 3.0 | 0.6 | 0.8 | 0.8 | 0.8 | | | | | | | | | | | | <sup>1.</sup> Data based on characterization results, not tested in production unless otherwise specified. Downloaded from Elcodis.com electronic components distributor 38/86 Doc ID 023079 Rev 1 <sup>2.</sup> Data based on characterization results and tested in production with code executing from RAM. Table 21. Typical and maximum current consumption from the V<sub>DDA</sub> supply | Table 21 | | and maxim | | | | = 2.4 V | | V <sub>DDA</sub> = 3.6 V | | | | | | |------------------|----------------------|-----------------------|-------------------|-----|-----|---------------------|-------|--------------------------|-----|---------------------|-------|--------|--| | Symbol | Parameter | Conditions (1) | f <sub>HCLK</sub> | Тур | М | ax @ T <sub>A</sub> | (2) | Tvo | М | ax @ T <sub>A</sub> | (2) | Unit | | | | | | | | тур | 25 °C | 85 °C | 105 °C | Тур | 25 °C | 85 °C | 105 °C | | | | | HSE | 48 MHz | 150 | 170 | 178 | 182 | 164 | 183 | 195 | 198 | | | | | Supply current in | bypass, | 32 MHz | 104 | 121 | 126 | 128 | 113 | 129 | 135 | 138 | | | | | | PLL on | 24 MHz | 82 | 96 | 100 | 103 | 88 | 102 | 106 | 108 | | | | | | urrent in HSE | 8 MHz | 2.0 | 2.7 | 3.1 | 3.3 | 3.5 | 3.8 | 4.1 | 4.4 | | | | | Run mode,<br>code | | 1 MHz | 2.0 | 2.7 | 3.1 | 3.3 | 3.5 | 3.8 | 4.1 | 4.4 | | | | | executing from Flash | HSI clock,<br>PLL on | 48 MHz | 220 | 240 | 248 | 252 | 244 | 263 | 275 | 278 | | | | | or RAM | | 32 MHz | 174 | 191 | 196 | 198 | 193 | 209 | 215 | 218 | | | | | | | 24 MHz | 152 | 167 | 173 | 174 | 168 | 183 | 190 | 192 | | | | | | HSI clock,<br>PLL off | 8 MHz | 72 | 79 | 82 | 83 | 83.5 | 91 | 94 | 95 | | | | I <sub>DDA</sub> | | HSE | 48 MHz | 150 | 170 | 178 | 182 | 164 | 183 | 195 | 198 | μA | | | | | bypass, | 32 MHz | 104 | 121 | 126 | 128 | 113 | 129 | 135 | 138 | | | | | Supply | PLL on | 24 MHz | 82 | 96 | 100 | 103 | 88 | 102 | 106 | 108 | | | | | current in | HSE | 8 MHz | 2.0 | 2.7 | 3.1 | 3.3 | 3.5 | 3.8 | 4.1 | 4.4 | | | | | Sleep<br>mode, | bypass,<br>PLL off | 1 MHz | 2.0 | 2.7 | 3.1 | 3.3 | 3.5 | 3.8 | 4.1 | 4.4 | | | | | code<br>executing | | 48 MHz | 220 | 240 | 248 | 252 | 244 | 263 | 275 | 278 | | | | from Flash | HSI clock,<br>PLL on | 32 MHz | 174 | 191 | 196 | 198 | 193 | 209 | 215 | 218 | | | | | | or RAM | 1 1 1/ (14) | 24 MHz | 152 | 167 | 173 | 174 | 168 | 183 | 190 | 192 | | | | | | HSI clock,<br>PLL off | 8 MHz | 72 | 79 | 82 | 83 | 83.5 | 91 | 94 | 95 | | | Current consumption from the V<sub>DDA</sub> supply is independent of whether the peripherals are on or off. Furthermore when the PLL is off, I<sub>DDA</sub> is independent from the frequency. <sup>2.</sup> Data based on characterization results, not tested in production. Table 22. Typical and maximum $V_{\mbox{\scriptsize DD}}$ consumption in Stop and Standby modes | | | Conditions | | Typ $@V_{DD}(V_{DD} = V_{DDA})$ | | | | | | Max <sup>(1)</sup> | | | |------------|-----------|--------------------------------------------------------|-------|---------------------------------|-------|-------|-------|-------|------------------------|---------------------------|----------------------------|------| | Symbol | Parameter | | 2.0 V | 2.4 V | 2.7 V | 3.0 V | 3.3 V | 3.6 V | T <sub>A</sub> = 25 °C | T <sub>A</sub> =<br>85 °C | T <sub>A</sub> =<br>105 °C | Unit | | | Supply | Regulator in run mode, all oscillators OFF | 15 | 15.1 | 15.25 | 15.45 | 15.7 | 16 | 22 <sup>(2)</sup> | 48 | 64 <sup>(2)</sup> | | | current in | | Regulator in low-power<br>mode, all oscillators<br>OFF | 3.15 | 3.25 | 3.35 | 3.45 | 3.7 | 4 | 7 <sup>(2)</sup> | 32 | 45 <sup>(2)</sup> | μΑ | | | | LSI ON and IWDG ON | 0.8 | 0.95 | 1.05 | 1.2 | 1.35 | 1.5 | | | | | | St | Stariuby | LSI OFF and IWDG<br>OFF | 0.65 | 0.75 | 0.85 | 0.95 | 1.1 | 1.3 | 2 <sup>(2)</sup> | 2.5 | 3 <sup>(2)</sup> | | <sup>1.</sup> Data based on characterization results, not tested in production unless otherwise specified. <sup>2.</sup> Data based on characterization results and tested in production. Table 23. Typical and maximum $V_{\text{DDA}}$ consumption in Stop and Standby modes | | | | | | Тур @ | V <sub>DD</sub> ( | V <sub>DD</sub> = | V <sub>DDA</sub> ) | | | Max <sup>(1)</sup> | | | | | |------------------|-------------------------------|------------------|--------------------------------------------------|-----------|-------------------------|-------------------|-------------------|--------------------|-------|------------------------|--------------------|----------------------------|------|-----|----| | Symbol | Parameter | | Conditions | | 2.4 V | 2.7 V | 3.0 V | 3.3 V | 3.6 V | T <sub>A</sub> = 25 °C | | T <sub>A</sub> =<br>105 °C | Unit | | | | | Supply current in Stop mode | N | Regulator in run mode, all oscillators OFF | 1.85 | 2 | 2.15 | 2.3 | 2.45 | 2.6 | 3.5 | 3.5 | 4.5 | | | | | | | υg | Regulator in low-power mode, all oscillators OFF | 1.85 | 2 | 2.15 | 2.3 | 2.45 | 2.6 | 3.5 | 3.5 | 4.5 | | | | | | Supply | | LSI ON and IWDG ON | 2.25 | 2.5 | 2.65 | 2.85 | 3.05 | 3.3 | | | | | | | | | current in<br>Standby<br>mode | Clariday | Standby | Standby > | LSI OFF and IWDG<br>OFF | 1.75 | 1.9 | 2 | 2.15 | 2.3 | 2.5 | 3.5 | 3.5 | 4.5 | μΑ | | I <sub>DDA</sub> | Supply | OFF | Regulator in run mode, all oscillators OFF | 1.11 | 1.15 | 1.18 | 1.22 | 1.27 | 1.35 | | | | μΛ | | | | | current in<br>Stop mode | nonitoring C | Regulator in low-power mode, all oscillators OFF | 1.11 | 1.15 | 1.18 | 1.22 | 1.27 | 1.35 | | | | | | | | | Supply | _ | LSI ON and IWDG ON | 1.5 | 1.58 | 1.65 | 1.78 | 1.91 | 2.04 | | | | | | | | | current in<br>Standby<br>mode | V <sub>DDA</sub> | LSI OFF and IWDG<br>OFF | 1 | 1.02 | 1.05 | 1.05 | 1.15 | 1.22 | | | | | | | <sup>1.</sup> Data based on characterization results, not tested in production. Table 24. Typical and maximum current consumption from $V_{\mbox{\footnotesize{BAT}}}$ supply | | | | | Typ @ V <sub>BAT</sub> | | | | | | | | | |-----------------|-------------------|----------------------------------------------------------------------------------|----------|------------------------|---------|---------|---------|---------|------------------------|---------------------------|-------------------------|------| | Symbol | Parameter | Conditions | = 1.65 V | = 1.8 V | = 2.4 V | = 2.7 V | = 3.3 V | = 3.6 V | T <sub>A</sub> = 25 °C | T <sub>A</sub> =<br>85 °C | T <sub>A</sub> = 105 °C | Unit | | I <sub>DD</sub> | Backup<br>domain | LSE & RTC ON; "Xtal<br>mode": lower driving<br>capability;<br>LSEDRV[1:0] = '00' | 0.41 | 0.43 | 0.53 | 0.58 | 0.71 | 0.80 | 0.85 | 1.1 | 1.5 | μΑ | | _VBAT | supply<br>current | LSE & RTC ON; "Xtal<br>mode" higher driving<br>capability;<br>LSEDRV[1:0] = '11' | 0.71 | 0.75 | 0.85 | 0.91 | 1.06 | 1.16 | 1.25 | 1.55 | 2 | μА | <sup>1.</sup> Data based on characterization results, not tested in production. ## Typical current consumption The MCU is placed under the following conditions: - V<sub>DD</sub>=V<sub>DDA</sub>=3.3 V - All I/O pins are in analog input configuration - The Flash access time is adjusted to f<sub>HCLK</sub> frequency (0 wait states from 0 to 24 MHz, 1 wait state above) - Prefetch is ON when the peripherals are enabled, otherwise it is OFF - When the peripherals are enabled, f<sub>PCLK</sub> = f<sub>HCLK</sub> - PLL is used for frequencies greater than 8 MHz - AHB prescaler of 2, 4, 8 and 16 is used for the frequencies 4 MHz, 2 MHz, 1 MHz and 500 kHz respectively - $\bullet$ A development tool is connected to the board and the parasitic pull-up current is around 30 $\mu\text{A}$ Table 25. Typical current consumption in Run mode, code with data processing running from Flash | | | | | Ту | /p | | | | | | | | | | | | | |------------------|--------------------------------------------------|---------------------------------------------|-------------------|---------------------|-------------------------|-------|-----|-----|--------|-----|-----|----------|--|--------|------|------|----| | Symbol | Parameter | Conditions | f <sub>HCLK</sub> | Peripherals enabled | Peripherals<br>disabled | Unit | | | | | | | | | | | | | | | | 48 MHz | 23.3 | 11.5 | | | | | | | | | | | | | | | | | 36 MHz | 17.6 | 9.0 | | | | | | | | | | | | | | | | | 32 MHz | 15.9 | 8.0 | | | | | | | | | | | | | | | | | 24 MHz | 12.4 | 7.5 | | | | | | | | | | | | | | 1 | Supply current in Run mode from V <sub>DD</sub> | | 16 MHz | 8.5 | 5.2 | mA | | | | | | | | | | | | | I <sub>DD</sub> | supply | Running from<br>HSE crystal<br>clock 8 MHz, | | | | 8 MHz | 4.5 | 3.0 | IIIA | | | | | | | | | | | | | | | 4 MHz | 2.8 | 1.9 | | | | | | | | | | | | | | | 2 MHz | 1.7 | 1.3 | | | | | | | | | | | | | | | | | 1 MHz | 1.3 | 1.0 | | | | | | | | | | | | | | | | | clock 8 MHz, | 500 kHz | 1.0 | 0.9 | | | | | | | | | | | | | | | code<br>executing | 48 MHz | 158 | 158 | | | | | | | | | | | | | | | | from Flash | 36 MHz | 120 | 120 | | | | | | | | | | | | | | | | un 1<br>8<br>4<br>2 | ו | n | | | | | 32 MHz | 108 | 108 | | | | | | | | | | | | | 24 MHz | 83 | 83 | | | | | | | | | | | | las. | Supply current in Run mode from V <sub>DDA</sub> | | | | | | | | | | | <u> </u> | | 16 MHz | 60 | 60 | μA | | I <sub>DDA</sub> | supply | | | | | | | | | | | | | 8 MHz | 2.43 | 2.43 | μΛ | | | | | 4 MHz | 2.43 | 2.43 | | | | | | | | | | | | | | | | | 2 MHz | 2.43 | 2.43 | | | | | | | | | | | | | | | | | 1 | 1 MHz | 2.43 | 2.43 | | | | | | | | | | | | | | | | 500 kHz | 2.43 | 2.43 | | | | | | | | | | | | | 42/86 Doc ID 023079 Rev 1 Table 26. Typical current consumption in Sleep mode, code running from Flash or RAM | | | | | Ty | /p | | | |-----------|----------------------------------------|---------------------------------------------------------------------------------------|-------------------|---------------------|----------------------|--------|-----| | Symbol | Parameter | Conditions | f <sub>HCLK</sub> | Peripherals enabled | Peripherals disabled | Unit | | | | | | 48 MHz | 13.9 | 2.98 | | | | | | | 36 MHz | 10.55 | 2.84 | | | | | | | 32 MHz | 9.6 | 2.6 | | | | | | | | 24 MHz | 7.23 | 2.09 | | | | Supply current in | | | 16 MHz | 5.01 | 1.58 | | | $I_{DD}$ | Sleep mode from V <sub>DD</sub> supply | | | 8 MHz | 2.68 | 0.99 | mA | | | supply | | 4 MHz | 1.81 | 0.85 | | | | | | Running from<br>HSE crystal<br>clock 8 MHz,<br>code executing<br>from Flash or<br>RAM | 2 MHz | 1.27 | 0.77 | | | | | | | 1 MHz | 1.03 | 0.73 | | | | | | | 500 kHz | 0.9 | 0.71 | | | | | | | 125 kHz | 0.78 | 0.69 | | | | | | | from Flash or | 48 MHz | 158 | 157 | | | | | | | 36 MHz | 119 | 119 | | | | | | | | | 32 MHz | 108 | | | | | 24 MHz | 83 | 83 | | | | | Supply current in | | 16 MHz | 60 | 60 | | | | $I_{DDA}$ | Sleep mode from | | 8 MHz | 2.36 | 2.38 | μΑ | | | | V <sub>DDA</sub> supply | | 4 MHz | 2.36 | 2.38 | | | | | | | 2 MHz | 2.36 | 2.38 | | | | | | | | 2.36 | 2.38 | | | | | | | | 2.36 | 2.38 | 1 | | | | | | 125 kHz | 2.36 | 2.38 | | | ### I/O system current consumption The current consumption of the I/O system has two components: static and dynamic. #### I/O static current consumption All the I/Os used as inputs with pull-up generate current consumption when the pin is externally held low. The value of this current consumption can be simply computed by using the pull-up/pull-down resistors values given in *Table 45: I/O static characteristics*. For the output pins, any external pull-down or external load must also be considered to estimate the current consumption. Additional I/O current consumption is due to I/Os configured as inputs if an intermediate voltage level is externally applied. This current consumption is caused by the input Schmitt trigger circuits used to discriminate the input value. Unless this specific configuration is required by the application, this supply current consumption can be avoided by configuring these I/Os in analog mode. This is notably the case of ADC input pins which should be configured as analog inputs. Caution: Any floating input pin can also settle to an intermediate voltage level or switch inadvertently, as a result of external electromagnetic noise. To avoid current consumption related to floating pins, they must either be configured in analog mode, or forced internally to a definite digital value. This can be done either by using pull-up/down resistors or by configuring the pins in output mode. #### I/O dynamic current consumption In addition to the internal peripheral current consumption measured previously (see *Table 28: Peripheral current consumption*), the I/Os used by an application also contribute to the current consumption. When an I/O pin switches, it uses the current from the MCU supply voltage to supply the I/O pin circuitry and to charge/discharge the capacitive load (internal or external) connected to the pin: $$I_{SW} = V_{DD} \times f_{SW} \times C$$ where $I_{\text{SW}}$ is the current sunk by a switching I/O to charge/discharge the capacitive load $V_{\mbox{\scriptsize DD}}$ is the MCU supply voltage f<sub>SW</sub> is the I/O switching frequency C is the total capacitance seen by the I/O pin: $C = C_{INT} + C_{EXT} + C_{S}$ C<sub>S</sub> is the PCB board capacitance including the pad pin. The test pin is configured in push-pull output mode and is toggled by software at a fixed frequency. 57 Table 27. Switching output I/O current consumption | Symbol | Parameter | Conditions <sup>(1)</sup> | I/O toggling<br>frequency (f <sub>SW</sub> ) | Тур | Unit | |--------|-----------------------------------------|-----------------------------------------------------------|----------------------------------------------|-------|--------| | | | | 4 MHz | 0.07 | | | | | V <sub>DD</sub> = 3.3 V | 8 MHz | 0.15 | | | | | C =C <sub>INT</sub> | 16 MHz | 0.31 | | | | | | 24 MHz | 0.53 | | | | | | 48 MHz | 0.92 | | | | | | 4 MHz | 0.18 | | | | | V <sub>DD</sub> = 3.3 Volts | 8 MHz | 0.37 | | | | | C <sub>EXT</sub> = 0 pF | 16 MHz | 0.76 | | | | | $C = C_{INT} + C_{EXT} + C_{S}$ | 24 MHz | 1.39 | | | | | | 48 MHz | 2.188 | | | | | | 4 MHz | 0.32 | | | | | V <sub>DD</sub> = 3.3 Volts | 8 MHz | 0.64 | | | | | C <sub>EXT</sub> = 10 pF | 16 MHz | 1.25 | | | | I <sub>SW</sub> I/O current consumption | $C = C_{INT} + C_{EXT} + C_{S}$ | 24 MHz | 2.23 | | | low | | | 48 MHz | 4.442 | mA | | '500 | | | 4 MHz | 0.49 | 1117 ( | | | | $V_{DD} = 3.3 \text{ Volts}$ | 8 MHz | 0.94 | | | | | $C_{EXT} = 22 \text{ pF}$ $C = C_{INT} + C_{EXT} + C_{S}$ | 16 MHz | 2.38 | | | | | INT - EXT - 3 | 24 MHz | 3.99 | | | | | | 4 MHz | 0.64 | | | | | $V_{DD} = 3.3 \text{ Volts}$ | 8 MHz | 1.25 | | | | | $C_{EXT} = 33 \text{ pF}$ $C = C_{INT} + C_{EXT} + C_{S}$ | 16 MHz | 3.24 | | | | | INT EXT 3 | 24 MHz | 5.02 | | | | | V <sub>DD</sub> = 3.3 Volts | 4 MHz | 0.81 | | | | $C_{E}$ $C = C_{I}$ $V_{DI}$ | $C_{EXT} = 47 \text{ pF}$ | 8 MHz | 1.7 | | | | | $C = C_{INT} + C_{EXT} + C_{S}$ $C = C_{int}$ | 16 MHz | 3.67 | | | | | V <sub>DD</sub> = 2.4 Volts | 4 MHz | 0.66 | | | | | $C_{EXT} = 47 \text{ pF}$ | 8 MHz | 1.43 | | | | | $C = C_{INT} + C_{EXT} + C_{S}$ | | 2.45 | | | | | $C = C_{int}$ | 24 MHz | 4.97 | | <sup>1.</sup> C<sub>S</sub> = 7 pF (estimated value). 477 # On-chip peripheral current consumption The current consumption of the on-chip peripherals is given in *Table 28*. The MCU is placed under the following conditions: - ullet all I/O pins are in input mode with a static value at $V_{DD}$ or $V_{SS}$ (no load) - all peripherals are disabled unless otherwise mentioned - the given value is calculated by measuring the current consumption - with all peripherals clocked off - with only one peripheral clocked on - ambient operating temperature and V<sub>DD</sub> supply voltage conditions summarized in Table 12 Table 28. Peripheral current consumption<sup>(1)</sup> | Dowinhous | Typical consu | mption at 25 °C | Unit | |--------------------|-----------------|------------------|-------| | Peripheral | I <sub>DD</sub> | I <sub>DDA</sub> | Oilit | | ADC <sup>(2)</sup> | 0.53 | 0.964 | | | CRC | 0.10 | | | | DBGMCU | 0.18 | | | | DMA | 0.35 | | | | GPIOA | 0.48 | | | | GPIOB | 0.58 | | | | GPIOC | 0.12 | | | | GPIOF | 0.06 | | | | I2C1 | 0.43 | | | | PWR | 0.22 | | | | SPI1/I2S1 | 0.63 | | | | SYSCFG | 0.28 | | | | TIM1 | 1.01 | | | | TIM2 | 1.00 | | | | TIM3 | 0.78 | | mA | | TIM6 | 0.32 | | | | TIM14 | 0.45 | | | | TIM16 | 0.57 | | | | TIM17 | 0.59 | | | | USART1 | 1.07 | | | | WWDG | 0.22 | | | <sup>1.</sup> $f_{HCLK} = 48 \text{ MHz}$ , $f_{PCLK} = f_{HCLK}$ , default prescaler value for each peripheral. <sup>2.</sup> ADC is in ready state after setting the ADEN bit in the ADC\_CR register (ADRDY bit in ADC\_ISR is high). # 6.3.6 External clock source characteristics # High-speed external user clock generated from an external source In bypass mode the HSE oscillator is switched off and the input pin is a standard GPIO. The external clock signal has to respect the I/O characteristics in *Section 6.3.13*. However, the recommended clock input waveform is shown in *Figure 10*. Table 29. High-speed external user clock characteristics | Symbol | Parameter <sup>(1)</sup> | Conditions | Min | Тур | Max | Unit | |----------------------------------------------|--------------------------------------|------------|--------------------|-----|--------------------|------| | f <sub>HSE_ext</sub> | User external clock source frequency | | 1 | 8 | 32 | MHz | | V <sub>HSEH</sub> | OSC_IN input pin high level voltage | | 0.7V <sub>DD</sub> | | $V_{DD}$ | V | | V <sub>HSEL</sub> | OSC_IN input pin low level voltage | | V <sub>SS</sub> | | 0.3V <sub>DD</sub> | V | | t <sub>w(HSEH)</sub><br>t <sub>w(HSEL)</sub> | OSC_IN high or low time | | 15 | | | ns | | t <sub>r(HSE)</sub> | OSC_IN rise or fall time | | | | 20 | 115 | <sup>1.</sup> Guaranteed by design, not tested in production. ## Low-speed external user clock generated from an external source In bypass mode the LSE oscillator is switched off and the input pin is a standard GPIO. The external clock signal has to respect the I/O characteristics in *Section 6.3.13*. However, the recommended clock input waveform is shown in *Figure 11*. Table 30. Low-speed external user clock characteristics | Symbol | Parameter <sup>(1)</sup> | Conditions | Min | Тур | Max | Unit | |----------------------|---------------------------------------|------------|--------------------|--------|--------------------|------| | f <sub>LSE_ext</sub> | User External clock source frequency | | | 32.768 | 1000 | kHz | | V <sub>LSEH</sub> | OSC32_IN input pin high level voltage | | 0.7V <sub>DD</sub> | | $V_{DD}$ | V | | V <sub>LSEL</sub> | OSC32_IN input pin low level voltage | | V <sub>SS</sub> | | 0.3V <sub>DD</sub> | V | | t <sub>w(LSEH)</sub> | OSC32_IN high or low time | | 450 | | | ns | | t <sub>r(LSE)</sub> | OSC32_IN rise or fall time | | | | 50 | 115 | <sup>1.</sup> Guaranteed by design, not tested in production. Figure 11. Low-speed external clock source AC timing diagram ## High-speed external clock generated from a crystal/ceramic resonator The high-speed external (HSE) clock can be supplied with a 4 to 32 MHz crystal/ceramic resonator oscillator. All the information given in this paragraph are based on design simulation results obtained with typical external components specified in *Table 31*. In the application, the resonator and the load capacitors have to be placed as close as possible to the oscillator pins in order to minimize output distortion and startup stabilization time. Refer to the crystal resonator manufacturer for more details on the resonator characteristics (frequency, package, accuracy). | Table 31. | HSE oscillator characteristics | |-----------|--------------------------------| | Table 31. | TISE USCINATOR CHARACTERISTICS | | Symbol | Parameter | Conditions <sup>(1)</sup> | Min <sup>(2)</sup> | Тур | Max <sup>(2)</sup> | Unit | |-------------------------------------|-----------------------------|-----------------------------------------------------|--------------------|-----|--------------------|------| | f <sub>OSC_IN</sub> | Oscillator frequency | | 4 | 8 | 32 | MHz | | $R_{F}$ | Feedback resistor | | | 200 | | kΩ | | | | During startup <sup>(3)</sup> | | | 8.5 | | | | | V <sub>DD</sub> =3.3 V, Rm= 30Ω,<br>CL=10 pF@8 MHz | | 0.4 | | | | | HSE current consumption | V <sub>DD</sub> =3.3 V, Rm= 45Ω,<br>CL=10 pF@8 MHz | | 0.5 | | | | I <sub>DD</sub> | | V <sub>DD</sub> =3.3 V, Rm= 30Ω,<br>CL=5 pF@32 MHz | | 0.8 | | mA | | | | V <sub>DD</sub> =3.3 V, Rm= 30Ω,<br>CL=10 pF@32 MHz | | 1 | | | | | | V <sub>DD</sub> =3.3 V, Rm= 30Ω,<br>CL=20 pF@32 MHz | | 1.5 | | | | g <sub>m</sub> | Oscillator transconductance | Startup | 10 | | | mA/V | | t <sub>SU(HSE)</sub> <sup>(4)</sup> | Startup time | V <sub>DD</sub> is stabilized | | 2 | | ms | - 1. Resonator characteristics given by the crystal/ceramic resonator manufacturer. - 2. Guaranteed by design, not tested in production. - 3. This consumption level occurs during the first 2/3 of the t<sub>SU(HSE)</sub> startup time - 4. t<sub>SU(HSE)</sub> is the startup time measured from the moment it is enabled (by software) to a stabilized 8 MHz oscillation is reached. This value is measured for a standard crystal resonator and it can vary significantly with the crystal manufacturer For $C_{L1}$ and $C_{L2}$ , it is recommended to use high-quality external ceramic capacitors in the 5 pF to 20 pF range (typ.), designed for high-frequency applications, and selected to match the requirements of the crystal or resonator (see *Figure 12*). $C_{L1}$ and $C_{L2}$ are usually the same size. The crystal manufacturer typically specifies a load capacitance which is the series combination of $C_{L1}$ and $C_{L2}$ . PCB and MCU pin capacitance must be included (10 pF can be used as a rough estimate of the combined pin and board capacitance) when sizing $C_{L1}$ and $C_{L2}$ . Note: For information on electing the crystal, refer to the application note AN2867 "Oscillator design guide for ST microcontrollers" available from the ST website www.st.com. 57 Doc ID 023079 Rev 1 Figure 12. Typical application with an 8 MHz crystal 1. $R_{\mbox{\scriptsize EXT}}$ value depends on the crystal characteristics. ## Low-speed external clock generated from a crystal resonator The low-speed external (LSE) clock can be supplied with a 32.768 kHz crystal resonator oscillator. All the information given in this paragraph are based on design simulation results obtained with typical external components specified in *Table 32*. In the application, the resonator and the load capacitors have to be placed as close as possible to the oscillator pins in order to minimize output distortion and startup stabilization time. Refer to the crystal resonator manufacturer for more details on the resonator characteristics (frequency, package, accuracy). Table 32. LSE oscillator characteristics ( $f_{LSE} = 32.768 \text{ kHz}$ ) | Symbol | Parameter | Conditions <sup>(1)</sup> | Min <sup>(2)</sup> | Тур | Max <sup>(2)</sup> | Unit | |--------------------------|-------------------------|-------------------------------------------------|--------------------|-----|--------------------|------| | | | LSEDRV[1:0]=00 lower driving capability | | 0.5 | 0.9 | | | | LCE gurrent consumption | LSEDRV[1:0]= 01 medium low driving capability | | | 1 | | | I <sub>DD</sub> | LSE current consumption | LSEDRV[1:0] = 10 medium high driving capability | | | 1.3 | μА | | | | LSEDRV[1:0]=11 higher driving capability | | | 1.6 | | | | | LSEDRV[1:0]=00 lower driving capability | 5 | | | | | | Oscillator | LSEDRV[1:0]= 01 medium low driving capability | 8 | | | μΑ/V | | 9 <sub>m</sub> | transconductance | LSEDRV[1:0] = 10 medium high driving capability | 15 | | | μΑνν | | | | LSEDRV[1:0]=11 higher driving capability | 25 | | | | | t <sub>SU(LSE)</sub> (3) | Startup time | V <sub>DD</sub> is stabilized | | 2 | | s | Refer to the note and caution paragraphs below the table, and to the application note AN2867 "Oscillator design guide for ST microcontrollers". Note: For information on selecting the crystal, refer to the application note AN2867 "Oscillator design guide for ST microcontrollers" available from the ST website www.st.com. <sup>2.</sup> Guaranteed by design, not tested in production. <sup>3.</sup> t<sub>SU(LSE)</sub> is the startup time measured from the moment it is enabled (by software) to a stabilized 32.768 kHz oscillation is reached. This value is measured for a standard crystal and it can vary significantly with the crystal manufacturer Resonator with integrated capacitors OSC32\_IN Drive programmable amplifier OSC32\_OUT OSC32\_OUT Figure 13. Typical application with a 32.768 kHz crystal Note: An external resistor is not required between OSC32\_IN and OSC32\_OUT and it is forbidden to add one. # 6.3.7 Internal clock source characteristics The parameters given in *Table 33* are derived from tests performed under ambient temperature and supply voltage conditions summarized in *Table 15*. # High-speed internal (HSI) RC oscillator Table 33. HSI oscillator characteristics<sup>(1)</sup> | Symbol | Parameter | Conditions | Min | Тур | Max | Unit | |-----------------------|-----------------------------------------------------|--------------------------------|---------------------|-----|--------------------|------| | f <sub>HSI</sub> | Frequency | | | 8 | | MHz | | TRIM | HSI user trimming step | | | | 1 <sup>(2)</sup> | % | | DuCy <sub>(HSI)</sub> | Duty cycle | | 45 <sup>(2)</sup> | | 55 <sup>(2)</sup> | % | | | Accuracy of the HSI oscillator (factory calibrated) | T <sub>A</sub> = -40 to 105 °C | -2.4 <sup>(3)</sup> | | 2.5 <sup>(3)</sup> | % | | 400 | | T <sub>A</sub> = -10 to 85 °C | -2.2 <sup>(3)</sup> | | 1.3 <sup>(3)</sup> | % | | ACC <sub>HSI</sub> | | T <sub>A</sub> = 0 to 70 °C | -1.9 <sup>(3)</sup> | | 1.3 <sup>(3)</sup> | % | | | | T <sub>A</sub> = 25 °C | -1 | | 1 | % | | t <sub>su(HSI)</sub> | HSI oscillator startup time | | 1 <sup>(2)</sup> | | 2 <sup>(2)</sup> | μs | | I <sub>DD(HSI)</sub> | HSI oscillator power consumption | | | 80 | 100 <sup>(2)</sup> | μΑ | <sup>1.</sup> $V_{DDA}$ = 3.3 V, $T_{A}$ = -40 to 105 °C unless otherwise specified. <sup>2.</sup> Guaranteed by design, not tested in production. <sup>3.</sup> Data based on characterization results, not tested in production. # High-speed internal 14 MHz (HSI14) RC oscillator (dedicated to ADC) Table 34. HSI14 oscillator characteristics<sup>(1)</sup> | Symbol | Parameter | Conditions | Min | Тур | Max | Unit | |-------------------------|-------------------------------------------------------|----------------------------------------------|--------------------|-----|--------------------|------| | f <sub>HSI14</sub> | Frequency | | | 14 | | MHz | | TRIM | HSI14 user-trimming step | | | | 1 <sup>(2)</sup> | % | | DuCy <sub>(HSI14)</sub> | Duty cycle | | 45 <sup>(2)</sup> | | 55 <sup>(2)</sup> | % | | | Accuracy of the HSI14 oscillator (factory calibrated) | $T_A = -40 \text{ to } 105 ^{\circ}\text{C}$ | TBD <sup>(3)</sup> | | TBD <sup>(3)</sup> | % | | 400 | | T <sub>A</sub> = −10 to 85 °C | TBD <sup>(3)</sup> | | TBD <sup>(3)</sup> | % | | ACC <sub>HSI14</sub> | | T <sub>A</sub> = 0 to 70 °C | TBD <sup>(3)</sup> | | TBD <sup>(3)</sup> | % | | | | T <sub>A</sub> = 25 °C | -1 | | 1 | % | | t <sub>su(HSI14)</sub> | HSI14 oscillator startup time | | 1 <sup>(2)</sup> | | 2 <sup>(2)</sup> | μs | | I <sub>DD(HSI14)</sub> | HSI14 oscillator power consumption | | | 100 | 150 <sup>(2)</sup> | μΑ | <sup>1.</sup> $V_{DDA}$ = 3.3 V, $T_A$ = -40 to 105 °C unless otherwise specified. # Low-speed internal (LSI) RC oscillator Table 35. LSI oscillator characteristics<sup>(1)</sup> | Symbol | Parameter | Min | Тур | Max | Unit | |-------------------------------------|----------------------------------|-----|------|-----|------| | f <sub>LSI</sub> | Frequency | 30 | 40 | 50 | kHz | | t <sub>su(LSI)</sub> <sup>(2)</sup> | LSI oscillator startup time | | | 85 | μs | | I <sub>DD(LSI)</sub> <sup>(2)</sup> | LSI oscillator power consumption | | 0.75 | 1.2 | μΑ | <sup>1.</sup> $V_{DDA} = 3.3 \text{ V}$ , $T_A = -40 \text{ to } 105 \,^{\circ}\text{C}$ unless otherwise specified. <sup>2.</sup> Guaranteed by design, not tested in production. <sup>3.</sup> Data based on characterization results, not tested in production. <sup>2.</sup> Guaranteed by design, not tested in production. ## Wakeup time from low-power mode The wakeup times given in *Table 36* is measured on a wakeup phase with a 8-MHz HSI RC oscillator. The event used to wake up the device depends from the current operating mode: - Stop or sleep mode: the wakeup event is WFE - The wakeup pin used in stop and sleep mode is PA0 and in standby mode is the PA1. All timings are derived from tests performed under ambient temperature and $V_{DD}$ supply voltage conditions summarized in *Table 15*. Table 36. Low-power mode wakeup timings | Symbol | Parameter | Conditions | Typ @Vod | | | | Max | Unit | | |----------------------|-----------------------------|-----------------------------|----------|---------|--------|-------|---------|-------|-------| | | Farameter | | = 2.0 V | = 2.4 V | =2.7 V | = 3 V | = 3.3 V | IVIAX | Oiiit | | TAULOTOD | Wakeup from Stop<br>mode | Regulator in run mode | 4.2 | 4.2 | 4.2 | 4.2 | 4.2 | 5 | | | | | Regulator in low power mode | 8.05 | 7.05 | 6.6 | 6.27 | 6.05 | 9 | | | twustandby | Wakeup from<br>Standby mode | | 60.35 | 55.6 | 53.5 | 52.02 | 50.96 | | μs | | t <sub>WUSLEEP</sub> | Wakeup from Sleep mode | | 1.1 | 1.1 | 1.1 | 1.1 | 1.1 | | | # 6.3.8 PLL characteristics The parameters given in *Table 37* are derived from tests performed under ambient temperature and supply voltage conditions summarized in *Table 15*. Table 37. PLL characteristics | Symbol | Parameter | | Unit | | | |-----------------------|--------------------------------|-------------------|------|--------------------|------| | Symbol | Parameter | Min | Тур | Max | Unit | | , | PLL input clock <sup>(1)</sup> | 1 <sup>(2)</sup> | 8.0 | 24 <sup>(2)</sup> | MHz | | f <sub>PLL_IN</sub> | PLL input clock duty cycle | 40 <sup>(2)</sup> | | 60 <sup>(2)</sup> | % | | f <sub>PLL_OUT</sub> | PLL multiplier output clock | 16 <sup>(2)</sup> | | 48 | MHz | | t <sub>LOCK</sub> | PLL lock time | | | 200 <sup>(2)</sup> | μs | | Jitter <sub>PLL</sub> | Cycle-to-cycle jitter | | | 300 <sup>(2)</sup> | ps | Take care to use the appropriate multiplier factors to obtain PLL input clock values compatible with the range defined by f<sub>PLL OUT</sub>. <sup>2.</sup> Guaranteed by design, not tested in production. # 6.3.9 Memory characteristics # Flash memory The characteristics are given at $T_A = -40$ to 105 °C unless otherwise specified. Table 38. Flash memory characteristics | Symbol | Parameter | Conditions | Min | Тур | Max <sup>(1)</sup> | Unit | |--------------------|-------------------------|-----------------------------------------------|-----|------|--------------------|------| | t <sub>prog</sub> | 16-bit programming time | $T_A = -40 \text{ to } +105 ^{\circ}\text{C}$ | 40 | 53.5 | 60 | μs | | t <sub>ERASE</sub> | Page (1 KB) erase time | $T_A = -40 \text{ to } +105 ^{\circ}\text{C}$ | 20 | | 40 | ms | | t <sub>ME</sub> | Mass erase time | $T_A = -40 \text{ to } +105 ^{\circ}\text{C}$ | 20 | | 40 | ms | | | Supply current | Write mode | | | 10 | mA | | IDD | Зирріу сипепі | Erase mode | | | 12 | mA | | V <sub>prog</sub> | Programming voltage | | 2 | | 3.6 | V | <sup>1.</sup> Guaranteed by design, not tested in production. Table 39. Flash memory endurance and data retention | Cumbal | Parameter | Conditions | Value | Unit | |------------------|----------------|-----------------------------------------------------------------------------------------|--------------------|---------| | Symbol | Parameter | Conditions | Min <sup>(1)</sup> | Onit | | N <sub>END</sub> | Endurance | $T_A = -40$ to +85 °C (6 suffix versions)<br>$T_A = -40$ to +105 °C (7 suffix versions) | 10 | kcycles | | | | 1 kcycle <sup>(2)</sup> at T <sub>A</sub> = 85 °C | 30 | | | t <sub>RET</sub> | Data retention | 1 kcycle <sup>(2)</sup> at T <sub>A</sub> = 105 °C | 10 | Years | | | | 10 kcycles <sup>(2)</sup> at T <sub>A</sub> = 55 °C | 20 | | <sup>1.</sup> Data based on characterization results, not tested in production. <sup>2.</sup> Cycling performed over the whole temperature range. # 6.3.10 EMC characteristics Susceptibility tests are performed on a sample basis during device characterization. # Functional EMS (electromagnetic susceptibility) While a simple application is executed on the device (toggling 2 LEDs through I/O ports). the device is stressed by two electromagnetic events until a failure occurs. The failure is indicated by the LEDs: - Electrostatic discharge (ESD) (positive and negative) is applied to all device pins until a functional disturbance occurs. This test is compliant with the IEC 61000-4-2 standard. - FTB: A Burst of Fast Transient voltage (positive and negative) is applied to V<sub>DD</sub> and V<sub>SS</sub> through a 100 pF capacitor, until a functional disturbance occurs. This test is compliant with the IEC 61000-4-4 standard. A device reset allows normal operations to be resumed. The test results are given in *Table 40*. They are based on the EMS levels and classes defined in application note AN1709. Table 40. EMS characteristics | Symbol | Parameter | Conditions | Level/<br>Class | |-------------------|-------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------|-----------------| | V <sub>FESD</sub> | Voltage limits to be applied on any I/O pin to induce a functional disturbance | $V_{DD}$ = 3.3 V, LQFP64, $T_A$ = +25 °C, $f_{HCLK}$ = 48 MHz conforms to IEC 61000-4-2 | 2B | | V <sub>EFTB</sub> | Fast transient voltage burst limits to be applied through 100 pF on V <sub>DD</sub> and V <sub>SS</sub> pins to induce a functional disturbance | $V_{DD} = 3.3 \text{ V}$ , LQFP64, $T_A = +25 ^{\circ}\text{C}$ , $f_{HCLK} = 48 \text{MHz}$ conforms to IEC 61000-4-4 | 3B | #### Designing hardened software to avoid noise problems EMC characterization and optimization are performed at component level with a typical application environment and simplified MCU software. It should be noted that good EMC performance is highly dependent on the user application and the software in particular. Therefore it is recommended that the user applies EMC software optimization and pregualification tests in relation with the EMC level requested for his application. #### Software recommendations The software flowchart must include the management of runaway conditions such as: - Corrupted program counter - Unexpected reset - Critical Data corruption (control registers...) 56/86 Doc ID 023079 Rev 1 #### Prequalification trials Most of the common failures (unexpected reset and program counter corruption) can be reproduced by manually forcing a low state on the NRST pin or the Oscillator pins for 1 second. To complete these trials, ESD stress can be applied directly on the device, over the range of specification values. When unexpected behavior is detected, the software can be hardened to prevent unrecoverable errors occurring (see application note AN1015). # **Electromagnetic Interference (EMI)** The electromagnetic field emitted by the device are monitored while a simple application is executed (toggling 2 LEDs through the I/O ports). This emission test is compliant with IEC 61967-2 standard which specifies the test board and the pin loading. Table 41. EMI characteristics | Symbol | Parameter | Conditions | Monitored frequency band | Max vs. [f <sub>HSE</sub> /f <sub>HCLK</sub> ]<br>8/48 MHz | Unit | |------------------|------------|-------------------------------------------------------------------------------------------------------|--------------------------|------------------------------------------------------------|------| | | | Peak level V <sub>DD</sub> = 3.6 V, T <sub>A</sub> = 25 °C, LQFP64 package compliant with IEC 61967-2 | 0.1 to 30 MHz | -3 | | | | Dook lovel | | 30 to 130 MHz | 28 | dΒμV | | S <sub>EMI</sub> | reak level | | 130 MHz to 1GHz | 23 | | | | | | SAE EMI Level | 4 | - | # 6.3.11 Electrical sensitivity characteristics Based on three different tests (ESD, LU) using specific measurement methods, the device is stressed in order to determine its performance in terms of electrical sensitivity. # Electrostatic discharge (ESD) Electrostatic discharges (a positive then a negative pulse separated by 1 second) are applied to the pins of each sample according to each pin combination. The sample size depends on the number of supply pins in the device (3 parts $\times$ (n+1) supply pins). This test conforms to the JESD22-A114/C101 standard. Table 42. ESD absolute maximum ratings | Symbol | Ratings | Conditions | Class | Maximum value <sup>(1)</sup> | Unit | |-----------------------|-------------------------------------------------------|----------------------------------------------------|-------|------------------------------|------| | V <sub>ESD(HBM)</sub> | | T <sub>A</sub> = +25 °C, conforming to JESD22-A114 | 2 | 2000 | V | | V <sub>ESD(CDM)</sub> | Electrostatic discharge voltage (charge device model) | $T_A = +25$ °C, conforming to JESD22-C101 | II | 500 | V | <sup>1.</sup> Data based on characterization results, not tested in production. ## Static latch-up Two complementary static tests are required on six parts to assess the latch-up performance: - A supply overvoltage is applied to each power supply pin - A current injection is applied to each input, output and configurable I/O pin These tests are compliant with EIA/JESD 78A IC latch-up standard. Table 43. Electrical sensitivities | Symbol | Parameter | Conditions | Class | |--------|-----------------------|---------------------------------------|------------| | LU | Static latch-up class | $T_A = +105$ °C conforming to JESD78A | II level A | # 6.3.12 I/O current injection characteristics As a general rule, current injection to the I/O pins, due to external voltage below $V_{SS}$ or above $V_{DD}$ (for standard, 3 V-capable I/O pins) should be avoided during normal product operation. However, in order to give an indication of the robustness of the microcontroller in cases when abnormal injection accidentally happens, susceptibility tests are performed on a sample basis during device characterization. ## Functional susceptibility to I/O current injection While a simple application is executed on the device, the device is stressed by injecting current into the I/O pins programmed in floating input mode. While current is injected into the I/O pin, one at a time, the device is checked for functional failures. The failure is indicated by an out of range parameter: ADC error above a certain limit (>5 LSB TUE), out of spec current injection on adjacent pins or other functional failure (for example reset, oscillator frequency deviation). The test results are given in Table 44 Table 44. I/O current injection susceptibility | | | Functional s | | | |------------------|------------------------------------------------------------|--------------------|--------------------|------| | Symbol | Description | Negative injection | Positive injection | Unit | | | Injected current on OSC_IN32,<br>OSC_OUT32, PA4, PA5, PC13 | TBD | TBD | | | | Injected current on all FT pins | TBD | TBD | | | I <sub>INJ</sub> | Injected current on all FTf pins | TBD | TBD | mA | | | Injected current on all TTa pins | TBD | TBD | | | | Injected current on any other pin | TBD | TBD | | # 6.3.13 I/O port characteristics # General input/output characteristics Unless otherwise specified, the parameters given in *Table 45* are derived from tests performed under the conditions summarized in *Table 15*. All I/Os are CMOS and TTL compliant. Table 45. I/O static characteristics | Symbol | Parameter | Conditions | Min | Тур | Max | Unit | |---------------------------------------|------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------|-----|---------------------------|------| | | Standard I/O input low level voltage | | -0.3 | | 0.3V <sub>DD</sub> +0.07 | | | V <sub>IL</sub> | TTa I/O input low level voltage | | -0.3 | | 0.3V <sub>DD</sub> +0.07 | | | | FT and FTf <sup>(1)</sup> I/O input low level voltage | | -0.3 | | 0.475V <sub>DD</sub> -0.2 | ., | | | Standard I/O input high level voltage | | 0.445V <sub>DD</sub> +0.398 | | V <sub>DD</sub> +0.3 | V | | V <sub>IH</sub> | TTa I/O input high level voltage | | 0.445V <sub>DD</sub> +0.398 | | V <sub>DD</sub> +0.3 | | | | FT and FTf <sup>(1)</sup> I/O input high level voltage | | 0.5V <sub>DD</sub> +0.2 | | 5.5 | | | | Standard I/O Schmitt<br>trigger voltage<br>hysteresis <sup>(2)</sup> | | 200 | | | | | V <sub>hys</sub> TTa I/O S voltage hy | TTa I/O Schmitt trigger voltage hysteresis <sup>(2)</sup> | | 200 | | | mV | | | FT and FTf I/O Schmitt<br>trigger voltage<br>hysteresis <sup>(2)</sup> | | 100 | | | | | | | $V_{SS} \le V_{IN} \le V_{DD}$ I/O TC, FT and FTf | | | ±0.1 | | | | | $\begin{array}{c} V_{SS} \leq V_{IN} \leq V_{DD} \\ 2 \ V \leq V_{DD} \leq V_{DDA} \leq 3.6 \ V \\ \text{I/O TTa used in digital} \\ \text{mode} \end{array}$ | | | ±0.1 | | | | (2) | V <sub>IN</sub> = 5 V<br>I/O FT and FTf | | | 10 | | | l <sub>lkg</sub> | Input leakage current (3) | $\begin{array}{c} V_{IN}{=}~3.6~\text{V},\\ 2~\text{V}{\leq}~\text{V}_{DD}{\leq}~\text{V}_{IN}\\ \text{V}_{DDA}{\;=}~3.6~\text{V}\\ \text{I/O}~\text{TTa used in digital}\\ \text{mode} \end{array}$ | | | 1 | μΑ | | | | $V_{SS} \leq V_{IN} \leq V_{DDA}$ 2 $V \leq V_{DD} \leq V_{DDA} \leq 3.6 \text{ V}$ I/O TTa used in analog mode | | | ±0.2 | | 577 Doc ID 023079 Rev 1 59/86 Table 45. I/O static characteristics (continued) | Symbol | Parameter | Conditions | Min | Тур | Max | Unit | |-----------------|---------------------------------------------------|-------------------|-----|-----|-----|------| | R <sub>PU</sub> | Weak pull-up equivalent resistor <sup>(4)</sup> | $V_{IN} = V_{SS}$ | 30 | 40 | 50 | kΩ | | R <sub>PD</sub> | Weak pull-down equivalent resistor <sup>(4)</sup> | $V_{IN} = V_{DD}$ | 30 | 40 | 50 | kΩ | | C <sub>IO</sub> | I/O pin capacitance | | | 5 | | pF | - 1. To sustain a voltage higher than $V_{DD}+0.3$ the internal pull-up/pull-down resistors must be disabled. - 2. Hysteresis voltage between Schmitt trigger switching levels. Data based on characterization, not tested in production. - 3. Leakage could be higher than max. if negative current is injected on adjacent pins. - Pull-up and pull-down resistors are designed with a true resistance in series with a switchable PMOS/NMOS. This MOS/NMOS contribution to the series resistance is minimum (~10% order). All I/Os are CMOS and TTL compliant (no software configuration required). Their characteristics cover more than the strict CMOS-technology or TTL parameters. The coverage of these requirements is shown in *Figure 14* and *Figure 15* for standard I/Os, and in *Figure 16* and *Figure 17* for 5 V tolerant I/Os. Figure 14. TC and TTa I/O input characteristics - CMOS port Figure 15. TC and TTa I/O input characteristics - TTL port 60/86 Doc ID 023079 Rev 1 Figure 16. Five volt tolerant (FT and FTf) I/O input characteristics - CMOS port Figure 17. Five volt tolerant (FT and FTf) I/O input characteristics - TTL port # **Output driving current** The GPIOs (general purpose input/outputs) can sink or source up to $\pm$ -8 mA, and sink or source up to $\pm$ -20 mA (with a relaxed $V_{OL}/V_{OH}$ ). In the user application, the number of I/O pins which can drive current must be limited to respect the absolute maximum rating specified in *Section 6.2*: - The sum of the currents sourced by all the I/Os on V<sub>DD</sub>, plus the maximum Run consumption of the MCU sourced on V<sub>DD</sub>, cannot exceed the absolute maximum rating I<sub>VDD</sub> (see *Table 13*). - The sum of the currents sunk by all the I/Os on V<sub>SS</sub> plus the maximum Run consumption of the MCU sunk on V<sub>SS</sub> cannot exceed the absolute maximum rating I<sub>VSS</sub> (see *Table 13*). ## **Output voltage levels** Unless otherwise specified, the parameters given in *Table 46* are derived from tests performed under ambient temperature and V<sub>DD</sub> supply voltage conditions summarized in *Table 15*. All I/Os are CMOS and TTL compliant (FT, TTa or TC unless otherwise specified). Table 46. Output voltage characteristics | Symbol | Parameter | eter Conditions | | Max | Unit | |-----------------------------------|-------------------------------------------------------------------------------|-----------------------------------------------------------|----------------------|-----|------| | V <sub>OL</sub> <sup>(1)</sup> | Output low level voltage for an I/O pin when 8 pins are sunk at same time | CMOS port <sup>(2)</sup> $I_{IO} = +8 \text{ mA}$ | | 0.4 | V | | V <sub>OH</sub> <sup>(3)</sup> | Output high level voltage for an I/O pin when 8 pins are sourced at same time | 100 = 40 M/A<br>2.7 V < V <sub>DD</sub> < 3.6 V | V <sub>DD</sub> -0.4 | | V | | V <sub>OL</sub> (1) | Output low level voltage for an I/O pin when 8 pins are sunk at same time | TTL port <sup>(2)</sup> | | 0.4 | V | | V <sub>OH</sub> (3) | Output high level voltage for an I/O pin when 8 pins are sourced at same time | 2.7 V < V <sub>DD</sub> < 3.6 V | 2.4 | | V | | V <sub>OL</sub> <sup>(1)(4)</sup> | Output low level voltage for an I/O pin when 8 pins are sunk at same time | I <sub>IO</sub> = +20 mA | | 1.3 | V | | V <sub>OH</sub> <sup>(3)(4)</sup> | Output high level voltage for an I/O pin when 8 pins are sourced at same time | 2.7 V < V <sub>DD</sub> < 3.6 V | V <sub>DD</sub> -1.3 | | V | | V <sub>OL</sub> <sup>(1)(4)</sup> | Output low level voltage for an I/O pin when 8 pins are sunk at same time | I <sub>IO</sub> = +6 mA | | 0.4 | V | | V <sub>OH</sub> <sup>(3)(4)</sup> | Output high level voltage for an I/O pin when 8 pins are sourced at same time | 2 V < V <sub>DD</sub> < 2.7 V | V <sub>DD</sub> -0.4 | | v | | V <sub>OLFM+</sub> | Output low level voltage for an FTf I/O pin in FM+ mode | I <sub>IO</sub> = +20 mA<br>2 V < V <sub>DD</sub> < 3.6 V | | 0.4 | V | The I<sub>IO</sub> current sunk by the device must always respect the absolute maximum rating specified in *Table 13* and the sum of I<sub>IO</sub> (I/O ports and control pins) must not exceed I<sub>VSS</sub>. 4. Data based on characterization results, not tested in production. <sup>2.</sup> TTL and CMOS outputs are compatible with JEDEC standards JESD36 and JESD52. The I<sub>IO</sub> current sourced by the device must always respect the absolute maximum rating specified in Table 13 and the sum of I<sub>IO</sub> (I/O ports and control pins) must not exceed I<sub>VDD</sub>. # Input/output AC characteristics The definition and values of input/output AC characteristics are given in *Figure 18* and *Table 47*, respectively. Unless otherwise specified, the parameters given are derived from tests performed under ambient temperature and $V_{DD}$ supply voltage conditions summarized in *Table 15*. Table 47. I/O AC characteristics<sup>(1)</sup> | OSPEEDRy<br>[1:0] value <sup>(1)</sup> | Symbol | Parameter | Conditions | Min | Max | Unit | | |----------------------------------------|--------------------------|-----------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------|--------------------|------|-----| | | f <sub>max(IO)out</sub> | Maximum frequency <sup>(2)</sup> | $C_L = 50 \text{ pF}, V_{DD} = 2 \text{ V to } 3.6 \text{ V}$ | | 2 | MHz | | | х0 | t <sub>f(IO)out</sub> | Output high to low level fall time | C | | 125 <sup>(3)</sup> | 20 | | | | t <sub>r(IO)out</sub> | Output low to high level rise time | C <sub>L</sub> = 50 pF, V <sub>DD</sub> = 2 V to 3.6 V | | 125 <sup>(3)</sup> | ns | | | | f <sub>max(IO)out</sub> | Maximum frequency <sup>(2)</sup> | C <sub>L</sub> = 50 pF, V <sub>DD</sub> = 2 V to 3.6 V | | 10 | MHz | | | 01 | t <sub>f(IO)out</sub> | Output high to low level fall time | C <sub>I</sub> = 50 pF, V <sub>DD</sub> = 2 V to 3.6 V | | 25 <sup>(3)</sup> | no | | | t <sub>r(IO)ou</sub> | | Output low to high level rise time | -O <sub>L</sub> = 50 pr, ν <sub>DD</sub> = 2 v to 3.6 v | | 25 <sup>(3)</sup> | ns | | | | | | $C_L = 30 \text{ pF}, V_{DD} = 2.7 \text{ V to } 3.6 \text{ V}$ | | 50 | MHz | | | | f <sub>max(IO)</sub> out | $f_{\text{max}(\text{IO})\text{out}}$ | Maximum frequency <sup>(2)</sup> | C <sub>L</sub> = 50 pF, V <sub>DD</sub> = 2.7 V to 3.6 V | | 30 | MHz | | | | | $C_L = 50 \text{ pF}, V_{DD} = 2 \text{ V to } 2.7 \text{ V}$ | | 20 | MHz | | | | | | $C_L = 30 \text{ pF}, V_{DD} = 2.7 \text{ V to } 3.6 \text{ V}$ | | 5 <sup>(3)</sup> | | | | 11 | t <sub>f(IO)out</sub> | Output high to low level fall time | $C_L = 50 \text{ pF}, V_{DD} = 2.7 \text{ V to } 3.6 \text{ V}$ $C_L = 50 \text{ pF}, V_{DD} = 2 \text{ V to } 2.7 \text{ V}$ | | 8 <sup>(3)</sup> | | | | | | | | | 12 <sup>(3)</sup> | ns | | | | | | $C_L = 30 \text{ pF}, V_{DD} = 2.7 \text{ V to } 3.6 \text{ V}$ | | 5 <sup>(3)</sup> | 115 | | | | $t_{r(IO)out}$ | Output low to high level rise time | $C_L = 50 \text{ pF}, V_{DD} = 2.7 \text{ V to } 3.6 \text{ V}$ | | 8 <sup>(3)</sup> | | | | | | | $C_L = 50 \text{ pF}, V_{DD} = 2 \text{ V to } 2.7 \text{ V}$ | | 12 <sup>(3)</sup> | | | | | f <sub>max(IO)out</sub> | Maximum frequency <sup>(2)</sup> | TBD | | TBD | MHz | | | FM+<br>configuration | t <sub>f(IO)out</sub> | Output high to low level fall time | TBD | | TBD | 20 | | | (4) | t <sub>r(IO)out</sub> | Output low to high level rise time | TBD | | TBD | ns | | | | t <sub>EXTIpw</sub> | Pulse width of external signals detected by the EXTI controller | | 10 | | ns | | The I/O speed is configured using the OSPEEDRx[1:0] bits. Refer to the RM0091 reference manual for a description of GPIO Port configuration register. 5/ Doc ID 023079 Rev 1 63/86 <sup>2.</sup> The maximum frequency is defined in Figure 18. <sup>3.</sup> Guaranteed by design, not tested in production. <sup>4.</sup> The I/O speed configuration is bypassed in FM+ I/O mode. Refer to the STM32F05xxx reference manual RM0091 for a description of FM+ I/O mode configuration. Figure 18. I/O AC characteristics definition # 6.3.14 NRST pin characteristics The NRST pin input driver uses CMOS technology. It is connected to a permanent pull-up resistor, R<sub>PLI</sub> (see *Table 45*). Unless otherwise specified, the parameters given in *Table 48* are derived from tests performed under ambient temperature and VDD supply voltage conditions summarized in *Table 15*. Table 48. NRST pin characteristics | Symbol | Parameter | Conditions | Min | Тур | Max | Unit | |--------------------------------------|-------------------------------------------------|-------------------|------|-----|----------------------|------| | V <sub>IL(NRST)</sub> <sup>(1)</sup> | NRST Input low level voltage | | -0.3 | | 0.8 | V | | V <sub>IH(NRST)</sub> <sup>(1)</sup> | NRST Input high level voltage | | 2 | | V <sub>DD</sub> +0.3 | V | | V <sub>hys(NRST)</sub> | NRST Schmitt trigger voltage hysteresis | | | 200 | | mV | | R <sub>PU</sub> | Weak pull-up equivalent resistor <sup>(2)</sup> | $V_{IN} = V_{SS}$ | 30 | 40 | 50 | kΩ | | V <sub>F(NRST)</sub> <sup>(1)</sup> | NRST Input filtered pulse | | | | 100 | ns | | V <sub>NF(NRST)</sub> <sup>(1)</sup> | NRST Input not filtered pulse | | 300 | | | ns | <sup>1.</sup> Guaranteed by design, not tested in production. Figure 19. Recommended NRST pin protection 1. The reset network protects the device against parasitic resets. Downloaded from Elcodis.com electronic components distributor The user must ensure that the level on the NRST pin can go below the V<sub>IL(NRST)</sub> max level specified in Table 48. Otherwise the reset will not be taken into account by the device. 64/86 Doc ID 023079 Rev 1 The pull-up is designed with a true resistance in series with a switchable PMOS. This PMOS contribution to the series resistance must be minimum (~10% order). ### 6.3.15 Timer characteristics The parameters given in *Table 49* are guaranteed by design. Refer to *Section 6.3.13: I/O port characteristics* for details on the input/output alternate function characteristics (output compare, input capture, external clock, PWM output). Table 49. TIMx<sup>(1)</sup> characteristics | Symbol | Parameter | Conditions | Min | Max | Unit | |------------------------|-----------------------------|-------------------------------|--------|-------------------------|----------------------| | t (TDA) | Timer resolution time | | 1 | | t <sub>TIMxCLK</sub> | | <sup>t</sup> res(TIM) | Timer resolution time | f <sub>TIMxCLK</sub> = 48 MHz | 20.8 | | ns | | f <sub>EXT</sub> | Timer external clock | | 0 | f <sub>TIMxCLK</sub> /2 | MHz | | 'EXI | frequency on CH1 to CH4 | f <sub>TIMxCLK</sub> = 48 MHz | 0 | 24 | MHz | | Res <sub>TIM</sub> | Timer resolution | TIMx (except TIM2) | | 16 | bit | | TIOSTIM | Timer resolution | TIM2 | | 32 | Dit | | tCOUNTER | 16-bit counter clock period | | 1 | 65536 | t <sub>TIMxCLK</sub> | | COUNTER | | f <sub>TIMxCLK</sub> = 48 MHz | 0.0208 | 1365 | μs | | than count | Maximum possible count | | | 65536 × 65536 | t <sub>TIMxCLK</sub> | | t <sub>MAX_COUNT</sub> | with 32-bit counter | f <sub>TIMxCLK</sub> = 48 MHz | | 89.48 | S | TIMx is used as a general term to refer to the TIM1, TIM2, TIM3, TIM6, TIM14, TIM15, TIM16 and TIM17 timers. Table 50. IWDG min/max timeout period at 40 kHz (LSI) (1) | Prescaler divider | PR[2:0] bits | Min timeout RL[11:0]=<br>0x000 | Max timeout RL[11:0]=<br>0xFFF | Unit | |-------------------|--------------|--------------------------------|--------------------------------|------| | /4 | 0 | 0.1 | 409.6 | | | /8 | 1 | 0.2 | 819.2 | | | /16 | 2 | 0.4 | 1638.4 | | | /32 | 3 | 0.8 | 3276.8 | ms | | /64 | 4 | 1.6 | 6553.6 | | | /128 | 5 | 3.2 | 13107.2 | | | /256 | 6 or 7 | 6.4 | 26214.4 | | These timings are given for a 40 kHz clock but the microcontroller's internal RC frequency can vary from 30 to 60 kHz. Moreover, given an exact RC oscillator frequency, the exact timings still depend on the phasing of the APB interface clock versus the LSI clock so that there is always a full RC period of uncertainty. Table 51. WWDG min-max timeout value @48 MHz (PCLK) | Prescaler | WDGTB | Min timeout value | Max timeout value | Unit | |-----------|-------|-------------------|-------------------|------| | 1 | 0 | 0.0853 | 5.4613 | | | 2 | 1 | 0.1706 | 10.9226 | mo | | 4 | 2 | 0.3413 | 21.8453 | ms | | 8 | 3 | 0.6826 | 43.6906 | | 66/86 Doc ID 023079 Rev 1 #### 6.3.16 Communications interfaces ## I<sup>2</sup>C interface characteristics Unless otherwise specified, the parameters given in *Table 52* are derived from tests performed under ambient temperature, $f_{PCLK1}$ frequency and $V_{DD}$ supply voltage conditions summarized in *Table 15*. The I $^2$ C interface meets the requirements of the standard I $^2$ C communication protocol with the following restrictions: the I/O pins SDA and SCL are mapped to are not "true" opendrain. When configured as open-drain, the PMOS connected between the I/O pin and V $_{DD}$ is disabled, but is still present. The I<sup>2</sup>C characteristics are described in *Table 52*. Refer also to *Section 6.3.13: I/O port characteristics* for more details on the input/output alternate function characteristics (SDA and SCL). Table 52. I<sup>2</sup>C characteristics<sup>(1)</sup> | Cumbal | Parameter | Standa | rd mode | Fast m | ode | Fast Mod | e Plus | Unit | |--------------------------------------------|-----------------------------------------|--------|---------------------|--------|--------------------|------------------|--------------------|-------| | Symbol | Parameter | Min | Max | Min | Max | Min | Max | Oilit | | t <sub>w(SCLL)</sub> | SCL clock low time | 4.7 | | 1.3 | | 0.5 | | 110 | | t <sub>w(SCLH)</sub> | SCL clock high time | 4.0 | | 0.6 | | 0.26 | | μs | | t <sub>su(SDA)</sub> | SDA setup time | 250 | | 100 | | 50 | | | | t <sub>h(SDA)</sub> | SDA data hold time | 0(3) | 3450 <sup>(2)</sup> | 0(3) | 900 <sup>(2)</sup> | 0 <sup>(4)</sup> | 450 <sup>(2)</sup> | | | t <sub>r(SDA)</sub><br>t <sub>r(SCL)</sub> | SDA and SCL rise time | | 1000 | | 300 | | 120 | ns | | t <sub>f(SDA)</sub><br>t <sub>f(SCL)</sub> | SDA and SCL fall time | | 300 | | 300 | | 120 | | | t <sub>h(STA)</sub> | Start condition hold time | 4.0 | | 0.6 | | 0.26 | | | | t <sub>su(STA)</sub> | Repeated Start condition setup time | 4.7 | | 0.6 | | 0.26 | | μs | | t <sub>su(STO)</sub> | Stop condition setup time | 4.0 | | 0.6 | | 0.26 | | μS | | t <sub>w(STO:STA)</sub> | Stop to Start condition time (bus free) | 4.7 | | 1.3 | | 0.5 | | μS | | C <sub>b</sub> | Capacitive load for each bus line | | 400 | | 400 | | 550 | pF | The I2C characteristics are the requirements from I2C bus specification rev03. They are guaranteed by design when I2Cx\_TIMING register is correctly programmed (Refer to reference manual). These characteristics are not tested in production. <sup>2.</sup> The maximum data hold time has only to be met if the interface does not stretch the low period of SCL signal. <sup>3.</sup> The device must internally provide a hold time of at least 300ns for the SDA signal in order to bridge the undefined region of the falling edge of SCL. <sup>4.</sup> The device must internally provide a hold time of at least 120ns for the SDA signal in order to bridge the undefined region of the falling edge of SCL. Table 53. I2C analog filter characteristics<sup>(1)</sup> | Symbol | Parameter | Min | Max | Unit | |-----------------|----------------------------------------------------------------|-----|-----|------| | t <sub>SP</sub> | Pulse width of spikes that are suppressed by the analog filter | 50 | 260 | ns | <sup>1.</sup> Guaranteed by design, not tested in production. Figure 20. I<sup>2</sup>C bus AC waveforms and measurement circuit 1. Measurement points are done at CMOS levels: $0.3V_{DD}$ and $0.7V_{DD}$ . # SPI/I<sup>2</sup>S characteristics Unless otherwise specified, the parameters given in *Table 54* for SPI or in *Table 55* for I<sup>2</sup>S are derived from tests performed under ambient temperature, f<sub>PCLKx</sub> frequency and V<sub>DD</sub> supply voltage conditions summarized in *Table 15*. Refer to *Section 6.3.13: I/O port characteristics* for more details on the input/output alternate function characteristics (NSS, SCK, MOSI, MISO for SPI and WS, CK, SD for I<sup>2</sup>S). Table 54. SPI characteristics | Symbol | Parameter | Conditions | Min | Max | Unit | |------------------------------------------------------|----------------------------------|-------------------------------------------------------|-------------|-------------|------| | f <sub>SCK</sub><br>1/t <sub>c(SCK)</sub> | SPI clock frequency | Master mode | | 18 | MHz | | | | Slave mode | | 18 | | | t <sub>r(SCK)</sub> | SPI clock rise and fall time | Capacitive load: C = 15 pF | | 6 | ns | | t <sub>su(NSS)</sub> <sup>(1)</sup> | NSS setup time | Slave mode | 4Tpclk | | | | t <sub>h(NSS)</sub> <sup>(1)</sup> | NSS hold time | Slave mode | 2Tpclk + 10 | | | | t <sub>w(SCKH)</sub> (1)<br>t <sub>w(SCKL)</sub> (1) | SCK high and low time | Master mode, f <sub>PCLK</sub> = 36 MHz,<br>presc = 4 | Tpclk/2 -2 | Tpclk/2 + 1 | | | t <sub>su(MI)</sub> (1)<br>t <sub>su(SI)</sub> (1) | Data input setup time | Master mode | 4 | | | | t <sub>su(SI)</sub> <sup>(1)</sup> | | Slave mode | 5 | | | | t <sub>h(MI)</sub> (1) | Data input hold time | Master mode | 4 | | | | t <sub>h(SI)</sub> <sup>(1)</sup> | | Slave mode | 5 | | ns | | t <sub>a(SO)</sub> (1)(2) | Data output access time | Slave mode, f <sub>PCLK</sub> = 20 MHz | 0 | 3Tpclk | | | t <sub>dis(SO)</sub> (1)(3) | Data output disable time | Slave mode | 0 | 18 | | | t <sub>v(SO)</sub> (1) | Data output valid time | Slave mode (after enable edge) | | 22.5 | | | t <sub>v(MO)</sub> <sup>(1)</sup> | Data output valid time | Master mode (after enable edge) | | 6 | | | t <sub>h(SO)</sub> <sup>(1)</sup> | Data autorit hald time | Slave mode (after enable edge) | 11.5 | | | | t <sub>h(MO)</sub> <sup>(1)</sup> | Data output hold time | Master mode (after enable edge) | 2 | | | | DuCy(SCK) | SPI slave input clock duty cycle | Slave mode | 25 | 75 | % | <sup>1.</sup> Data based on characterization results, not tested in production. <sup>2.</sup> Min time is for the minimum time to drive the output and the max time is for the maximum time to validate the data. <sup>3.</sup> Min time is for the minimum time to invalidate the output and the max time is for the maximum time to put the data in Hi-Z Figure 21. SPI timing diagram - slave mode and CPHA = 0 Figure 22. SPI timing diagram - slave mode and CPHA = $1^{(1)}$ <sup>1.</sup> Measurement points are done at CMOS levels: $0.3V_{DD}$ and $0.7V_{DD}$ . **\_\_\_\_\_\_** 1. Measurement points are done at CMOS levels: $0.3V_{\rm DD}$ and $0.7V_{\rm DD}$ . Table 55. I<sup>2</sup>S characteristics | Symbol | Parameter | Conditions | Min | Max | Unit | |-----------------------------------------|----------------------------------|----------------------------------------------------------------|-------|-------------------|------| | f <sub>CK</sub><br>1/t <sub>c(CK)</sub> | I <sup>2</sup> S clock frequency | Master mode (data: 16 bits, Audio frequency = 48 kHz) | 1.597 | 1.601 | MHz | | | | Slave mode | 0 | 6.5 | | | t <sub>r(CK)</sub> | I <sup>2</sup> S clock rise time | Capacitive load C <sub>L</sub> = 15 pF | | 10 | | | t <sub>f(CK)</sub> | I <sup>2</sup> S clock fall time | | | 12 | | | t <sub>w(CKH)</sub> (1) | I2S clock high time | Master f <sub>PCLK</sub> = 16 MHz, audio<br>frequency = 48 kHz | 306 | | | | t <sub>w(CKL)</sub> (1) | I2S clock low time | | 312 | | | | t <sub>v(WS)</sub> (1) | WS valid time | Master mode | 2 | | ns | | t <sub>h(WS)</sub> (1) | WS hold time | Master mode | 2 | | | | t <sub>su(WS)</sub> (1) | WS setup time | Slave mode | 7 | | | | t <sub>h(WS)</sub> (1) | WS hold time | Slave mode | 0 | | | | DuCy(SCK) | I2S slave input clock duty cycle | Slave mode | 25 | 75 | % | | t <sub>su(SD_MR)</sub> (1) | Data input setup time | Master receiver | 6 | | | | t <sub>su(SD_SR)</sub> (1) | Data input setup time | Slave receiver | 2 | | | | t <sub>h(SD_MR)</sub> <sup>(1)(2)</sup> | Data input hold time | Master receiver | 4 | | | | t <sub>h(SD_SR)</sub> (1)(2) | | Slave receiver | 0.5 | | ns | | t <sub>v(SD_ST)</sub> (1)(2) | Data output valid time | Slave transmitter (after enable edge) | | 31 <sup>(3)</sup> | | | t <sub>h(SD_ST)</sub> (1) | Data output hold time | Slave transmitter (after enable edge) | 13 | | | | t <sub>v(SD_MT)</sub> (1)(2) | Data output valid time | Master transmitter (after enable edge) | | 4 | | | t <sub>h(SD_MT)</sub> (1) | Data output hold time | Master transmitter (after enable edge) | 0 | | | <sup>1.</sup> Data based on design simulation and/or characterization results, not tested in production. <sup>2.</sup> Depends on $f_{PCLK}$ . For example, if $f_{PCLK}$ =8 MHz, then $T_{PCLK}$ = 1/ $f_{PLCLK}$ =125 ns. <sup>3.</sup> REGOFF value was chosen but in REGON target value is 20 ns Figure 24. I<sup>2</sup>S slave timing diagram (Philips protocol)<sup>(1)</sup> - 1. Measurement points are done at CMOS levels: $0.3 \times V_{DD}$ and $0.7 \times V_{DD}$ . - LSB transmit/receive of the previously transmitted byte. No LSB transmit/receive is sent before the first byte. - 1. Data based on characterization results, not tested in production. - LSB transmit/receive of the previously transmitted byte. No LSB transmit/receive is sent before the first byte. Doc ID 023079 Rev 1 73/86 Electrical characteristics STM32F050xx ### 6.3.17 12-bit ADC characteristics Unless otherwise specified, the parameters given in *Table 56* are preliminary values derived from tests performed under ambient temperature, $f_{PCLK2}$ frequency and $V_{DDA}$ supply voltage conditions summarized in *Table 15*. Note: It is recommended to perform a calibration after each power-up. Table 56. ADC characteristics | Symbol | Parameter | Conditions | Min Typ | | Max | Unit | | |----------------------------------|------------------------------------|------------------------------------------------------------|----------------------------------------------------------------------------|---|--------------------|----------------------|--| | V <sub>DDA</sub> | Analog supply voltage for ADC ON | | 2.4 3.6 | | 3.6 | V | | | f <sub>ADC</sub> | ADC clock frequency | | 0.6 | | 14 | MHz | | | f <sub>S</sub> <sup>(1)</sup> | Sampling rate | | 0.05 | | 1 | MHz | | | £ (1) | External trigger frequency | f <sub>ADC</sub> = 14 MHz | | | 823 | kHz | | | f <sub>TRIG</sub> <sup>(1)</sup> | External trigger frequency | | | | 17 | 1/f <sub>ADC</sub> | | | V <sub>AIN</sub> | Conversion voltage range | | 0 | | $V_{DDA}$ | V | | | R <sub>AIN</sub> <sup>(1)</sup> | External input impedance | See <i>Equation 1</i> and <i>Table 57</i> for details | | | 50 | kΩ | | | R <sub>ADC</sub> <sup>(1)</sup> | Sampling switch resistance | | | | 1 | kΩ | | | C <sub>ADC</sub> <sup>(1)</sup> | Internal sample and hold capacitor | | | | 8 | pF | | | t <sub>CAL</sub> <sup>(1)</sup> | Calibration time | f <sub>ADC</sub> = 14 MHz | 5.9 | | μs | | | | 'CAL' | Calibration time | 83 | | | | 1/f <sub>ADC</sub> | | | | | $f_{ADC} = f_{PCLK}/2 = 14 \text{ MHz}$ | 0.196 | | | μs | | | | | $f_{ADC} = f_{PCLK}/2$ | 5.5 | | | 1/f <sub>PCLK</sub> | | | t <sub>latr</sub> (1) | Trigger conversion latency | conversion latency $f_{ADC} = f_{PCLK}/4 = 12 \text{ MHz}$ | | | 0.219 | | | | | | $f_{ADC} = f_{PCLK}/4$ | 10.5 | | | 1/f <sub>PCLK</sub> | | | | | $f_{ADC} = f_{HSI14} = 14 \text{ MHz}$ | 0.188 | | 0.259 | μs | | | Jitter <sub>ADC</sub> | ADC jitter on trigger conversion | f <sub>ADC</sub> = f <sub>HSI14</sub> | | 1 | | 1/f <sub>HSI14</sub> | | | t <sub>S</sub> <sup>(1)</sup> | Sampling time | f <sub>ADC</sub> = 14 MHz | 0.107 | | 17.1 | μs | | | ls` ′ | Sampling time | | 1.5 | | 239.5 | 1/f <sub>ADC</sub> | | | t <sub>STAB</sub> <sup>(1)</sup> | Power-up time | | 0 | 0 | 1 | μs | | | | Total conversion time | f <sub>ADC</sub> = 14 MHz | 1 | | 18 | μs | | | t <sub>CONV</sub> <sup>(1)</sup> | (including sampling time) | | 14 to 252 (t <sub>S</sub> for sampling +12.5 for successive approximation) | | 1/f <sub>ADC</sub> | | | <sup>1.</sup> Guaranteed by design, not tested in production. $$\begin{aligned} & \textbf{Equation 1: R}_{AIN} \underset{}{\text{max formula}} \\ & R_{AIN} < \frac{T_{S}}{f_{ADC} \times C_{ADC} \times In(2^{N+2})} - R_{ADC} \end{aligned}$$ The formula above (Equation 1) is used to determine the maximum external impedance allowed for an error below 1/4 of LSB. Here N = 12 (from 12-bit resolution). $R_{AIN}$ max for $f_{ADC} = 14 \text{ MHz}^{(1)}$ Table 57. | T <sub>s</sub> (cycles) | t <sub>S</sub> (μs) | R <sub>AIN</sub> max (kΩ) | |-------------------------|---------------------|---------------------------| | 1.5 | 0.11 | 0.4 | | 7.5 | 0.54 | 5.9 | | 13.5 | 0.96 | 11.4 | | 28.5 | 2.04 | 25.2 | | 41.5 | 2.96 | 37.2 | | 55.5 | 3.96 | 50 | | 71.5 | 5.11 | NA | | 239.5 | 17.1 | NA | <sup>1.</sup> Guaranteed by design, not tested in production. ADC accuracy<sup>(1)(2) (3)</sup> Table 58. | Symbol | Parameter | Test conditions | Тур | Max <sup>(4)</sup> | Unit | |--------|------------------------------|----------------------------------------------------------------------------------------------------------|------|--------------------|------| | ET | Total unadjusted error | | ±1.3 | ±2 | | | EO | Offset error | f <sub>PCLK</sub> = 48 MHz, | ±1 | ±1.5 | | | EG | Gain error | $f_{ADC}$ = 14 MHz, $R_{AIN}$ < 10 kΩ, $V_{DDA}$ = 3 V to 3.6 V | ±0.5 | ±1.5 | LSB | | ED | Differential linearity error | T <sub>A</sub> = 25 °C | ±0.7 | ±1 | | | EL | Integral linearity error | | ±0.8 | ±1.5 | | | ET | Total unadjusted error | $f_{PCLK}$ = 48 MHz,<br>$f_{ADC}$ = 14 MHz, $R_{AIN}$ < 10 kΩ,<br>$V_{DDA}$ = 2.7 V to 3.6 V | ±3.3 | ±4 | | | EO | Offset error | | ±1.9 | ±2.8 | | | EG | Gain error | | ±2.8 | ±3 | LSB | | ED | Differential linearity error | T <sub>A</sub> = -40 to 105 °C | ±0.7 | ±1.3 | | | EL | Integral linearity error | | ±1.2 | ±1.7 | | | ET | Total unadjusted error | | ±3.3 | ±4 | | | EO | Offset error | f <sub>PCLK</sub> = 48 MHz, | ±1.9 | ±2.8 | | | EG | Gain error | $f_{ADC} = 14 \text{ MHz}, R_{AIN} < 10 \text{ k}\Omega,$<br>$V_{DDA} = 2.4 \text{ V to } 3.6 \text{ V}$ | ±2.8 | ±3 | LSB | | ED | Differential linearity error | T <sub>A</sub> = 25 °C | ±0.7 | ±1.3 | | | EL | Integral linearity error | | ±1.2 | ±1.7 | | <sup>1.</sup> ADC DC accuracy values are measured after internal calibration. - ADC Accuracy vs. Negative Injection Current: Injecting negative current on any of the standard (nonrobust) analog input pins should be avoided as this significantly reduces the accuracy of the conversion being performed on another analog input. It is recommended to add a Schottky diode (pin to ground) to standard analog pins which may potentially inject negative current. Any positive injection current within the limits specified for $I_{INJ(PIN)}$ and $\Sigma I_{INJ(PIN)}$ in Section 6.3.13 does not affect the ADC accuracy. - 3. Better performance may be achieved in restricted V<sub>DDA</sub>, frequency and temperature ranges. - Data based on characterization results, not tested in production. **ADC** accuracy characteristics Figure 26. Figure 27. Typical connection diagram using the ADC - Refer to *Table 56* for the values of R<sub>AIN</sub>, R<sub>ADC</sub> and C<sub>ADC</sub>. - C<sub>parasitic</sub> represents the capacitance of the PCB (dependent on soldering and PCB layout quality) plus the pad capacitance (roughly 7 pF). A high C<sub>parasitic</sub> value will downgrade conversion accuracy. To remedy this, f<sub>ADC</sub> should be reduced. #### General PCB design guidelines Power supply decoupling should be performed as shown in Figure 8. The 10 nF capacitor should be ceramic (good quality) and it should be placed as close as possible to the chip. 76/86 Doc ID 023079 Rev 1 ### 6.3.18 Temperature sensor characteristics Table 59. TS characteristics | Symbol | Parameter | Min | Тур | Max | Unit | |-----------------------------------|------------------------------------------------|------|------|------|-------| | T <sub>L</sub> <sup>(1)</sup> | V <sub>SENSE</sub> linearity with temperature | | ±1 | ±2 | °C | | Avg_Slope <sup>(1)</sup> | Average slope | 4.0 | 4.3 | 4.6 | mV/°C | | V <sub>25</sub> | Voltage at 25 °C | 1.34 | 1.43 | 1.52 | V | | t <sub>START</sub> <sup>(1)</sup> | Startup time | 4 | | 10 | μs | | T <sub>S_temp</sub> (1)(2) | ADC sampling time when reading the temperature | | | 17.1 | μs | <sup>1.</sup> Guaranteed by design, not tested in production. ### 6.3.19 V<sub>BAT</sub> monitoring characteristics Table 60. V<sub>BAT</sub> monitoring characteristics | Symbol | Parameter | Min | Тур | Max | Unit | |---------------------------------------|------------------------------------------------------------------|-----|-----|-----|------| | R | Resistor bridge for V <sub>BAT</sub> | | 50 | | ΚΩ | | Q | Ratio on V <sub>BAT</sub> measurement | | 2 | | | | Er <sup>(1)</sup> | Error on Q | -1 | | +1 | % | | T <sub>S_vbat</sub> <sup>(1)(2)</sup> | ADC sampling time when reading the V <sub>BAT</sub> 1mV accuracy | 5 | | | μs | <sup>1.</sup> Guaranteed by design, not tested in production. <sup>2.</sup> Shortest sampling time can be determined in the application by multiple iterations. <sup>2.</sup> Shortest sampling time can be determined in the application by multiple iterations. # 7 Package characteristics ## 7.1 Package mechanical data In order to meet environmental requirements, ST offers these devices in different grades of $\mathsf{ECOPACK}^{\mathbb{B}}$ packages, depending on their level of environmental compliance. $\mathsf{ECOPACK}^{\mathbb{B}}$ specifications, grade definitions and product status are available at: $\mathit{www.st.com}$ . $\mathsf{ECOPACK}^{\mathbb{B}}$ is an ST trademark. Figure 28. LQFP48 – 7 x 7mm, 48-pin low-profile quad flat package outline<sup>(1)</sup> Figure 29. Recommended footprint<sup>(1)(2)</sup> - 1. Drawing is not to scale. - 2. Dimensions are in millimeters. Table 61. LQFP48 – 7 x 7mm, 48-pin low-profile quad flat package mechanical data | Symbol | | millimeters | · · | inches <sup>(1)</sup> | | | |--------|-------|-------------|-------|-----------------------|--------|--------| | Symbol | Min | Тур | Max | Min | Тур | Max | | Α | | | 1.600 | | | 0.0630 | | A1 | 0.050 | | 0.150 | 0.0020 | | 0.0059 | | A2 | 1.350 | 1.400 | 1.450 | 0.0531 | 0.0551 | 0.0571 | | b | 0.170 | 0.220 | 0.270 | 0.0067 | 0.0087 | 0.0106 | | С | 0.090 | | 0.200 | 0.0035 | | 0.0079 | | D | 8.800 | 9.000 | 9.200 | 0.3465 | 0.3543 | 0.3622 | | D1 | 6.800 | 7.000 | 7.200 | 0.2677 | 0.2756 | 0.2835 | | D3 | | 5.500 | | | 0.2165 | | | Е | 8.800 | 9.000 | 9.200 | 0.3465 | 0.3543 | 0.3622 | | E1 | 6.800 | 7.000 | 7.200 | 0.2677 | 0.2756 | 0.2835 | | E3 | | 5.500 | | | 0.2165 | | | е | | 0.500 | | | 0.0197 | | | L | 0.450 | 0.600 | 0.750 | 0.0177 | 0.0236 | 0.0295 | | L1 | | 1.000 | | | 0.0394 | | | k | 0° | 3.5° | 7° | 0° | 3.5° | 7° | | ccc | | 0.080 | • | | 0.0031 | | <sup>1.</sup> Values in inches are converted from mm and rounded to 4 decimal digits. Figure 30. UFQFPN32 - 32-lead ultra thin fine pitch quad flat no-lead package outline $(5 \times 5)^{(1)(2)(3)}$ Figure 31. UFQFPN32 recommended footprint<sup>(1)(4)</sup> - 1. Drawing is not to scale. - 2. All leads/pads should also be soldered to the PCB to improve the lead/pad solder joint life. - 3. There is an exposed die pad on the underside of the UFQFPN package. This pad is used for the device ground and must be connected. It is referred to as pin 0 in *Table 8: Pin definitions*. - 4. Dimensions are in millimeters. Table 62. UFQFPN32 - 32-lead ultra thin fine pitch quad flat no-lead package (5 x 5), package mechanical data | Dim. | mm | | | inches <sup>(1)</sup> | | | |--------|----------------|-------|------|-----------------------|--------|--------| | Dilli. | Min | Тур | Max | Min | Тур | Max | | Α | 0.5 | 0.55 | 0.6 | 0.0197 | 0.0217 | 0.0236 | | A1 | 0.00 | 0.02 | 0.05 | 0 | 0.0008 | 0.0020 | | A3 | | 0.152 | | | 0.006 | | | b | 0.18 | 0.23 | 0.28 | 0.0071 | 0.0091 | 0.0110 | | D | 4.90 | 5.00 | 5.10 | 0.1929 | 0.1969 | 0.2008 | | D2 | | 3.50 | | | 0.1378 | | | Е | 4.90 | 5.00 | 5.10 | 0.1929 | 0.1969 | 0.2008 | | E2 | 3.40 | 3.50 | 3.60 | 0.1339 | 0.1378 | 0.1417 | | е | | 0.500 | | | 0.0197 | | | L | 0.30 | 0.40 | 0.50 | 0.0118 | 0.0157 | 0.0197 | | ddd | 0.08 0.0031 | | | | | | | | Number of pins | | | | | | | N | 32 | | | | | | <sup>1.</sup> Values in inches are converted from mm and rounded to 4 decimal digits. 80/86 Doc ID 023079 Rev 1 ### 7.2 Thermal characteristics The maximum chip junction temperature ( $T_J$ max) must never exceed the values given in *Table 15: General operating conditions on page 35.* The maximum chip-junction temperature, $T_J$ max, in degrees Celsius, may be calculated using the following equation: $$T_J \max = T_A \max + (P_D \max x \Theta_{JA})$$ #### Where: - T<sub>A</sub> max is the maximum ambient temperature in °C, - ullet $\Theta_{JA}$ is the package junction-to-ambient thermal resistance, in °C/W, - $P_D$ max is the sum of $P_{INT}$ max and $P_{I/O}$ max ( $P_D$ max = $P_{INT}$ max + $P_{I/O}$ max), - P<sub>INT</sub> max is the product of I<sub>DD</sub> and V<sub>DD</sub>, expressed in Watts. This is the maximum chip internal power. $P_{I\!/\!O}$ max represents the maximum power dissipation on output pins where: $$P_{I/O} \max = \Sigma (V_{OL} \times I_{OL}) + \Sigma ((V_{DD} - V_{OH}) \times I_{OH}),$$ taking into account the actual $V_{OL}$ / $I_{OL}$ and $V_{OH}$ / $I_{OH}$ of the I/Os at low and high level in the application. Table 63. Package thermal characteristics | Symbol | Parameter | Value | Unit | |---------------|--------------------------------------------------------------|-------|------| | Θ | Thermal resistance junction-ambient LQFP48 - $7 \times 7$ mm | 55 | °C/W | | $\Theta_{JA}$ | Thermal resistance junction-ambient UFQFPN32 - 5 × 5 mm | 38 | C/VV | #### 7.2.1 Reference document JESD51-2 Integrated Circuits Thermal Test Method Environment Conditions - Natural Convection (Still Air). Available from www.jedec.org ### 7.2.2 Selecting the product temperature range When ordering the microcontroller, the temperature range is specified in the ordering information scheme shown in *Section 10: Ordering information scheme*. Each temperature range suffix corresponds to a specific guaranteed ambient temperature at maximum dissipation and, to a specific maximum junction temperature. As applications do not commonly use the STM32F05xx at maximum dissipation, it is useful to calculate the exact power consumption and junction temperature to determine which temperature range will be best suited to the application. The following examples show how to calculate the temperature range needed for a given application. #### **Example 1: High-performance application** Assuming the following application conditions: Maximum ambient temperature $T_{Amax}$ = 80 °C (measured according to JESD51-2), $I_{DDmax}$ = 50 mA, $V_{DD}$ = 3.5 V, maximum 20 I/Os used at the same time in output at low level with $I_{OL}$ = 8 mA, $V_{OL}$ = 0.4 V and maximum 8 I/Os used at the same time in output at low level with $I_{OL}$ = 20 mA, $V_{OL}$ = 1.3 V ``` P_{INTmax} = 50 \text{ mA} \times 3.5 \text{ V} = 175 \text{ mW} ``` $P_{IOmax} = 20 \times 8 \text{ mA} \times 0.4 \text{ V} + 8 \times 20 \text{ mA} \times 1.3 \text{ V} = 272 \text{ mW}$ This gives: P<sub>INTmax</sub> = 175 mW and P<sub>IOmax</sub> = 272 mW: $P_{Dmax} = 175 + 272 = 447 \text{ mW}$ Using the values obtained in *Table 63* T<sub>.lmax</sub> is calculated as follows: ``` For LQFP48, 55 °C/W ``` $$T_{\text{Imax}} = 80 \, ^{\circ}\text{C} + (55 \, ^{\circ}\text{C/W} \times 447 \, \text{mW}) = 80 \, ^{\circ}\text{C} + 24.585 \, ^{\circ}\text{C} = 104.585 \, ^{\circ}\text{C}$$ This is within the range of the suffix 6 version parts ( $-40 < T_J < 105$ °C) see *Table 15: General operating conditions*. In this case, parts must be ordered at least with the temperature range suffix 6 (see *Section 10: Ordering information scheme*). Note: With this given $P_{Dmax}$ we can find the $T_{Amax}$ allowed for a given device temperature range (order code suffix 6 or 7). ``` Suffix 6: T_{Amax} = T_{Jmax} - (55^{\circ}C/W \times 447 \ mW) = 105-24.585 = 80.415 ^{\circ}C Suffix 7: T_{Amax} = T_{Jmax} - (55^{\circ}C/W \times 447 \ mW) = 125-24.585 = 100.415 ^{\circ}C ``` #### **Example 2: High-temperature application** Using the same rules, it is possible to address applications that run at high ambient temperatures with a low dissipation, as long as junction temperature $T_J$ remains within the specified range. 577 Assuming the following application conditions: Maximum ambient temperature $T_{Amax}$ = 100 °C (measured according to JESD51-2), $I_{DDmax}$ = 20 mA, $V_{DD}$ = 3.5 V, maximum 20 I/Os used at the same time in output at low level with $I_{OL}$ = 8 mA, $V_{OL}$ = 0.4 V $P_{INTmax} = 20 \text{ mA} \times 3.5 \text{ V} = 70 \text{ mW}$ $P_{IOmax} = 20 \times 8 \text{ mA} \times 0.4 \text{ V} = 64 \text{ mW}$ This gives: $P_{INTmax} = 70 \text{ mW}$ and $P_{IOmax} = 64 \text{ mW}$ : $P_{Dmax} = 70 + 64 = 134 \text{ mW}$ Thus: P<sub>Dmax</sub> = 134 mW Using the values obtained in $\textit{Table 63}\,\mathsf{T}_{\mathsf{Jmax}}$ is calculated as follows: $$T_{Jmax} = 100 \, ^{\circ}\text{C} + (55 \, ^{\circ}\text{C/W} \times 134 \, \text{mW}) = 100 \, ^{\circ}\text{C} + 7.37 \, ^{\circ}\text{C} = 107.37 \, ^{\circ}\text{C}$$ This is above the range of the suffix 6 version parts ( $-40 < T_J < 105$ °C). In this case, parts must be ordered at least with the temperature range suffix 7 (see *Section 10: Ordering information scheme*) unless we reduce the power dissipation in order to be able to use suffix 6 parts. 577 ## 8 Ordering information scheme For a list of available options (memory, package, and so on) or for further information on any aspect of this device, please contact your nearest ST sales office. 84/86 Doc ID 023079 Rev 1 STM32F050xx Revision history # 9 Revision history Table 64. Document revision history | Date | Revision | Changes | |-------------|----------|-----------------| | 25-Apr-2012 | 1 | Initial release | #### Please Read Carefully: Information in this document is provided solely in connection with ST products. STMicroelectronics NV and its subsidiaries ("ST") reserve the right to make changes, corrections, modifications or improvements, to this document, and the products and services described herein at any time, without notice. All ST products are sold pursuant to ST's terms and conditions of sale. Purchasers are solely responsible for the choice, selection and use of the ST products and services described herein, and ST assumes no liability whatsoever relating to the choice, selection or use of the ST products and services described herein. No license, express or implied, by estoppel or otherwise, to any intellectual property rights is granted under this document. If any part of this document refers to any third party products or services it shall not be deemed a license grant by ST for the use of such third party products or services, or any intellectual property contained therein or considered as a warranty covering the use in any manner whatsoever of such third party products or services or any intellectual property contained therein. UNLESS OTHERWISE SET FORTH IN ST'S TERMS AND CONDITIONS OF SALE ST DISCLAIMS ANY EXPRESS OR IMPLIED WARRANTY WITH RESPECT TO THE USE AND/OR SALE OF ST PRODUCTS INCLUDING WITHOUT LIMITATION IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE (AND THEIR EQUIVALENTS UNDER THE LAWS OF ANY JURISDICTION), OR INFRINGEMENT OF ANY PATENT, COPYRIGHT OR OTHER INTELLECTUAL PROPERTY RIGHT. UNLESS EXPRESSLY APPROVED IN WRITING BY TWO AUTHORIZED ST REPRESENTATIVES, ST PRODUCTS ARE NOT RECOMMENDED, AUTHORIZED OR WARRANTED FOR USE IN MILITARY, AIR CRAFT, SPACE, LIFE SAVING, OR LIFE SUSTAINING APPLICATIONS, NOR IN PRODUCTS OR SYSTEMS WHERE FAILURE OR MALFUNCTION MAY RESULT IN PERSONAL INJURY, DEATH, OR SEVERE PROPERTY OR ENVIRONMENTAL DAMAGE. ST PRODUCTS WHICH ARE NOT SPECIFIED AS "AUTOMOTIVE GRADE" MAY ONLY BE USED IN AUTOMOTIVE APPLICATIONS AT USER'S OWN RISK. Resale of ST products with provisions different from the statements and/or technical features set forth in this document shall immediately void any warranty granted by ST for the ST product or service described herein and shall not create or extend in any manner whatsoever, any liability of ST. ST and the ST logo are trademarks or registered trademarks of ST in various countries. Information in this document supersedes and replaces all information previously supplied. The ST logo is a registered trademark of STMicroelectronics. All other names are the property of their respective owners. © 2012 STMicroelectronics - All rights reserved STMicroelectronics group of companies Australia - Belgium - Brazil - Canada - China - Czech Republic - Finland - France - Germany - Hong Kong - India - Israel - Italy - Japan - Malaysia - Malta - Morocco - Philippines - Singapore - Spain - Sweden - Switzerland - United Kingdom - United States of America www.st.com 86/86 Doc ID 023079 Rev 1