**VRoHS** 

# ISO K Line Serial Link Interface

The 33660 is a serial link bus interface device designed to provide bi-directional half-duplex communication interfacing in automotive diagnostic applications. It is designed to interface between the vehicle's on-board microcontroller, and systems off-board the vehicle via the special ISO K line. The 33660 is designed to meet the Diagnostic Systems ISO9141 specification. The device's K line bus driver's output is fully protected against bus shorts and overtemperature conditions.

The 33660 derives its robustness to temperature and voltage extremes by being built on a SMARTMOS process, incorporating CMOS logic, bipolar/MOS analog circuitry, and DMOS power FETs. Although the 33660 was principally designed for automotive applications, it is suited for other serial communication applications. It is parametrically specified over an ambient temperature range of -40 °C  $\leq$  T $_{A}$   $\leq$  125 °C and 8.0 V  $\leq$  V $_{BB}$   $\leq$  18 V supply. The economical SO-8 surface-mount plastic package makes the 33660 very cost effective.

#### **Features**

- Operates over wide supply voltage of 8.0 to 18 V
- · Operating temperature of -40 to 125 °C
- · Interfaces directly to standard CMOS microprocessors
- ISO K line pin protected against shorts to battery
- · Thermal shutdown with hysteresis
- · ISO K line pin capable of high currents
- ISO K line can be driven with up to 10 nF of parasitic capacitance
- 8.0 kV ESD protection attainable with few additional components
- Standby mode: no V<sub>BAT</sub> current drain with V<sub>DD</sub> at 5.0 V
- Low current drain during operation with V<sub>DD</sub> at 5.0 V

# 33660

#### **ISO9141 PHYSICAL INTERFACE**



EF SUFFIX (PB-FREE) 98ASB42564B 8-PIN SOICN

| ORDERING INFORMATION                               |               |         |  |  |  |
|----------------------------------------------------|---------------|---------|--|--|--|
| Device Temperature Range (T <sub>A</sub> ) Package |               |         |  |  |  |
| MC33660EF/R2                                       | -40 to 125 °C | 8-SOICN |  |  |  |



Figure 1. 33660 Simplified Application Diagram

<sup>\*</sup> This document contains certain information on a new product. Specifications and information herein are subject to change without notice. © Freescale Semiconductor, Inc., 2011. All rights reserved.



# INTERNAL BLOCK DIAGRAM



Figure 2. 33660 Simplified Internal Block Diagram

# **PIN CONNECTIONS**



Figure 3. 33660 Pin Connections

Table 1. 33660 Pin Definitions

| Pin Number | Pin Name | Definition                                                          |
|------------|----------|---------------------------------------------------------------------|
| 1          | VBB      | Battery power through external resistor and diode.                  |
| 2          | NC       | Not to be connected. (1)                                            |
| 3          | GND      | Common signal and power return.                                     |
| 4          | ISO      | Bus connection.                                                     |
| 5          | TX       | Logic level input for data to be transmitted on the bus.            |
| 6          | RX       | Logic output of data received on the bus.                           |
| 7          | VDD      | Logic power source input.                                           |
| 8          | CEN      | Chip enable. Logic "1" for active state. Logic "0" for sleep state. |

## Notes

1. NC pins should not have any connections made to them. NC pins are not guaranteed to be open circuits.

## **ELECTRICAL CHARACTERISTICS**

## **MAXIMUM RATINGS**

## Table 2. Maximum Ratings

All voltages are with respect to ground unless otherwise noted. Exceeding these ratings may cause a malfunction or permanent damage to the device.

| Rating                                                 | Symbol              | Value       | Unit |
|--------------------------------------------------------|---------------------|-------------|------|
| VDD DC Supply Voltage                                  | V <sub>DD</sub>     | -0.3 to 7.0 | V    |
| VBB Load Dump Peak Voltage                             | V <sub>BB(LD)</sub> | 45          | V    |
| ISO Pin Load Dump Peak Voltage (2)                     | V <sub>ISO</sub>    | 40          | V    |
| ESD Voltage (3)                                        |                     |             | V    |
| Human Body Model (4)                                   | V <sub>ESD1</sub>   | ±2000       |      |
| Machine Model (4)                                      | V <sub>ESD2</sub>   | ±200        |      |
| Charge Device Model (4)                                |                     |             |      |
| Corner Pins                                            | V <sub>ESD3-1</sub> | ±750        |      |
| All other Pins                                         | V <sub>ESD3-2</sub> | ±500        |      |
| ISO Clamp Energy <sup>(5)</sup>                        | E <sub>CLAMP</sub>  | 10          | mJ   |
| Storage Temperature                                    | T <sub>STG</sub>    | -55 to +150 | °C   |
| Operating Case Temperature                             | T <sub>C</sub>      | -40 to +125 | °C   |
| Operating Junction Temperature                         | T <sub>J</sub>      | -40 to +150 | °C   |
| Power Dissipation T <sub>A</sub> = 25 °C               | P <sub>D</sub>      | 100         | mW   |
| Peak Package Reflow Temperature During Reflow (6), (7) | T <sub>PPRT</sub>   | Note 7.     | °C   |
| Thermal Resistance: Junction-to-Ambient                | $R_{	heta JA}$      | 150         | °C/W |

# Notes

- 2. Device will survive double battery jump start conditions in typical applications for 10 minutes duration, but is not guaranteed to remain within specified parametric limits during this duration.
- 3. ESD data available upon request.
- 4. ESD1 testing is performed in accordance with the Human Body Model ( $C_{ZAP}$  = 100 pF,  $R_{ZAP}$  = 1500  $\Omega$ ), ESD2 testing is performed in accordance with the Machine Model ( $C_{ZAP}$  = 200 pF,  $R_{ZAP}$  = 0  $\Omega$ ), ESD3 testing is performed in accordance with the Charge Device Model ( $C_{ZAP}$  = 4.0 pF).
- 5. Nonrepetitive clamping capability at 25 °C.
- 6. Pin soldering temperature limit is for 10 seconds maximum duration. Not designed for immersion soldering. Exceeding these limits may cause malfunction or permanent damage to the device.
- 7. Freescale's Package Reflow capability meets Pb-free requirements for JEDEC standard J-STD-020C. For Peak Package Reflow Temperature and Moisture Sensitivity Levels (MSL), Go to www.freescale.com, search by part number [e.g. remove prefixes/suffixes and enter the core ID to view all orderable parts. (i.e. MC33xxxD enter 33xxx), and review parametrics.

## STATIC ELECTRICAL CHARACTERISTICS

**Table 3. Static Electrical Characteristics** 

Characteristics noted under conditions of 4.75 V  $\leq$  V<sub>DD</sub>  $\leq$  5.25 V, 8.0 V  $\leq$  V<sub>BB</sub>  $\leq$  18 V, -40 °C  $\leq$  T<sub>C</sub>  $\leq$  125 °C, unless otherwise noted.

| Characteristic                                                         | Symbol               | Min                   | Тур | Max                   | Unit |
|------------------------------------------------------------------------|----------------------|-----------------------|-----|-----------------------|------|
| POWER AND CONTROL                                                      | 1                    | '                     |     | •                     | I.   |
| V <sub>DD</sub> Sleep State Current                                    | I <sub>DD(SS)</sub>  |                       |     |                       | mA   |
| $T_x = 0.8 V_{DD}$ , CEN = 0.3 $V_{DD}$                                |                      | _                     | _   | 0.1                   |      |
| V <sub>DD</sub> Quiescent Operating Current                            | I <sub>DD(Q)</sub>   |                       |     |                       | mA   |
| $T_{x} = 0.2 V_{DD}, CEN = 0.7 V_{DD}$                                 |                      | -                     | _   | 1.0                   |      |
| V <sub>BB</sub> Sleep State Current                                    | I <sub>BB(SS)</sub>  |                       |     |                       | μΑ   |
| $V_{BB}$ = 16 V, $T_{x}$ = 0.8 $V_{DD}$ , CEN = 0.3 $V_{DD}$           |                      | -                     | _   | 50                    |      |
| V <sub>BB</sub> Quiescent Operating Current                            | I <sub>BB(Q)</sub>   |                       |     |                       | mA   |
| $T_X = 0.2 V_{DD}$ , CEN = 0.7 $V_{DD}$                                |                      | _                     | -   | 1.0                   |      |
| Chip Enable                                                            |                      |                       |     |                       | V    |
| Input High Voltage Threshold (8)                                       | V <sub>IH(CEN)</sub> | 0.7 V <sub>DD</sub>   | _   | _                     |      |
| Input Low Voltage Threshold (9)                                        | V <sub>IL(CEN)</sub> | _                     | _   | 0.3 V <sub>DD</sub>   |      |
| Chip Enable Pull-down Current (10)                                     | I <sub>PD(CEN)</sub> | 2.0                   | _   | 40                    | μΑ   |
| T <sub>X</sub> Input Low Voltage Threshold                             | $V_{IL(TX)}$         |                       |     |                       | V    |
| $R_{ISO}$ = 510 $\Omega$ <sup>(11)</sup>                               |                      | _                     | _   | 0.3 x V <sub>DD</sub> |      |
| T <sub>X</sub> Input High Voltage Threshold                            | V <sub>IH(TX)</sub>  |                       |     |                       | V    |
| $R_{ISO}$ = 510 $\Omega$ <sup>(12)</sup>                               |                      | 0.7 x V <sub>DD</sub> | _   | _                     |      |
| T <sub>X</sub> Pull-up Current <sup>(13)</sup>                         | I <sub>PU(TX)</sub>  | -40                   | _   | -2.0                  | μΑ   |
| R <sub>X</sub> Output Low Voltage Threshold                            | V <sub>OL(RX)</sub>  |                       |     |                       | V    |
| $R_{ISO}$ = 510 $\Omega$ , $T_X$ = 0.2 $V_{DD}$ , $R_X$ Sinking 1.0 mA |                      | -                     | _   | 0.2 V <sub>DD</sub>   |      |
| R <sub>X</sub> Output High Voltage Threshold                           | V <sub>OH(RX)</sub>  |                       |     |                       | V    |
| $R_{ISO}$ = 510 $\Omega,T_X$ = 0.8 $V_{DD},R_X$ Sourcing 250 $\mu A$   |                      | 0.8 V <sub>DD</sub>   | -   | _                     |      |
| Thermal Shutdown <sup>(14)</sup>                                       | T <sub>LIM</sub>     | 150                   | 170 | _                     | °C   |

#### Notes

- 8. When  $I_{BB}$  transitions to >100  $\mu$ A.
- 9. When  $I_{BB}$  transitions to <100  $\mu A$ .
- 10. Enable pin has an internal current pull-down. Pull-down current is measured with CEN pin at 0.3 VDD.
- 11. Measured by ramping  $T_X$  down from 0.8  $V_{DD}$  and noting  $T_X$  value at which ISO falls below 0.2  $V_{BB}$ .
- 12. Measured by ramping  $T_X$  up from 0.2  $V_{DD}$  and noting the value at which ISO rises above 0.9  $V_{BB}$ .
- 13.  $T_X$  pin has internal current pull-up. Pull-up current is measured with  $T_X$  pin at 0.7  $V_{DD}$ .
- 14. Thermal Shutdown performance (T<sub>LIM</sub>) is guaranteed by design, but not production tested.

## ELECTRICAL CHARACTERISTICS STATIC ELECTRICAL CHARACTERISTICS

# **Table 3. Static Electrical Characteristics (Continued)**

Characteristics noted under conditions of 4.75 V  $\leq$  V<sub>DD</sub>  $\leq$  5.25 V, 8.0 V  $\leq$  V<sub>BB</sub>  $\leq$  18 V, -40°C  $\leq$  T<sub>C</sub>  $\leq$  125°C, unless otherwise noted.

| Characteristic                                                                       | Symbol                | Min                    | Тур | Max                   | Unit |
|--------------------------------------------------------------------------------------|-----------------------|------------------------|-----|-----------------------|------|
| ISO I/O                                                                              |                       |                        |     |                       |      |
| Input Low Voltage Threshold                                                          | V <sub>IL(ISO)</sub>  |                        |     |                       | V    |
| $R_{ISO} = 510 \Omega, T_X = 0.8 V_{DD}$                                             |                       | -                      | -   | 0.4 x V <sub>BB</sub> |      |
| Input High Voltage Threshold                                                         | V <sub>IH(ISO)</sub>  |                        |     |                       | V    |
| $R_{ISO} = 510 \Omega, T_X = 0.8 V_{DD}$                                             |                       | 0.7 x V <sub>BB</sub>  | -   | -                     |      |
| Input Voltage Hysteresis                                                             | V <sub>HYS(ISO)</sub> | 0.05 x V <sub>BB</sub> | -   | 0.1 x V <sub>BB</sub> | V    |
| Internal Pull-up Current                                                             | I <sub>PU(ISO)</sub>  |                        |     |                       | μΑ   |
| $R_{ISO} = \infty \Omega$ , $T_X = 0.8 V_{DD}$ , $V_{ISO} = 9.0 V$ , $V_{BB} = 18 V$ |                       | -5.0                   | -   | -140                  |      |
| Short-circuit Current Limit                                                          | I <sub>SC(ISO)</sub>  |                        |     |                       | mA   |
| $R_{ISO} = 0 \Omega$ , $T_X = 0.4 V_{DD}$ , $V_{ISO} = V_{BB}$                       |                       | 50                     | -   | 200                   |      |
| Output Low Voltage                                                                   | V <sub>OL(ISO)</sub>  |                        |     |                       | V    |
| $R_{ISO} = 510 \Omega, T_X = 0.2 V_{DD}$                                             |                       | -                      | _   | 0.1 x V <sub>BB</sub> |      |
| Output High Voltage                                                                  | V <sub>OH(ISO)</sub>  |                        |     |                       | V    |
| $R_{ISO} = \infty \Omega$ , $T_X = 0.8 V_{DD}$                                       |                       | 0.95 x V <sub>BB</sub> | -   | _                     |      |

# **DYNAMIC ELECTRICAL CHARACTERISTICS**

# **Table 4. Dynamic Electrical Characteristics**

Characteristics noted under conditions of 4.75 V  $\leq$  V<sub>DD</sub>  $\leq$  5.25 V, 8.0 V  $\leq$  V<sub>BB</sub>  $\leq$  18 V, -40 °C  $\leq$  T<sub>C</sub>  $\leq$  125 °C, unless otherwise noted.

| Characteristic                                                                 | Symbol                 | Min | Тур | Max | Unit |
|--------------------------------------------------------------------------------|------------------------|-----|-----|-----|------|
| Fall Time (15)                                                                 | t <sub>FALL(ISO)</sub> |     |     |     | μs   |
| $R_{\rm ISO}$ = 510 $\Omega$ to $V_{\rm BB}$ , $C_{\rm ISO}$ = 10 nF to Ground |                        | -   | _   | 2.0 |      |
| ISO Propagation Delay (16)                                                     | t <sub>PD(ISO)</sub>   |     |     |     | μs   |
| High to Low: $R_{ISO} = 510 \Omega$ , $C_{ISO} = 500 pF^{(17)}$                |                        | _   | _   | 2.0 |      |
| Low to High: $R_{ISO} = 510 \Omega$ , $C_{ISO} = 500 pF^{(18)}$                |                        | _   | _   | 2.0 |      |

#### Notes

- 15. Time required ISO voltage to transition from 0.8  $V_{BB}$  to 0.2  $V_{BB}$ .
- 16. Changes in the value of C<sub>ISO</sub> affect the rise and fall time but have minimal effect on Propagation Delay.
- 17. Step  $T_X$  voltage from 0.8  $V_{DD}$  to 0.2  $V_{DD}$ . Time measured from  $V_{IH(Tx)}$  until  $V_{ISO}$  reaches 0.3  $V_{BB}$ .
- 18. Step  $T_X$  voltage from 0.2  $V_{DD}$  to 0.8  $V_{DD}$ . Time measured from  $V_{IL(T_X)}$  until  $V_{ISO}$  reaches 0.7  $V_{BB}$ .

## **ELECTRICAL PERFORMANCE CURVES**



Figure 4. ISO Input Threshold/ $V_{BB}$  vs. Temperature



Figure 6. ISO Fall Time vs. Temperature



Figure 5. ISO Output/V<sub>BB</sub> vs. Temperature



Figure 7. ISO Propagation Delay vs. Temperature

# **TYPICAL APPLICATIONS**

## INTRODUCTION

The 33660 is a serial link bus interface device conforming to the ISO 9141 physical bus specification. The device is designed for automotive environment usage, compliant with On-board Diagnostics (OBD) requirements set forth by the California Air Resources Board (CARB) using the ISO K line. The device does not incorporate an ISO L line. It provides bidirectional half-duplex communications interfacing from a

microcontroller to the communication bus. The 33660 incorporates circuitry to interface the digital translations from 5.0 V microcontroller logic levels to battery level logic, and from battery level logic to 5.0 V logic levels. The 33660 is built using Freescale Semiconductor's SMARTMOS process and is packaged in an 8-pin plastic SOIC.

#### **FUNCTIONAL DESCRIPTION**

The 33660 transforms 5.0 V microcontroller logic signals to battery level logic signals and visa versa. The maximum data rate is set by the rise and fall time. The fall time is set by the output driver. The rise time is set by the bus capacitance and the pull-up resistors on the bus. The fall time of the 33660 allows data rates up to 150 kbps using a 30 percent maximum bit time transition value. The serial link interface will remain fully functional over a battery voltage range of 6.0 to 18 V. The device is parametrically specified over a dynamic  $V_{\rm BB}$  voltage range of 8.0 to 18 V.

Required input levels from the microcontroller are ratiometric with the  $V_{DD}$  voltage normally used to power the microcontroller. This enhances the 33660's ability to remain in harmony with the  $R_X$  and  $T_X$  control input signals of the microcontroller. The  $R_X$  and  $T_X$  control inputs are compatible with standard 5.0 V CMOS circuitry. For fault tolerant purposes the  $T_X$  input from the microcontroller has an internal

passive pull-up to  $V_{DD}$ , while the CEN input has an internal passive pull-down to ground.

A pull-up to battery is internally provided as well as an active data pull-down. The internal active pull-down is current-limit protected against shorts to battery, and further protected by thermal shutdown. Typical applications have reverse battery protection by the incorporation of an external 510  $\Omega$  pull-up resistor and a diode to battery.

Reverse battery protection of the device is provided by the use of a reverse battery blocking diode (See "D" in the Typical Application Diagram on page 9). Battery line transient protection of the device is provided for by using a 45 V zener and a 500  $\Omega$  resistor connected to the  $V_{BB}$  source, as shown in the same diagram. Device ESD protection from the communication lines exiting the module is through the use of the capacitor connected to the  $V_{BB}$  device pin, and the capacitor used in conjunction with the 27 V zener connected to the ISO pin.



Components necessary for Reverse Battery (1), Overvoltage Transient (2), and 8.0 kV ESD Protection (3) in a metal module case.

Figure 8. Typical Application Diagram

# **PACKAGING**

# **PACKAGE DIMENSIONS**

For the most current package revision, visit www.freescale.com and perform a keyword search using the "98A" listed below.



| © FREESCALE SEMICONDUCTOR, INC.  ALL RIGHTS RESERVED.  MEC |                      | L OUTLINE    | PRINT VERSION NO | OT TO SCALE |
|------------------------------------------------------------|----------------------|--------------|------------------|-------------|
| TITLE:                                                     |                      | DOCUMENT NO  | ): 98ASB42564B   | REV: V      |
| 8LD SOIC NARROW                                            | 8LD SOIC NARROW BODY |              | R: 751–07        | 20 NOV 2007 |
|                                                            |                      | STANDARD: JE | DEC MS-012AA     |             |

EF SUFFIX (PB-FREE) 8-PIN 98ASB42564B REV. V

## NOTES:

- 1. DIMENSIONS ARE IN MILLIMETERS.
- 2. DIMENSIONING AND TOLERANCING PER ASME Y14.5M-1994.
- DIMENSION DOES NOT INCLUDE MOLD PROTRUSION. MAXIMUM MOLD PROTRUSION 0.15 PER SIDE.
- DIMENSION DOES NOT INCLUDE DAMBAR PROTRUSION. ALLOWABLE DAMBAR PROTRUSION SHALL BE 0.127 TOTAL IN EXCESS OF THE DIMENSION AT MAXIMUM MATERIAL CONDITION.

| © FREESCALE SEMICONDUCTOR, INC.  ALL RIGHTS RESERVED.  MECHANICAL OUTLINE |      | PRINT VERSION NO | OT TO SCALE    |             |
|---------------------------------------------------------------------------|------|------------------|----------------|-------------|
| TITLE:                                                                    |      | DOCUMENT NO      | ): 98ASB42564B | REV: V      |
| 8LD SOIC NARROW                                                           | BODY | CASE NUMBER      | 2: 751–07      | 20 NOV 2007 |
|                                                                           |      | STANDARD: JE     | DEC MS-012AA   |             |

EF SUFFIX (PB-FREE) 8-PIN 98ASB42564B REV. V

33660

# **REVISION HISTORY**

| REVISION | DATE    | DESCRIPTION OF CHANGES                                                     |
|----------|---------|----------------------------------------------------------------------------|
| 1.0      | 1/2011  | Initial release                                                            |
| 2.0      | 9/2011  | Adjusted format to meet current compliance standards. No data was altered. |
| 3.0      | 10/2011 | Updated the PC part number to MC.                                          |

#### How to Reach Us:

#### **Home Page:**

www.freescale.com

#### Web Support:

http://www.freescale.com/support

#### **USA/Europe or Locations Not Listed:**

Freescale Semiconductor, Inc. Technical Information Center, EL516 2100 East Elliot Road Tempe, Arizona 85284 1-800-521-6274 or +1-480-768-2130 www.freescale.com/support

# Europe, Middle East, and Africa:

Freescale Halbleiter Deutschland GmbH Technical Information Center Schatzbogen 7 81829 Muenchen, Germany +44 1296 380 456 (English) +46 8 52200080 (English) +49 89 92103 559 (German) +33 1 69 35 48 48 (French) www.freescale.com/support

#### Japan:

Freescale Semiconductor Japan Ltd. Headquarters ARCO Tower 15F 1-8-1, Shimo-Meguro, Meguro-ku, Tokyo 153-0064 Japan 0120 191014 or +81 3 5437 9125 support.japan@freescale.com

#### Asia/Pacific:

Freescale Semiconductor China Ltd. Exchange Building 23F No. 118 Jianguo Road Chaoyang District Beijing 100022 China +86 10 5879 8000 support.asia@freescale.com

#### For Literature Requests Only:

Freescale Semiconductor Literature Distribution Center P.O. Box 5405
Denver, Colorado 80217
1-800-441-2447 or +1-303-675-2140
Fax: +1-303-675-2150
LDCForFreescaleSemiconductor@hibbertgroup.com

Information in this document is provided solely to enable system and software implementers to use Freescale Semiconductor products. There are no express or implied copyright licenses granted hereunder to design or fabricate any integrated circuits or integrated circuits based on the information in this document.

Freescale Semiconductor reserves the right to make changes without further to products herein. Freescale Semiconductor makes no warranty. representation or regarding the suitability of its products for any particular purpose, nor does Freescale Semiconductor assume any liability arising out of the or use of any product or circuit, and specifically disclaims any and all liability, including without limitation consequential or incidental damages "Typical" parameters that may be provided in Freescale Semiconductor data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals", be validated for each customer application by technical experts. Freescale Semiconductor does not convey any license under its patent rights nor the rights of others. Freescale Semiconductor products are designed, intended, or authorized for use as components in systems intended for surgical implant into the body, or other applications intended to support or sustain life, or for any other application in which the failure of the Freescale Semiconductor product could create a situation where personal injury or death may occur. Should Buyer purchase or use Freescale Semiconductor products for any such unintended or unauthorized application, Buyer shall indemnify and hold Freescale Semiconductor and its officers, employees, subsidiaries, affiliates, and harmless against all claims, costs, damages, and expenses, and reasonable attorney fees arising out of, directly or indirectly, any claim of personal injury or death associated with such unintended or unauthorized use, even if such claim alleges that Freescale Semiconductor was negligent regarding the design or manufacture of the part.



Freescale and the Freescale logo are trademarks of Freescale Semiconductor, Inc., Reg. U.S. Pat. & Tm. Off. Qorivva, S12 MagniV, SMARTMOS and Xtrinsic are trademarks of Freescale Semiconductor, Inc. ARM is the registered trademark of ARM Limited. The Power Architecture and Power.org word marks and the Power and Power.org logos and related marks are trademarks and service marks licensed by Power.org. All other product or service names are the property of their respective owners. ©2011 Freescale Semiconductor, Inc.

MC33660 Rev 3.0 10/2011