## PCI-EXPRESS GEN 1, GEN 2, & GEN 3 QUAD **FANOUT BUFFER** #### **Features** - PCI-Express Gen 1, Gen 2, and I<sup>2</sup>C support with readback Gen 3 compliant - Low power push-pull type differential output buffers - Integrated resistors on differential clocks - Dedicated output enable pin for all clocks - Four PCI-Express buffered clocks - 100 to 210 MHz clock input range - capabilities - Spread aware for maximum electromagnetic interference (EMI) reduction - Industrial temperature: - –40 to 85 °C - 3.3 V power supply - 24-pin QFN package #### **Applications** - Network attached storage - Multi-function printers - Wireless access point - Routers #### **Description** The Si53154 is a spread aware PCle clock buffer that can source four PCIe clocks simultaneously. The device has four hardware output enable control inputs for enabling the respective differential outputs on the fly while powered on along with output enable control through I<sup>2</sup>C communication. In addition to the hardware control pins, I<sup>2</sup>C programmability is also available to promptly achieve optimum clock signal integrity through skew and edge rate control on true, compliment, or both differential outputs as well as amplitude control. #### **Functional Block Diagram** Patents pending # TABLE OF CONTENTS | <u>Section</u> | <u>Page</u> | |---------------------------------|-------------| | 1. Electrical Specifications | 4 | | 2. Functional Description | 7 | | 2.1. OE Clarification | | | 2.2. OE Assertion | 7 | | 2.3. OE Deassertion | 7 | | 3. Test and Measurement Setup | | | 4. Control Registers | | | 4.1. Serial Data Interface | | | 4.2. Data Protocol | | | 5. Pin Descriptions: 24-Pin QFN | | | 6. Ordering Guide | | | 7. Package Outline | | | Contact Information | | ## 1. Electrical Specifications **Table 1. DC Electrical Specifications** | Parameter | Symbol | Test Condition | Min | Тур | Max | Unit | |---------------------------------------|----------------------|------------------------------------------------------------------------------|-----------------------|-----|-----------------------|------| | 3.3 V Operating Voltage | VDD core | 3.3 ± 5% | 3.135 | _ | 3.465 | V | | 3.3 V Input High Voltage | V <sub>IH</sub> | Control input pins | 2.0 | _ | V <sub>DD</sub> + 0.3 | V | | 3.3 V Input Low Voltage | V <sub>IL</sub> | Control input pins | V <sub>SS</sub> – 0.3 | _ | 0.8 | V | | Input High Voltage | V <sub>IHI2C</sub> | SDATA, SCLK | 2.2 | _ | _ | V | | Input Low Voltage | V <sub>ILI2C</sub> | SDATA, SCLK | _ | _ | 1.0 | V | | Input High Leakage Current | I <sub>IH</sub> | Except internal pull-down resistors, 0 < V <sub>IN</sub> < V <sub>DD</sub> | _ | _ | 5 | μА | | Input Low Leakage Current | I <sub>IL</sub> | Except internal pull-up resistors, 0 < V <sub>IN</sub> < V <sub>DD</sub> | <b>-</b> 5 | _ | _ | μА | | High-impedance Output<br>Current | I <sub>OZ</sub> | | -10 | _ | 10 | μА | | Input Pin Capacitance | $C_{IN}$ | | 1.5 | _ | 5 | pF | | Output Pin Capacitance | C <sub>OUT</sub> | | _ | _ | 6 | pF | | Pin Inductance | L <sub>IN</sub> | | _ | _ | 7 | nH | | Dynamic Supply Current in Fanout Mode | I <sub>DD_3.3V</sub> | Differential clocks with 5"<br>traces and 2 pF load,<br>frequency at 100 MHz | _ | _ | 35 | mA | **Table 2. AC Electrical Specifications** | Parameter | Symbol | Condition | Min | Тур | Max | Unit | |--------------------------------------------------|---------------------------------|-------------------------------------------------------------------------------------------------------------|------|-----|------|------| | DIFFIN at 0.7 V | | | | | | | | DIFFIN and DIFFIN Rise and Fall Times | T <sub>R</sub> / T <sub>F</sub> | Single ended measurement: $V_{OL} = 0.175$ to $V_{OH} = 0.525$ V (Averaged) | 0.6 | _ | 4 | V/ns | | Differential Input High<br>Voltage | V <sub>IH</sub> | | 150 | _ | _ | mV | | Differential Input Low<br>Voltage | V <sub>IL</sub> | | | _ | -150 | mV | | Crossing Point Voltage at 0.7 V Swing | V <sub>OX</sub> | Single-ended measurement | 250 | _ | 550 | mV | | Vcross Variation over all<br>Edges | $\Delta V_{OX}$ | Single-ended measurement | 1 | _ | 140 | mV | | Differential Ringback Voltage | $V_{RB}$ | | -100 | _ | 100 | mV | | Time before Ringback<br>Allowed | T <sub>STABLE</sub> | | 500 | _ | _ | ps | | Absolute Maximum Input Voltage | V <sub>MAX</sub> | | ı | _ | 1.15 | V | | Absolute Minimum Input<br>Voltage | V <sub>MIN</sub> | | -0.3 | _ | _ | V | | DIFFIN and DIFFIN Duty<br>Cycle | T <sub>DC</sub> | Measured at crossing point V <sub>OX</sub> | 45 | _ | 55 | % | | Rise/Fall Matching | T <sub>RFM</sub> | Determined as a fraction of $2 \times (T_R - T_F)/(T_R + T_F)$ | | _ | 20 | % | | DIFF at 0.7 V | | | | | | • | | DIFF Duty Cycle | T <sub>DC</sub> | Measured at 0 V differential | 45 | _ | 55 | % | | DIFF Clock Skew | T <sub>SKEW</sub> | Measured at 0 V differential | | | 50 | ps | | Output PCIe Gen1 Additive<br>REFCLK Phase Jitter | RMS <sub>GEN1</sub> | Includes PLL BW 1.5–22 MHz, $\zeta$ = 0.54, Td=10 ns, Ftrk=1.5 MHz with BER=1E-12 | 0 | _ | 10 | ps | | Output PCIe Gen2 Additive<br>REFCLK Phase Jitter | RMS <sub>GEN2</sub> | Includes PLL BW 8–16 MHz, Jitter Peaking = 3 dB, ζ = 0.54, Td=12 ns, Low Band, F < 1.5 MHz | 0 | _ | 0.5 | ps | | Output PCIe Gen2 Additive<br>REFCLK Phase Jitter | RMS <sub>GEN2</sub> | Includes PLL BW 8–16 MHz, Jitter<br>Peaking = 3 dB, ζ = 0.54, Td=12 ns,<br>High Band, 1.5 MHz < F < Nyquist | 0 | _ | 0.5 | ps | | Output PCIe Gen3 Additive<br>REFCLK Phase Jitter | RMS <sub>GEN3</sub> | Includes PLL BW 2–4 MHz,<br>CDR = 10 MHz) | 0 | _ | 0.10 | ps | **Table 2. AC Electrical Specifications (Continued)** | Parameter | Symbol | Condition | Min | Тур | Max | Unit | |---------------------------------------|--------------------------------|-------------------------------------------------|------|-----|-----|------| | Additive Cycle to Cycle Jitter | T <sub>CCJ</sub> | In buffer mode.<br>Measured at 0 V differential | _ | 20 | 50 | ps | | Long-term Accuracy | L <sub>ACC</sub> | Measured at 0 V differential | _ | _ | 100 | ppm | | Rising/Falling Slew rate | T <sub>R</sub> /T <sub>F</sub> | Measured differentially from ±150 mV | 2.5 | _ | 8 | V/ns | | Crossing Point Voltage at 0.7 V Swing | V <sub>OX</sub> | | 300 | _ | 550 | mV | | Enable/Disable and Setup | | | | | | | | Clock Stabilization from Power-Up | T <sub>STABLE</sub> | | _ | _ | 1.8 | ms | | Stopclock Set-up Time | T <sub>SS</sub> | | 10.0 | _ | _ | ns | **Table 3. Absolute Maximum Conditions** | Parameter | Symbol | Condition | Min | Тур | Max | Unit | |-------------------------------------------|----------------------|-----------------------------|------|-----|-----|----------| | Main Supply Voltage | V <sub>DD_3.3V</sub> | Functional | _ | _ | 4.6 | V | | Input Voltage | V <sub>IN</sub> | Relative to V <sub>SS</sub> | -0.5 | _ | 4.6 | $V_{DC}$ | | Temperature, Storage | T <sub>S</sub> | Non-functional | -65 | _ | 150 | °C | | Industrial Temperature, Operating Ambient | T <sub>A</sub> | Functional | -40 | _ | 85 | °C | | Commercial Temperature, Operating Ambient | T <sub>A</sub> | Functional | 0 | _ | 85 | °C | | Temperature, Junction | TJ | Functional | _ | _ | 150 | °C | | Dissipation, Junction to Case | Ø <sub>JC</sub> | JEDEC (JESD 51) | _ | _ | 35 | °C/W | | Dissipation, Junction to Ambient | Ø <sub>JA</sub> | JEDEC (JESD 51) | _ | _ | 37 | °C/W | | ESD Protection (Human Body Model) | ESD <sub>HBM</sub> | JEDEC (JESD 22 - A114) | 2000 | _ | _ | V | | Flammability Rating | UL-94 | UL (Class) | | V-0 | | | | Moisture Sensitivity Level | MSL | JEDEC (J-STD-020) | | 1 | | | **Note: Multiple Supplies:** The voltage on any input or I/O pin cannot exceed the power pin during power-up. Power supply sequencing is not required. ## 2. Functional Description #### 2.1. OE Clarification The OE pins are active high inputs used to enable and disable the output clocks. To enable the output clock, the OE pin needs to be logic high and the $I^2C$ output enable bit needs to be logic high. There are two methods to disable the output clocks: the OE is pulled to a logic low, or the $I^2C$ enable bit is set to a logic low. The OE pins is required to be driven at all time and even though it has an internally 100 k $\Omega$ resistor. #### 2.2. OE Assertion The OE signals are active high input used for synchronous stopping and starting the DIFF output clocks respectively while the rest of the clock generator continues to function. The assertion of the OE signal by making it logic high causes stopped respective DIFF output to resume normal operation. No short or stretched clock pulses are produced when the clock resumes. The maximum latency from the assertion to active outputs is no more than two to six output clock cycles. #### 2.3. OE Deassertion When the OE pin is deasserted by making its logic low, the corresponding DIFF output is stopped cleanly, and the final output state is driven low. ## 3. Test and Measurement Setup Figures 1–3 show the test load configuration for the differential clock signals. Figure 1. 0.7 V Differential Load Configuration Figure 2. Differential Measurement for Differential Output Signals (for AC Parameters Measurement) Figure 3. Single-Ended Measurement for Differential Output Signals (for AC Parameters Measurement) #### 4. Control Registers #### 4.1. Serial Data Interface To enhance the flexibility and function of the clock synthesizer, a two-signal serial interface is provided. Through the Serial Data Interface, various device functions, such as individual clock output buffers are individually enabled or disabled. The registers associated with the Serial Data Interface initialize to their default setting at power-up. The use of this interface is optional. Clock device register changes are normally made at system initialization, if any are required. The interface cannot be used during system operation for power management functions. #### 4.2. Data Protocol The clock driver serial protocol accepts byte write, byte read, block write, and block read operations from the controller. For block write/read operation, access the bytes in sequential order from lowest to highest (most significant bit first) with the ability to stop after any complete byte is transferred. For byte write and byte read operations, the system controller can access individually indexed bytes. The offset of the indexed byte is encoded in the command code described in Table 1 on page 4. The block write and block read protocol is outlined in Table 4 while Table 5 outlines byte write and byte read protocol. The slave receiver address is 11010110 (D6h). **Table 4. Block Read and Block Write Protocol** | | Block Write Protocol | | Block Read Protocol | |-------|------------------------------|-------|-----------------------------------| | Bit | Description | Bit | Description | | 1 | Start | 1 | Start | | 8:2 | Slave address–7 bits | 8:2 | Slave address–7 bits | | 9 | Write | 9 | Write | | 10 | Acknowledge from slave | 10 | Acknowledge from slave | | 18:11 | Command Code–8 bits | 18:11 | Command Code–8 bits | | 19 | Acknowledge from slave | 19 | Acknowledge from slave | | 27:20 | Byte Count–8 bits | 20 | Repeat start | | 28 | Acknowledge from slave | 27:21 | Slave address–7 bits | | 36:29 | Data byte 1–8 bits | 28 | Read = 1 | | 37 | Acknowledge from slave | 29 | Acknowledge from slave | | 45:38 | Data byte 2–8 bits | 37:30 | Byte Count from slave–8 bits | | 46 | Acknowledge from slave | 38 | Acknowledge | | | Data Byte/Slave Acknowledges | 46:39 | Data byte 1 from slave–8 bits | | | Data Byte N–8 bits | 47 | Acknowledge | | | Acknowledge from slave | 55:48 | Data byte 2 from slave–8 bits | | | Stop | 56 | Acknowledge | | | | | Data bytes from slave/Acknowledge | | | | | Data Byte N from slave–8 bits | | | | | NOT Acknowledge | | | | | Stop | **Table 5. Byte Read and Byte Write Protocol** | | Byte Write Protocol | | Byte Read Protocol | |-------|------------------------|-------|------------------------| | Bit | Description | Bit | Description | | 1 | Start | 1 | Start | | 8:2 | Slave address–7 bits | 8:2 | Slave address–7 bits | | 9 | Write | 9 | Write | | 10 | Acknowledge from slave | 10 | Acknowledge from slave | | 18:11 | Command Code–8 bits | 18:11 | Command Code–8 bits | | 19 | Acknowledge from slave | 19 | Acknowledge from slave | | 27:20 | Data byte–8 bits | 20 | Repeated start | | 28 | Acknowledge from slave | 27:21 | Slave address–7 bits | | 29 | Stop | 28 | Read | | | | 29 | Acknowledge from slave | | | | 37:30 | Data from slave–8 bits | | | | 38 | NOT Acknowledge | | | | 39 | Stop | ### Control Register 0. Byte 0 | Bit | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | |------|-----|-----|-----|-----|-----|-----|-----|-----| | Name | | | | | | | | | | Туре | R/W Reset settings = 00000000 | Bit | Name | Function | |-----|----------|----------| | 7:0 | Reserved | | ### Control Register 1. Byte 1 | Bit | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | |------|-----|-----|-----|-----|-----|----------|-----|----------| | Name | | | | | | DIFF0_OE | | DIFF1_OE | | Туре | R/W Reset settings = 00000101 | Bit | Name | Function | |-----|----------|----------------------------------------| | 7:3 | Reserved | | | 2 | DIFF0_OE | Output Enable for DIFF0. | | | | 0: Output disabled. 1: Output enabled. | | 1 | Reserved | | | 0 | DIFF1_OE | Output Enable for DIFF1. | | | | 0: Output disabled. 1: Output enabled. | ### Control Register 2. Byte 2 | Bit | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | |------|----------|----------|-----|-----|-----|-----|-----|-----| | Name | DIFF2_OE | DIFF3_OE | | | | | | | | Туре | R/W Reset settings = 11000000 | Bit | Name | Function | |-----|----------|----------------------------------------| | 7 | DIFF2_OE | Output Enable for DIFF2. | | | | Output disabled. Output enabled. | | 6 | DIFF3_OE | Output Enable for DIFF3. | | | | 0: Output disabled. 1: Output enabled. | | 5:0 | Reserved | | ## Control Register 3. Byte 3 | Bit | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | |------|-------------------|-------------------|-------------------|-------------------|--------------------|--------------------|--------------------|--------------------| | Name | Rev Code<br>Bit 3 | Rev Code<br>Bit 2 | Rev Code<br>Bit 1 | Rev Code<br>Bit 0 | Vendor ID<br>bit 3 | Vendor ID<br>bit 2 | Vendor ID<br>bit 1 | Vendor ID<br>bit 0 | | Туре | R/W Reset settings = 00001000 | Bit | Name | Function | | | | |-----|-------------------|-----------------------------|--|--|--| | 7:4 | Rev Code Bit 3:0 | Program Revision Code. | | | | | 3:0 | Vendor ID bit 3:0 | Vendor Identification Code. | | | | ### Control Register 4. Byte 4 | Bit | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | |------|-----|-----|-----|-----|-----|-----|-----|-----| | Name | BC7 | BC7 | BC5 | BC4 | BC3 | BC2 | BC1 | BC0 | | Туре | R/W Reset settings = 00000110 | Bit | Name | Function | |-----|-------|----------------------| | 7:0 | BC7:0 | Byte Count Register. | ## Control Register 5. Byte 5 | Bit | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | |------|--------------|------------------|------------------|------------------|-----|-----|-----|-----| | Name | DIFF_Amp_Sel | DIFF_Amp_Cntl[2] | DIFF_Amp_Cntl[1] | DIFF_Amp_Cntl[0] | | | | | | Туре | R/W #### Reset settings = 11011000 | Bit | Name | Function | | | | | |-----|------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--| | 7 | DIFF_Amp_Sel | Amplitude Control for DIFF Differential Outputs. D: Differential outputs with Default amplitude. 1: Differential outputs amplitude is set by Byte 5[6:4]. | | | | | | 6 | DIFF_Amp_Cntl[2] | DIFF Differential Outputs Amplitude Adjustment. | | | | | | 5 | DIFF_Amp_Cntl[1] | 000: 300 mV 001: 400 mV 010: 500 mV 011: 600 mV | | | | | | 4 | DIFF_Amp_Cntl[0] | 100: 700 mV 101: 800 mV 110: 900 mV 111: 1000 mV | | | | | | 3:0 | Reserved | | | | | | ## 5. Pin Descriptions: 24-Pin QFN \*Note: Internal 100 kohm pull-up. Table 6. Si53154 24-Pin QFN Descriptions | Pin # | Name | Туре | Description | |-------|-------|--------|-------------------------------------------------------------------------------------------------------------------| | 1 | VDD | PWR | 3.3 V power supply | | 2 | OE1 | I,PU | 3.3 V input to disable DIFF1 (internal 100 k $\Omega$ pull-up). Refer to Table 1 on page 4 for OE specifications. | | 3 | VDD | PWR | 3.3 V power supply | | 4 | VSS | GND | Ground | | 5 | OE2 | I,PU | 3.3 V input to disable DIFF2 (internal 100 k $\Omega$ pull-up). Refer to Table 1 on page 4 for OE specifications. | | 6 | VDD | PWR | 3.3 V power supply | | 7 | OE0 | I,PU | 3.3 V input to disable DIFF0 (internal 100 k $\Omega$ pull-up). Refer to Table 1 on page 4 for OE specifications. | | 8 | DIFF0 | O, DIF | 0.7 V, differential clock output | | 9 | DIFF0 | O, DIF | 0.7 V, differential clock output | | 10 | DIFF1 | O, DIF | 0.7 V, differential clock output | Table 6. Si53154 24-Pin QFN Descriptions | Pin# | Name | Туре | Description | |------|--------|--------|-------------------------------------------------------------------------------------------------------------------| | 11 | DIFF1 | O, DIF | 0.7 V, differential clock output | | 12 | VDD | PWR | 3.3 V power supply | | 13 | DIFF2 | O, DIF | 0.7 V, differential clock output | | 14 | DIFF2 | O, DIF | 0.7 V, differential clock output | | 15 | DIFF3 | O, DIF | 0.7 V, differential clock output | | 16 | DIFF3 | O, DIF | 0.7 V, differential clock output | | 17 | VDD | PWR | 3.3 V power supply | | 18 | OE3 | I,PU | 3.3 V input to disable DIFF3 (internal 100 k $\Omega$ pull-up). Refer to Table 1 on page 4 for OE specifications. | | 19 | SCLK | I | SMBus compatible SCLOCK | | 20 | SDATA | I/O | SMBus compatible SDATA | | 21 | VDD | PWR | 3.3 V power supply | | 22 | DIFFIN | I | 0.7 V Differential True Input, typically 100 MHz. Input frequency range 100 to 210 MHz. | | 23 | DIFFIN | 0 | 0.7 V Differential Complement Input, typically 100 MHz. Input frequency range 100 to 210 MHz. | | 24 | VSS | GND | Ground | | 25 | GND | GND | Ground for bottom pad of the IC. | ## 6. Ordering Guide | Part Number | Package Type | Temperature | |-----------------|--------------------------|--------------------------| | Lead-free | | | | Si53154-A01AGM | 24-pin QFN | Industrial, –40 to 85 °C | | Si53154-A01AGMR | 24-pin QFN—Tape and Reel | Industrial, –40 to 85 °C | ## 7. Package Outline Figure 4 illustrates the package details for the Si53154. Table 7 lists the values for the dimensions shown in the illustration. Figure 4. 24-Pin Quad Flat No Lead (QFN) Package **Table 7. Package Diagram Dimensions** | Symbol | | Millimeters | | | |--------|----------|-------------|------|--| | | Min | Nom | Max | | | A | 0.70 | 0.75 | 0.80 | | | A1 | 0.00 | 0.025 | 0.05 | | | b | 0.20 | 0.25 | 0.30 | | | D | 4.00 BSC | | | | | D2 | 2.60 | 2.70 | 2.80 | | | е | 0.50 BSC | | | | | E | | 4.00 BSC | | | | E2 | 2.60 | 2.70 | 2.80 | | | L | 0.30 | 0.40 | 0.50 | | | aaa | | 0.10 | | | | bbb | 0.10 | | | | | ccc | 0.08 | | | | | ddd | | 0.07 | | | #### Notes: - All dimensions shown are in millimeters (mm) unless otherwise noted. - 2. Dimensioning and Tolerancing per ANSI Y14.5M-1994. - 3. This drawing conforms to JEDEC outline MO-220, variation VGGD-8 - Recommended card reflow profile is per the JEDEC/IPC J-STD-020 specification for Small Body Components Notes: ## Si53154 #### **CONTACT INFORMATION** Silicon Laboratories Inc. 400 West Cesar Chavez Austin, TX 78701 Tel: 1+(512) 416-8500 Fax: 1+(512) 416-9669 Toll Free: 1+(877) 444-3032 Please visit the Silicon Labs Technical Support web page: https://www.silabs.com/support/pages/contacttechnicalsupport.aspx and register to submit a technical support request. The information in this document is believed to be accurate in all respects at the time of publication but is subject to change without notice. Silicon Laboratories assumes no responsibility for errors and omissions, and disclaims responsibility for any consequences resulting from the use of information included herein. Additionally, Silicon Laboratories assumes no responsibility for the functioning of undescribed features or parameters. Silicon Laboratories reserves the right to make changes without further notice. Silicon Laboratories makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does Silicon Laboratories assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation consequential or incidental damages. Silicon Laboratories products are not designed, intended, or authorized for use in applications intended to support or sustain life, or for any other application in which the failure of the Silicon Laboratories product could create a situation where personal injury or death may occur. Should Buyer purchase or use Silicon Laboratories products for any such unintended or unauthorized application, Buyer shall indemnify and hold Silicon Laboratories harmless against all claims and damages. Silicon Laboratories and Silicon Labs are trademarks of Silicon Laboratories Inc. Other products or brandnames mentioned herein are trademarks or registered trademarks of their respective holders.