## $256 \mathrm{~K} \times 16$ Static RAM

## Features

- High speed
$-\mathrm{t}_{\mathrm{AA}}=12 \mathrm{~ns}$
- Low active power
- 1540 mW (max.)
- Low CMOS standby power (L version)
- 2.75 mW (max.)
- 2.0V Data Retention ( $400 \mu \mathrm{~W}$ at 2.0 V retention)
- Automatic power-down when deselected
- TTL-compatible inputs and outputs
- Easy memory expansion with $\overline{\mathrm{CE}}$ and $\overline{\mathrm{OE}}$ features

Functional Description
The CY7C1041B is a high-performance CMOS static RAM organized as 262,144 words by 16 bits.
Writing to the device is accomplished by taking Chip Enable (CE) and Write Enable (WE) inputs LOW. If Byte Low Enable
$(\overline{\mathrm{BLE}})$ is LOW, then data from $\mathrm{I} / \mathrm{O}$ pins $\left(\mathrm{I} / \mathrm{O}_{0}\right.$ through $\left.\mathrm{I} / \mathrm{O}_{7}\right)$, is written into the location specified on the address pins ( $\mathrm{A}_{0}$ through $\mathrm{A}_{17}$ ). If Byte High Enable ( $\left.\overline{\mathrm{BHE}}\right)$ is LOW, then data from I/O pins $\left(I / O_{8}\right.$ through $\left.I / O_{15}\right)$ is written into the location specified on the address pins ( $\mathrm{A}_{0}$ through $\mathrm{A}_{17}$ ).
Reading from the device is accomplished by taking Chip Enable ( $\overline{\mathrm{CE}}$ ) and Output Enable ( $\overline{\mathrm{OE}}$ ) LOW while forcing the Write Enable ( $\overline{\mathrm{WE}})$ HIGH. If Byte Low Enable ( $\overline{\mathrm{BLE}}$ ) is LOW, then data from the memory location specified by the address pins will appear on $\mathrm{I} / \mathrm{O}_{0}$ to $\mathrm{I} / \mathrm{O}_{7}$. If Byte High Enable ( $\overline{\mathrm{BHE}}$ ) is LOW, then data from memory will appear on $\mathrm{I} / \mathrm{O}_{8}$ to $\mathrm{I} / \mathrm{O}_{15}$. See the truth table at the back of this data sheet for a complete description of read and write modes.
The input/output pins ( $1 / \mathrm{O}_{0}$ through $\mathrm{I} / \mathrm{O}_{15}$ ) are placed in a high-impedance state when the device is deselected ( $\overline{\mathrm{CE}}$ HIGH), the outputs are disabled ( $\overline{\mathrm{OE}} \mathrm{HIGH}$ ), the BHE and BLE are disabled (BHE, BLE HIGH), or during a write operation ( $\overline{\mathrm{CE}}$ LOW, and WE LOW).
The CY7C1041B is available in a standard 44-pin 400 -mil-wide body width SOJ and 44-pin TSOP II package with center power and ground (revolutionary) pinout.


Selection Guide

|  |  | 7C1041B-12 | 7C1041B-15 | 7C1041B-17 | 7C1041B-20 | 7C1041B-25 | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Maximum Access Time |  | 12 | 15 | 17 | 20 | 25 | ns |
| Maximum Operating Current | Com'l | 200 | 190 | 180 | 170 | 160 | mA |
|  | Ind'l | 220 | 210 | 200 | 190 | 180 |  |
| Maximum CMOS Standby | Com'l | 3 | 3 | 3 | 3 | 3 | mA |
| Current | Com'l L | - | 0.5 | 0.5 | 0.5 | 0.5 |  |
|  | Ind'l | - | 6 | 6 | 6 | 6 |  |

## Maximum Ratings

(Above which the useful life may be impaired. For user guidelines, not tested.)
Storage Temperature $\qquad$ $-65^{\circ} \mathrm{C}$ to $+150^{\circ} \mathrm{C}$
Ambient Temperature with
Power Applied $\qquad$ $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$
Supply Voltage on $\mathrm{V}_{\mathrm{CC}}$ to Relative $\mathrm{GND}^{[1]} \ldots .-0.5 \mathrm{~V}$ to +7.0 V
DC Voltage Applied to Outputs
in High Z State ${ }^{1]}$ $\qquad$ -0.5 V to $\mathrm{V}_{\mathrm{CC}}+0.5 \mathrm{~V}$

Current into Outputs (LOW)......................................... 20 mA
Operating Range

| Range | Ambient <br> Temperature${ }^{[2]}$ | V $_{\text {CC }}$ |
| :--- | :---: | :---: |
| Commercial | $0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$ | $5 \mathrm{~V} \pm 0.5$ |
| Industrial | $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ |  |

Electrical Characteristics Over the Operating Range

| Parameter | Description | Test Conditions |  |  | 7C1041B-12 |  | 7C1041B-15 |  | 7C1041B-17 |  | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  |  |  | Min. | Max. | Min. | Max. | Min. | Max. |  |
| $\mathrm{V}_{\mathrm{OH}}$ | Output HIGH Voltage | $\mathrm{V}_{\mathrm{CC}}=\mathrm{Min} ., \mathrm{I}_{\mathrm{OH}}=-4.0 \mathrm{~mA}$ |  |  | 2.4 |  | 2.4 |  | 2.4 |  | V |
| $\mathrm{V}_{\text {OL }}$ | Output LOW Voltage | $\mathrm{V}_{\mathrm{CC}}=\mathrm{Min} ., \mathrm{I}_{\mathrm{OL}}=8.0 \mathrm{~mA}$ |  |  |  | 0.4 |  | 0.4 |  | 0.4 | V |
| $\mathrm{V}_{\mathrm{IH}}$ | Input HIGH Voltage |  |  |  | 2.2 | $\begin{aligned} & \hline \mathrm{V}_{\mathrm{CC}} \\ & +0.5 \end{aligned}$ | 2.2 | $\begin{aligned} & \hline \mathrm{V}_{\mathrm{CC}} \\ & +0.5 \end{aligned}$ | 2.2 | $\begin{aligned} & \mathrm{V}_{C C} \\ & +0.5 \end{aligned}$ | V |
| $\mathrm{V}_{\text {IL }}$ | Input LOW Voltage ${ }^{[1]}$ |  |  |  | -0.5 | 0.8 | -0.5 | 0.8 | -0.5 | 0.8 | V |
| IIX | Input Load Current | GND $\leq \mathrm{V}_{1} \leq \mathrm{V}_{\mathrm{CC}}$ |  |  | -1 | +1 | -1 | +1 | -1 | +1 | mA |
| $\mathrm{l}_{\mathrm{OZ}}$ | Output Leakage Current | $\mathrm{GND} \leq \mathrm{V}_{\mathrm{OUT}} \leq \mathrm{V}_{\mathrm{CC}},$ Output Disabled |  |  | -1 | +1 | -1 | +1 | -1 | +1 | mA |
| ${ }^{\text {cc }}$ | $V_{C C}$ Operating Supply Current | $\begin{aligned} & \mathrm{V}_{\mathrm{CC}}=\text { Max., } \\ & \mathrm{f}=\mathrm{f}_{\mathrm{MAX}}=1 / \mathrm{t}_{\mathrm{RC}} \end{aligned}$ | Com' |  |  | 200 |  | 190 |  | 180 | mA |
|  |  |  | Ind'I |  |  | 220 |  | 210 |  | 200 | mA |
| $\mathrm{I}_{\text {SB1 }}$ | Automatic CE Power-Down Current -TTL Inputs | $\begin{aligned} & \text { Max. } V_{\mathrm{CC}}, \overline{\mathrm{CE}} \geq \mathrm{V}_{\mathrm{IH}} \\ & V_{\mathrm{IN}} \geq \mathrm{V}_{\mathrm{IH}} \text { or } \\ & \mathrm{V}_{\mathrm{IN}} \leq \mathrm{V}_{\mathrm{IL}}, f=f_{\mathrm{MAX}} \\ & \hline \end{aligned}$ |  |  |  | 40 |  | 40 |  | 40 | mA |
| $\mathrm{I}_{\text {SB2 }}$ | Automatic CE Power-Down Current -CMOS Inputs | $\begin{aligned} & \text { Max. } V_{C C}, \\ & C E \geq V_{C C}-0.3 V, \\ & V_{I N} \geq V_{C C}-0.3 V \\ & \text { or } V_{I N} \leq 0.3 V, f=0 \end{aligned}$ | Com'l |  |  | 3 |  | 3 |  | 3 | mA |
|  |  |  | Com' | L |  | - |  | 0.5 |  | 0.5 | mA |
|  |  |  | Ind'I |  |  | - |  | 6 |  | 6 | mA |

Notes:

1. $\mathrm{V}_{\mathrm{IL}}($ min. $)=-2.0 \mathrm{~V}$ for pulse durations of less than 20 ns .
2. $\mathrm{T}_{\mathrm{A}}$ is the case temperature.

Electrical Characteristics Over the Operating Range (continued)


## Capacitance ${ }^{[3]}$

| Parameter | Description | Test Conditions | Max. | Unit |
| :--- | :--- | :--- | :---: | :---: |
| $\mathrm{C}_{\mathbb{I N}}$ | Input Capacitance | $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}, \mathrm{f}=1 \mathrm{MHz}$, | 8 | pF |
| $\mathrm{C}_{\mathrm{OUT}}$ | I (O Capacitance | $\mathrm{V}_{\mathrm{CC}}=5.0 \mathrm{~V}$ | 8 | pF |

## AC Test Loads and Waveforms



Equivalent to: THÉVENIN EQUIVALENT


Note:
3. Tested initially and after any design or process changes that may affect these parameters.

Switching Characteristics ${ }^{[4]}$ Over the Operating Range

| Parameter | Description | 7C1041B-12 |  | 7C1041B-15 |  | 7C1041B-17 |  | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | Min. | Max. | Min. | Max. | Min. | Max. |  |
| Read Cycle |  |  |  |  |  |  |  |  |
| $\mathrm{t}_{\text {power }}$ | $\mathrm{V}_{\text {CC }}$ (typical) to the First Access ${ }^{[5]}$ | 1 |  | 1 |  | 1 |  | $\mu \mathrm{S}$ |
| $\mathrm{t}_{\mathrm{RC}}$ | Read Cycle Time | 12 |  | 15 |  | 17 |  | ns |
| $\mathrm{t}_{\mathrm{AA}}$ | Address to Data Valid |  | 12 |  | 15 |  | 17 | ns |
| $\mathrm{t}_{\mathrm{OHA}}$ | Data Hold from Address Change | 3 |  | 3 |  | 3 |  | ns |
| $\mathrm{t}_{\text {ACE }}$ | $\overline{\mathrm{CE}}$ LOW to Data Valid |  | 12 |  | 15 |  | 17 | ns |
| $\mathrm{t}_{\text {DOE }}$ | $\overline{\mathrm{OE}}$ LOW to Data Valid |  | 6 |  | 7 |  | 7 | ns |
| tlzoe | $\overline{\text { OE LOW to Low } \mathrm{Z}}$ | 0 |  | 0 |  | 0 |  | ns |
| $\mathrm{t}_{\text {HZOE }}$ | $\overline{\mathrm{OE}}$ HIGH to High $\mathrm{Z}^{[6,7]}$ |  | 6 |  | 7 |  | 7 | ns |
| tlzCe | $\overline{\mathrm{CE}}$ LOW to Low $\mathrm{Z}^{[7]}$ | 3 |  | 3 |  | 3 |  | ns |
| $\mathrm{t}_{\text {HZCE }}$ | $\overline{\text { CE }}$ HIGH to High $\mathrm{Z}^{[6,7]}$ |  | 6 |  | 7 |  | 7 | ns |
| $\mathrm{t}_{\text {PU }}$ | $\overline{\mathrm{CE}}$ LOW to Power-Up | 0 |  | 0 |  | 0 |  | ns |
| $\mathrm{t}_{\text {PD }}$ | $\overline{\text { CE HIGH to Power-Down }}$ |  | 12 |  | 15 |  | 17 | ns |
| $\mathrm{t}_{\text {DBE }}$ | Byte Enable to Data Valid |  | 6 |  | 7 |  | 7 | ns |
| $\mathrm{t}_{\text {LZBE }}$ | Byte Enable to Low Z | 0 |  | 0 |  | 0 |  | ns |
| $\mathrm{t}_{\text {HZBE }}$ | Byte Disable to High Z |  | 6 |  | 7 |  | 7 | ns |

Write Cycle ${ }^{[8,9]}$

| $\mathrm{t}_{\mathrm{wc}}$ | Write Cycle Time | 12 |  | 15 |  | 17 |  | ns |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{t}_{\text {SCE }}$ | $\overline{\mathrm{CE}}$ LOW to Write End | 10 |  | 12 |  | 14 |  | ns |
| $\mathrm{t}_{\text {AW }}$ | Address Set-Up to Write End | 10 |  | 12 |  | 14 |  | ns |
| $\mathrm{t}_{\mathrm{HA}}$ | Address Hold from Write End | 0 |  | 0 |  | 0 |  | ns |
| $\mathrm{t}_{\text {SA }}$ | Address Set-Up to Write Start | 0 |  | 0 |  | 0 |  | ns |
| $\mathrm{t}_{\text {PWE }}$ | $\overline{\text { WE Pulse Width }}$ | 10 |  | 12 |  | 14 |  | ns |
| $\mathrm{t}_{\text {SD }}$ | Data Set-Up to Write End | 7 |  | 8 |  | 8 |  | ns |
| $\mathrm{t}_{\mathrm{HD}}$ | Data Hold from Write End | 0 |  | 0 |  | 0 |  | ns |
| tlzwe | $\overline{\text { WE }}$ HIGH to Low ${ }^{[7]}$ | 3 |  | 3 |  | 3 |  | ns |
| $\mathrm{t}_{\text {HZWE }}$ | $\overline{\mathrm{WE}}$ LOW to High $\mathrm{Z}^{[6,7]}$ |  | 6 |  | 7 |  | 7 | ns |
| $\mathrm{t}_{\mathrm{BW}}$ | Byte Enable to End of Write | 10 |  | 12 |  | 12 |  | ns |

## Notes:

4. Test conditions assume signal transition time of 3 ns or less, timing reference levels of 1.5 V , input pulse levels of 0 to 3.0 V , and output loading of the specified $\mathrm{I}_{\mathrm{OL}} / \mathrm{l}_{\mathrm{OH}}$ and $30-\mathrm{pF}$ load capacitance.
5. This part has a voltage regulator which steps down the voltage from 5 V to 3.3 V internally. $\mathrm{t}_{\text {power }}$ time has to be provided initially before a read/write operation is started.
6. $\mathrm{t}_{\text {HZOE }}, \mathrm{t}_{\text {HZCE }}$, and $\mathrm{t}_{\text {HZWE }}$ are specified with a load capacitance of 5 pF as in part (b) of AC Test Loads. Transition is measured $\pm 500 \mathrm{mV}$ from steady-state voltage.
7. At any given temperature and voltage condition, $t_{\text {HZCE }}$ is less than $t_{\text {IZCE }}, t_{\text {HZOE }}$ is less than $t_{\text {IZOE }}$, and $t_{\text {HZWE }}$ is less than $t_{\text {LZWE }}$ for any given device.
8. The internal write time of the memory is defined by the overlap of CE LOW, and WE LOW. CE and WE must be LOW to initiate a write, and the transition of either of these signals can terminate the write. The input data set-up and hold timing should be referenced to the leading edge of the signal that terminates the write.
9. The minimum write cycle time for Write Cycle no. 3 ( $\overline{\mathrm{WE}}$ controlled, $\overline{\mathrm{OE}} \mathrm{LOW}$ ) is the sum of $t_{\text {HZWE }}$ and $t_{\text {SD }}$.

Switching Characteristics ${ }^{[4]}$ Over the Operating Range (continued)

| Parameter | Description | 7C1041B-20 |  | 7C1041B-25 |  | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | Min. | Max. | Min. | Max. |  |
| Read Cycle |  |  |  |  |  |  |
| $\mathrm{t}_{\text {power }}$ | $\mathrm{V}_{\mathrm{CC}}$ (typical) to the First Access ${ }^{[5]}$ | 1 |  | 1 |  | $\mu \mathrm{S}$ |
| $\mathrm{t}_{\mathrm{RC}}$ | Read Cycle Time | 20 |  | 25 |  | ns |
| $\mathrm{t}_{\mathrm{AA}}$ | Address to Data Valid |  | 20 |  | 25 | ns |
| $\mathrm{t}_{\text {OHA }}$ | Data Hold from Address Change | 3 |  | 5 |  | ns |
| $\mathrm{t}_{\text {ACE }}$ | $\overline{\mathrm{CE}}$ LOW to Data Valid |  | 20 |  | 25 | ns |
| $\mathrm{t}_{\text {DOE }}$ | $\overline{\mathrm{OE}}$ LOW to Data Valid |  | 8 |  | 10 | ns |
| t lizoe | $\overline{\text { OE LOW to Low Z }}$ | 0 |  | 0 |  | ns |
| $\mathrm{t}_{\text {HZOE }}$ | $\overline{\mathrm{OE}}$ HIGH to High $\mathrm{Z}^{[6,7]}$ |  | 8 |  | 10 | ns |
| t LZCE | $\overline{\mathrm{CE}}$ LOW to Low $\mathrm{Z}^{[7]}$ | 3 |  | 5 |  | ns |
| $\mathrm{t}_{\text {HZCE }}$ | $\overline{\mathrm{CE}}$ HIGH to High $\mathrm{Z}^{[6,7]}$ |  | 8 |  | 10 | ns |
| $\mathrm{t}_{\mathrm{PU}}$ | $\overline{\mathrm{CE}}$ LOW to Power-Up | 0 |  | 0 |  | ns |
| $\mathrm{t}_{\mathrm{PD}}$ | $\overline{\text { CE }}$ HIGH to Power-Down |  | 20 |  | 25 | ns |
| $\mathrm{t}_{\text {DBE }}$ | Byte Enable to Data Valid |  | 8 |  | 10 | ns |
| t LZBE | Byte Enable to Low Z | 0 |  | 0 |  | ns |
| $t_{\text {HZBE }}$ | Byte Disable to High Z |  | 8 |  | 10 | ns |
| WRITE CYCLE ${ }^{[8,9]}$ |  |  |  |  |  |  |
| $\mathrm{t}_{\mathrm{Wc}}$ | Write Cycle Time | 20 |  | 25 |  | ns |
| $\mathrm{t}_{\text {SCE }}$ | $\overline{\text { CE }}$ LOW to Write End | 13 |  | 15 |  | ns |
| $\mathrm{t}_{\text {AW }}$ | Address Set-Up to Write End | 13 |  | 15 |  | ns |
| $\mathrm{t}_{\mathrm{HA}}$ | Address Hold from Write End | 0 |  | 0 |  | ns |
| $\mathrm{t}_{\mathrm{SA}}$ | Address Set-Up to Write Start | 0 |  | 0 |  | ns |
| $\mathrm{t}_{\text {PWE }}$ | $\overline{\text { WE Pulse Width }}$ | 13 |  | 15 |  | ns |
| $\mathrm{t}_{\mathrm{SD}}$ | Data Set-Up to Write End | 9 |  | 10 |  | ns |
| $\mathrm{t}_{\mathrm{HD}}$ | Data Hold from Write End | 0 |  | 0 |  | ns |
| t LZWE | $\overline{\text { WE }}$ HIGH to Low ${ }^{[7]}$ | 3 |  | 5 |  | ns |
| $\mathrm{t}_{\text {HZWE }}$ | $\overline{\text { WE }}$ LOW to High $\chi^{[6,7]}$ |  | 8 |  | 10 | ns |
| $\mathrm{t}_{\mathrm{BW}}$ | Byte Enable to End of Write | 13 |  | 15 |  | ns |

Data Retention Characteristics Over the Operating Range (L version only)

| Parameter | Description |  |  | Conditions ${ }^{[11]}$ | Min. | Max. | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $V_{\text {DR }}$ | $\mathrm{V}_{\text {CC }}$ for Data Retention |  |  |  | 2.0 |  | V |
| $\mathrm{I}_{\text {CCDR }}$ | Data Retention Current | Com'l | L | $\begin{aligned} & \mathrm{V}_{\mathrm{CC}}=\mathrm{V}_{\mathrm{DR}}=3.0 \mathrm{~V}, \\ & \mathrm{CE} \geq \mathrm{V}_{\mathrm{CC}}-0.3 \mathrm{~V}, \\ & \mathrm{~V}_{\mathrm{IN}} \geq \mathrm{V}_{\mathrm{CC}}-0.3 \mathrm{~V} \text { or } \mathrm{V}_{\mathrm{IN}} \leq 0.3 \mathrm{~V} \end{aligned}$ |  | 200 | mA |
| $\mathrm{t}_{\mathrm{CDR}}{ }^{[3]}$ | Chip Deselect to Data Retention Time |  |  |  | 0 |  | ns |
| $t_{R}{ }^{\text {[10] }}$ | Operation Recovery Time |  |  |  | $\mathrm{t}_{\mathrm{RC}}$ |  | ns |

## Notes:

10. $\mathrm{t}_{\mathrm{r}} \leq 3 \mathrm{~ns}$ for the -12 and -15 speeds. $\mathrm{t}_{\mathrm{r}} \leq 5 \mathrm{~ns}$ for the -20 and slower speeds.
11. No input may exceed $\mathrm{V}_{\mathrm{CC}}+0.5 \mathrm{~V}$.

## Data Retention Waveform



## Switching Waveforms

Read Cycle No. ${ }^{[12,13]}$


Read Cycle No. 2 ( $\overline{\mathrm{OE}}$ Controlled) ${ }^{[13,14]}$


## Notes:

12. Device is continuously selected. $\overline{\mathrm{OE}}, \overline{\mathrm{CE}}, \overline{\mathrm{BHE}}$, and/or $\overline{\mathrm{BHE}}=\mathrm{V}_{\mathrm{IL}}$ 13. WE is HIGH for read cycle
13. Address valid prior to or coincident with $\overline{\mathrm{CE}}$ transition LOW.

## Switching Waveforms (continued)

Write Cycle No. 1 ( $\overline{\mathrm{CE}}$ Controlled) ${ }^{[15,16]}$


Write Cycle No. 2 ( $\overline{\mathrm{BLE}}$ or $\overline{\mathrm{BHE}}$ Controlled)


Notes:
15. Data I/O is high impedance if OE or BHE and/or BLE $=\mathrm{V}_{\mathrm{IH}}$
16. If $\overline{\mathrm{CE}}$ goes HIGH simultaneously with $\overline{\mathrm{WE}}$ going HIGH , the output remains in a high-impedance state

## Switching Waveforms (continued)

Write Cycle No. 3 ( $\overline{\mathrm{WE}}$ Controlled, $\overline{\mathrm{OE}}$ LOW)


Truth Table

| $\overline{\mathbf{C E}}$ | $\overline{\mathrm{OE}}$ | $\overline{\text { WE }}$ | $\overline{\text { BLE }}$ | $\overline{\text { BHE }}$ | $\mathrm{I} / \mathrm{O}_{0}-1 / \mathrm{O}_{7}$ | $\mathrm{l} / \mathrm{O}_{8}-\mathrm{l} / \mathrm{O}_{15}$ | Mode | Power |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| H | X | X | X | X | High Z | High Z | Power Down | Standby ( $\mathrm{I}_{\text {SB }}$ ) |
| L | L | H | L | L | Data Out | Data Out | Read All bits | Active ( $\mathrm{I}_{\mathrm{CC}}$ ) |
| L | L | H | L | H | Data Out | High Z | Read Lower bits only | Active ( $\mathrm{I}_{\mathrm{CC}}$ ) |
| L | L | H | H | L | High Z | Data Out | Read Upper bits only | Active ( $\mathrm{I}_{\mathrm{CC}}$ ) |
| L | X | L | L | L | Data In | Data In | Write All bits | Active ( $\mathrm{I}_{\mathrm{CC}}$ ) |
| L | X | L | L | H | Data In | High Z | Write Lower bits only | Active ( $\mathrm{I}_{\mathrm{cc}}$ ) |
| L | X | L | H | L | High Z | Data In | Write Upper bits only | Active ( $\mathrm{I}_{\mathrm{CC}}$ ) |
| L | H | H | X | X | High Z | High Z | Selected, Outputs Disabled | Active ( $\mathrm{I}_{\mathrm{Cc}}$ ) |

## Ordering Information



## Package Diagrams

44-Lead (400-Mil) Molded SOJ V34


DIMENSIDNS IN INCHES MIN. MAX.


44-Pin TSOP II Z44


BUTTGM VIEW


All products and company names mentioned in this document may be the trademarks of their respective holders.

CYPRESS

## Document History Page

| Document Title: CY7C1041B 256K x 16 Static RAM <br> Document Number: 38-05142 |  |  |  |  |
| :--- | :--- | :--- | :--- | :--- |
| REV. | ECN NO. | Issue <br> Date | Orig. of <br> Change | Description of Change |
| ${ }^{* *}$ | 109886 | $09 / 15 / 01$ | SZV | Change from Spec number: 38-00938 to 38-05142 |
| ${ }^{*}$ A | 341401 | See ECN | AJU | Added Pb-free ordering information |

