# **UAR/T: Universal Asynchronous Receiver/Transmitter** #### **FEATURES** GENERAL INSTRUMENT - DTL and TTL compatible—no interfacing circuits required drives one TTL load - Fully Double Buffered—eliminates need for system synchronization, facilitates high-speed operation - Full Duplex Operation—can handle multiple bauds (receiving-transmitting) simultaneously - Start Bit Verification—decreases error rate with center sampling - Receiver center sampling of serial input; 46% distortion immunity - High Speed Operation - Three-State Outputs—bus structure capability - Low Power minimum power requirements - Input Protected—eliminates handling problems #### AY-5-1013A - GIANT P-channel nitride process - 0 to 40kbaud - Pull up resistors to V<sub>CC</sub> on all inputs #### AY-6-1013 - GIANT P-channel nitride process - 0 to 22.5kbaud - Extended Operating Temperature Range: -40° C to +85° C (plastic package) - -55°C to +125°C (ceramic package) - Pull-up resistors to V<sub>CC</sub> on all inputs - AY-3-1014A/1015D - Single Supply Operation: - +4.75V to +14V (AY-3-1014A) - +4.75V to +5.25V (AY-3-1015D) - CMOS compatible (AY-3-1014A) - 1½ stop bit mode - External reset of all registers except control bits register - GIANTII N-channel Ion Implant Process - 0 to 30k baud - Pull-up resistors to V<sub>cc</sub> on all inputs (AY-3-1015D) # **DESCRIPTION** The Universal Asynchronous Receiver/Transmitter (UAR/T) is an LSI subsystem which accepts binary characters from either a terminal device or a computer and receives/transmits this character with appended control and error detecting bits. All characters contain a start bit, 5 to 8 data bits, one or two stop bits (1½ stop bit capability with the AY-3-1014A/1015D), and either odd/even parity or no parity. In order to make the UAR/T universal, the baud, bits per word, parity mode, and the number of stop bits are externally selectable. The device is constructed on a single monolithic chip. All inputs and outputs are directly compatible with MTOS/MTNS logic, and also with TTL/DTL/CMOS logic without the need for interfacing components. All strobed outputs are three-state logic. | Pin No. | Name (Symbol) | Function | | | | |---------|-------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--| | 1 | Vcc Power Supply (Vcc) | +5V Supply | | | | | 2 | V <sub>GG</sub> PowerSupply (V <sub>GG</sub> ) | -12V Supply (Not connected for AY-3- 1014A/1015) Ground | | | | | 3 | Ground (V <sub>GI</sub> ) Received Data Enable (RDE) | A logic "0" on the receiver enable line places the received data | | | | | | | onto the output lines. | | | | | 5-12 | Received Data Bits (RD8-RD1) | These are the 8 data output lines. Received characters are right justified: the LSB always appears on RD1. These lines have tristate outputs; i.e., they have the normal TTL ouput characteristics when RDE is "0" and a high impedance state when RDE is "1". Thus, the data output lines can be bus structure oriented. | | | | | 13 | Parity Error (PE) | This line goes to a logic "1" if the received character parity does not agree with the selected parity. Tri-state. | | | | | 14 | Framing Error (FE) | This line goes to a logic "1" if the received character has no valid stop bit. Tri-state. | | | | | 15 | Over-Run (OR) | This line goes to a logic "1" if the previously received character not read (DAV line not reset) before the present character transferred to the receiver holding register. Tri-state. | | | | | 16 | Status Word Enable (SWE) | A logic "0" on this line places the status word bits (PE, FE, OR, DAV, TBMT) onto the output lines. Tri-state. | | | | | 17 | Receiver Clock (RCP) | This line will contain a clock whose frequency is 16 times (16X) the desired receiver baud. | | | | | 18 | Reset Data Available (RDAV) | A logic "0" will reset the DAV line. The DAV F/F is only thing that is reset. Must be tied to logic "1" when not in use on the AY-3-1014A. | | | | | 19 | Data Available (DAV) | This line goes to a logic "1" when an entire character has been received and transferred to the receiver holding register. Tristate. Fig. 12,34. | | | | | 20 | Serial Input (SI) | This line accepts the serial bit input stream. A Marking (logic "1") to spacing (logic "0") transition is required for initiation of data reception. Fig. 11,12,33,34. | | | | | 21 | External Reset (XR) | Resets all registers except the control bits register (the received data register is not reset in the AY-5-1013A and AY-6-1013). Sets SO, EOC, and TBMT to a logic "1". Resets DAV, and error flags to "0". Clears input data buffer. Must be | | | | | 22 | Transmitter Buffer Empty (TBMT) | tied to logic "0" when not in use. The transmitter buffer empty flag goes to a logic "1" when the data bits holding register may be loaded with another character. Tri-state. See Fig.18,20,40,42. | | | | | 23 | Data Strobe (DS) | A strobe on this line will enter the data bits into the data bits holding register. Initial data transmission is initiated by the rising edge of DS. Data must be stable during entire strobe. | | | | | 24 | End of Character (EOC) | This line goes to a logic "1" each time a full character is transmitted. It remains at this level until the start of transmission of the next character. See Fig.17,19,39,41. | | | | | 25 | Serial Output (SO) | This line will serially, by bit, provide the entire transmitted character. It will remain at a logic "1" when no data is being transmitted. See Fig.16. | | | | | 26-33 | Data Bit Inputs (DB1-DB8) | There are up to 8 data bit input lines available. | | | | | 34 | Control Strobe (CS) | A logic "1" on this lead will enter the control bits (EPS, NB1, NB2, TSB, NP) into the control bits holding register. This line can be strobed or hard wired to a logic "1" level. | | | | | 35 | No Parity (NP) | A logic "1" on this lead will eliminate the parity bit from the transmitted and received character (no PE indication). The stop bit(s) will immediately follow the last data bit. If not used, this lead must be tied to a logic "0". | | | | | 36 | Number of Stop Bits (TSB) | This lead will select the number of stop bits, 1 or 2, to be appended immediately after the parity bit. A logic "0" will insert 1 stop bit and a logic "1" will insert 2 stop bits. For the AY-3-1014A/1015, the combined selection of 2 stop bits and 5 bits/character will produce 1½ stop bits. | | | | | 37-38 | Number of Bits/Character (NB2, NB1) | These two leads will be internally decoded to select either 5, 6, 7 or 8 data bits/character. NB2 NB1 Bits/Character 0 0 5 0 1 6 1 0 7 | | | | | 39 | Odd/Even Parity Select (EPS) | 1 1 8 The logic level on this pin selects the type of parity which will be appended immediately after the data bits. It also determines the parity that will be checked by the receiver. A logic "0" will insert odd parity and a logic "1" will insert even parity. | | | | | 40 | Transmitter Clock (TCP) | This line will contain a clock whose frequency is 16 times (16X the desired transmitter baud | | | | ## TRANSMITTER OPERATION Flg.1 #### initializing Power is applied, external reset is enabled and clock pulse is applied having a frequency of 16 times the desired baud. The above conditions will set TBMT, EOC, and SO to logic "1" (line is marking). After initializing is completed, user may set control bits and data bits with control bits selection normally occurring before data bits selection. However, one may set both DS and CS simultaneously if minimum pulse width specifications are followed. Once Data Strobe (DS) is pulsed the TBMT signal will change from a logic "1" to a logic "0" indicating that the data bits holding register is filled with a previous character and is unable to receive new data bits, and transmitter shift register is transmitting previously loaded data. TBMT will return to a logic "1". When transmitter shift register is empty, data bits in the holding register are immediately loaded into the transmitter shift register for transmission. The shifting of information from the holding register to the transmitter shift register will be followed by SO and EOC going to a logic "0", and TBMT will also go to a logic "1" indicating that the shifting operation is completed and that the data bits holding register is ready to accept new data. It should be remembered that one full character time is now available for loading of the next character without loss in transmission speed due to double buffering (separate data bits holding register and transmitter shift register). Data transmission is initiated with transmission of a start bit, data bits, parity bit (if desired) and stop bit(s). When the last stop bit has been on line for one bit time, EOC will go to a logic "1" indicating that new character is ready for transmission. This new character will be transmitted only if TBMT is a logic "0" as was previously discussed. #### **RECEIVER OPERATION** ## Initializing Power is applied, external reset is enabled, and clock pulse is applied having a frequency of 16 times the desired baud. The previous conditions will set data available (DAV) to a logic "1". After initializing is completed, user should note that one set of control bits will be used for both receiver and transmitter making individual control bit setting unnecessary. Data reception starts when serial input signal changes from Marking (logic "1") to spacing (logic "0") which initiates start bit. The start bit is valid if, after transition from logic "1" to logic "0", the SI line continues to be at logic "0", when center sampled, 8 clock pulses later. If, however, line is at a logic "1" when center sampling occurs, the start bit verification process will be reset. If the Serial Input line transitions from a logic "1" to a logic "0" (marking to spacing) when the 16x clock is in a logic "1" state, the bit time, for center sampling will begin when the clock line transitions from a logic "1" to a logic "0" state. After verification of a genuine start bit, data bit reception, parity bit reception and stop bit(s), reception proceeds in an orderly manner. While receiving parity and stop bit(s) the receiver will compare transmitted parity and stop bit(s) with control data bits (parity and number of stop bits) previously set and indicate an error by changing the parity error flip flop and/or the framing error flip flop to a logic "1". It should be noted that if the No Parity Mode is selected the PE (parity error) will be unconditionally set to a logic "0". Once a full character is received, internal logic looks at the data available (DAV) signal to determine if data has been the read out. If the DAV signal is at a logic "1" the receiver will assume data has not been read out and the over run flip flop of the status word holding register will be set to a logic "1". If the DAV signal is at a logic "0" the receiver will assume that data has been read out. After DAV goes to a logic "1", the receiver shift register is now ready to accept the next character and has one full character time to remove the received character. Fig.3 TRANSMITTER BLOCK DIAGRAM # **SPECIFICATIONS** #### **ELECTRICAL CHARACTERISTICS** ## Maximum Ratings\* \*Exceeding these ratings could cause permanent damage. Functional operation of these devices at these conditions is not implied —operating ranges are specified below. # Standard Conditions (unless otherwise noted) $V_{GG} = -12V \pm 5\%$ $V_{CC} = +5V \pm 5\%$ Temperature $(T_A) = 0$ °C to +70°C (AY-5-1013A) -40 C to +85° C (AY-6-1013 Plastic Package) -55C to +125°C (AY-6-1013 Ceramic Package) | Characteristic | Min | Тур" | Max | Units | Conditions | |--------------------------|----------------------|------|----------------------|----------|-----------------------------------------------------| | DC CHARACTERISTICS | | | | | | | Input Logic Levels | 1 | | 1 | | | | Logic 0 | 0 | | 0.8 | Voits | $(I_{1L} = -1.6mA max.)$ | | Logic 1 | V <sub>CC</sub> -1.5 | | V <sub>CC</sub> +0.3 | Voits | Unit has internal pullup resistors | | Input Capacitance | | | | | | | All inputs | - | _ | 20 | pF | 0 volts bias, f= 1MHz | | Leakage Currents | 1 | | | l | | | Three State Outputs | - | _ | 1.0 | μA | 0 volts | | Data Output Levels | | | | | | | Logic 0 | | _ | +0.4 | Volts | I <sub>OL</sub> = 1.6mA (sink) at 5.0 Volts | | Logic 1 | V <sub>CC</sub> -1.0 | | | Volts | I <sub>OH</sub> = .3mA (source) | | Output Capacitance | _ | 10 | 15 | pF | | | Short Ckt. Current | _ | _ | | _ | See Fig. 23 | | Power Supply Current | | _ | _ | - | | | lgg ) | | 14 | 16 | mA | AY-5-1013A - See Fig.25 | | 25°C,all inputs +5V | _ | 17 | 19 | mA | AY-6-1013 - See Fig.25 | | lcc) | _ | 18 | 20 | mA | AY-5-1013A - See Fig.26 | | | - | 21 | 23 | mA | AY-6-1013 | | AC CHARACTERISTICS | | | | | T <sub>A</sub> = 25°C, output load | | AC CHARACTERISTICS | | | | 1 | capacitance 50pF max. | | Clock Frequency | DC | _ | 640 | kHz | AY-5-1013A | | | l pc | | 360 | kHz | AY-6-1013 | | Baud | 0 | | 40 | kbaud | AY-5-1013A | | | Ö | _ | 22.5 | kbaud | AY-6-1013 | | Pulse Width | | | | | | | Clock Pulse | 750 | | | ns | AY-5-1013A - See Fig.9 | | | 1.5 | | _ | μs | AY-6-1013-See Fig.9 | | Control Strobe | 300 | _ | _ | ns | AY-5-1013A-See Fig. 15, 16 | | _ | 600 | | _ | ns | AY-6-1013 | | Data Strobe | 190 | | _ | ns | AY-5-1013A-See Fig. 14 | | ee | 250 | _ | - | ns | AY-6-1013 | | External Reset | 500 | | _ | ns | AY-5-1013A - See Fig. 13 | | Status Word Enable | 1.0 | | _ | μs | AY-6-1016 | | Status Word Enable | 500<br>600 | _ | - | ns | AY-5-1013A - See Fig. 21 | | Reset Data Available | 250 | _ | - | ns<br>ns | AY-6-1013 - See Fig. 21<br>AY-5-1013A - See Fig. 22 | | rieset Bata Available | 350 | _ | | ns | AY-6-1013 - See Fig. 22 | | Received Data Enable | 500 | | _ | ns | AY-5-1013A - See Fig. 21 | | | 600 | _ | | ns | AY-6-1013 - See Fig. 21 | | Set Up & Hold Time | | | | | _ | | Input Data Bits | 0 | _ | _ | ns | See Fig.14 | | Input Control Bits | 0 | _ | - | ns | See Fig. 15, 16 | | Output Propagation Delay | | | | 1 | - | | TPD0 | - | | 500 | ns | AY-5-1013A - See Fig. 21 & 24 | | | _ | | 650 | ns | AY-6-1013 - See Fig. 21 & 24 | | TPD1 | _ | | 500 | ns | AY-5-1013A - See Fig. 21 & 24 | | | 1 _ | _ | 650 | ns i | AY-6-1013 - See Fig. 21 & 24 | <sup>\*\*</sup>Typical values are at +25°C and nominal voltages. Fig.5 UAR/T TRANSMITTER TIMING Fig.6 TRANSMITTER AT START BIT Fig.8 ALLOWABLE POINTS TO USE CONTROL STROBE Fig.9 ALLOWABLE TCP, RCP Fig.7 TRANSMITTER AT START BIT # AY-5-1013A **E** AY-6-1013 TIMING DIAGRAMS DATA 2 DATA 3 DATA 4 DATA 5 DATA 6 DATA 7 DATA 8 PARITY STOP | STOP 2 START DATA | DATA I MSB INTERNAL PARITY NOTE !-FRAMING ERROR NOTE 1 -→ 3µs DATA AVAILABLE NOTE 2 OVER RUN NOTE I -ABOVE SHOWN FOR 8 LEVEL CODE PARITY AND TWO STOP FOR NO PARITY, STOP BITS FOLLOW DATA. I. THIS IS THE TIME WHEN THE ERROR CON-DITIONS ARE INDICATED, IF ERROR OCCURS. 2. DATA AVAILABLE IS SET ONLY WHEN THE RECEIVED DATA, PE, FE, OR HAS BEEN TRANSFERRED TO THE HOLDING REGISTERS. (SEE RECEIVER BLOCK DIAGRAM). FOR ALL LEVEL CODE THE DATA IN THE HOLDING REGISTER IS *RIGHT JUSTIFIED;* THAT IS, LSB ALWAYS APPEARS IN RDI (PIN IZ). 3. ALL INFORMATION IS GOOD IN HOLDING REGISTER UNTIL DATA AVAILABLE TRIES TO SET FOR NEXT CHARACTER. FIg.10 UAR/T RECEIVER TIMING DAV AND STOP BIT ONE TRUE ROVE CENTER SAMPLING RCP FIRST STOP BIT SAMPLE POINT 8 CLOCKS SÍ RCP ak clocks SI INTERNAL 7 1/2 CLOCKS SI I μs 🕶 RDI - RD8 PE, FE, OR IF I→O TRANSITION OF START BIT OCCURS HERE, THEN DAV ON SAMPLE POINT WILL BE HERE INTERNAL SAMPLE PULSE -DAV OFF Fig.12 RECEIVER DURING 1st STOP BIT Fig.11 VIH DS WHEN NOT IN USE, XR MUST BE HELD AT GND. XR RESETS EVERY REGISTER EXCEPT CONTROL REGISTER AND RECEIVED DATA. SO, TBMT, EOC ARE RESET TO 5V ALL OTHER OUTPUTS RESET TO OV. Fig.14 DS CONTROL BITS MUST BE STABLE FOR LAST 300ns OF CS. Fig.15a CS Fig.13 XR PULSE Fig.15b CS LEADING EDGE OF DATA IS NOT CRITICAL AS LONG AS TRAILING EDGE AND PULSE WIDTH SPECS ARE OBSERVED. Fig.16 CS Fig.17 EOC TURN-ON Fig.18 TBMT TURN-OFF Fig.19 EOC TURN-OFF Fig.20 TBMT TURN-ON Fig.21 RDE, SWE Fig.22 RDAV # TYPICAL CHARACTERISTIC CURVES Fig.23 SHORT CIRCUIT OUTPUT CURRENT Fig.24 RE1, RD8, PE, FE, OR, TBMT, DAV Fig.26 +5 VOLT SUPPLY CURRENT AY-3-1014A AY-3-1015D # **SPECIFICATIONS** #### **ELECTRICAL CHARACTERISTICS** #### Maximum Ratings\* \*Exceeding these ratings could cause permanent damage. Functional operation of these devices at these conditions is not implied —operating ranges are specified below. # Standard Conditions (unless otherwise noted) V<sub>CC</sub> = +4.75 to +14V (AY-3-1014A) V<sub>CC</sub> = +4.75V to +5.25V (AY-3-1015D) Operating Temperature (T<sub>A</sub>) = 0°C to +70°C | Characteristic | Min | Тур" | Max | Units | Conditions | |--------------------------------------------------------|------------------------|--------------|----------------------|----------------|-------------------------------------------------| | DC CHARACTERISTICS | | | | | | | Input Logic Levels (AY-3-1014A) | | 1 | | | | | Logic 0 | 0 | _ | 0.8 | Volts | | | Logic 1: at V <sub>CC</sub> = +4.75V | 2.0 | l — | V <sub>CC</sub> +0.3 | Volts | | | at V <sub>CC</sub> = +14V | 3.0 | _ | V <sub>CC</sub> +0.3 | Volts | | | Input Logic Levels (AY-3-1015) | | ĺ | 1 | · | Í | | Logic 0 | 0 | _ | 0.8 | Volts | | | Logic 1 | 2.4 | | V <sub>cc</sub> +0.3 | Volts | AY-3-1015 has internal | | Input Capacitance | | | ] " | | pull-up resistors to V <sub>CC</sub> | | All inputs | _ | _ | 20 | ρF | 0 volts bias, f = 1MHz | | Output Impedance | | | 1 | | | | Tri-State Outputs | 1.0 | | 1 _ | МΩ | | | Data Output Levels | 1.0 | <u> </u> | ļ . | 1414.2 | <u>}</u> | | Logic 0 | | | ا ممد ا | Volta | T = 1 CmA (nints) | | Logic 1: AY-3-1014A/1015D | 2.4 | _ | +0.4 | Volts<br>Volts | I <sub>OL</sub> = 1.6mA (sink) | | AY-3-1014A only | 2. <del>4</del><br>3.5 | _ | - | Volts | $I_{OH} = -40\mu A$ (source)—at $V_{CC} = +5V$ | | | 3.5 | 1 | 1 - | | $I_{OH} = -50\mu A$ (source)—at $V_{CC} = +14V$ | | Output Capacitance | _ | 10 | 15 | pF | | | Short Ckt. Current | _ | - | - | _ | See Fig.45. | | Power Supply Current | | | İ i | | | | I <sub>cc</sub> at V <sub>cc</sub> = +5V (AY-3-1014A) | | 10 | 15 | mA | See Fig.47. | | I <sub>cc</sub> at V <sub>cc</sub> = +14V (AY-3-1014A) | _ | 14 | 20 | | | | lcc at Vcc = +5V (AY-3-1015D) | _ | 10 | | mA | See Fig.48. | | 1cc at vcc - +5v (A1-3-1015D) | | 10 | 15 | mA | <u>'</u> | | AC CHARACTERISTICS | | | 1 | | | | | | | [ | | T <sub>A</sub> = 25°C, Output load | | <u> </u> | | | ! | | capacitance 50 pF max. | | Clock Frequency | DC | _ | 480/400 | kHz | at V <sub>CC</sub> = +4.75V/+14V | | Baud | 0 | | 30/25 | kbaud | at V <sub>CC</sub> = +4.75V/+14V | | Pulse Width | • | | 00/23 | Nous | ut 166 141,017,141 | | Clock Pulse | 1.0 | _ | | μS | See Fig.31 | | Control Strobe | 500 | _ | | ns | See Fig.37 | | Data Strobe | 200 | | l <u> </u> | ns | See Fig.36 | | External Reset | 500 | 1 | _ | ns | See Fig.35 | | Status Word Enable | 500 | | | ns | See Fig.43 | | Reset Data Available | 200 | _ | _ | ns | See Fig.44 | | Received Data Enable | 500 | <del>-</del> | _ | ns | See Fig.43 | | Set Up & Hold Time | | | | • | 300 FIG.43 | | Input Data Bits | 20 | _ | | ns | See Fig.36 | | Input Control Bits | 20 | _ | | ns | See Fig.37 | | Output Propagation Delay | -* | | | 1,3 | 000 1 Ig.01 | | TPD0 | _ | _ | 500 | | Son Fig 43 8 46 | | TPD1 | | | 500 | ns<br>ns | See Fig.43 & 46 | | ··· <u>-</u> · | | | 300 | 113 | See Fig.43 & 46 | <sup>\*\*</sup>Typical values are at +25°C and nominal voltages. Fig.27 UAR/T — TRANSMITTER TIMING Fig. 28 TRANSMITTER AT START BIT NOT A TEST POINT Fig.30 ALLOWABLE POINTS TO USE CONTROL STROBE ## Fig.29 TRANSMITTER AT START BIT Fig.31 ALLOWABLE TCP, RCP #### NOTES: - I. THIS IS THE TIME WHEN THE ERROR CON-DITIONS ARE INDICATED, IF ERROR OCCURS. - 2. DATA AVAILABLE IS SET ONLY WHEN THE RECEIVED DATA, PE, FE, OR HAS BEEN TRANSFERRED TO THE HOLDING REGISTERS. (SEE RECEIVER BLOCK DIAGRAM). - 3. ALL INFORMATION IS GOOD IN HOLDING REGISTER UNTIL DATA AVAILABLE TRIES TO SET FOR NEXT CHARACTER. - 4. ABOVE SHOWN FOR 8 LEVEL CODE PARITY AND TWO STOP, FOR NO PARITY, STOP BITS FOLLOW DATA. - FOR ALL LEVEL CODE THE DATA IN THE HOLDING REGISTER IS RIGHT JUSTIFIED; THAT IS, LSB ALWAYS APPEARS IN RDI (PIN 12). LEADING EDGE OF CONTROL DATA IS NOT CRITICAL AS LONG AS TRAILING EDGE AND PULSE WIDTH SPECS ARE OBSERVED. Flg.38 # Fig.32 UAR/T — RECEIVER TIMING \* 20ns MIN. NP ETC. MIN. CONTROL STROBE AND CONTROL BITS Fig.37b MUST BE 500ns MINIMUM. # FIFFOR # **TIMING DIAGRAMS** VIH - DS VIL - TBMT VOL - Iµs TYP Fig.39 EOC TURN-ON Fig.40 TBMT TURN-OFF Fig.41 EOC TURN-OFF Fig.42 TBMT TURN-ON Fig.43 RDE, SWE Fig.44 RDAV # TYPICAL CHARACTERISTIC CURVES Fig.45 SHORT CIRCUIT OUTPUT CURRENT (only 1 output may be shorted at a time) Fig.46 RD1-RD8, PE, FE, OR, TBMT, DAV Fig.47 +5 VOLT SUPPLY CURRENT Fig.48 +14 VOLT SUPPLY CURRENT (AY-3-1014A only)