# Standard 32K x 8 SRAM

#### **Features**

□ 32768x8 bit static CMOS RAM Access times 70 ns. 100 ns Common data inputs and data outputs Three-state outputs Typ. operating supply current 70 ns: 50 mA 100 ns: 40 mA TTL/CMOS-compatible Automatical reduction of power dissipation in long Read Cycles  $\square$  Power supply voltage 5 V ± 10 % Operating temperature ranges 0 to 70 °C -40 to 85 °C -40 to 125 °C C QS 9000 Quality Standard □ ESD protection > 2000 V (MIL STD 883C M3015.7) □ Latch-up immunity >100 mA Packages: PDIP28 (600 mil) SOP28 (330 mil)

## Description

The U62256A is a static RAM manufactured using a CMOS process technology with the following operating modes:

- Read - Standby

- Write - Data Retention The memory array is based on a 6-transistor cell.

The circuit is activated by the falling edge of  $\overline{E}$ . The address and control inputs open simultaneously. According to the information of  $\overline{W}$ and  $\overline{G}$ , the data inputs, or outputs, are active. In a Read cycle, the data outputs are activated by the falling edge of  $\overline{G}$ , afterwards the data word read will be available at the outputs DQ0-DQ7. After the address change, the data outputs go High-Z until the new information read is available. The data outputs have not preferred state.

The Read cycle is finished by the

falling edge of  $\overline{W}$ , or by the rising edge of  $\overline{E}$ , respectively.

Data retention is guaranteed down to 2 V. With the exception of E, all inputs consist of NOR gates, so that no pull-up/pull-down resistors are required.

## **Pin Configuration**



## **Pin Description**

| Signal Name | Signal Description   |
|-------------|----------------------|
| A0 - A14    | Address Inputs       |
| DQ0 - DQ7   | Data In/Out          |
| Ē           | Chip Enable          |
| G           | Output Enable        |
| W           | Write Enable         |
| VCC         | Power Supply Voltage |
| VSS         | Ground               |



1

April 20, 2004

# **Block Diagram**



## **Truth Table**

| Operating Mode       | Ē | W | G | DQ0 - DQ7          |
|----------------------|---|---|---|--------------------|
| Standby/not selected | Н | * | * | High-Z             |
| Internal Read        | L | Н | Н | High-Z             |
| Read                 | L | Н | L | Data Outputs Low-Z |
| Write                | L | L | * | Data Inputs High-Z |

\* H or L



# Characteristics

All voltages are referenced to  $V_{SS}$  = 0 V (ground).

All characteristics are valid in the power supply voltage range and in the operating temperature range specified.

Dynamic measurements are based on a rise and fall time of ≤ 5 ns, measured between 10 % and 90 % of V<sub>1</sub>, as well as

input levels of  $V_{IL}$  = 0 V and  $V_{IH}$  = 3 V. The timing reference level of all input and output signals is 1.5 V,

with the exception of the  $t_{dis}$ -times and  $t_{en}$ -times, in which cases transition is measured ±200 mV from steady-state voltage.

| Absolute Maximum Ratin                                         | ngs <sup>a</sup>           | Symbol           | Min.            | Max.                               | Unit |
|----------------------------------------------------------------|----------------------------|------------------|-----------------|------------------------------------|------|
| Power Supply Voltage                                           |                            | V <sub>CC</sub>  | -0.5            | 7                                  | V    |
| Input Voltage                                                  |                            | VI               | -0.5            | V <sub>CC</sub> + 0.5 <sup>b</sup> | V    |
| Output Voltage                                                 |                            | Vo               | -0.5            | V <sub>CC</sub> + 0.5 <sup>b</sup> | V    |
| Power Dissipation                                              |                            | P <sub>D</sub>   | -               | 1                                  | W    |
| Operating Temperature                                          | С-Туре<br>К-Туре<br>А-Туре | T <sub>a</sub>   | 0<br>-40<br>-40 | 70<br>85<br>125                    | °C   |
| Storage Temperature                                            | С/К-Туре<br>А-Туре         | T <sub>stg</sub> | -65<br>-65      | 125<br>150                         | °C   |
| Output Short-Circuit Curre at $V_{CC}$ = 5 V and $V_{O}$ = 0 V |                            | I <sub>OS</sub>  |                 | 200                                | mA   |

<sup>a</sup> Stresses greater than those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. This is a stress rating only, and functional operation of the device at condition above those indicated in the operational sections of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect reliability

<sup>b</sup> Maximum voltage is 7 V

<sup>c</sup> Not more than 1 output should be shorted at the same time. Duration of the short circuit should not exceed 30 s.

| Recommended<br>Operating Conditions | Symbol          | Conditions | Min. | Max.                  | Unit |
|-------------------------------------|-----------------|------------|------|-----------------------|------|
| Power Supply Voltage                | V <sub>CC</sub> |            | 4.5  | 5.5                   | V    |
| Input Low Voltage d                 | V <sub>IL</sub> |            | -0.3 | 0.8                   | V    |
| Input High Voltage                  | V <sub>IH</sub> |            | 2.2  | V <sub>CC</sub> + 0.3 | V    |

<sup>d</sup> -2 V at Pulse Width 10 ns

| Electrical Characteristics                            | Symbol               | Conditions                                                                                                                                           | Min. | Max.          | Unit           |
|-------------------------------------------------------|----------------------|------------------------------------------------------------------------------------------------------------------------------------------------------|------|---------------|----------------|
| Supply Current - Operating Mode                       | I <sub>CC(OP)</sub>  | $\begin{array}{ll} V_{CC} & = 5.5  V \\ V_{IL} & = 0.8  V \\ V_{IH} & = 2.2  V \\ t_{cW} & = 70  \text{ns} \\ t_{cW} & = 100  \text{ns} \end{array}$ |      | 70<br>65      | mA<br>mA       |
| Supply Current - Standby Mode<br>(CMOS level)         | I <sub>CC(SB)</sub>  | $\begin{array}{ll} V_{CC} &= 5.5 \ V \\ V_{\overline{E}} &= V_{CC} - 0.2 \\ C-Type \\ K-Type \\ A-Type \end{array}$                                  | 2 V  | 5<br>10<br>50 | μΑ<br>μΑ<br>μΑ |
| Supply Current - Standby Mode<br>(TTL level)          | I <sub>CC(SB)1</sub> | $V_{CC} = 5.5 V$ $V_{\overline{E}} = 2.2 V$                                                                                                          |      | 1             | mA             |
| Output High Voltage                                   | V <sub>OH</sub>      | $V_{CC} = 4.5 V$<br>$I_{OH} = -1.0 mA$                                                                                                               | 2.4  |               | V              |
| Output Low Voltage                                    | V <sub>OL</sub>      | $I_{OH} = -1.0 \text{ mA}$<br>$V_{CC} = 4.5 \text{ V}$<br>$I_{OL} = 3.2 \text{ mA}$                                                                  |      | 0.4           | V              |
| Input High Leakage Current                            | I <sub>IH</sub>      | $V_{CC} = 5.5 V$<br>$V_{IH} = 5.5 V$                                                                                                                 |      | 2             | μΑ             |
| Input Low Leakage Current                             | Ι <sub>ΙL</sub>      | $ \begin{array}{ll} V_{IH} & = 5.5 \ V \\ V_{CC} & = 5.5 \ V \\ V_{IL} & = 0 \ V \end{array} $                                                       | -2   |               | μA             |
| Output High Current                                   | I <sub>OH</sub>      | $V_{CC} = 4.5 V$<br>$V_{OH} = 2.4 V$                                                                                                                 |      | -1            | mA             |
| Output Low Current                                    | I <sub>OL</sub>      | $\begin{array}{llllllllllllllllllllllllllllllllllll$                                                                                                 | 3,2  |               | mA             |
| Output Leakage Current<br>High at Three-State Outputs | I <sub>ОНZ</sub>     | V <sub>CC</sub> = 5.5 V<br>V <sub>OH</sub> = 5.5 V                                                                                                   |      | 1             | μA             |
| Low at Three-State Outputs                            | I <sub>OLZ</sub>     | $V_{CC} = 5.5 V$ $V_{OL} = 0 V$                                                                                                                      | -1   |               | μA             |



| Switching Characteristics               | Syn               | nbol                | 0    | 7    | 10   |      | Unit |
|-----------------------------------------|-------------------|---------------------|------|------|------|------|------|
| Read Cyčle                              | Alt.              | IEC                 | Min. | Max. | Min. | Max. | Unit |
| Read Cycle Time                         | t <sub>RC</sub>   | t <sub>cR</sub>     | 70   |      | 100  |      | ns   |
| Address Access Time to Data Valid       | t <sub>AA</sub>   | t <sub>a(A)</sub>   |      | 70   |      | 100  | ns   |
| Chip Enable Access Time to Data Valid   | t <sub>ACE</sub>  | t <sub>a(E)</sub>   |      | 70   |      | 100  | ns   |
| Output Enable Access Time to Data Valid | t <sub>OE</sub>   | t <sub>a(G)</sub>   |      | 35   |      | 45   | ns   |
| $\overline{E}$ HIGH to Output in High-Z | t <sub>HZCE</sub> | t <sub>dis(E)</sub> |      | 25   |      | 35   | ns   |
| $\overline{G}$ HIGH to Output in High-Z | t <sub>HZOE</sub> | t <sub>dis(G)</sub> |      | 25   |      | 35   | ns   |
| E LOW to Output in Low-Z                | t <sub>LZCE</sub> | t <sub>en(E)</sub>  | 5    |      | 5    |      | ns   |
| G LOW to Output in Low-Z                | t <sub>LZOE</sub> | t <sub>en(G)</sub>  | 0    |      | 0    |      | ns   |
| Output Hold Time from Address Change    | t <sub>OH</sub>   | t <sub>v(A)</sub>   | 5    |      | 5    |      | ns   |

| Switching Characteristics               | Syr               | nbol                  | 0    | 7    | 10   |      | Unit |
|-----------------------------------------|-------------------|-----------------------|------|------|------|------|------|
| Write Cycle                             | Alt.              | IEC                   | Min. | Max. | Min. | Max. | Unit |
| Write Cycle Time                        | t <sub>WC</sub>   | t <sub>cW</sub>       | 70   |      | 100  |      | ns   |
| Write Pulse Width                       | t <sub>WP</sub>   | t <sub>w(W)</sub>     | 55   |      | 70   |      | ns   |
| Write Pulse Width Setup Time            | t <sub>WP</sub>   | t <sub>su(W)</sub>    | 55   |      | 70   |      | ns   |
| Address Setup Time                      | t <sub>AS</sub>   | t <sub>su(A)</sub>    | 0    |      | 0    |      | ns   |
| Address Valid to End of Write           | t <sub>AW</sub>   | t <sub>su(A-WH)</sub> | 65   |      | 80   |      | ns   |
| Chip Enable Setup Time                  | t <sub>CW</sub>   | t <sub>su(E)</sub>    | 65   |      | 80   |      | ns   |
| Pulse Width Chip Enable to End of Write | t <sub>CW</sub>   | t <sub>w(E)</sub>     | 65   |      | 80   |      | ns   |
| Data Setup Time                         | t <sub>DS</sub>   | t <sub>su(D)</sub>    | 30   |      | 35   |      | ns   |
| Data Hold Time                          | t <sub>DH</sub>   | t <sub>h(D)</sub>     | 0    |      | 0    |      | ns   |
| Address Hold from End of Write          | t <sub>AH</sub>   | t <sub>h(A)</sub>     | 0    |      | 0    |      | ns   |
| $\overline{W}$ LOW to Output in High-Z  | t <sub>HZWE</sub> | t <sub>dis(W)</sub>   |      | 25   |      | 35   | ns   |
| G HIGH to Output in High-Z              | t <sub>HZOE</sub> | t <sub>dis(G)</sub>   |      | 25   |      | 35   | ns   |
| $\overline{W}$ HIGH to Output in Low-Z  | t <sub>LZWE</sub> | t <sub>en(W)</sub>    | 0    |      | 0    |      | ns   |
| G LOW to Output in Low-Z                | t <sub>LZOE</sub> | t <sub>en(G)</sub>    | 0    |      | 0    |      | ns   |

April 20, 2004

## **Data Retention Mode**





 $V_{CC(DR)}$  - 0.2 V  $\leq V_{\overline{E}(DR)} \leq V_{CC(DR)}$  + 0.3 V

| Data Retention<br>Characteristics | Syr<br>Alt.      | mbol Conditions     |                                                                                             | Min.            | Тур. | Max.         | Unit           |
|-----------------------------------|------------------|---------------------|---------------------------------------------------------------------------------------------|-----------------|------|--------------|----------------|
| Data Retention Supply Voltage     |                  | V <sub>CC(DR)</sub> |                                                                                             | 2               |      | 5.5          | V              |
| Data Retention Supply Current     |                  | I <sub>CC(DR)</sub> | $V_{CC(DR)} = 3 V$<br>$V_{\overline{E}} = V_{CC(DR)} - 0.2 V$<br>C-Type<br>K-Type<br>A-Type |                 |      | 3<br>6<br>30 | μΑ<br>μΑ<br>μΑ |
| Data Retention Setup Time         | t <sub>CDR</sub> | t <sub>su(DR)</sub> | See Data Retention                                                                          | 0               |      |              | ns             |
| Operating Recovery Time           | t <sub>R</sub>   | t <sub>rec</sub>    | Waveforms (above)                                                                           | t <sub>cR</sub> |      |              | ns             |

**Test Configuration for Functional Check** 



<sup>e</sup> In measurement of  $t_{dis(E)}$ ,  $t_{dis(W)}$ ,  $t_{dis(G)}$ ,  $t_{en(E)}$ ,  $t_{en(W)}$ ,  $t_{en(G)}$  the capacitance is 5 pF.



| Capacitance        | Conditions                          | Symbol         | Min. | Max. | Unit |
|--------------------|-------------------------------------|----------------|------|------|------|
| Input Capacitance  | $V_{CC} = 5.0 V$ $V_{1} = V_{SS}$   | CI             | -    | 7    | pF   |
| Output Capacitance | f = 1 MHz<br>T <sub>a</sub> = 25 °C | C <sub>O</sub> | -    | 7    | pF   |

All pins not under test must be connected with ground by capacitors.

## **Ordering Code**



April 20, 2004

Read Cycle 1: Ai-controlled (during Read Cycle :  $\overline{E} = \overline{G} = V_{IL}$ ,  $\overline{W} = V_{IH}$ )



Read Cycle 2:  $\overline{G}$ -,  $\overline{E}$ -controlled (during Read Cycle:  $\overline{W} = V_{IH}$ )





# Write Cycle1: W-controlled



Write Cycle 2: E-controlled



The information describes the type of component and shall not be considered as assured characteristics. Terms of delivery and rights to change design reserved.

April 20, 2004

9



#### LIFE SUPPORT POLICY

ZMD products are not designed, intended, or authorized for use as components in systems intended for surgical implant into the body, or other applications intended to support or sustain life, or for any other application in which the failure of the ZMD product could create a situation where personal injury or death may occur. Components used in life-support devices or systems must be expressly authorized by ZMD for such purpose.

#### LIMITED WARRANTY

The information in this document has been carefully checked and is believed to be reliable. However Zentrum Mikroelektronik Dresden AG (ZMD) makes no guarantee or warranty concerning the accuracy of said information and shall not be responsible for any loss or damage of whatever nature resulting from the use of, or reliance upon it. The information in this document describes the type of component and shall not be considered as assured characteristics. ZMD does not guarantee that the use of any information contained herein will not infringe upon the patent, trademark, copyright, mask work right or other rights of third parties, and no patent or licence is implied hereby. This document does not in any way extent ZMD's warranty on any product beyond that set forth in its standard terms and conditions of sale.

ZMD reserves terms of delivery and reserves the right to make changes in the products or specifications, or both, presented in this publication at any time and without notice.