**Revision 1** # Description The $\mu PB429$ is a high-speed, electrically programmable, fully decoded 16384-bit TTL read-only memory. On-chip address decoding, three chip-select inputs and three-state outputs allow easy expansion of memory capacity. The $\mu PB429$ is fabricated with logic level zero (low); logic level one (high) can be electrically programmed into the selected bit locations. The same address inputs are used for both programming and reading. ## **Features** - A.I.M. (Avalanche Induced Migration), Shorted-junction technology - ☐ Three Chip Select inputs for memory expansion - Three-state outputs (μPB429) - ☐ Cerdip and plastic 24-lead dual in-line packages - ☐ Fast programming time: 10 sec. max for all 16K bits - ☐ Replaces: 82S191, HM76161, 3636 and - equivalent devices - ☐ 4 performance ranges: | Device | Address Access Time | <b>Power Supply</b> | |------------------|---------------------|---------------------| | μ <b>PB429</b> | 70ns | 160mA | | μ <b>PB429-1</b> | 60ns | 160mA | | μPB429-2 | 50ns | 160mA | | μ <b>PB429-3</b> | 45ns | 160mA | ## **Block Diagram** # **Pin Configuration** #### **Pin Identification** | A <sub>0</sub> -A <sub>10</sub> | Address Inputs | |-----------------------------------------------------|----------------| | O <sub>1</sub> -O <sub>B</sub> | Data Outputs | | CS <sub>1</sub> , CS <sub>2</sub> , CS <sub>3</sub> | Chip Selects | | V <sub>cc</sub> | Power (+5V) | | GND | Ground | ## Operation ## **Programming** A logic one can be permanently programmed into a selected bit location by using a programmer. First, the desired word is selected by the eleven address inputs in TTL levels. Disenable the memory by proper application of logic levels on the chip selects. Secondly, a train of high-current programming pulses is applied to the desired output. After the sensed voltage indicates that the selected bit is in the logic one state, an additional pulse train is applied, then stopped. #### Reading To read the memory, enable the device (i.e.; $\overline{CS}_1 = 0$ , $CS_2 = CS_3 = 1$ ). The outputs then correspond to the data programmed in the selected words. When the chip is deselected, all the ouputs will be floating. # **Absolute Maximum Ratings\*** | Operating Temperature | −25°C to + 75°C | |--------------------------------|--------------------| | Storage Temperature | -65°C to +150°C | | All Output Voltages | -0.5 to +5.5 Volts | | All Input Voltages | -0.5 to +5.5 Volts | | Supply Voltage V <sub>CC</sub> | -0.5 to +7.0 Volts | | Output Currents | 50 mA | \*COMMENT: Exposing the device to stresses above those listed in Absolute Maximum Ratings could cause permanent damage. The device is not meant to be operated under conditions outside the limits described in the operational sections of this specification. Exposure to absolute maximum rating conditions for extended periods may affect device reliability. ## Capacitance T<sub>A</sub> = 25°C, f = 1 MHz, V<sub>CC</sub> = 5.0V, V<sub>IN</sub> = 2.5V | Characteristics | \$ymbol | Min. | Max. | Unit | |--------------------|-----------------|------|------|------| | Input Capacitance | C <sub>IN</sub> | *** | 8 | pF | | Output Capacitance | Cout | | 10 | pF | ## **DC Characteristics** T<sub>A</sub> = 0°C to +75°C, V<sub>CC</sub> = 4.50V to 5.50V | | Limits | | I I IA | | | | |---------------------------------|---------------------|------|--------|------|------|------------------------------------------------| | Parameter | Symbol | Min. | Тур. | Max. | Unit | Test Conditions | | Input High Voltage | V <sub>IH</sub> | 2.0 | | | ٧ | | | Input Low Voltage | V <sub>IL</sub> | | | 0.8 | ٧ | | | Input High Current | I <sub>IH</sub> | | | 40 | μΑ | V <sub>1</sub> = 5.5V, V <sub>CC</sub> = 5.5V | | Input Low Current | - I <sub>IL</sub> | - | | 0.2 | 5 mA | V <sub>I</sub> = 0.4V, V <sub>CC</sub> = 5.5V | | Output Low Voltage | VoL | | | 0.4 | 5 V | I <sub>OL</sub> = 16 mA, V <sub>CC</sub> = 4.5 | | Output Leakage Current | l <sub>OFF1</sub> | - | | 40 | μА | V <sub>0</sub> = 5.5V, V <sub>CC</sub> = 5.5V | | Output Leakage Current | - I <sub>OFF2</sub> | | | 40 | μΑ | V <sub>0</sub> = 0.4V, V <sub>CC</sub> = 5.5V | | Input Clamp Voltage | - V <sub>IC</sub> | | | 1.2 | ٧ | I <sub>I</sub> = -18mA, V <sub>CC</sub> = 4.5 | | Power Supply Current | Icc | | 100 | 160 | mA | All Inputs Grounded,<br>V <sub>CC</sub> = 5.5V | | Output High Voltage | V <sub>OH</sub> | 2.4 | | | ٧ | t <sub>OH</sub> = -2.4 mA | | Output Short Circuit<br>Current | -I <sub>SC</sub> | 20 | | 70 | mA | V <sub>0</sub> = 0V | ## **AC Characteristics** $T_A = 0^{\circ}C$ to +75°C, $V_{CC} = 4.50V$ to 5.50V | Parameter | \$ymbol | μ <b>PB429-3</b> | μ <b>PB429-2</b> | μ <b>PB429-1</b> | μ <b>PB429</b> | Unit | Test | |-----------------------------|------------------|------------------|------------------|------------------|----------------|------|------------| | | - | Min. Max | Min. Max | . Min. Max | . Min. Max | | Conditions | | Address<br>Access Time | taa | 45 | 50 | 60 | 70 | ns | _ | | Chip Select<br>Access Time | t <sub>ACS</sub> | 30 | 30 | 40 | 50 | กร | 003€ | | Chip Select<br>Disable Time | tocs | 30 | 30 | 40 | 50 | ns | | Notes: ① Output Load: See Figure 1. ② Input Waveform: 0.0V for low level and 3.0V for high level, less than 10ns for both rise and fall times. Measurement References: 1.5V for both inputs and outputs. C<sub>L</sub> in Figure 1 includes jig and probe stray capacitances. Figure 1. Loading Conditions Test Circuit #### **Programming Specification** You must rigorously observe this specification in order to program the NEC Bipolar PROMS correctly. NEC will not accept responsibility for any device found to be defective if it was not programmed according to this specification. A typical programming operation is performed by sensing, programming, and sensing again to find out if the word to be programmed has reached the desired state. Disenable the memory by proper application of logic levels in the three chip selects. Sensing is accomplished by forcing a 20 mA current into the selected location via the output. The sense measurement ensures that the voltage required to force this 20 mA current is less than the reference voltage. If this condition is satisfied, then that bit location is in the logic one (high) state. Programming is accomplished by forcing a 200 mA current into the selected bit via the output. The current pulse is applied for 7.5 $\mu s$ and then the location is sensed before a second programming current pulse is applied. This process continues until the selected bit is altered to the one state. You can tell that a bit is programmed when two successive sense readings, 10 $\mu s$ apart with no intervening programming pulse, pass the limit. When this condition has been met, four additional pulses are applied, and the sense current is terminated. | Characteristic | Limit | Unit | Notes | |------------------------------------------------------|---------------|----------------------|-----------| | Ambient Temperature | 25 ± 5 | °C | | | Programming pulse | | | , | | Amplitude | 200 ± 5% | mA | | | Clamp voltage | 28 + 0% - 2% | ٧ | | | Ramp rate (both in rise | | | | | and in fall) | 70 max. | <b>V</b> /μ <b>8</b> | | | Pulse width | 7.5 ± 5% | μ <b>8</b> | 15V point | | | | | 150Ω load | | Duty cycle | 70% min. | | | | Sense current | | | | | Amplitude | 20 ± 0.5 | mA | | | Clamp voltage | 28 + 0% - 2% | V | | | Ramp rate | 70 max. | V/µs | 15V point | | • | | | 150Ω load | | Sense current interruption before | | | | | and after address change | 10 min. | μ <b>8</b> | | | Programming V <sub>CC</sub> | 5.0 + 5% - 0% | V | | | Maximum sensed voltage | | | | | for programmed one | $7.0 \pm 0.1$ | V | | | Delay from trailing edge of programming pulse before | | | | | sensing output voltage | 0.7 min. | μ <b>8</b> | | Figure 2. Typical Output Voltage Waveform # **Qualified Programming Equipment** | Approved<br>Manufacturer | Model No. | Socket Adaptor: | | |------------------------------------|-----------------------------|-------------------|-------------------| | Data VO<br>Issaquah, WA | 5, 7, 9, 17, 19, 29A | 919-1555 | 715-1628-2 | | Data I/O<br>Issaquah, WA | Unipak II<br>(950-0059-03C) | Family Code<br>72 | Pinout Code<br>21 | | Minato Electronics<br>Tokyo, Japan | 1850/1870 | 7SP-4XXN | 5SA-24P74 | | Kontron<br>Redwood City, CA | MPP-805 | MOD 18C | SA22 |