209-Bump BGA Commercial Temp Industrial Temp # 256K x 72 18Mb S/DCD Sync Burst SRAMs 333 MHz-150 MHz 2.5 V or 3.3 V V<sub>DD</sub> 2.5 V or 3.3 V I/O #### **Features** - FT pin for user-configurable flow through or pipeline operation - Single/Dual Cycle Deselect selectable - IEEE 1149.1 JTAG-compatible Boundary Scan - ZQ mode pin for user-selectable high/low output drive - 2.5 V or 3.3 V +10%/-10% core power supply - LBO pin for Linear or Interleaved Burst mode - Internal input resistors on mode pins allow floating mode pins - Default to SCD x18/x36 Interleaved Pipeline mode - Byte Write $(\overline{BW})$ and/or Global Write $(\overline{GW})$ operation - Internal self-timed write cycle - Automatic power-down for portable applications - JEDEC-standard 209-bump BGA package - RoHS-compliant 209-bump BGA package available ### **Functional Description** ### **Applications** The GS816272CC is an 18,874,368-bit high performance synchronous SRAM with a 2-bit burst address counter. Although of a type originally developed for Level 2 Cache applications supporting high performance CPUs, the device now finds application in synchronous SRAM applications, ranging from DSP main store to networking chip set support. ### Controls Addresses, data I/Os, chip enable ( $\overline{E1}$ ), address burst control inputs ( $\overline{ADSP}$ , $\overline{ADSC}$ , $\overline{ADV}$ ), and write control inputs ( $\overline{Bx}$ , $\overline{BW}$ , $\overline{GW}$ ) are synchronous and are controlled by a positive-edge-triggered clock input (CK). Output enable ( $\overline{G}$ ) and power down control (ZZ) are asynchronous inputs. Burst cycles can be initiated with either $\overline{ADSP}$ or $\overline{ADSC}$ inputs. In Burst mode, subsequent burst addresses are generated internally and are controlled by $\overline{ADV}$ . The burst address counter may be configured to count in either linear or interleave order with the Linear Burst Order ( $\overline{LBO}$ ) input. The Burst function need not be used. New addresses can be loaded on every cycle with no degradation of chip performance. ### Flow Through/Pipeline Reads The function of the Data Output register can be controlled by the user via the $\overline{FT}$ mode . Holding the $\overline{FT}$ mode pin low places the RAM in Flow Through mode, causing output data to bypass the Data Output Register. Holding $\overline{FT}$ high places the RAM in Pipeline mode, activating the rising-edge-triggered Data Output Register. ### **SCD and DCD Pipelined Reads** The GS816272CC is an SCD (Single Cycle Deselect) and DCD (Dual Cycle Deselect) pipelined synchronous SRAM. DCD SRAMs pipeline disable commands to the same degree as read commands. SCD SRAMs pipeline deselect commands one stage less than read commands. SCD RAMs begin turning off their outputs immediately after the deselect command has been captured in the input registers. DCD RAMs hold the deselect command for one full cycle and then begin turning off their outputs just after the second rising edge of clock. The user may configure this SRAM for either mode of operation using the SCD mode input. ### Byte Write and Global Write Byte write operation is performed by using Byte Write enable $(\overline{BW})$ input combined with one or more individual byte write signals $(\overline{Bx})$ . In addition, Global Write $(\overline{GW})$ is available for writing all bytes at one time, regardless of the Byte Write control inputs. #### FLXDrive™ The ZQ pin allows selection between high drive strength (ZQ low) for multi-drop bus applications and normal drive strength (ZQ floating or high) point-to-point applications. See the Output Driver Characteristics chart for details. ### Sleep Mode Low power (Sleep mode) is attained through the assertion (High) of the ZZ signal, or by stopping the clock (CK). Memory data is retained during Sleep mode. ### **Core and Interface Voltages** The GS816272CC operates on a 2.5 V or 3.3 V power supply. All input are 3.3 V and 2.5 V compatible. Separate output power ( $V_{DDQ}$ ) pins are used to decouple output noise from the internal circuits and are 3.3 V and 2.5 V compatible. ### **Parameter Synopsis** | | | -333 | -300 | -250 | -200 | -150 | Unit | |----------------------|---------------------------|------------|------------|------------|------------|------------|----------| | Pipeline<br>3-1-1-1 | t <sub>KQ</sub><br>tCycle | 2.8<br>3.0 | 2.8<br>3.3 | 3.0<br>4.0 | 3.0<br>5.0 | 3.8<br>6.7 | ns<br>ns | | | Curr | 545 | 495 | 425 | 345 | 270 | mA | | Flow Through 2-1-1-1 | <sup>t</sup> kQ<br>tCycle | 4.5<br>4.5 | 5.0<br>5.0 | 5.5<br>5.5 | 6.5<br>6.5 | 7.5<br>7.5 | ns<br>ns | | | Curr | 380 | 345 | 315 | 275 | 250 | mA | ## GS816272C Pad Out—209-Bump BGA—Top View (Package C) | _ | 1 | 2 | 3 | 4 | 5 | 6 | 7 | 8 | 9 | 10 | 11 | |---|------|------|-----------|-----------|----------|----------|----------|-----------|-----------|------|------| | Α | DQG | DQG | Α | E2 | ADSP | ADSC | ADV | E3 | А | DQB | DQB | | В | DQG | DQG | BC | BG | NC | B | Α | BB | BF | DQB | DQB | | С | DQG | DQG | BH | BD | NC | E1 | NC | BE | BA | DQB | DQB | | D | DQG | DQG | $V_{SS}$ | NC | NC | G | GW | NC | $V_{SS}$ | DQB | DQB | | E | DQPG | DQPC | $V_{DDQ}$ | $V_{DDQ}$ | $V_{DD}$ | $V_{DD}$ | $V_{DD}$ | $V_{DDQ}$ | $V_{DDQ}$ | DQPF | DQPB | | F | DQC | DQC | $V_{SS}$ | $V_{SS}$ | $V_{SS}$ | ZQ | $V_{SS}$ | $V_{SS}$ | $V_{SS}$ | DQF | DQF | | G | DQC | DQC | $V_{DDQ}$ | $V_{DDQ}$ | $V_{DD}$ | MCH | $V_{DD}$ | $V_{DDQ}$ | $V_{DDQ}$ | DQF | DQF | | Н | DQC | DQC | $V_{SS}$ | $V_{SS}$ | $V_{SS}$ | MCL | $V_{SS}$ | $V_{SS}$ | $V_{SS}$ | DQF | DQF | | J | DQC | DQC | $V_{DDQ}$ | $V_{DDQ}$ | $V_{DD}$ | MCL | $V_{DD}$ | $V_{DDQ}$ | $V_{DDQ}$ | DQF | DQF | | K | NC | NC | CK | NC | $V_{SS}$ | MCL | $V_{SS}$ | NC | NC | NC | NC | | L | DQH | DQH | $V_{DDQ}$ | $V_{DDQ}$ | $V_{DD}$ | FT | $V_{DD}$ | $V_{DDQ}$ | $V_{DDQ}$ | DQA | DQA | | М | DQH | DQH | $V_{SS}$ | $V_{SS}$ | $V_{SS}$ | MCL | $V_{SS}$ | $V_{SS}$ | $V_{SS}$ | DQA | DQA | | N | DQH | DQH | $V_{DDQ}$ | $V_{DDQ}$ | $V_{DD}$ | SCD | $V_{DD}$ | $V_{DDQ}$ | $V_{DDQ}$ | DQA | DQA | | Р | DQH | DQH | $V_{SS}$ | $V_{SS}$ | $V_{SS}$ | ZZ | $V_{SS}$ | $V_{SS}$ | $V_{SS}$ | DQA | DQA | | R | DQPD | DQPH | $V_{DDQ}$ | $V_{DDQ}$ | $V_{DD}$ | $V_{DD}$ | $V_{DD}$ | $V_{DDQ}$ | $V_{DDQ}$ | DQPA | DQPE | | Т | DQD | DQD | $V_{SS}$ | NC | NC | LBO | NC | NC | $V_{SS}$ | DQE | DQE | | U | DQD | DQD | NC | Α | Α | Α | Α | Α | NC | DQE | DQE | | V | DQD | DQD | Α | Α | Α | A1 | Α | Α | Α | DQE | DQE | | W | DQD | DQD | TMS | TDI | Α | A0 | Α | TDO | TCK | DQE | DQE | Rev 10 11 x 19 Bump BGA—14 x 22 mm<sup>2</sup> Body—1 mm Bump Pitch ## **GS816272C BGA Pin Description** | Symbol | Туре | Description | |------------------------------------------------------------------------------------------------------------------------------------------------|------|---------------------------------------------------------------------------------------------------------| | A0, A1 | | Address field LSBs and Address Counter Preset Inputs. | | A | I | Address Inputs | | DQA | | | | DQ <sub>B</sub> | | | | DQc<br>DQp | | | | DQE<br>DQE | I/O | Data Input and Output pins | | DQF | | | | DQG | | | | DQн | | | | $\overline{B}$ A, $\overline{B}$ B, $\overline{B}$ C, $\overline{B}$ D, $\overline{B}$ E, $\overline{B}$ F, $\overline{B}$ G, $\overline{B}$ H | I | Byte Write Enable for DQA, DQB, DQc, DQD, DQE,<br>DQF, DQG, DQH I/Os; active low | | NC | _ | No Connect | | CK | 1 | Clock Input Signal; active high | | GW | 1 | Global Write Enable—Writes all bytes; active low | | E <sub>1</sub> , E <sub>3</sub> | I | Chip Enable; active low | | E <sub>2</sub> | I | Chip Enable; active high | | G | I | Output Enable; active low | | ADV | I | Burst address counter advance enable; active low | | ADSP, ADSC | I | Address Strobe (Processor, Cache Controller); active low | | ZZ | I | Sleep Mode control; active high | | FT | 1 | Flow Through or Pipeline mode; active low | | LBO | 1 | Linear Burst Order mode; active low | | SCD | I | Single Cycle Deselect/Dual Cycle Deselect Mode Control | | MCH | 1 | Must Connect High | | MCL | | Must Connect Low | | BW | 1 | Byte Enable; active low | | ZQ | 1 | FLXDrive Output Impedance Control (Low = Low Impedance [High Drive], High = High Impedance [Low Drive]) | | TMS | I | Scan Test Mode Select | | TDI | I | Scan Test Data In | | TDO | 0 | Scan Test Data Out | | TCK | | Scan Test Clock | | V <sub>DD</sub> | I | Core power supply | | V <sub>SS</sub> | I | I/O and Core Ground | | V <sub>DDQ</sub> | I | Output driver power supply | BPR1999.05.18 ## GS816272C Block Diagram Note: Only x36 version shown for simplicity. ## **Mode Pin Functions** | Mode Name | Pin<br>Name | State | Function | | | | |------------------------------------|-------------|---------|----------------------------------------------|--|--|--| | Burst Order Control | LBO | L | Linear Burst | | | | | Buist Older Control | LDO | Н | Interleaved Burst | | | | | Dower Down Control | 77 | L or NC | Active | | | | | Power Down Control | 22 | Н | H Standby, I <sub>DD</sub> = I <sub>SB</sub> | | | | | Single/Dual Cycle Deselect Control | SCD | L | Dual Cycle Deselect | | | | | Single/Dual Cycle Deselect Control | 300 | H or NC | Single Cycle Deselect | | | | | FLXDrive Output Impedance Control | ZQ | L | High Drive (Low Impedance) | | | | | 1 EXDING Output impedance Control | <b>2</b> Q | H or NC | Low Drive (High Impedance) | | | | #### Note: There are pull-up devices on the ZQ, and SCD, and $\overline{FT}$ pins and a pull-down device on the ZZ pin, so those input pins can be unconnected and the chip will operate in the default states as specified in the above tables. ## **Burst Counter Sequences** ## **Linear Burst Sequence** | | A[1:0] | A[1:0] | A[1:0] | A[1:0] | |-------------|--------|--------|--------|--------| | 1st address | 00 | 01 | 10 | 11 | | 2nd address | 01 | 10 | 11 | 00 | | 3rd address | 10 | 11 | 00 | 01 | | 4th address | 11 | 00 | 01 | 10 | ### Note: The burst counter wraps to initial state on the 5th clock. ## **Interleaved Burst Sequence** | | A[1:0] | A[1:0] | A[1:0] | A[1:0] | |-------------|--------|--------|--------|--------| | 1st address | 00 | 01 | 10 | 11 | | 2nd address | 01 | 00 | 11 | 10 | | 3rd address | 10 | 11 | 00 | 01 | | 4th address | 11 | 10 | 01 | 00 | ### Note: The burst counter wraps to initial state on the 5th clock. BPR 1999.05.18 ## **Byte Write Truth Table** | Function | GW | BW | BA | Вв | Bc | BD | Notes | |-----------------|----|----|----|----|----|----|---------| | Read | Н | Н | Х | Х | Х | Х | 1 | | Read | Н | L | Н | Н | Н | Н | 1 | | Write byte a | Н | L | L | Н | Н | Н | 2, 3 | | Write byte b | Н | L | Н | L | Н | Н | 2, 3 | | Write byte c | Н | L | Н | Н | L | Н | 2, 3, 4 | | Write byte d | Н | L | Н | Н | Н | L | 2, 3, 4 | | Write all bytes | Н | L | L | L | L | L | 2, 3, 4 | | Write all bytes | L | Х | Х | Х | Х | Х | | - 1. All byte outputs are active in read cycles regardless of the state of Byte Write Enable inputs. - 2. Byte Write Enable inputs $\overline{BA}$ , $\overline{BB}$ , $\overline{BC}$ , and/or $\overline{BD}$ may be used in any combination with $\overline{BW}$ to write single or multiple bytes. - 3. All byte I/Os remain High-Z during all write operations regardless of the state of Byte Write Enable inputs. - 4. Bytes "C" and "D" are only available on the x36 version. ## **Synchronous Truth Table** | Operation | Address<br>Used | State<br>Diagram<br>Key <sup>5</sup> | E <sub>1</sub> | E <sup>2</sup> | ADSP | ADSC | ADV | ₩ <sup>3</sup> | DQ <sup>4</sup> | |-----------------------------|-----------------|--------------------------------------|----------------|----------------|------|------|-----|----------------|-----------------| | Deselect Cycle, Power Down | None | Х | Н | χ | Х | L | Х | Х | High-Z | | Read Cycle, Begin Burst | External | R | L | F | L | Χ | Χ | Χ | Q | | Read Cycle, Begin Burst | External | R | L | F | Н | L | X | F | Q | | Write Cycle, Begin Burst | External | W | L | T | Н | L | Х | T | D | | Read Cycle, Continue Burst | Next | CR | Χ | Т | Н | Н | L | F | Q | | Read Cycle, Continue Burst | Next | CR | Н | T | Χ | Н | L | F | Q | | Write Cycle, Continue Burst | Next | CW | Χ | Χ | Н | Н | L | T | D | | Write Cycle, Continue Burst | Next | CW | Н | Х | Χ | Н | L | Т | D | | Read Cycle, Suspend Burst | Current | | Χ | Χ | Н | Н | Н | F | Q | | Read Cycle, Suspend Burst | Current | | Н | Х | Х | Н | Н | F | Q | | Write Cycle, Suspend Burst | Current | | Χ | Χ | Н | Н | Н | T | D | | Write Cycle, Suspend Burst | Current | | Н | Χ | Х | Н | Н | Т | D | - 1. X = Don't Care, H = High, L = Low - 2. E = T (True) if $E_2 = 1$ and $\overline{E}_3 = 0$ ; E = F (False) if $E_2 = 0$ or $\overline{E}_3 = 1$ . - 3. W = T (True) and F (False) is defined in the Byte Write Truth Table preceding - 4. $\overline{G}$ is an asynchronous input. $\overline{G}$ can be driven high at any time to disable active output drivers. $\overline{G}$ low can only enable active drivers (shown as "Q" in the Truth Table above). - 5. All input combinations shown above are tested and supported. Input combinations shown in gray boxes need not be used to accomplish basic synchronous or synchronous burst operations and may be avoided for simplicity. - 6. Tying ADSP high and ADSC low allows simple non-burst synchronous operations. See **BOLD** items above. - 7. Tying ADSP high and ADV low while using ADSC to load new addresses allows simple burst operations. See ITALIC items above. ## **Simplified State Diagram** - The diagram shows only supported (tested) synchronous state transitions. The diagram $\underline{\text{presumes}}\ \overline{\underline{\text{G}}}\ \underline{\text{is}}\ \underline{\text{tied}}\ \underline{\text{low}}.$ The $\underline{\text{upper}}\ \underline{\text{portion}}\ \underline{\text{of the diagram}}\ \underline{\text{assumes active use of only the Enable (E1) and Write (BA, BB, BC, BD, BW, and GW) control inputs, and$ that ADSP is tied high and ADSC is tied low. - The upper and lower portions of the diagram together assume active use of only the Enable, Write, and ADSC control inputs and 3. assumes ADSP is tied high and ADV is tied low. ## Simplified State Diagram with $\overline{G}$ - 1. The diagram shows supported (tested) synchronous state transitions plus supported transitions that depend upon the use of $\overline{G}$ . - 2. Use of "Dummy Reads" (Read Cycles with G High) may be used to make the transition from read cycles to write cycles without passing through a Deselect cycle. Dummy Read cycles increment the address counter just like normal read cycles. - 3. Transitions shown in grey tone assume $\overline{G}$ has been pulsed high long enough to turn the RAM's drivers off and for incoming data to meet Data Input Set Up Time. ## **Absolute Maximum Ratings** (All voltages reference to V<sub>SS</sub>) | Symbol | Description | Value | Unit | |--------------------|----------------------------------|-------------------------------------------------------------|------| | $V_{DD}$ | Voltage on V <sub>DD</sub> Pins | -0.5 to 4.6 | V | | $V_{\mathrm{DDQ}}$ | Voltage in V <sub>DDQ</sub> Pins | -0.5 to 4.6 | V | | V <sub>I/O</sub> | Voltage on I/O Pins | $-0.5 \text{ to V}_{DDQ} + 0.5 \ (\leq 4.6 \text{ V max.})$ | V | | V <sub>IN</sub> | Voltage on Other Input Pins | $-0.5 \text{ to V}_{DD} + 0.5 \ (\leq 4.6 \text{ V max.})$ | V | | I <sub>IN</sub> | Input Current on Any Pin | +/-20 | mA | | l <sub>out</sub> | Output Current on Any I/O Pin | +/-20 | mA | | $P_{D}$ | Package Power Dissipation | 1.5 | W | | T <sub>STG</sub> | Storage Temperature | -55 to 125 | °C | | T <sub>BIAS</sub> | Temperature Under Bias | -55 to 125 | °C | ### Note: Permanent damage to the device may occur if the Absolute Maximum Ratings are exceeded. Operation should be restricted to Recommended Operating Conditions. Exposure to conditions exceeding the Absolute Maximum Ratings, for an extended period of time, may affect reliability of this component. ## **Power Supply Voltage Ranges** | Parameter | Symbol | Min. | Тур. | Max. | Unit | Notes | |-------------------------------------------|-------------------|------|------|------|------|-------| | 3.3 V Supply Voltage | $V_{DD3}$ | 3.0 | 3.3 | 3.6 | V | | | 2.5 V Supply Voltage | V <sub>DD2</sub> | 2.3 | 2.5 | 2.7 | V | | | 3.3 V V <sub>DDQ</sub> I/O Supply Voltage | V <sub>DDQ3</sub> | 3.0 | 3.3 | 3.6 | V | | | 2.5 V V <sub>DDQ</sub> I/O Supply Voltage | $V_{\rm DDQ2}$ | 2.3 | 2.5 | 2.7 | V | | - The part numbers of Industrial Temperature Range versions end the character "I". Unless otherwise noted, all performance specifications quoted are evaluated for worst case in the temperature range marked on the device. - 2. Input Under/overshoot voltage must be -2 V > Vi < V<sub>DDn</sub>+2 V not to exceed 4.6 V maximum, with a pulse width not to exceed 20% tKC. ## V<sub>DDQ3</sub> Range Logic Levels | Parameter | Symbol | Min. | Тур. | Max. | Unit | Notes | |-----------------------------------------|------------------|------|------|------------------------|------|-------| | V <sub>DD</sub> Input High Voltage | V <sub>IH</sub> | 2.0 | _ | V <sub>DD</sub> + 0.3 | V | 1 | | V <sub>DD</sub> Input Low Voltage | V <sub>IL</sub> | -0.3 | _ | 0.8 | V | 1 | | V <sub>DDQ</sub> I/O Input High Voltage | V <sub>IHQ</sub> | 2.0 | _ | V <sub>DDQ</sub> + 0.3 | V | 1,3 | | V <sub>DDQ</sub> I/O Input Low Voltage | V <sub>ILQ</sub> | -0.3 | _ | 0.8 | V | 1,3 | #### Notes: - 1. The part numbers of Industrial Temperature Range versions end the character "I". Unless otherwise noted, all performance specifications quoted are evaluated for worst case in the temperature range marked on the device. - 2. Input Under/overshoot voltage must be $-2 \text{ V} > \text{Vi} < \text{V}_{DDn} + 2 \text{ V}$ not to exceed 4.6 V maximum, with a pulse width not to exceed 20% tKC. - 3. V<sub>IHO</sub> (max) is voltage on V<sub>DDO</sub> pins plus 0.3 V. ## **V<sub>DDQ2</sub>** Range Logic Levels | Parameter | Symbol | Min. | Тур. | Max. | Unit | Notes | |-----------------------------------------|------------------|---------------------|------|------------------------|------|-------| | V <sub>DD</sub> Input High Voltage | V <sub>IH</sub> | 0.6*V <sub>DD</sub> | _ | V <sub>DD</sub> + 0.3 | V | 1 | | V <sub>DD</sub> Input Low Voltage | V <sub>IL</sub> | -0.3 | _ | 0.3*V <sub>DD</sub> | V | 1 | | V <sub>DDQ</sub> I/O Input High Voltage | V <sub>IHQ</sub> | 0.6*V <sub>DD</sub> | _ | V <sub>DDQ</sub> + 0.3 | V | 1,3 | | V <sub>DDQ</sub> I/O Input Low Voltage | V <sub>ILQ</sub> | -0.3 | _ | 0.3*V <sub>DD</sub> | V | 1,3 | ### Notes: - 1. The part numbers of Industrial Temperature Range versions end the character "I". Unless otherwise noted, all performance specifications quoted are evaluated for worst case in the temperature range marked on the device. - 2. Input Under/overshoot voltage must be $-2 \text{ V} > \text{Vi} < \text{V}_{DDn} + 2 \text{ V}$ not to exceed 4.6 V maximum, with a pulse width not to exceed 20% tKC. - 3. V<sub>IHQ</sub> (max) is voltage on V<sub>DDQ</sub> pins plus 0.3 V. ## **Recommended Operating Temperatures** | Parameter | Symbol | Min. | Тур. | Max. | Unit | Notes | |-------------------------------------------------|----------------|------|------|------|------|-------| | Ambient Temperature (Commercial Range Versions) | T <sub>A</sub> | 0 | 25 | 70 | °C | 2 | | Ambient Temperature (Industrial Range Versions) | T <sub>A</sub> | -40 | 25 | 85 | °C | 2 | #### Notes: - The part numbers of Industrial Temperature Range versions end the character "I". Unless otherwise noted, all performance specifications quoted are evaluated for worst case in the temperature range marked on the device. - 2. Input Under/overshoot voltage must be −2 V > Vi < V<sub>DDn</sub>+2 V not to exceed 4.6 V maximum, with a pulse width not to exceed 20% tKC. Rev: 1.02a 2/2008 11/30 © 2004, GSI Technology ## **Undershoot Measurement and Timing** ## **Overshoot Measurement and Timing** ## Capacitance $$(T_A = 25^{\circ}C, f = 1 \text{ MHz}, V_{DD} = 2.5 \text{ V})$$ | Parameter | Symbol | Test conditions | Тур. | Max. | Unit | |--------------------------|------------------|------------------------|------|------|------| | Input Capacitance | C <sub>IN</sub> | V <sub>IN</sub> = 0 V | 4 | 5 | pF | | Input/Output Capacitance | C <sub>I/O</sub> | V <sub>OUT</sub> = 0 V | 6 | 7 | pF | ### Note: These parameters are sample tested. ## **AC Test Conditions** | Parameter | Conditions | |------------------------|-------------------------| | Input high level | V <sub>DD</sub> – 0.2 V | | Input low level | 0.2 V | | Input slew rate | 1 V/ns | | Input reference level | V <sub>DD</sub> /2 | | Output reference level | V <sub>DDQ</sub> /2 | | Output load | Fig. 1 | - 1. Include scope and jig capacitance. - Test conditions as specified with output loading as shown in Fig. 1 unless otherwise noted. - 3. Device is deselected as defined by the Truth Table. ## **DC Electrical Characteristics** | Parameter | Symbol | Test Conditions | Min | Max | |------------------------------------------|------------------|---------------------------------------------------------------------------------------------------|------------------|----------------| | Input Leakage Current (except mode pins) | I <sub>IL</sub> | V <sub>IN</sub> = 0 to V <sub>DD</sub> | -1 uA | 1 uA | | ZZ Input Current | I <sub>IN1</sub> | $V_{DD} \ge V_{IN} \ge V_{IH}$ $0 \ V \le V_{IN} \le V_{IH}$ | –1 uA<br>–1 uA | 1 uA<br>100 uA | | FT, SCD, ZQ Input Current | I <sub>IN2</sub> | $\begin{aligned} V_{DD} &\geq V_{IN} \geq V_{IL} \\ 0 \ V &\leq V_{IN} \leq V_{IL} \end{aligned}$ | –100 uA<br>–1 uA | 1 uA<br>1 uA | | Output Leakage Current | I <sub>OL</sub> | Output Disable, V <sub>OUT</sub> = 0 to V <sub>DD</sub> | −1 uA | 1 uA | | Output High Voltage | V <sub>OH2</sub> | $I_{OH} = -8 \text{ mA}, V_{DDQ} = 2.375 \text{ V}$ | 1.7 V | _ | | Output High Voltage | V <sub>OH3</sub> | I <sub>OH</sub> = -8 mA, V <sub>DDQ</sub> = 3.135 V | 2.4 V | _ | | Output Low Voltage | V <sub>OL</sub> | I <sub>OL</sub> = 8 mA | _ | 0.4 V | ## **Operating Currents** | | | | | | -3 | 33 | -3 | 00 | -2 | 50 | -2 | 00 | -150 | | | | | |-----------|--------------------------------------|-------|-----------------|-------------------------------------|------------|------------|-----------------|-------------------|---------------|-------------------|-----------------|-------------------|---------------|-------------------|-----------------|-------------------|------| | Parameter | Test Conditions | Mode | | Mode | | Symbol | 0<br>to<br>70°C | -40<br>to<br>85°C | 0<br>to<br>°C | -40<br>to<br>85°C | 0<br>to<br>70°C | -40<br>to<br>85°C | 0<br>to<br>°C | -40<br>to<br>85°C | 0<br>to<br>70°C | -40<br>to<br>85°C | Unit | | Operating | Device Selected;<br>All other inputs | (x72) | Pipeline | I <sub>DD</sub><br>I <sub>DDQ</sub> | 390<br>120 | 400<br>120 | 365<br>105 | 375<br>105 | 310<br>90 | 320<br>90 | 260<br>70 | 270<br>70 | 210<br>55 | 220<br>55 | mA | | | | Current | | | Flow<br>Through | I <sub>DD</sub><br>I <sub>DDQ</sub> | 320<br>60 | 330<br>60 | 290<br>55 | 300<br>55 | 265<br>50 | 275<br>50 | 230<br>45 | 240<br>45 | 210<br>40 | 220<br>40 | mA | | | | Standby | | | Pipeline | I <sub>SB</sub> | 20 | 30 | 20 | 30 | 20 | 30 | 20 | 30 | 20 | 30 | mA | | | | Current | $ZZ \ge V_{DD} - 0.2 V$ | _ | Flow<br>Through | I <sub>SB</sub> | 20 | 30 | 20 | 30 | 20 | 30 | 20 | 30 | 20 | 30 | mA | | | | Deselect | Device Deselected; | | Pipeline | I <sub>DD</sub> | 90 | 95 | 90 | 95 | 80 | 85 | 70 | 75 | 65 | 70 | mA | | | | Current | All other inputs | | Flow<br>Through | I <sub>DD</sub> | 60 | 65 | 60 | 65 | 60 | 65 | 50 | 55 | 50 | 55 | mA | | | - 1. $I_{DD}$ and $I_{DDQ}$ apply to any combination of $V_{DD3}$ , $V_{DD2}$ , $V_{DDQ3}$ , and $V_{DDQ2}$ operation. - 2. All parameters listed are worst case scenario. ## **AC Electrical Characteristics** | | Parameter | Symbol | -33 | 33 | -30 | 00 | -25 | 50 | -20 | 00 | -15 | 50 | Unit | |----------|------------------------------|-------------------|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|------| | | raiailletei | Syllibol | Min | Max | Min | Max | Min | Max | Min | Max | Min | Max | Unit | | | Clock Cycle Time | tKC | 3.0 | _ | 3.3 | _ | 4.0 | _ | 5.0 | _ | 6.7 | _ | ns | | | Clock to Output Valid | tKQ | _ | 2.8 | _ | 2.8 | _ | 3.0 | _ | 3.0 | _ | 3.8 | ns | | Dinalina | Clock to Output Invalid | tKQX | 1.5 | _ | 1.5 | _ | 1.5 | _ | 1.5 | _ | 1.5 | _ | ns | | Pipeline | Clock to Output in Low-Z | tLZ <sup>1</sup> | 1.5 | _ | 1.5 | _ | 1.5 | _ | 1.5 | _ | 1.5 | _ | ns | | | Setup time | tS | 1.0 | _ | 1.0 | _ | 1.2 | _ | 1.5 | _ | 1.5 | _ | ns | | | Hold time | tH | 0.1 | _ | 0.1 | _ | 0.2 | _ | 0.4 | _ | 0.5 | _ | ns | | | Clock Cycle Time | tKC | 4.5 | _ | 5.0 | _ | 5.5 | _ | 6.5 | _ | 7.5 | _ | ns | | | Clock to Output Valid | tKQ | _ | 4.5 | _ | 5.0 | _ | 5.5 | _ | 6.5 | _ | 7.5 | ns | | Flow | Clock to Output Invalid | tKQX | 2.0 | _ | 2.0 | _ | 2.0 | _ | | 6.5 | | 7.5 | ns | | Through | Clock to Output in Low-Z | tLZ <sup>1</sup> | 2.0 | _ | 2.0 | _ | 2.0 | _ | 2.0 | _ | 2.0 | _ | ns | | | Setup time | tS | 1.3 | _ | 1.4 | _ | 1.5 | _ | 1.5 | _ | 1.5 | _ | ns | | | Hold time | tH | 0.3 | _ | 0.4 | _ | 0.5 | _ | 0.5 | _ | 0.5 | | ns | | | Clock HIGH Time | tKH | 1.0 | _ | 1.0 | _ | 1.3 | _ | 1.3 | _ | 1.5 | _ | ns | | | Clock LOW Time | tKL | 1.2 | _ | 1.2 | _ | 1.5 | _ | 1.5 | _ | 1.7 | _ | ns | | | Clock to Output in<br>High-Z | tHZ <sup>1</sup> | 1.5 | 2.8 | 1.5 | 2.8 | 1.5 | 3.0 | 1.5 | 3.0 | 1.5 | 3.0 | ns | | | G to Output Valid | tOE | _ | 2.8 | _ | 2.8 | _ | 3.0 | _ | 3.0 | _ | 3.8 | ns | | | G to output in Low-Z | tOLZ <sup>1</sup> | 0 | _ | 0 | _ | 0 | _ | 0 | _ | 0 | _ | ns | | | G to output in High-Z | tOHZ <sup>1</sup> | _ | 2.8 | _ | 2.8 | _ | 3.0 | _ | 3.0 | _ | 3.8 | ns | | | ZZ setup time | tZZS <sup>2</sup> | 5 | _ | 5 | _ | 5 | _ | 5 | _ | 5 | _ | ns | | | ZZ hold time | tZZH <sup>2</sup> | 1 | _ | 1 | _ | 1 | _ | 1 | _ | 1 | _ | ns | | | ZZ recovery | tZZR | 20 | _ | 20 | _ | 20 | _ | 20 | _ | 20 | _ | ns | - 1. These parameters are sampled and are not 100% tested. - 2. ZZ is an asynchronous signal. However, in order to be recognized on any given clock cycle, ZZ must meet the specified setup and hold times as specified above. ## **Pipeline Mode Timing (SCD)** ## Flow Through Mode Timing (SCD) ## **Pipeline Mode Timing (DCD)** ## Flow Through Mode Timing (DCD) ### Sleep Mode During normal operation, ZZ must be pulled low, either by the user or by its internal pull down resistor. When ZZ is pulled high, the SRAM will enter a Power Sleep mode after 2 cycles. At this time, internal state of the SRAM is preserved. When ZZ returns to low, the SRAM operates normally after ZZ recovery time. Sleep mode is a low current, power-down mode in which the device is deselected and current is reduced to $I_{SB}2$ . The duration of Sleep mode is dictated by the length of time the ZZ is in a High state. After entering Sleep mode, all inputs except ZZ become disabled and all outputs go to High-Z The ZZ pin is an asynchronous, active high input that causes the device to enter Sleep mode. When the ZZ pin is driven high, $I_{SB}2$ is guaranteed after the time tZZI is met. Because ZZ is an asynchronous input, pending operations or operations in progress may not be properly completed if ZZ is asserted. Therefore, Sleep mode must not be initiated until valid pending operations are completed. Similarly, when exiting Sleep mode during tZZR, only a Deselect or Read commands may be applied while the SRAM is recovering from Sleep mode. ## **Application Tips** #### Single and Dual Cycle Deselect SCD devices (like this one) force the use of "dummy read cycles" (read cycles that are launched normally, but that are ended with the output drivers inactive) in a fully synchronous environment. Dummy read cycles waste performance, but their use usually assures there will be no bus contention in transitions from reads to writes or between banks of RAMs. DCD SRAMs do not waste bandwidth on dummy cycles and are logically simpler to manage in a multiple bank application (wait states need not be inserted at bank address boundary crossings), but greater care must be exercised to avoid excessive bus contention. ## JTAG Port Operation #### Overview The JTAG Port on this RAM operates in a manner that is compliant with IEEE Standard 1149.1-1990, a serial boundary scan interface standard (commonly referred to as JTAG). The JTAG Port input interface levels scale with $V_{DD}$ . The JTAG output drivers are powered by $V_{DDO}$ . ### Disabling the JTAG Port It is possible to use this device without utilizing the JTAG port. The port is reset at power-up and will remain inactive unless clocked. TCK, TDI, and TMS are designed with internal pull-up circuits. To assure normal operation of the RAM with the JTAG Port unused, TCK, TDI, and TMS may be left floating or tied to either $V_{DD}$ or $V_{SS}$ . TDO should be left unconnected. ## **JTAG Pin Descriptions** | Pin | Pin Name | I/O | Description | |-----|------------------|-----|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | TCK | Test Clock | In | Clocks all TAP events. All inputs are captured on the rising edge of TCK and all outputs propagate from the falling edge of TCK. | | TMS | Test Mode Select | ln | The TMS input is sampled on the rising edge of TCK. This is the command input for the TAP controller state machine. An undriven TMS input will produce the same result as a logic one input level. | | TDI | Test Data In | In | The TDI input is sampled on the rising edge of TCK. This is the input side of the serial registers placed between TDI and TDO. The register placed between TDI and TDO is determined by the state of the TAP Controller state machine and the instruction that is currently loaded in the TAP Instruction Register (refer to the TAP Controller State Diagram). An undriven TDI pin will produce the same result as a logic one input level. | | TDO | Test Data Out | Out | Output that is active depending on the state of the TAP state machine. Output changes in response to the falling edge of TCK. This is the output side of the serial registers placed between TDI and TDO. | #### Note: This device does not have a TRST (TAP Reset) pin. TRST is optional in IEEE 1149.1. The Test-Logic-Reset state is entered while TMS is held high for five rising edges of TCK. The TAP Controller is also reset automaticly at power-up. ### JTAG Port Registers ### Overview The various JTAG registers, refered to as Test Access Port orTAP Registers, are selected (one at a time) via the sequences of 1s and 0s applied to TMS as TCK is strobed. Each of the TAP Registers is a serial shift register that captures serial input data on the rising edge of TCK and pushes serial data out on the next falling edge of TCK. When a register is selected, it is placed between the TDI and TDO pins. ### **Instruction Register** The Instruction Register holds the instructions that are executed by the TAP controller when it is moved into the Run, Test/Idle, or the various data register states. Instructions are 3 bits long. The Instruction Register can be loaded when it is placed between the TDI and TDO pins. The Instruction Register is automatically preloaded with the IDCODE instruction at power-up or whenever the controller is placed in Test-Logic-Reset state. ### **Bypass Register** The Bypass Register is a single bit register that can be placed between TDI and TDO. It allows serial test data to be passed through the RAM's JTAG Port to another device in the scan chain with as little delay as possible. Rev: 1.02a 2/2008 21/30 © 2004, GSI Technology ### **Boundary Scan Register** The Boundary Scan Register is a collection of flip flops that can be preset by the logic level found on the RAM's input or I/O pins. The flip flops are then daisy chained together so the levels found can be shifted serially out of the JTAG Port's TDO pin. The Boundary Scan Register also includes a number of place holder flip flops (always set to a logic 1). The relationship between the device pins and the bits in the Boundary Scan Register is described in the Scan Order Table following. The Boundary Scan Register, under the control of the TAP Controller, is loaded with the contents of the RAMs I/O ring when the controller is in Capture-DR state and then is placed between the TDI and TDO pins when the controller is moved to Shift-DR state. SAMPLE-Z, SAMPLE/PRELOAD and EXTEST instructions can be used to activate the Boundary Scan Register. ### **JTAG TAP Block Diagram** <sup>\*</sup> For the value of M, see the BSDL file, which is available at by contacting us at <a href="mailto:apps@gsitechnology.com">apps@gsitechnology.com</a>. ### Identification (ID) Register The ID Register is a 32-bit register that is loaded with a device and vendor specific 32-bit code when the controller is put in Capture-DR state with the IDCODE command loaded in the Instruction Register. The code is loaded from a 32-bit on-chip ROM. It describes various attributes of the RAM as indicated below. The register is then placed between the TDI and TDO pins when the controller is moved into Shift-DR state. Bit 0 in the register is the LSB and the first to reach TDO when shifting begins. ## **ID Register Contents** | | | | | | | | | | 1 | Not ! | Used | i | | | | | | | | | | | | SI T<br>ED<br>I | EC | | nd | | | | | Presence Register | |-------|----|----|----|----|----|----|----|----|----|-------|------|----|----|----|----|----|----|----|----|----|----|----|---|-----------------|----|---|----|---|---|---|---|-------------------| | Bit # | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | Χ | Χ | Χ | Χ | Χ | Χ | Χ | Χ | Χ | Χ | Χ | Χ | Х | Χ | Χ | Χ | Χ | Χ | Χ | Χ | 0 | 0 | 0 | 1 | 1 | 0 | 1 | 1 | 0 | 0 | 1 | 1 | ## **Tap Controller Instruction Set** #### Overview There are two classes of instructions defined in the Standard 1149.1-1990; the standard (Public) instructions, and device specific (Private) instructions. Some Public instructions are mandatory for 1149.1 compliance. Optional Public instructions must be implemented in prescribed ways. The TAP on this device may be used to monitor all input and I/O pads, and can be used to load address, data or control signals into the RAM or to preload the I/O buffers. When the TAP controller is placed in Capture-IR state the two least significant bits of the instruction register are loaded with 01. When the controller is moved to the Shift-IR state the Instruction Register is placed between TDI and TDO. In this state the desired instruction is serially loaded through the TDI input (while the previous contents are shifted out at TDO). For all instructions, the TAP executes newly loaded instructions only when the controller is moved to Update-IR state. The TAP instruction set for this device is listed in the following table. ## JTAG Tap Controller State Diagram ### **Instruction Descriptions** #### **BYPASS** When the BYPASS instruction is loaded in the Instruction Register the Bypass Register is placed between TDI and TDO. This occurs when the TAP controller is moved to the Shift-DR state. This allows the board level scan path to be shortened to facilitate testing of other devices in the scan path. ### SAMPLE/PRELOAD SAMPLE/PRELOAD is a Standard 1149.1 mandatory public instruction. When the SAMPLE / PRELOAD instruction is loaded in the Instruction Register, moving the TAP controller into the Capture-DR state loads the data in the RAMs input and I/O buffers into the Boundary Scan Register. Boundary Scan Register locations are not associated with an input or I/O pin, and are loaded with the default state identified in the Boundary Scan Chain table at the end of this section of the datasheet. Because the RAM clock is independent from the TAP Clock (TCK) it is possible for the TAP to attempt to capture the I/O ring contents while the input buffers are in transition (i.e. in a metastable state). Although allowing the TAP to sample metastable inputs will not harm the device, repeatable results cannot be expected. RAM input signals must be stabilized for long enough to meet the TAPs input data capture set-up plus hold time (tTS plus tTH). The RAMs clock inputs need not be paused for any other TAP operation except capturing the I/O ring contents into the Boundary Scan Register. Moving the controller to Shift-DR state then places the boundary scan register between the TDI and TDO pins. #### **EXTEST** EXTEST is an IEEE 1149.1 mandatory public instruction. It is to be executed whenever the instruction register is loaded with all logic 0s. The EXTEST command does not block or override the RAM's input pins; therefore, the RAM's internal state is still determined by its input pins. Typically, the Boundary Scan Register is loaded with the desired pattern of data with the SAMPLE/PRELOAD command. Then the EXTEST command is used to output the Boundary Scan Register's contents, in parallel, on the RAM's data output drivers on the falling edge of TCK when the controller is in the Update-IR state. Alternately, the Boundary Scan Register may be loaded in parallel using the EXTEST command. When the EXTEST instruction is selected, the sate of all the RAM's input and I/O pins, as well as the default values at Scan Register locations not associated with a pin, are transferred in parallel into the Boundary Scan Register on the rising edge of TCK in the Capture-DR state, the RAM's output pins drive out the value of the Boundary Scan Register location with which each output pin is associated. #### **IDCODE** The IDCODE instruction causes the ID ROM to be loaded into the ID register when the controller is in Capture-DR mode and places the ID register between the TDI and TDO pins in Shift-DR mode. The IDCODE instruction is the default instruction loaded in at power up and any time the controller is placed in the Test-Logic-Reset state. #### SAMPLE-Z If the SAMPLE-Z instruction is loaded in the instruction register, all RAM outputs are forced to an inactive drive state (high-Z) and the Boundary Scan Register is connected between TDI and TDO when the TAP controller is moved to the Shift-DR state. #### **RFU** These instructions are Reserved for Future Use. In this device they replicate the BYPASS instruction. ## JTAG TAP Instruction Set Summary | Instruction | Code | Description | Notes | |--------------------|------|----------------------------------------------------------------------------------------------------------------------------------|-------| | EXTEST | 000 | Places the Boundary Scan Register between TDI and TDO. | 1 | | IDCODE | 001 | Preloads ID Register and places it between TDI and TDO. | 1, 2 | | SAMPLE-Z | 010 | Captures I/O ring contents. Places the Boundary Scan Register between TDI and TDO. Forces all RAM output drivers to High-Z. | 1 | | RFU | 011 | Do not use this instruction; Reserved for Future Use. Replicates BYPASS instruction. Places Bypass Register between TDI and TDO. | 1 | | SAMPLE/<br>PRELOAD | 100 | Captures I/O ring contents. Places the Boundary Scan Register between TDI and TDO. | 1 | | GSI | 101 | GSI private instruction. | 1 | | RFU | 110 | Do not use this instruction; Reserved for Future Use. Replicates BYPASS instruction. Places Bypass Register between TDI and TDO. | 1 | | BYPASS | 111 | Places Bypass Register between TDI and TDO. | 1 | - Instruction codes expressed in binary, MSB on left, LSB on right. - 2. Default instruction automatically loaded at power-up and in test-logic-reset state. ## JTAG Port Recommended Operating Conditions and DC Characteristics (2.5/3.3 V Version) | Parameter | Symbol | Min. | Max. | Unit | Notes | |----------------------------------------|-------------------|---------------------------|-----------------------|------|-------| | 2.5 V Test Port Input High Voltage | V <sub>IHJ2</sub> | 0.6 * V <sub>DD2</sub> | V <sub>DD2</sub> +0.3 | V | 1 | | 2.5 V Test Port Input High Voltage | V <sub>IHJ2</sub> | 0.6 * V <sub>DD2</sub> | V <sub>DD2</sub> +0.3 | V | 1 | | 3.3 V Test Port Input High Voltage | V <sub>IHJ3</sub> | 2.0 | V <sub>DD3</sub> +0.3 | V | 1 | | 3.3 V Test Port Input Low Voltage | V <sub>ILJ3</sub> | -0.3 | 0.8 | V | 1 | | TMS, TCK and TDI Input Leakage Current | I <sub>INHJ</sub> | -300 | 1 | uA | 2 | | TMS, TCK and TDI Input Leakage Current | I <sub>INLJ</sub> | <b>–</b> 1 | 100 | uA | 3 | | TDO Output Leakage Current | I <sub>OLJ</sub> | <b>–</b> 1 | 1 | uA | 4 | | Test Port Output High Voltage | V <sub>OHJ</sub> | 1.7 | _ | V | 5, 6 | | Test Port Output Low Voltage | V <sub>OLJ</sub> | _ | 0.4 | V | 5, 7 | | Test Port Output CMOS High | V <sub>OHJC</sub> | V <sub>DDQ</sub> – 100 mV | _ | V | 5, 8 | | Test Port Output CMOS Low | V <sub>OLJC</sub> | _ | 100 mV | V | 5, 9 | #### Notes: - 1. Input Under/overshoot voltage must be -2 V < Vi < V<sub>DDn</sub> +2 V not to exceed 4.6 V maximum, with a pulse width not to exceed 20% tTKC. - $2. \quad V_{ILJ} \le V_{IN} \le V_{DDn}$ - $3. \quad 0 \ V \leq V_{IN} \leq V_{ILJn}$ - 4. Output Disable, $V_{OUT} = 0$ to $V_{DDn}$ - 5. The TDO output driver is served by the $V_{DDO}$ supply. - 6. $I_{OH,I} = -4 \text{ mA}$ - 7. $I_{OLJ} = + 4 \text{ mA}$ - 8. $I_{OHJC} = -100 \text{ uA}$ - 9. $I_{OLJC} = +100 \text{ uA}$ ## **JTAG Port AC Test Conditions** | Parameter | Conditions | |------------------------|-------------------------| | Input high level | V <sub>DD</sub> – 0.2 V | | Input low level | 0.2 V | | Input slew rate | 1 V/ns | | Input reference level | V <sub>DDQ</sub> /2 | | Output reference level | V <sub>DDQ</sub> /2 | ### Notes: - 1. Include scope and jig capacitance. - 2. Test conditions as shown unless otherwise noted. \* Distributed Test Jig Capacitance ## **JTAG Port Timing Diagram** ## **JTAG Port AC Electrical Characteristics** | Parameter | Symbol | Min | Max | Unit | |-----------------------|--------|-----|-----|------| | TCK Cycle Time | tTKC | 50 | 1 | ns | | TCK Low to TDO Valid | tTKQ | _ | 20 | ns | | TCK High Pulse Width | tTKH | 20 | _ | ns | | TCK Low Pulse Width | tTKL | 20 | 1 | ns | | TDI & TMS Set Up Time | tTS | 10 | | ns | | TDI & TMS Hold Time | tTH | 10 | - | ns | ## **Boundary Scan (BSDL Files)** For information regarding the Boundary Scan Chain, or to obtain BSDL files for this part, please contact our Applications Engineering Department at: <a href="mailto:apps@gsitechnology.com">apps@gsitechnology.com</a>. ## Package Dimensions—209-Bump BGA (Package C) 14 mm x 22 mm Body, 1.0 mm Bump Pitch, 11 x 19 Bump Array ## Ordering Information for GSI Synchronous Burst RAMs | Org | Part Number <sup>1</sup> | Туре | Package | Speed <sup>2</sup><br>(MHz/ns) | T <sub>A</sub> <sup>3</sup> | |-----------|--------------------------|-----------------------|------------------------|--------------------------------|-----------------------------| | 256K x 72 | GS816272CC-333 | Pipeline/Flow Through | 209 BGA | 333/4.5 | С | | 256K x 72 | GS816272CC-300 | Pipeline/Flow Through | 209 BGA | 300/5 | С | | 256K x 72 | GS816272CC-250 | Pipeline/Flow Through | 209 BGA | 250/5.5 | С | | 256K x 72 | GS816272CC-200 | Pipeline/Flow Through | 209 BGA | 200/6.5 | С | | 256K x 72 | GS816272CC-150 | Pipeline/Flow Through | 209 BGA | 150/7.5 | С | | 256K x 72 | GS816272CC-333I | Pipeline/Flow Through | 209 BGA | 333/4.5 | I | | 256K x 72 | GS816272CC-30I | Pipeline/Flow Through | 209 BGA | 300/5 | I | | 256K x 72 | GS816272CC-250I | Pipeline/Flow Through | 209 BGA | 250/5.5 | I | | 256K x 72 | GS816272CC-200I | Pipeline/Flow Through | 209 BGA | 200/6.5 | I | | 256K x 72 | GS816272CC-150I | Pipeline/Flow Through | 209 BGA | 150/7.5 | I | | 256K x 72 | GS816272CGC-333 | Pipeline/Flow Through | RoHS-compliant 209 BGA | 333/4.5 | С | | 256K x 72 | GS816272CGC-300 | Pipeline/Flow Through | RoHS-compliant 209 BGA | 300/5 | С | | 256K x 72 | GS816272CGC-250 | Pipeline/Flow Through | RoHS-compliant 209 BGA | 250/5.5 | С | | 256K x 72 | GS816272CGC-200 | Pipeline/Flow Through | RoHS-compliant 209 BGA | 200/6.5 | С | | 256K x 72 | GS816272CGC-150 | Pipeline/Flow Through | RoHS-compliant 209 BGA | 150/7.5 | С | | 256K x 72 | GS816272CGC-333I | Pipeline/Flow Through | RoHS-compliant 209 BGA | 333/4.5 | I | | 256K x 72 | GS816272CGC-300I | Pipeline/Flow Through | RoHS-compliant 209 BGA | 300/5 | I | | 256K x 72 | GS816272CGC-250I | Pipeline/Flow Through | RoHS-compliant 209 BGA | 250/5.5 | I | | 256K x 72 | GS816272CGC-200I | Pipeline/Flow Through | RoHS-compliant 209 BGA | 200/6.5 | I | | 256K x 72 | GS816272CGC-150I | Pipeline/Flow Through | RoHS-compliant 209 BGA | 150/7.5 | I | ### Notes: - 1. Customers requiring delivery in Tape and Reel should add the character "T" to the end of the part number. Example: GS816236CC-250IT. - 2. The speed column indicates the cycle frequency (MHz) of the device in Pipeline mode and the latency (ns) in Flow Through mode. Each device is Pipeline/Flow Through mode-selectable by the user. - 3. $T_A = C = Commercial Temperature Range. T_A = I = Industrial Temperature Range.$ - 4. GSI offers other versions this type of device in many different configurations and with a variety of different features, only some of which are covered in this data sheet. See the GSI Technology web site (<a href="www.gsitechnology.com">www.gsitechnology.com</a>) for a complete listing of current offerings ## 18Mb Sync SRAM Datasheet Revision History | DS/DateRev. Code: Old;<br>New | Types of Changes<br>Format or Content | Page;Revisions;Reason | |---------------------------------|---------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 8162xxC_r1 | | Creation of new datasheet | | 8162xxC_r1;<br>8162xxC_r1_01 | Content | <ul> <li>Added 200 &amp; 150 MHz speed bins</li> <li>Corrected block diagram (added references to E2 &amp; E3)</li> <li>Corrected truth table (addded references to E2 &amp; E3)</li> <li>Added Pb-free information</li> </ul> | | 8162xxC_r1_01;<br>8162xxC_r1_02 | Content | <ul> <li>Changed Pb-free to RoHS-compliant</li> <li>Updated Operating Current table with final CZ data</li> <li>Rev1.02a: updated coplanarity for 209 BGA mechanical, corrected error in ordering information table.</li> </ul> |