119-Bump BGA Commercial Temp Industrial Temp # 1M x 18, 512K x 36 18Mb Register-Register Late Write SRAM 250 MHz-357 MHz 2.5 V V<sub>DD</sub> HSTL I/O #### **Features** - Register-Register Late Write mode, Pipelined Read mode - 2.5 V + 200/-200 mV core power supply - 1.5 V or 1.8 V HSTL Interface - ZQ controlled programmable output drivers - Dual Cycle Deselect - Fully coherent read and write pipelines - Byte write operation (9-bit bytes) - Differential HSTL clock inputs, $\overline{K}$ and K - · Asynchronous output enable - Sleep mode via ZZ - IEEE 1149.1 JTAG-compliant Serial Boundary Scan - JEDEC-standard 119-bump BGA package - Pb-Free 119-bump BGA package available # **Family Overview** GS815018/36A are 18,874,368-bit (18Mb) high performance SRAMs. This family of wide, low voltage HSTL I/O SRAMs is designed to operate at the speeds needed to implement economical high performance cache systems. # **Functional Description** Because GS815018/36A are synchronous devices, address data inputs and read/write control inputs are captured on the rising edge of the input clock. Write cycles are internally self-timed and initiated by the rising edge of the clock input. This feature eliminates complex off-chip write pulse generation required by asynchronous SRAMs and simplifies input signal timing. GS815018/36A support pipelined reads utilizing a rising-edgetriggered output register. They also utilize a Dual Cycle Deselect (DCD) output deselect protocol. GS815018/36A are implemented with high performance technology and are packaged in a 119-bump BGA. #### **Mode Control** There are two mode control select pins (M1 and M2), which allow the user to set the correct read protocol for the design. The GS815018/36A support single clock Pipeline mode, which directly affects the two mode control select pins. In order for the part to fuction correctly, and as specified, M1 must be tied to VSS and M2 must be tied to $V_{DD}$ or $V_{DDQ}$ . This must be set at power-up and should not be changed during operation. #### Sleep Mode Low power (Sleep mode) is attained through the assertion (High) of the ZZ signal, or by stopping the clock (CK). Memory data is retained during Sleep mode. # **Parameter Synopsis** | | | -357 | -333 | -300 | -250 | Unit | |----------|------------|------|------|------|------|------| | Pipeline | Cycle | 2.8 | 3.0 | 3.3 | 4.0 | ns | | | tKHQV | 1.4 | 1.5 | 1.6 | 2.0 | ns | | | Curr (x18) | 600 | 550 | 500 | 450 | mA | | | Curr (x36) | 650 | 600 | 550 | 500 | mA | # GS815036 Pinout—119-Bump BGA—Top View (Package B) | | 1 | 2 | 3 | 4 | 5 | 6 | 7 | |---|---------------|----------|-----------|----------|-----------|----------|---------------| | Α | $V_{DDQ}$ | Α | Α | NC | Α | Α | $V_{\rm DDQ}$ | | В | NC | Α | Α | NC | Α | Α | NC | | С | NC | Α | Α | $V_{DD}$ | Α | Α | NC | | D | DQc | DQc | $V_{SS}$ | ZQ | $V_{SS}$ | DQB | DQB | | E | DQc | DQc | $V_{SS}$ | SS | $V_{SS}$ | DQB | DQB | | F | $V_{\rm DDQ}$ | DQc | $V_{SS}$ | G | $V_{SS}$ | DQB | $V_{\rm DDQ}$ | | G | DQc | DQc | Bc | NC | BB | DQB | DQB | | Н | DQc | DQc | $V_{SS}$ | NC | $V_{SS}$ | DQB | DQB | | J | $V_{DDQ}$ | $V_{DD}$ | $V_{REF}$ | $V_{DD}$ | $V_{REF}$ | $V_{DD}$ | $V_{\rm DDQ}$ | | K | DQD | DQD | $V_{SS}$ | CK | $V_{SS}$ | DQa | DQA | | L | DQD | DQD | BD | CK | BA | DQA | DQA | | M | $V_{\rm DDQ}$ | DQD | $V_{SS}$ | SW | $V_{SS}$ | DQA | $V_{\rm DDQ}$ | | N | DQD | DQD | $V_{SS}$ | Α | $V_{SS}$ | DQA | DQA | | Р | DQD | DQD | $V_{SS}$ | Α | $V_{SS}$ | DQA | DQA | | R | NC | Α | M1 | $V_{DD}$ | M2 | Α | NC | | Т | NC | NC | Α | Α | Α | NC | ZZ | | U | $V_{\rm DDQ}$ | TMS | TDI | TCK | TDO | NC | $V_{\rm DDQ}$ | # GS815018 Pinout—119-Bump BGA—Top View (Package B) | • | 1 | 2 | 3 | 4 | 5 | 6 | 7 | |---|---------------|----------|-----------|-------------------|-----------|----------|---------------| | Α | $V_{DDQ}$ | Α | Α | NC | Α | Α | $V_{\rm DDQ}$ | | В | NC | Α | Α | NC | Α | Α | NC | | С | NC | Α | Α | $V_{\mathrm{DD}}$ | Α | Α | NC | | D | DQB | NC | $V_{SS}$ | ZQ | $V_{SS}$ | DQA | NC | | E | NC | DQB | $V_{SS}$ | SS | $V_{SS}$ | NC | DQA | | F | $V_{DDQ}$ | NC | $V_{SS}$ | G | $V_{SS}$ | DQA | $V_{\rm DDQ}$ | | G | NC | DQB | Вв | NC | NC | NC | DQA | | Н | DQB | NC | $V_{SS}$ | NC | $V_{SS}$ | DQA | NC | | J | $V_{\rm DDQ}$ | $V_{DD}$ | $V_{REF}$ | $V_{DD}$ | $V_{REF}$ | $V_{DD}$ | $V_{DDQ}$ | | κ | NC | DQB | $V_{SS}$ | СК | $V_{SS}$ | NC | DQA | | L | DQB | NC | NC | CK | BA | DQA | NC | | M | $V_{\rm DDQ}$ | DQB | $V_{SS}$ | SW | $V_{SS}$ | NC | $V_{\rm DDQ}$ | | N | DQB | NC | $V_{SS}$ | Α | $V_{SS}$ | DQA | NC | | Р | NC | DQB | $V_{SS}$ | Α | $V_{SS}$ | NC | DQA | | R | NC | Α | M1 | $V_{DD}$ | M2 | Α | NC | | T | NC | Α | Α | NC | Α | Α | ZZ | | U | $V_{DDQ}$ | TMS | TDI | TCK | TDO | NC | $V_{\rm DDQ}$ | # GS815018/36 BGA Pin Description | Symbol | Туре | Description | |--------------------------|------|------------------------------------------------------------------------------------------------------------| | A | I | Address Inputs | | DQA<br>DQB<br>DQc<br>DQD | I/O | Data Input and Output pins | | Ba, Bb, Bc, Bd | I | Byte Write Enable for DQA, DQB, DQc, DQD I/Os; active low | | NC | _ | No Connect | | CK | I | Clock Input Signal; active high | | CK | I | Clock Input Signal; active low | | SW | I | Write Enable; active low | | G | 1 | Output Enable; active low | | ZZ | I | Sleep mode control; active high | | M1 | I | Read Operation Protocol Select—Selects Register-Register read operations; must be tied low in this device | | M2 | I | Read Operation Protocol Select—Selects Register-Register read operations; must be tied high in this device | | ZQ | I | FLXDrive-II™ Output Impedance Control | | SS | I | Synchronous Select Input | | TMS | I | Scan Test Mode Select | | TDI | I | Scan Test Data In | | TDO | 0 | Scan Test Data Out | | TCK | I | Scan Test Clock | | $V_{REF}$ | I | Input Reference Voltage | | V <sub>DD</sub> | I | Core power supply | | V <sub>SS</sub> | I | I/O and Core Ground | | $V_{DDQ}$ | I | Output driver power supply | # **Read Operations** #### **Pipelined Read** A read cycle begins when the RAM captures logic 0 on $\overline{SS}$ and logic 1 on $\overline{SW}$ at the rising edge of K (and the falling edge of $\overline{K}$ ). Address inputs captured on that clock edge are propigated into the RAM, which delivers data to the input of the output registers. The second rising edge of K fires the output registers and releases read data to the output drivers. If $\overline{G}$ is held active low, the drivers drive the data onto the output pins. Read data is sustained on the output pins as long as $\overline{G}$ is held low or until the next rising edge of K, at which point the outputs may update to new data or deselect, depending on what control command was registered at the second rising edge of K. #### **Dual Cycle Deselect** Chip deselect ( $\overline{SS}$ = logic 1) is pipelined to the same degree as read data. Therefore, a deselect command entered on the rising edge of K is acted upon in response to the next rising edge of K. # **Write Operations** Write operations are initiated when the write enable input signal $(\overline{SW})$ and chip select $(\overline{SS})$ are captured at logic 0 on a rising edge of the K clock (and falling edge of the $\overline{K}$ clock). #### Late Write In Late Write mode the RAM requires Data In one rising clock edge later than the edge used to load Address and Control. Late Write protocol has been employed on SRAMs designed for RISC processor L2 cache applications and in Flow Through mode NBT SRAMs #### **Byte Write Control** The Byte Write Enable inputs $(\overline{Bx})$ determine which bytes will be written. Any combination of Byte Write Enable control pins, including all or none, may be activated. A Write Cycle with no Byte Write inputs active is a write abort cycle. Byte write control inputs are captured by the same clock edge used to capture $\overline{SW}$ . # **Example of x36 Byte Write Truth Table** | Function | SW | Ba | Bb | Вс | Bd | |-----------------|----|----|----|----|----| | Read | Н | Х | Х | Х | Х | | Write Byte A | L | L | Н | Н | Н | | Write Byte B | L | Н | L | Н | Н | | Write Byte C | L | Н | Н | L | Н | | Write Byte D | L | Н | Н | Н | L | | Write all Bytes | L | L | L | L | L | | Write Abort | L | Н | Н | Н | Н | # Register-Register Late Write, Pipelined Read Truth Table | СК | ZZ | SS | sw | -<br>Bx | G | Current Operation | DQ<br>(t <sub>n</sub> ) | DQ<br>(t <sub>n+1</sub> ) | |----------|----|----|----|---------|---|-----------------------------|-------------------------|---------------------------| | Х | 1 | Х | Х | Х | Χ | Sleep (Power Down) mode | Hi-Z | Hi-Z | | <b>↑</b> | 0 | 1 | Х | Х | Х | Deselect *** | | Hi-Z | | <b>↑</b> | 0 | 0 | 1 | Х | 1 | Read | Hi-Z/ | Hi-Z | | <b>↑</b> | 0 | 0 | 1 | Х | 0 | Read | *** | Q(t <sub>n</sub> ) | | <b>↑</b> | 0 | 0 | 0 | 0 | Х | Write All Bytes | *** | D(t <sub>n</sub> ) | | <b>↑</b> | 0 | 0 | 0 | Х | Х | Write Bytes with Bx = 0 *** | | D(t <sub>n</sub> ) | | <b>↑</b> | 0 | 0 | 0 | 1 | Х | Write (Abort) | *** | Hi-Z | - 1. If one or more $\overline{Bx} = 0$ , then B = "T" else B = "F". - 2. "1" = input "high"; "0" = input "low"; "X" = input "don't care". - 3. "\*\*\*" indicates that the DQ input requirement/output state and CQ output state are determined by the previous operation. - 4. DQs are tristated in response to Bank Deselect, Deselect, and Write commands, one full cycle after the command is sampled. - 5. CQs are tristated in response to Bank Deselect commands only, one full cycle after the command is sampled. - 6. Up to three (3) Continue operations may be initiated after a Read or Write operation is initiated to burst transfer up to four (4) distinct pieces of data per single external address input. If a fourth (4th) Continue operation is initiated, the internal address wraps back to the initial external (base) address. # **Absolute Maximum Ratings** (All voltages reference to V<sub>SS</sub>) | Symbol | Description | Value | Unit | |------------------|----------------------------------|-------------------------------------------------------|-------| | $V_{DD}$ | Voltage on V <sub>DD</sub> Pins | -0.5 to 3.6 | V | | $V_{DDQ}$ | Voltage in V <sub>DDQ</sub> Pins | –0.5 to V <sub>DD</sub> | V | | V <sub>I/O</sub> | Voltage on I/O Pins | $-0.5$ to V <sub>DDQ</sub> + 0.5 ( $\leq$ 3.6 V max.) | V | | V <sub>IN</sub> | Voltage on Other Input Pins | $-0.5$ to V <sub>DDQ</sub> + 0.5 ( $\leq$ 3.6 V max.) | V | | I <sub>IN</sub> | Input Current on Any Pin | +/–20 | mA dc | | I <sub>OUT</sub> | Output Current on Any I/O Pin | +/–20 | mA dc | | T <sub>J</sub> | Maximum Junction Temperature | 125 | °C | | T <sub>STG</sub> | Storage Temperature | -55 to 125 | °C | #### Note: Permanent damage to the device may occur if the Absolute Maximum Ratings are exceeded. Operation should be restricted to Recommended Operating Conditions. Exposure to conditions exceeding the Recommended Operating Conditions, for an extended period of time, may affect reliability of this component. # **Recommended Operating Conditions** # **Power Supplies** | Parameter | Symbol | Min. | Тур. | Max. | Unit | Notes | |----------------------------------------------------|----------------|------|------|------|------|-------| | Supply Voltage | $V_{DD}$ | 2.3 | 2.5 | 2.7 | V | | | Ambient Temperature<br>(Commercial Range Versions) | T <sub>A</sub> | 0 | 25 | 70 | °C | | | Ambient Temperature<br>(Industrial Range Versions) | T <sub>A</sub> | -40 | 25 | 85 | °C | 1 | #### Note: The part number of Industrial Temperature Range versions end the character "I". Unless otherwise noted, all performance specifications quoted are evaluated for worst case in the temperature range marked on the device. # **Common Mode and Differential Voltage** # **Undershoot Measurement and Timing** # **Overshoot Measurement and Timing** # Capacitance $(T_A = 25^{\circ}C, f = 1 \text{ MHz}, V_{DD} = 1.8 \text{ V})$ | Parameter | Symbol | Test conditions | Max. | Unit | |----------------------------|---------------------|------------------------|------|------| | Input Capacitance | C <sub>IN</sub> | V <sub>IN</sub> = 0 V | 4 | pF | | Output Capacitance | C <sub>OUT</sub> | V <sub>OUT</sub> = 0 V | 5 | pF | | Output Capacitance (Clock) | C <sub>IN(CK)</sub> | V <sub>IN</sub> = 0 V | 5 | pF | Note: This parameter is sample tested. # **AC Test Conditions** | Parameter | Conditions | |-----------------------------------|--------------------------| | Input high level | 1.25 V | | Input low level | 0.25 V | | Input rise/fall time (10% to 90%) | 0.5 ns/0.5 ns | | Input reference level | V <sub>DDQ</sub> /2 | | Clock input reference level | Differential cross point | | Output reference level | V <sub>DDQ</sub> /2 | | Clock (V <sub>DIF</sub> ) | 0.75 V | | Clock (V <sub>CM</sub> ) | 0.75 V | | $V_{DDQ}$ | 1.5 V | | RQ | 250Ω | # **AC Test Load Diagram** # Input and Output Leakage Characteristics | Parameter | Symbol | Test Conditions | Min. | Max | Notes | |---------------------------------------------|------------------|-------------------------------------------------------------|---------|------|-------| | Input Leakage Current (except mode pins) | I <sub>IL</sub> | V <sub>IN</sub> = 0 to V <sub>DDQ</sub> | –1 uA | 1 uA | _ | | ZQ, MCH, MCL, EP2, EP3<br>Pin Input Current | I <sub>INM</sub> | V <sub>IN</sub> = 0 to V <sub>DDQ</sub> | –100 uA | 1 uA | _ | | Output Leakage Current | l <sub>OL</sub> | Output Disable,<br>V <sub>OUT</sub> = 0 to V <sub>DDQ</sub> | –1 uA | 1 uA | _ | # **Operating Currents** | | | | -3 | 57 | -3 | 33 | -3 | 00 | -2 | 50 | | |-----------------------------|-----|------------------|-------------------|----------------------|-------------------|----------------------|-------------------|----------------------|-------------------|----------------------|-----------------------------------------------------------------------------------------------------| | Parameter | | Symbol | 0°C<br>to<br>70°C | -40°C<br>to<br>+85°C | 0°C<br>to<br>70°C | -40°C<br>to<br>+85°C | 0°C<br>to<br>70°C | -40°C<br>to<br>+85°C | 0°C<br>to<br>70°C | -40°C<br>to<br>+85°C | Test Conditions | | | x36 | I <sub>DD</sub> | 650 mA | 660 mA | 600 mA | 610 mA | 550 mA | 560 mA | 500 mA | 510 mA | $\overline{SS} \leq V_{IL} Max.$ | | Operating<br>Current | x18 | I <sub>DD</sub> | 600 mA | 610 mA | 550 mA | 560 mA | 500 mA | 510 mA | 450 mA | 460 mA | tKHKH $\geq$ tKHKH Min.<br>All other inputs<br>$V_{IL} \geq V_{IN} \geq V_{IH}$ | | HSTL<br>Deselect<br>Current | | I <sub>DD3</sub> | 150 mA | 160 mA | 150 mA | 160 mA | 150 mA | 160 mA | 150 mA | 160 mA | Device Deselected All inputs $V_{SS} + 0.10 \text{ V}$ $\geq V_{IN} \geq$ $V_{DD} - 0.10 \text{ V}$ | # **AC Electrical Characteristics** | Parameter | Sumb al | -357 | | -333 | | -30 | 0 | -25 | 50 | Unit | Notes | |------------------------------------------|---------|------|-----|------|-----|-----|-----|-----|-----|------|-------| | Parameter | Symbol | Min | Max | Min | Max | Min | Max | Min | Max | Unit | notes | | Clock Cycle Time | tKHKH | 2.8 | _ | 3.0 | _ | 3.3 | _ | 4.0 | _ | ns | _ | | Clock High Time | tKHKL | 1.1 | _ | 1.2 | _ | 1.3 | _ | 1.5 | _ | ns | _ | | Clock Low Time | tKLKH | 1.1 | _ | 1.2 | _ | 1.3 | _ | 1.5 | _ | ns | _ | | Clock High to Output Low-Z | tKHQX1 | 0.5 | _ | 0.5 | _ | 0.5 | _ | 0.5 | _ | ns | 1 | | Clock High to Output Valid | tKHQV | _ | 1.4 | _ | 1.5 | | 1.6 | _ | 2.0 | ns | _ | | Clock High to Output Invalid | tKHQX | 0.5 | _ | 0.5 | _ | 0.5 | _ | 0.5 | _ | ns | _ | | Clock High to Output High-Z | tKHQZ | _ | 1.4 | _ | 1.5 | | 1.6 | _ | 2.0 | ns | 1 | | Address Valid to Clock High | tAVKH | 0.5 | _ | 0.6 | _ | 0.7 | _ | 0.8 | _ | ns | _ | | Clock High to Address Don't Care | tKHAX | 0.4 | _ | 0.4 | _ | 0.4 | _ | 0.5 | _ | ns | _ | | Enable Valid to Clock High | tEVKH | 0.5 | _ | 0.6 | _ | 0.7 | _ | 0.8 | _ | ns | _ | | Clock High to Enable Don't Care | tKHEX | 0.4 | _ | 0.4 | _ | 0.4 | _ | 0.5 | _ | ns | _ | | Write Valid to Clock High | tWVKH | 0.5 | _ | 0.6 | _ | 0.7 | _ | 0.8 | _ | ns | _ | | Clock High to Write Don't Care | tKHWX | 0.4 | _ | 0.4 | _ | 0.4 | _ | 0.5 | _ | ns | _ | | Byte Write Valid to Clock High | tBVKH | 0.5 | _ | 0.6 | _ | 0.7 | _ | 0.8 | _ | ns | _ | | Clock High to Byte Write Don't Care | tKHBX | 0.4 | _ | 0.4 | _ | 0.4 | _ | 0.5 | _ | ns | _ | | Data In Valid to Clock High | tDVKH | 0.5 | _ | 0.5 | _ | 0.5 | _ | 0.5 | _ | ns | _ | | Clock High to Data In Don't Care | tKHDX | 0.4 | _ | 0.4 | _ | 0.4 | _ | 0.5 | _ | ns | _ | | Output Enable Low to Output Data Valid | tGLQV | _ | 1.4 | _ | 1.5 | | 1.6 | _ | 2.0 | ns | _ | | Output Enable Low to Output Data Low-Z | tGLQX | 0 | _ | 0 | _ | 0 | _ | 0 | _ | ns | _ | | Output Enable High to Output Data High-Z | tGHQZ | _ | 1.4 | _ | 1.5 | | 1.6 | _ | 2.0 | ns | _ | | Sleep Mode Enable Time | tZZE | _ | 15 | _ | 15 | _ | 15 | _ | 15 | ns | _ | | Sleep Mode Recovery Time | tZZR | 20 | _ | 20 | _ | 20 | _ | 20 | _ | ns | _ | - 1. Measured at 100 mV from steady state. Not 100% tested. - 2. Guaranteed by design. Not 100% tested. # **G Controlled Read-Write** #### Note: $\overline{K}$ is not shown; assumes $\overline{K}$ tied to $V_{REF}$ or out of phase with K # SS Controlled Read-Write #### Note: $\overline{K}$ is not shown; assumes $\overline{K}$ tied to $V_{REF}$ or out of phase with K # **ZZ** Timing #### Note: $\overline{K}$ is not shown; assumes $\overline{K}$ tied to $V_{REF}$ or out of phase with K # **JTAG Port Operation** #### Overview The JTAG Port on this RAM operates in a manner that is compliant with IEEE Standard 1149.1-1990, a serial boundary scan interface standard (commonly referred to as JTAG). The JTAG Port input interface levels scale with $V_{DD}$ . The JTAG output drivers are powered by $V_{DDQ}$ . # Disabling the JTAG Port It is possible to use this device without utilizing the JTAG port. The port is reset at power-up and will remain inactive unless clocked. TCK, TDI, and TMS are designed with internal pull-up circuits. To assure normal operation of the RAM with the JTAG Port unused, TCK, TDI, and TMS may be left floating or tied to either $V_{DD}$ or $V_{SS}$ . TDO should be left unconnected. # JTAG Port Registers JTAG Pin Descriptions | Pin | Pin Name | I/O | Description | |-----|------------------|-----|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | TCK | Test Clock | In | Clocks all TAP events. All inputs are captured on the rising edge of TCK and all outputs propagate from the falling edge of TCK. | | TMS | Test Mode Select | ln | The TMS input is sampled on the rising edge of TCK. This is the command input for the TAP controller state machine. An undriven TMS input will produce the same result as a logic one input level. | | TDI | Test Data In | ln | The TDI input is sampled on the rising edge of TCK. This is the input side of the serial registers placed between TDI and TDO. The register placed between TDI and TDO is determined by the state of the TAP Controller state machine and the instruction that is currently loaded in the TAP Instruction Register (refer to the TAP Controller State Diagram). An undriven TDI pin will produce the same result as a logic one input level. | | TDO | Test Data Out | Out | Output that is active depending on the state of the TAP state machine. Output changes in response to the falling edge of TCK. This is the output side of the serial registers placed between TDI and TDO. | #### Note This device does not have a TRST (TAP Reset) pin. TRST is optional in IEEE 1149.1. The Test-Logic-Reset state is entered while TMS is held high for five rising edges of TCK. The TAP Controller is also reset automaticly at power-up. #### Overview The various JTAG registers, refered to as Test Access Port orTAP Registers, are selected (one at a time) via the sequences of 1s and 0s applied to TMS as TCK is strobed. Each of the TAP Registers is a serial shift register that captures serial input data on the rising edge of TCK and pushes serial data out on the next falling edge of TCK. When a register is selected, it is placed between the TDI and TDO pins. #### Instruction Register The Instruction Register holds the instructions that are executed by the TAP controller when it is moved into the Run, Test/Idle, or the various data register states. Instructions are 3 bits long. The Instruction Register can be loaded when it is placed between the TDI and TDO pins. The Instruction Register is automatically preloaded with the IDCODE instruction at power-up or whenever the controller is placed in Test-Logic-Reset state. #### **Bypass Register** The Bypass Register is a single bit register that can be placed between TDI and TDO. It allows serial test data to be passed through the RAM's JTAG Port to another device in the scan chain with as little delay as possible. #### **Boundary Scan Register** The Boundary Scan Register is a collection of flip flops that can be preset by the logic level found on the RAM's input or I/O pins. The flip flops are then daisy chained together so the levels found can be shifted serially out of the JTAG Port's TDO pin. The Boundary Scan Register also includes a number of place holder flip flops (always set to a logic 1). The relationship between the device pins and the bits in the Boundary Scan Register is described in the Scan Order Table following. The Boundary Scan Register, under the control of the TAP Controller, is loaded with the contents of the RAMs I/O ring when the controller is in Capture-DR state and then is placed between the TDI and TDO pins when the controller is moved to Shift-DR state. SAMPLE-Z, SAMPLE/PRELOAD and EXTEST instructions can be used to activate the Boundary Scan Register. # **JTAG TAP Block Diagram** #### Identification (ID) Register The ID Register is a 32-bit register that is loaded with a device and vendor specific 32-bit code when the controller is put in Capture-DR state with the IDCODE command loaded in the Instruction Register. The code is loaded from a 32-bit on-chip ROM. It describes various attributes of the RAM as indicated below. The register is then placed between the TDI and TDO pins when the controller is moved into Shift-DR state. Bit 0 in the register is the LSB and the first to reach TDO when shifting begins. # Tap Controller Instruction Set ID Register Contents | | | Revi | ie<br>sion | ı | | | | | ı | Not ( | Jsed | I | | | | | Co | l/<br>onfig | O<br>urati | on | | | | SI <sup>·</sup> | | Ve | nd | | | | | Presence Register | |------|----|------|------------|----|----|----|----|----|----|-------|------|----|----|----|----|----|----|-------------|------------|----|----|----|---|-----------------|---|----|----|---|---|---|---|-------------------| | Bit# | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | x36 | Χ | Χ | Χ | Χ | 0 | 0 | 0 | Χ | 1 | 0 | 0 | 1 | 0 | 0 | 0 | 0 | 1 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 1 | 0 | 1 | 1 | 0 | 0 | 1 | 1 | | x18 | Χ | Χ | Χ | Χ | 0 | 0 | 0 | Χ | 1 | 0 | 0 | 1 | 0 | 0 | 0 | 0 | 1 | 0 | 1 | 0 | 0 | 0 | 0 | 1 | 1 | 0 | 1 | 1 | 0 | 0 | 1 | 1 | #### Overview There are two classes of instructions defined in the Standard 1149.1-1990; the standard (Public) instructions, and device specific (Private) instructions. Some Public instructions are mandatory for 1149.1 compliance. Optional Public instructions must be implemented in prescribed ways. The TAP on this device may be used to monitor all input and I/O pads, and can be used to load address, data or control signals into the RAM or to preload the I/O buffers. When the TAP controller is placed in Capture-IR state the two least significant bits of the instruction register are loaded with 01. When the controller is moved to the Shift-IR state the Instruction Register is placed between TDI and TDO. In this state the desired instruction is serially loaded through the TDI input (while the previous contents are shifted out at TDO). For all instructions, the TAP executes newly loaded instructions only when the controller is moved to Update-IR state. The TAP instruction set for this device is listed in the following table. #### JTAG Tap Controller State Diagram #### **Instruction Descriptions** #### **BYPASS** When the BYPASS instruction is loaded in the Instruction Register the Bypass Register is placed between TDI and TDO. This occurs when the TAP controller is moved to the Shift-DR state. This allows the board level scan path to be shortened to facilitate testing of other devices in the scan path. #### SAMPLE/PRELOAD SAMPLE/PRELOAD is a Standard 1149.1 mandatory public instruction. When the SAMPLE / PRELOAD instruction is loaded in the Instruction Register, moving the TAP controller into the Capture-DR state loads the data in the RAMs input and I/O buffers into the Boundary Scan Register. Boundary Scan Register locations are not associated with an input or I/O pin, and are loaded with the default state identified in the Boundary Scan Chain table at the end of this section of the datasheet. Because the RAM clock is independent from the TAP Clock (TCK) it is possible for the TAP to attempt to capture the I/O ring contents while the input buffers are in transition (i.e. in a metastable state). Although allowing the TAP to sample metastable inputs will not harm the device, repeatable results cannot be expected. RAM input signals must be stabilized for long enough to meet the TAPs input data capture set-up plus hold time (tTS plus tTH). The RAMs clock inputs need not be paused for any other TAP operation except capturing the I/O ring contents into the Boundary Scan Register. Moving the controller to Shift-DR state then places the boundary scan register between the TDI and TDO pins. #### **EXTEST** EXTEST is an IEEE 1149.1 mandatory public instruction. It is to be executed whenever the instruction register is loaded with all logic 0s. The EXTEST command does not block or override the RAM's input pins; therefore, the RAM's internal state is still determined by its input pins. Typically, the Boundary Scan Register is loaded with the desired pattern of data with the SAMPLE/PRELOAD command. Then the EXTEST command is used to output the Boundary Scan Register's contents, in parallel, on the RAM's data output drivers on the falling edge of TCK when the controller is in the Update-IR state. Alternately, the Boundary Scan Register may be loaded in parallel using the EXTEST command. When the EXTEST instruction is selected, the sate of all the RAM's input and I/O pins, as well as the default values at Scan Register locations not associated with a pin, are transferred in parallel into the Boundary Scan Register on the rising edge of TCK in the Capture-DR state, the RAM's output pins drive out the value of the Boundary Scan Register location with which each output pin is associated. #### **IDCODE** The IDCODE instruction causes the ID ROM to be loaded into the ID register when the controller is in Capture-DR mode and places the ID register between the TDI and TDO pins in Shift-DR mode. The IDCODE instruction is the default instruction loaded in at power up and any time the controller is placed in the Test-Logic-Reset state. #### SAMPLE-Z If the SAMPLE-Z instruction is loaded in the instruction register, all RAM outputs are forced to an inactive drive state (high-Z) and the Boundary Scan Register is connected between TDI and TDO when the TAP controller is moved to the Shift-DR state. #### **RFU** These instructions are Reserved for Future Use. In this device they replicate the BYPASS instruction. # **JTAG Port AC Test Conditions** | Parameter | Conditions | | | | | |------------------------|-------------------------|--|--|--|--| | Input high level | V <sub>DD</sub> – 0.2 V | | | | | | Input low level | 0.2 V | | | | | | Input slew rate | 1 V/ns | | | | | | Input reference level | V <sub>DDQ</sub> /2 | | | | | | Output reference level | V <sub>DDQ</sub> /2 | | | | | # JTAG Port AC Test Load $\begin{array}{c} DQ \\ \hline \\ V_{DDQ}/2 \end{array}$ \* Distributed Test Jig Capacitance #### Notes: - Include scope and jig capacitance. - 2. Test conditions as shown unless otherwise noted. # **JTAG TAP Instruction Set Summary** | Instruction | Code | Description | Notes | |--------------------|------|-------------------------------------------------------------------------------------------------------------------------------------|-------| | EXTEST | 000 | Places the Boundary Scan Register between TDI and TDO. | 1 | | IDCODE | 001 | Preloads ID Register and places it between TDI and TDO. | 1, 2 | | SAMPLE-Z | 010 | Captures I/O ring contents. Places the Boundary Scan Register between TDI and TDO. Forces all RAM output drivers to High-Z. | 1 | | RFU | 011 | Do not use this instruction; Reserved for Future Use.<br>Replicates BYPASS instruction. Places Bypass Register between TDI and TDO. | 1 | | SAMPLE/<br>PRELOAD | 100 | Captures I/O ring contents. Places the Boundary Scan Register between TDI and TDO. | 1 | | GSI | 101 | GSI private instruction. | 1 | | RFU | 110 | Do not use this instruction; Reserved for Future Use.<br>Replicates BYPASS instruction. Places Bypass Register between TDI and TDO. | 1 | | BYPASS | 111 | Places Bypass Register between TDI and TDO. | 1 | - 1. Instruction codes expressed in binary, MSB on left, LSB on right. - 2. Default instruction automatically loaded at power-up and in test-logic-reset state. # JTAG Port Recommended Operating Conditions and DC Characteristics | Parameter | Symbol | Min. | Max. | Unit | Notes | |----------------------------------------|-------------------|---------------------------|-------------------------|------|-------| | 3.3 V Test Port Input High Voltage | V <sub>IHJ3</sub> | 2.0 | V <sub>DD3</sub> +0.3 | V | 1 | | 3.3 V Test Port Input Low Voltage | V <sub>ILJ3</sub> | -0.3 | 0.8 | V | 1 | | 2.5 V Test Port Input High Voltage | V <sub>IHJ2</sub> | 0.6 * V <sub>DDQ2</sub> | V <sub>DDQ2</sub> +0.3 | V | 1 | | 2.5 V Test Port Input Low Voltage | $V_{\rm ILJ2}$ | -0.3 | 0.3 * V <sub>DDQ2</sub> | V | 1 | | TMS, TCK and TDI Input Leakage Current | I <sub>INHJ</sub> | -300 | 1 | uA | 2 | | TMS, TCK and TDI Input Leakage Current | I <sub>INLJ</sub> | -1 | 100 | uA | 3 | | TDO Output Leakage Current | I <sub>OLJ</sub> | -1 | 1 | uA | 4 | | Test Port Output High Voltage | V <sub>OHJ</sub> | 1.7 | | V | 5, 6 | | Test Port Output Low Voltage | V <sub>OLJ</sub> | | 0.4 | V | 5, 7 | | Test Port Output CMOS High | V <sub>OHJC</sub> | V <sub>DDQ</sub> – 100 mV | _ | V | 5, 8 | | Test Port Output CMOS Low | V <sub>OLJC</sub> | _ | 100 mV | V | 5, 9 | - 1. Input Under/overshoot voltage must be -1 V > Vi < V<sub>DDn</sub> +1 V not to exceed 3.6 V maximum, with a pulse width not to exceed 20% tTKC. - $2. \quad V_{ILJ} \leq V_{IN} \leq V_{DDQ}$ - $3. \quad 0 \ V \leq V_{IN} \leq V_{ILJn}$ - 4. Output Disable, $V_{OUT} = 0$ to $V_{DDQ}$ - 5. The TDO output driver is served by the $V_{\mbox{\scriptsize DDQ}}$ supply. - 6. $I_{OHJ} = -4 \text{ mA}$ - 7. $I_{OLJ} = + 4 \text{ mA}$ - 8. $I_{OHJC} = -100 \text{ uA}$ - 9. $I_{OLJC} = +100 \text{ uA}$ # **JTAG Port Timing Diagram** # **JTAG Port AC Electrical Characteristics** | Parameter | Symbol | Min | Max | Unit | |-----------------------|--------|-----|-----|------| | TCK Cycle Time | tTKC | 50 | _ | ns | | TCK Low to TDO Valid | tTKQ | _ | 20 | ns | | TCK High Pulse Width | tTKH | 20 | _ | ns | | TCK Low Pulse Width | tTKL | 20 | _ | ns | | TDI & TMS Set Up Time | tTS | 10 | _ | ns | | TDI & TMS Hold Time | tTH | 10 | _ | ns | # Package Dimensions—119-Bump FPBGA (Package B, Variation 2) # **Ordering Information** | Org | Part Number | Туре | I/O | Speed<br>(MHz) | T <sub>A</sub> | |-----------|------------------|-------------------------------------------|-----|----------------|----------------| | 1M x 18 | GS815018AB-357 | Register-Register Late Write SRAM | | 357 MHz | С | | 1M x 18 | GS815018AB-333 | Register-Register Late Write SRAM | | 333 MHz | С | | 1M x 18 | GS815018AB-300 | Register-Register Late Write SRAM | | 300 MHz | С | | 1M x 18 | GS815018AB-250 | Register-Register Late Write SRAM | | 250 MHz | С | | 512K x 36 | GS815036AB-357 | Register-Register Late Write SRAM | | 357MHz | С | | 512K x 36 | GS815036AB-333 | Register-Register Late Write SRAM | | 333 MHz | С | | 512K x 36 | GS815036AB-300 | Register-Register Late Write SRAM | | 300 MHz | С | | 512K x 36 | GS815036AB-250 | Register-Register Late Write SRAM | | 250 MHz | С | | 1M x 18 | GS815018AB-357I | Register-Register Late Write SRAM | | 357 MHz | I | | 1M x 18 | GS815018AB-333I | Register-Register Late Write SRAM | | 333 MHz | I | | 1M x 18 | GS815018AB-300I | Register-Register Late Write SRAM | | 300 MHz | I | | 1M x 18 | GS815018AB-250I | Register-Register Late Write SRAM | | 250 MHz | I | | 512K x 36 | GS815036AB-357I | Register-Register Late Write SRAM | | 357 MHz | I | | 512K x 36 | GS815036AB-333I | Register-Register Late Write SRAM | | 333 MHz | I | | 512K x 36 | GS815036AB-300I | Register-Register Late Write SRAM | | 300 MHz | I | | 512K x 36 | GS815036AB-250I | Register-Register Late Write SRAM | | 250 MHz | I | | 1M x 18 | GS815018AGB-357 | Pb-Free Register-Register Late Write SRAM | | 357 MHz | С | | 1M x 18 | GS815018AGB-333 | Pb-Free Register-Register Late Write SRAM | | 333 MHz | С | | 1M x 18 | GS815018AGB-300 | Pb-Free Register-Register Late Write SRAM | | 300 MHz | С | | 1M x 18 | GS815018AGB-250 | Pb-Free Register-Register Late Write SRAM | | 250 MHz | С | | 512K x 36 | GS815036AGB-357 | Pb-Free Register-Register Late Write SRAM | | 357MHz | С | | 512K x 36 | GS815036AGB-333 | Pb-Free Register-Register Late Write SRAM | | 333 MHz | С | | 512K x 36 | GS815036AGB-300 | Pb-Free Register-Register Late Write SRAM | | 300 MHz | С | | 512K x 36 | GS815036AGB-250 | Pb-Free Register-Register Late Write SRAM | | 250 MHz | С | | 1M x 18 | GS815018AGB-357I | Pb-Free Register-Register Late Write SRAM | | 357 MHz | I | | 1M x 18 | GS815018AGB-333I | Pb-Free Register-Register Late Write SRAM | | 333 MHz | I | - 1. Customers requiring delivery in Tape and Reel should add the character "T" to the end of the part number. Example: GS815036AB-300T. - 2. T<sub>A</sub> = C = Commercial Temperature Range. T<sub>A</sub> = I = Industrial Temperature Range. # **Ordering Information** | Org | Part Number | Туре | I/O | Speed<br>(MHz) | T <sub>A</sub> | |-----------|------------------|-------------------------------------------|-----|----------------|----------------| | 1M x 18 | GS815018AGB-300I | Pb-Free Register-Register Late Write SRAM | | 300 MHz | I | | 1M x 18 | GS815018AGB-250I | Pb-Free Register-Register Late Write SRAM | | 250 MHz | I | | 512K x 36 | GS815036AGB-357I | Pb-Free Register-Register Late Write SRAM | | 357 MHz | Ι | | 512K x 36 | GS815036AGB-333I | Pb-Free Register-Register Late Write SRAM | | 333 MHz | I | | 512K x 36 | GS815036AGB-300I | Pb-Free Register-Register Late Write SRAM | | 300 MHz | I | | 512K x 36 | GS815036AGB-250I | Pb-Free Register-Register Late Write SRAM | | 250 MHz | I | - 1. Customers requiring delivery in Tape and Reel should add the character "T" to the end of the part number. Example: GS815036AB-300T. - 2. $T_A = C = Commercial Temperature Range. T_A = I = Industrial Temperature Range.$ # 18Mb Sync SRAM Datasheet Revision History | DS/DateRev. Code: Old;<br>New | Types of Changes<br>Format or Content | Page;Revisions;Reason | | | | | | |--------------------------------------|---------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--| | 8150xxA_r1 | | Creation of new datasheet | | | | | | | 8150xxA_r1;<br>8150xxA_r1_01 | Content/Format | Corrected L3 from VSS to NC Updated entire format Placed corrected BGA diagram in document | | | | | | | 8150xxA_r1_01;<br>8150xxA_r1_02 | Content/Format | Updated format Added variation information to 119 BGA mechanical drawing | | | | | | | 8150xxA_r1_02;<br>8150xxA_r1_03 | Content | Updated AC Characteristics table Updated /G Controlled Read-Write timing diagram Updated JTAG Port Rec. Op Con & DC Char table | | | | | | | 8150xxA_r1_03;<br>8150xxA_r1_04 | Content | Pb-Free information added | | | | | | | 8150xxA_r1_04; Content 8150xxA_r1_05 | | Changed V <sub>DD</sub> to max 3.6 V for 8150xxA | | | | | |