## Freescale Semiconductor Technical Data

SBC Gen2 with CAN High Speed and LIN Interface

The 33903/4/5 is the second generation family of the System Basis Chip (SBC). It combines several features and enhances present module designs. The device works as an advanced power management unit for the MCU with additional integrated circuits such as sensors, and CAN transceivers. It has a built-in enhanced high speed CAN interface (ISO11898-2 and -5) with local and bus failure diagnostics, protection, and Fail Safe Operation Modes. The SBC may include zero, one or two LIN 2.1 interfaces with LIN output pin switches. It includes up to four Wake-Up input pins that can also be configured as output drivers for flexibility.

This device implements multiple Low Power (LP) Modes, with very low-current consumption. In addition, the device is part of a family concept where pin compatibility adds versatility to module design.

The 33903/4/5 also implements an innovative and advanced fail-safe state machine and concept solution.

#### Features

- Voltage regulator for MCU, 5.0 or 3.3 V, part number selectable, with possibility of usage external PNP to extend current capability and share power dissipation
- · Voltage, current, and temperature protection
- · Extremely low quiescent current in (LP) Modes
- Fully-protected embedded 5.0 V regulator for the CAN driver
- Multiple under-voltage detections to address various MCU specifications and system operation modes (i.e. cranking)
- Auxiliary 5.0 or 3.3 V SPI configurable regulator, for additional ICs, with over-current detection and under-voltage protection
- MUX (except 33903) output pin for device internal analog signal monitoring and power supply monitoring
- Advanced SPI, MCU, ECU power supply, and critical pins diagnostics and monitoring.
- Multiple Wake-Up sources in (LP) Modes: CAN or LIN bus, I/O transition, automatic timer, SPI message, and V<sub>DD</sub> over-current detection.
- ISO11898-5 high speed CAN interface compatibility for baud rates of 40 kb/s to 1.0 Mb/s

Document Number: MC33903\_4\_5 Rev. 6.0, 4/2011

√RoHS

# 33903/4/5

#### SYSTEM BASIS CHIP



See Table of Contents 2

Freescale Semiconductor, Inc. reserves the right to change the detail specifications, as may be required, to permit improvements in the design of its products. © Freescale Semiconductor, Inc., 2010 - 2011. All rights reserved.



# TABLE OF CONTENTS

| Simplified Application Diagrams             | 3  |
|---------------------------------------------|----|
| Device Variations                           | 6  |
| Internal Block Diagrams                     | 7  |
| Pin Connections                             | 12 |
| Electrical Characteristics                  | 17 |
| Maximum Ratings                             | 17 |
| Static Electrical Characteristics           | 19 |
| Dynamic Electrical Characteristics          | 27 |
| Timing Diagrams                             | 30 |
| Functional Description                      | 34 |
| Introduction                                | 34 |
| Functional Pin Description                  | 34 |
| Functional Device Operation                 | 38 |
| Mode and State Description                  | 38 |
| LP Modes                                    | 39 |
| State Diagram                               | 40 |
| Mode Change                                 |    |
| Watchdog Operation                          | 41 |
| Functional Block Operation Versus Mode      | 43 |
| Illustration of Device Mode Transitions.    |    |
| Cyclic Sense Operation During LP Modes      |    |
| Behavior at Power Up and Power Down         | 48 |
| Fail Safe Operation                         | 50 |
| CAN Interface                               | 54 |
| CAN Interface Description                   | 54 |
| CAN Bus Fault Diagnostic                    | 57 |
| LIN Block                                   | 60 |
| LIN Interface Description                   | 60 |
| LIN Operational Modes                       | 60 |
| Serial Peripheral Interface                 | 62 |
| High Level Overview                         | 62 |
| Detail Operation                            | 63 |
| Detail of Control Bits And Register Mapping | 66 |
| Flags and Device Status                     | 83 |
| Typical Applications                        | 90 |
| Packaging                                   |    |



## SIMPLIFIED APPLICATION DIAGRAMS

Figure 1. 33905D Simplified Application Diagram



Figure 2. 33905S Simplified Application Diagram

33903/4/5



Figure 3. 33904 Simplified Application Diagram



Figure 4. 33903 Simplified Application Diagram



Figure 5. 33903D Simplified Application Diagram



Figure 6. 33903S Simplified Application Diagram

33903/4/5

## **DEVICE VARIATIONS**

| Freescale Part Number | V <sub>DD</sub> Output<br>Voltage | LIN<br>Interface(s) | Wake-up Input / LIN Master<br>Termination                       | Package                    | V <sub>AUX</sub> | V <sub>SENSE</sub> | MUX |
|-----------------------|-----------------------------------|---------------------|-----------------------------------------------------------------|----------------------------|------------------|--------------------|-----|
| MC33905D (Dual LIN)   | •                                 |                     |                                                                 |                            |                  |                    |     |
| *MCZ33905BD3EK/R2     | 3.3 V                             |                     | 2 Wake-Up + 2 LIN terms                                         |                            |                  |                    |     |
| MCZ33905D5EK/R2       | 501/                              | 2                   | or<br>3 Wake-Up + 1 LIN terms                                   | SOIC 54 pin<br>exposed pad | Yes              | Yes                | Yes |
| *MCZ33905BD5EK/R2     | 5.0 V                             |                     | or<br>4 Wake-Up + no LIN terms                                  | onpooda pad                |                  |                    |     |
| MC33905S (Single LIN) |                                   |                     |                                                                 |                            |                  |                    |     |
| *MCZ33905BS3EK/R2     | 3.3 V                             |                     | 3 Wake-Up + 1 LIN terms                                         |                            |                  |                    |     |
| MCZ33905S5EK/R2       | 501/                              | 1                   | or                                                              | SOIC 32 pin<br>exposed pad | Yes              | Yes                | Yes |
| *MCZ33905BS5EK/R2     | 5.0 V                             |                     | 4 Wake-Up + no LIN terms                                        | expected pud               |                  |                    |     |
| MC33904               |                                   |                     |                                                                 |                            |                  |                    |     |
| *MCZ33904B3EK/R2      | 3.3 V                             |                     |                                                                 |                            |                  | Yes                |     |
| MCZ33904A5EK/R2       | 501/                              | no                  | 4 Wake-Up                                                       | SOIC 32 pin<br>exposed pad | Yes              |                    | Yes |
| *MCZ33904B5EK/R2      | 5.0 V                             |                     |                                                                 | - F F                      |                  |                    |     |
| MC33903               |                                   |                     |                                                                 |                            |                  |                    |     |
| *MCZ33903B3EK/R2      | 3.3 V <sup>(1)</sup>              |                     | 4 ) M = L =                                                     | SOIC 32 pin                | NL               | NIa                | NI- |
| *MCZ33903B5EK/R2      | 5.0 V <sup>(1)</sup>              | no                  | 1 Wake-Up                                                       | exposed pad                | No               | No                 | No  |
| MC33903D (Dual LIN)   | L                                 | I                   |                                                                 |                            | 1                |                    |     |
| *MCZ33903BD3EK/R2     | 3.3 V                             |                     | 1 Wake-Up + 2 LIN terms                                         |                            |                  |                    |     |
| *MCZ33903BD5EK/R2     | 5.0 V                             | 2                   | or<br>2 Wake-Up + 1 LIN terms<br>or<br>3 Wake-Up + no LIN terms | SOIC 32 pin exposed pad    | No               | Yes                | Yes |
| MC33903S (Single LIN) |                                   |                     |                                                                 |                            |                  |                    |     |
| *MCZ33903BS3EK/R2     | 3.3 V                             |                     | 2 Wake-Up + 1 LIN terms                                         | SOIC 32 pin                |                  |                    |     |
| *MCZ33903BS5EK/R2     | 5.0 V                             | 1                   | or<br>3 Wake-Up + no LIN terms                                  | exposed pad                | No               | Yes                | Yes |

| Table 1. Device Variations | - (All devices rated at $T_A$ = -40 TO 125 °C) |
|----------------------------|------------------------------------------------|
|----------------------------|------------------------------------------------|

Notes

1.  $V_{DD}$  does not allow usage of an external PNP on the 33903. Output current limited to 100 mA.

 "B" versions are recommended for new design. Design changes in the "B" version resolved V<sub>SUP</sub> slow ramp up issues, enhanced device current consumption and improved oscillator stability.





Figure 7. 33905D Internal Block Diagram



Figure 8. 33905S Internal Block Diagram





Figure 11. 33903D Internal Block Diagram



Figure 12. 33903S Internal Block Diagram

## **PIN CONNECTIONS**



Note: MC33905D, MC33905S, MC33904 and MC33903 are footprint compatible,





Note: MC33903D and MC33903S are footprint compatible.

Figure 14. 33905D, MC33905S, MC33904 and MC33903 Pin Connections

## Table 2. 33903/4/5 Pin Definitions

A functional description of each pin can be found in the Functional Pin Description section beginning on page 34.

| 54 Pin<br>33905D                            | 32 Pin<br>33905S | 32 Pin<br>33904 | 32 Pin<br>33903                     | 32 Pin<br>33903D | 32 Pin<br>33903S | Pin Name             | Pin<br>Function  | Formal<br>Name                 | Definition                                                                                                                                                                                                                                                                                                                                                                                                                                  |
|---------------------------------------------|------------------|-----------------|-------------------------------------|------------------|------------------|----------------------|------------------|--------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1-3,20-<br>22,27-<br>30,32-<br>35,52-<br>54 | N/A              | 17, 18,<br>19   | 3-4,11-<br>14, 17-<br>21, 31,<br>32 | N/A              | 14, 16,<br>17    | N/C                  | No Connect       | -                              | No Connection<br>33903S Only - Do NOT connect the N/<br>C pins to GND. Leave these pins<br>Open.                                                                                                                                                                                                                                                                                                                                            |
| 4                                           | 1                | 1               | 1                                   | 2                | 2                | VSUP/1               | Power            | Battery<br>Voltage<br>Supply 1 | Supply input for the device internal supplies, power on reset circuitry and the $V_{DD}$ regulator. VSUP and VSUP1 supplies are internally connected on part number MC33903BDEK and MC33903BSEK                                                                                                                                                                                                                                             |
| 5                                           | 2                | 2               | 2                                   | N/A              | N/A              | VSUP2                | Power            | Battery<br>Voltage<br>Supply 2 | Supply input for 5 V-CAN regulator, $V_{AUX}$ regulator, I/O and LIN pins. VSUP1 and VSUP2 supplies are internally connected on part number MC33903BDEK and MC33903BSEK                                                                                                                                                                                                                                                                     |
| 6                                           | 3                | 3               | N/A                                 | 3                | 3                | LIN-T2<br>or         | Output<br>or     | LIN<br>Termination 2           | 33903D and 33905D - Output pin for the LIN2 master node termination resistor.                                                                                                                                                                                                                                                                                                                                                               |
|                                             |                  |                 |                                     |                  |                  | I/O-3                | Input/<br>Output | or<br>Input/Output<br>3        | or<br>33903S, 33903D, 33904, 33905S and<br>33905D - Configurable pin as an input or<br>HS output, for connection to external<br>circuitry (switched or small load). The<br>input can be used as a programmable<br>Wake-Up input in (LP) Mode. When used<br>as a HS, no over-temperature protection<br>is implemented. A basic short to GND<br>protection function, based on switch<br>drain-source over-voltage detection, is<br>available. |
| 7                                           | 4                | 4               | N/A                                 | 4                | 4                | LIN-T1<br>or         | Output<br>or     | LIN<br>Termination<br>1        | 33905D - Output pin for the LIN1 master<br>node termination resistor.<br>or                                                                                                                                                                                                                                                                                                                                                                 |
|                                             |                  |                 |                                     |                  |                  | LIN-T<br>or<br>I/O-2 | Input/<br>Output | or<br>Input/Output<br>2        | 33903S, 33903D, 33904, 33905S and<br>33905D - Configurable pin as an input or<br>HS output, for connection to external<br>circuitry (switched or small load). The<br>input can be used as a programmable<br>Wake-Up input in (LP) Mode. When used<br>as a HS, no over-temperature protection<br>is implemented. A basic short to GND<br>protection function, based on switch<br>drain-source over-voltage detection, is<br>available.       |
| 8                                           | 5                | 5               | 5                                   | 5                | 5                | SAFE                 | Output           | Safe Output<br>(Active LOW)    | Output of the safe circuitry. The pin is asserted LOW if a safe condition is detected (e.g.: software watchdog is not triggered, $V_{DD}$ low, issue on the RESET pin, etc.). Open drain structure.                                                                                                                                                                                                                                         |
| 9                                           | 6                | 6               | 6                                   | 6                | 6                | 5 V-CAN              | Output           | 5V-CAN                         | Output voltage for the embedded CAN interface. A capacitor must be connected to this pin.                                                                                                                                                                                                                                                                                                                                                   |
| 10                                          | 7                | 7               | 7                                   | 7                | 7                | CANH                 | Output           | CAN High                       | CAN high output.                                                                                                                                                                                                                                                                                                                                                                                                                            |

33903/4/5

#### Table 2. 33903/4/5 Pin Definitions (continued)

A functional description of each pin can be found in the Functional Pin Description section beginning on page 34.

| 54 Pin<br>33905D | 32 Pin<br>33905S | 32 Pin<br>33904 | 32 Pin<br>33903 | 32 Pin<br>33903D | 32 Pin<br>33903S | Pin Name                                 | Pin<br>Function  | Formal<br>Name           | Definition                                                                                                                                                                                                                                                                                                                                                                             |
|------------------|------------------|-----------------|-----------------|------------------|------------------|------------------------------------------|------------------|--------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 11               | 8                | 8               | 8               | 8                | 8                | CANL                                     | Output           | CAN Low                  | CAN low output.                                                                                                                                                                                                                                                                                                                                                                        |
| 12               | 9                | 9               | 9               | 9                | 9                | GND-CAN                                  | Ground           | GND-CAN                  | Power GND of the embedded CAN interface                                                                                                                                                                                                                                                                                                                                                |
| 13               | 10               | 10              | 10              | 10               | 10               | SPLIT                                    | Output           | SPLIT Output             | Output pin for connection to the middle point of the split CAN termination                                                                                                                                                                                                                                                                                                             |
| 14               | 11               | 11              | N/A             | N/A              | N/A              | VBAUX                                    | Output           | VB Auxiliary             | Output pin for external path PNP transistor base                                                                                                                                                                                                                                                                                                                                       |
| 15               | 12               | 12              | N/A             | N/A              | N/A              | VCAUX                                    | Output           | VCOLLECTO<br>R Auxiliary | Output pin for external path PNP transistor collector                                                                                                                                                                                                                                                                                                                                  |
| 16               | 13               | 13              | N/A             | N/A              | N/A              | VAUX                                     | Output           | VOUT<br>Auxiliary        | Output pin for the auxiliary voltage.                                                                                                                                                                                                                                                                                                                                                  |
| 17               | 14               | 14              | N/A             | 11               | 11               | MUX-OUT                                  | Output           | Multiplex<br>Output      | Multiplexed output to be connected to an MCU A/D input. Selection of the analog parameter available at MUX-OUT is done via the SPI. A switchable internal pull-down resistor is integrated for V <sub>DD</sub> current sense measurements.                                                                                                                                             |
| 18               | 15               | 15              | 15              | 12               | 12               | I/O-0                                    | Input/<br>Output | Input/Output<br>0        | Configurable pin as an input or output,<br>for connection to external circuitry<br>(switched or small load). The voltage<br>level can be read by the SPI and via the<br>MUX output pin. The input can be used<br>as a programmable Wake-Up input in LP<br>Mode. In LP, when used as an output,<br>the High Side (HS) or Low Side (LS) can<br>be activated for a cyclic sense function. |
| 19               | 16               | 16              | 16              | 13               | 13               | DBG                                      | Input            | Debug                    | Input to activate the Debug Mode. In<br>Debug Mode, no watchdog refresh is<br>necessary. Outside of Debug Mode,<br>connection of a resistor between DBG<br>and GND allows the selection of Safe<br>Mode functionality.                                                                                                                                                                 |
| 23               | N/A              | N/A             | N/A             | 14               | N/A              | TXD-L2                                   | Input            | LIN Transmit<br>Data 2   | LIN bus transmit data input. Includes an internal pull-up resistor to VDD.                                                                                                                                                                                                                                                                                                             |
| 24,31            | N/A              | N/A             | N/A             | 15, 18           | 15, 18           | GND                                      | Ground           | Ground                   | Ground of the IC.                                                                                                                                                                                                                                                                                                                                                                      |
| 25               | N/A              | N/A             | N/A             | 16               | N/A              | RXD-L2                                   | Output           | LIN Receive<br>Data      | LIN bus receive data output.                                                                                                                                                                                                                                                                                                                                                           |
| 26               | N/A              | N/A             | N/A             | 17               | N/A              | LIN2                                     | Input/<br>Output | LIN bus                  | LIN bus input output connected to the LIN bus.                                                                                                                                                                                                                                                                                                                                         |
| 36               | 17               | N/A             | N/A             | 19               | 19               | 33903D/5D LIN-1<br>33903S/5S LIN         | Input/<br>Output | LIN bus                  | LIN bus input output connected to the LIN bus.                                                                                                                                                                                                                                                                                                                                         |
| 37               | 18               | N/A             | N/A             | 20               | 20               | 33903D/5D TXD-<br>L11<br>33903S/5S TXD-L | Input            | LIN Transmit<br>Data     | LIN bus transmit data input. Includes an internal pull-up resistor to VDD.                                                                                                                                                                                                                                                                                                             |
| 38               | 19               | N/A             | N/A             | 21               | 21               | 33903D/5D RXD-<br>L1 33903S/5S<br>RXD-L  | Output           | LIN Receive<br>Data      | LIN bus receive data output.                                                                                                                                                                                                                                                                                                                                                           |

### Table 2. 33903/4/5 Pin Definitions (continued)

A functional description of each pin can be found in the Functional Pin Description section beginning on page 34.

| 54 Pin<br>33905D | 32 Pin<br>33905S | 32 Pin<br>33904 | 32 Pin<br>33903 | 32 Pin<br>33903D | 32 Pin<br>33903S | Pin Name | Pin<br>Function  | Formal<br>Name                      | Definition                                                                                                                                                                                                                                                                                                                                                |
|------------------|------------------|-----------------|-----------------|------------------|------------------|----------|------------------|-------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 39               | 20               | 20              | N/A             | 22               | 22               | VSENSE   | Input            | Sense input                         | Direct battery voltage input sense. A serial resistor is required to limit the input current during high voltage transients.                                                                                                                                                                                                                              |
| 40               | 21               | 21              | N/A             | N/A              | N/A              | I/O-1    | Input/<br>Output | Input Output<br>1                   | Configurable pin as an input or output,<br>for connection to external circuitry<br>(switched or small load). The voltage<br>level can be read by the SPI and the<br>MUX output pin. The input can be used<br>as a programmable Wake-Up input in<br>(LP) Mode. It can be used in association<br>with<br>I/O-0 for a cyclic sense function in (LP)<br>Mode. |
| 41               | 22               | 22              | 22              | 23               | 23               | RST      | Output           | Reset Output<br>(Active LOW)        | This is the device reset output whose<br>main function is to reset the MCU. This<br>pin has an internal pull-up to VDD. The<br>reset input voltage is also monitored in<br>order to detect external reset and safe<br>conditions.                                                                                                                         |
| 42               | 23               | 23              | 23              | 24               | 24               | INT      | Output           | Interrupt<br>Output<br>(Active LOW) | This output is asserted low when an<br>enabled interrupt condition occurs. This<br>pin is an open drain structure with an<br>internal pull up resistor to VDD.                                                                                                                                                                                            |
| 43               | 24               | 24              | 24              | 25               | 25               | CS       | Input            | Chip Select<br>(Active LOW)         | Chip select pin for the SPI. When the $\overline{CS}$ is low, the device is selected. In (LP)<br>Mode with V <sub>DD</sub> ON, a transition on $\overline{CS}$ is<br>a Wake-Up condition                                                                                                                                                                  |
| 44               | 25               | 25              | 25              | 26               | 26               | SCLK     | Input            | Serial Data<br>Clock                | Clock input for the Serial Peripheral<br>Interface (SPI) of the device                                                                                                                                                                                                                                                                                    |
| 45               | 26               | 26              | 26              | 27               | 27               | MOSI     | Input            | Master Out/<br>Slave In             | SPI data received by the device                                                                                                                                                                                                                                                                                                                           |
| 46               | 27               | 27              | 27              | 28               | 28               | MISO     | Output           | Master In/<br>Slave Out             | SPI data sent to the MCU. When the $\overline{\text{CS}}$ is high, MISO is high-impedance                                                                                                                                                                                                                                                                 |
| 47               | 28               | 28              | 28              | 29               | 29               | VDD      | Output           | Voltage<br>Digital Drain            | 5.0 or 3.3 V output pin of the main regulator for the Microcontroller supply.                                                                                                                                                                                                                                                                             |
| 48               | 29               | 29              | 29              | 30               | 30               | TXD      | Input            | Transmit Data                       | CAN bus transmit data input. Internal pull-up to VDD                                                                                                                                                                                                                                                                                                      |
| 49               | 30               | 30              | 30              | 31               | 31               | RXD      | Output           | Receive Data                        | CAN bus receive data output                                                                                                                                                                                                                                                                                                                               |
| 50               | 31               | 31              | N/A             | 32               | 32               | VE       |                  | Voltage<br>Emitter                  | Connection to the external PNP path transistor. This is an intermediate current supply source for the $V_{DD}$ regulator                                                                                                                                                                                                                                  |
| 51               | 32               | 32              | N/A             | 1                | 1                | VB       | Output           | Voltage Base                        | Base output pin for connection to the external PNP pass transistor                                                                                                                                                                                                                                                                                        |
| EX PAD           | EX PAD           | EX PAD          | EX PAD          | EX PAD           | EX PAD           | GND      | Ground           | Ground                              | Ground                                                                                                                                                                                                                                                                                                                                                    |

## **ELECTRICAL CHARACTERISTICS**

#### **MAXIMUM RATINGS**

#### Table 3. Maximum Ratings

All voltages are referenced to ground unless otherwise noted. Exceeding these ratings may cause a malfunction or permanent damage to the device.

| Ratings                                                   | Symbol                | Value                        | Unit |
|-----------------------------------------------------------|-----------------------|------------------------------|------|
| ELECTRICAL RATINGS <sup>(2)</sup>                         | II                    |                              | I    |
| Supply Voltage at VSUP/1 and VSUP2                        |                       |                              | V    |
| Normal Operation (DC)                                     | V <sub>SUP1/2</sub>   | -0.3 to 28                   |      |
| Transient Conditions (Load Dump)                          | V <sub>SUP1/2TR</sub> | -0.3 to 40                   |      |
| DC voltage on LIN/1 and LIN2                              |                       |                              | V    |
| Normal Operation (DC)                                     | V <sub>BUSLIN</sub>   | -28 to 28                    |      |
| Transient Conditions (Load Dump)                          | V <sub>BUSLINTR</sub> | -28 to 40                    |      |
| DC voltage on CANL, CANH, SPLIT                           |                       |                              | V    |
| Normal Operation (DC)                                     | V <sub>BUS</sub>      | -28 to 28                    |      |
| Transient Conditions (Load Dump)                          | V <sub>BUSTR</sub>    | -32 to 40                    |      |
| DC Voltage at SAFE                                        |                       |                              | V    |
| Normal Operation (DC)                                     | V <sub>SAFE</sub>     | -0.3 to 28                   |      |
| Transient Conditions (Load Dump)                          | V <sub>SAFETR</sub>   | -0.3 to 40                   |      |
| DC Voltage at I/O-0, I/O-1, I/O-2, I/O-3 (LIN-T Pins)     |                       |                              | V    |
| Normal Operation (DC)                                     | V <sub>I/O</sub>      | -0.3 to 28                   |      |
| Transient Conditions (Load Dump)                          | V <sub>I/OTR</sub>    | -0.3 to 40                   |      |
| DC voltage on TXD-L, TXD-L1 TXD-L2, RXD-L, RXD-L1, RXD-L2 | V <sub>DIGLIN</sub>   | -0.3 to V <sub>DD</sub> +0.3 | V    |
| DC voltage on TXD, RXD <sup>(4)</sup>                     | V <sub>DIG</sub>      | -0.3 to V <sub>DD</sub> +0.3 | V    |
| DC Voltage at INT                                         | VINT                  | -0.3 to 10                   | V    |
| DC Voltage at RST                                         | V <sub>RST</sub>      | -0.3 to V <sub>DD</sub> +0.3 | V    |
| DC Voltage at MOSI, MSIO, SCLK and CS                     | V <sub>RST</sub>      | -0.3 to V <sub>DD</sub> +0.3 | V    |
| DC Voltage at MUX-OUT                                     | V <sub>MUX</sub>      | -0.3 to V <sub>DD</sub> +0.3 | V    |
| DC Voltage at DBG                                         | V <sub>DBG</sub>      | -0.3 to 10                   | V    |
| Continuous current on CANH and CANL                       | ILH                   | 200                          | mA   |
| DC voltage at VDD, 5V-CAN, VAUX, VCAUX                    | V <sub>REG</sub>      | -0.3 to 5.5                  | V    |
| DC voltage at VBASE <sup>(3)</sup> and VBAUX              | V <sub>REG</sub>      | -0.3 to 40                   | V    |
| DC voltage at VE <sup>(4)</sup>                           | VE                    | -0.3 to 40                   | V    |
| DC voltage at VSENSE                                      | V <sub>SENSE</sub>    | -28 to 40                    | V    |

Notes

- 2. The voltage on non-VSUP pins should never exceed the V<sub>SUP</sub> voltage at any time or permanent damage to the device may occur.
- 3. If the voltage delta between VSUP/1/2 and VBASE is greater than 6.0 V, the external V<sub>DD</sub> ballast current sharing functionality may be damaged.
- 4. Potential Electrical Over Stress (EOS) damage may occur if RXD is in contact with VE while the device is ON.

#### Table 3. Maximum Ratings (continued)

All voltages are referenced to ground unless otherwise noted. Exceeding these ratings may cause a malfunction or permanent damage to the device.

| Ratings                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | Symbol                                                                                                                                                        | Value                                                                                             | Unit |
|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------|------|
| ESD Capability                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |                                                                                                                                                               |                                                                                                   | V    |
| AECQ100 <sup>(5)</sup>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |                                                                                                                                                               |                                                                                                   |      |
| Human Body Model - JESD22/A114 ( $C_{ZAP} = 100 \text{ pF}$ , $R_{ZAP} = 1500 \Omega$ )<br>CANH and CANL. LIN1 and LIN2, Pins versus all GND pins<br>all other Pins including CANH and CANL<br>Charge Device Model - JESD22/C101 ( $C_{ZAP} = 4.0 \text{ pF}$ )<br>Corner Pins (Pins 1, 16, 17, and 32)<br>All other Pins (Pins 2-15, 18-31)<br>Tested per IEC 61000-4-2 ( $C_{ZAP} = 150 \text{ pF}$ , $R_{ZAP} = 330 \Omega$ )<br>Device unpowered, CANH and CANL pin without capacitor, versus GND<br>Device unpowered, LIN, LIN1 and LIN2 pin, versus GND<br>Device unpowered, VS1/VS2 (100 nF to GND), versus GND<br>Tested per specific OEM EMC requirements for CAN and LIN with<br>additional capacitor on VSUP/1/2 pins (See Typical Applications on page<br>90) | V <sub>ESD1-1</sub><br>V <sub>ESD1-2</sub><br>V <sub>ESD2-1</sub><br>V <sub>ESD2-2</sub><br>V <sub>ESD3-1</sub><br>V <sub>ESD3-2</sub><br>V <sub>ESD3-3</sub> | $\pm 8000 \\ \pm 2000 \\ \pm 750 \\ \pm 500 \\ \pm 15000 \\ \pm 15000 \\ \pm 15000 \\ \pm 15000 $ |      |
| CANH, CANL without bus filter<br>LIN, LIN1 and LIN2 with and without bus filter<br>I/O with external components (22 k - 10 nF)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | V <sub>ESD4-1</sub><br>V <sub>ESD4-2</sub><br>V <sub>ESD4-3</sub>                                                                                             | ±9000<br>±12000<br>±7000                                                                          |      |

#### THERMAL RATINGS

| Junction temperature | TJ              | 150        | °C |
|----------------------|-----------------|------------|----|
| Ambient temperature  | T <sub>A</sub>  | -40 to 125 | °C |
| Storage temperature  | T <sub>ST</sub> | -50 to 150 | °C |
| THERMAL RESISTANCE   |                 |            |    |

| Thermal resistance junction to ambient <sup>(8)</sup>             | $R_{	ext{	heta}JA}$ | 50 <sup>(8)</sup> | °C/W |
|-------------------------------------------------------------------|---------------------|-------------------|------|
| Peak package reflow temperature during reflow <sup>(6), (7)</sup> | T <sub>PPRT</sub>   | Note 7            | °C   |

Notes

ESD testing is performed in accordance with the Human Body Model (HBM) (C<sub>ZAP</sub> = 100 pF, R<sub>ZAP</sub> = 1500 Ω), the Charge Device Model (CDM), and Robotic (C<sub>ZAP</sub> = 4.0 pF).

6. Pin soldering temperature limit is for 10 seconds maximum duration. Not designed for immersion soldering. Exceeding these limits may cause malfunction or permanent damage to the device.

- Freescale's Package Reflow capability meets Pb-free requirements for JEDEC standard J-STD-020C. For Peak Package Reflow Temperature and Moisture Sensitivity Levels (MSL), Go to www.freescale.com, search by part number [e.g. remove prefixes/suffixes and enter the core ID to view all orderable parts. (i.e. MC33xxxD enter 33xxx), and review parametrics.
- 8. This parameter was measured according to Figure 15:



Figure 15. PCB with Top and Bottom Layer Dissipation Area (Dual Layer)

### STATIC ELECTRICAL CHARACTERISTICS

#### Table 4. Static Electrical Characteristics

Characteristics noted under conditions 5.5 V  $\leq$  V<sub>SUP</sub>  $\leq$  28 V, -40 °C  $\leq$  T<sub>A</sub>  $\leq$  125 °C, unless otherwise noted. Typical values noted reflect the approximate parameter means at T<sub>A</sub> = 25 °C under nominal conditions, unless otherwise noted.

| Characteristic                                                                                                                                                                                                                                                                                                                                          | Symbol                               | Min              | Тур              | Max                      | Unit |
|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------|------------------|------------------|--------------------------|------|
| POWER INPUT                                                                                                                                                                                                                                                                                                                                             | 1                                    |                  |                  |                          | I    |
| Nominal DC Voltage Range <sup>(9)</sup>                                                                                                                                                                                                                                                                                                                 | V <sub>SUP1</sub> /V <sub>SUP2</sub> | 5.5              | -                | 28                       | V    |
| Extended DC Low Voltage Range <sup>(10)</sup>                                                                                                                                                                                                                                                                                                           | V <sub>SUP1</sub> /V <sub>SUP2</sub> | 4.0              | -                | 5.5                      | V    |
| Under-voltage Detector Thresholds, at the VSUP/1 pin,                                                                                                                                                                                                                                                                                                   | V <sub>S1 LOW</sub>                  |                  |                  |                          | V    |
| Low threshold (VSUP/1 ramp down)<br>High threshold (VSUP/1 ramp up)<br>Hysteresis<br>Note: function not active in LP Modes                                                                                                                                                                                                                              |                                      | 5.5<br>-<br>0.22 | 6.0<br>-<br>0.35 | 6.5<br>6.6<br>0.5        |      |
| Under-voltage Detector Thresholds, at the VSUP2 pin:                                                                                                                                                                                                                                                                                                    | V <sub>S2_LOW</sub>                  |                  |                  |                          | V    |
| Low threshold (VSUP2 ramp down)<br>High threshold (VSUP2 ramp up)<br>Hysteresis<br>Note: function not active in LP Modes                                                                                                                                                                                                                                | •32_LOW                              | 5.5<br>-<br>0.22 | 6.0<br>-<br>0.35 | 6.5<br>6.6<br>0.5        |      |
| V <sub>SUP</sub> Over-voltage Detector Thresholds, at the VSUP/1 pin:<br>Not active in LP Modes                                                                                                                                                                                                                                                         | V <sub>S_HIGH</sub>                  | 16.5             | 17               | 18.5                     | V    |
| Battery loss detection threshold, at the VSUP/1 pin.                                                                                                                                                                                                                                                                                                    | BATFAIL                              | 2.0              | 2.8              | 4.0                      | V    |
| VSUP/1 to turn V <sub>DD</sub> ON, VSUP/1 rising                                                                                                                                                                                                                                                                                                        | V <sub>SUP-TH1</sub>                 | -                | 4.1              | 4.5                      | V    |
| VSUP/1 to turn V <sub>DD</sub> ON, hysteresis (Guaranteed by design)                                                                                                                                                                                                                                                                                    | V <sub>SUP-TH1HYST</sub>             | 150              | 180              |                          | mV   |
| Supply current <sup>(11)</sup> , <sup>(12)</sup><br>- from VSUP/1<br>- from VSUP2, (5V-CAN V <sub>AUX</sub> , I/O OFF)                                                                                                                                                                                                                                  | I <sub>SUP1</sub>                    | -                | 2.0<br>0.05      | 4.0<br>0.85              | mA   |
| Supply current, I <sub>SUP1</sub> + I <sub>SUP2</sub> , Normal Mode, V <sub>DD</sub> ON<br>- 5 V-CAN OFF, V <sub>AUX</sub> OFF<br>- 5 V-CAN ON, CAN interface in Sleep Mode, V <sub>AUX</sub> OFF<br>- 5 V-CAN OFF, Vaux ON<br>- 5 V-CAN ON, CAN interface in TXD/RXD Mode, V <sub>AUX</sub> OFF, I/O-x disabled                                        | I <sub>SUP1+2</sub>                  |                  | 2.8              | 4.5<br>5.0<br>5.5<br>8.0 | mA   |
| LP Mode V <sub>DD</sub> OFF. Wake-up from CAN, I/O-x inputs $V_{SUP} \le 18 \text{ V}, -40 \text{ to } 25 \text{ °C}$ $V_{SUP} \le 18 \text{ V}, 125 \text{ °C}$                                                                                                                                                                                        | I <sub>LPM_OFF</sub>                 | -                | 15<br>-          | 35<br>50                 | μΑ   |
| LP Mode V <sub>DD</sub> ON (5.0 V) with V <sub>DD</sub> under-voltage and V <sub>DD</sub><br>over-current monitoring, Wake-Up from CAN, I/O-x inputs<br>$V_{SUP} \le 18$ V, -40 to 25 °C, I <sub>DD</sub> = 1.0 $\mu$ A<br>$V_{SUP} \le 18$ V, -40 to 25 °C, I <sub>DD</sub> = 100 $\mu$ A<br>$V_{SUP} \le 18$ V, 125 °C, I <sub>DD</sub> = 100 $\mu$ A | I <sub>LPM_ON</sub>                  | -                | 20<br>40<br>-    | -<br>65<br>85            | μA   |
| LP Mode, additional current for oscillator (used for: cyclic sense, forced Wake-Up, and in LP V <sub>DD</sub> ON Mode cyclic interruption and watchdog) $V_{SUP} \leq 18$ V, -40 to 125 °C                                                                                                                                                              | l <sub>osc</sub>                     | _                | 5.0              | 9.0                      | μΑ   |

Notes

9. All parameters in spec (ex: V<sub>DD</sub> regulator tolerance).

10. Device functional, some parameters could be out of spec. V<sub>DD</sub> is active, device is not in Reset Mode if the lowest V<sub>DD</sub> under-voltage reset threshold is selected (approx. 3.4 V). CAN and I/Os are not operational.

11. In Run Mode, CAN interface in Sleep Mode, 5 V-CAN and V<sub>AUX</sub> turned OFF. I<sub>OUT</sub> at V<sub>DD</sub> < 50 mA. Ballast: turned OFF or not connected.

12. VSUP1 and VSUP2 supplies are internally connected on part number MC33903BDEK and MC33903BSEK. Therefore, I<sub>SUP1</sub> and I<sub>SUP2</sub> cannot be measured individually.

Characteristics noted under conditions 5.5 V  $\leq$  V<sub>SUP</sub>  $\leq$  28 V, -40 °C  $\leq$  T<sub>A</sub>  $\leq$  125 °C, unless otherwise noted. Typical values noted reflect the approximate parameter means at T<sub>A</sub> = 25 °C under nominal conditions, unless otherwise noted.

| Characteristic                                                                                                          | Symbol                   | Min   | Тур | Max   | Unit |
|-------------------------------------------------------------------------------------------------------------------------|--------------------------|-------|-----|-------|------|
| V <sub>DD</sub> VOLTAGE REGULATOR, VDD PIN                                                                              | 1                        | I     | I   |       | 1    |
| Output Voltage                                                                                                          |                          |       |     |       | V    |
| $V_{DD} = 5.0 \text{ V}, \text{ V}_{SUP} \text{ 5.5 to 28 V}, \text{ I}_{OUT} \text{ 0 to 150 mA}$                      | V <sub>OUT-5.0</sub>     | 4.9   | 5.0 | 5.1   |      |
| $V_{DD}$ = 3.3 V, $V_{SUP}$ 5.5 to 28 V, $I_{OUT}$ 0 to 150 mA                                                          | V <sub>OUT-3.3</sub>     | 3.234 | 3.3 | 3.366 |      |
| Drop voltage without external PNP pass transistor <sup>(13)</sup>                                                       | V <sub>DROP</sub>        |       |     |       | mV   |
| V <sub>DD</sub> = 5.0 V, I <sub>OUT</sub> = 100 mA                                                                      | _                        | -     | 330 | 450   |      |
| V <sub>DD</sub> = 5.0 V, I <sub>OUT</sub> = 150 mA                                                                      |                          | -     | -   | 500   |      |
| Drop voltage with external transistor <sup>(13)</sup>                                                                   | V <sub>DROP-B</sub>      |       |     |       | mV   |
| I <sub>OUT</sub> = 200 mA (I_BALLAST + I_INTERNAL)                                                                      |                          | -     | 350 | 500   |      |
| VSUP/1 to maintain $V_{DD}$ within $V_{OUT-3.3}$ specified voltage range                                                | V <sub>SUP1-3.3</sub>    |       |     |       | V    |
| V <sub>DD</sub> = 3.3 V, I <sub>OUT</sub> = 150 mA                                                                      |                          | 4.0   | -   | -     |      |
| $V_{DD}$ = 3.3 V, $I_{OUT}$ = 200 mA, external transistor implemented                                                   |                          | 4.0   | -   | -     |      |
| External ballast versus internal current ratio (I_BALLAST = K x Internal current)                                       | К                        | 1.5   | 2.0 | 2.5   |      |
| Output Current limitation, without external transistor                                                                  | I <sub>LIM</sub>         | 150   | 350 | 550   | mA   |
| Temperature pre-warning (Guaranteed by design)                                                                          | T <sub>PW</sub>          | -     | 140 | -     | °C   |
| Thermal shutdown (Guaranteed by design)                                                                                 | T <sub>SD</sub>          | 160   | -   | -     | °C   |
| Range of decoupling capacitor (Guaranteed by design) <sup>(14)</sup>                                                    | C <sub>EXT</sub>         | 4.7   | -   | 100   | μF   |
| LP Mode $V_{DD}$ ON, $I_{OUT} \le 50$ mA (time limited)                                                                 | V <sub>DDLP</sub>        |       |     |       | V    |
| $V_{DD} = 5.0 \text{ V}, \ 5.6 \text{ V} \le V_{SUP} \le 28 \text{ V}$                                                  |                          | 4.75  | 5.0 | 5.25  |      |
| $V_{DD}=3.3~V,~5.6~V \leq V_{SUP} \leq 28~V$                                                                            |                          | 3.135 | 3.3 | 3.465 |      |
| LP Mode $V_{\text{DD}}$ ON, dynamic output current capability (Limited duration. Ref. to device description).           | L <sub>P-IOUTDC</sub>    | -     | -   | 50    | mA   |
| LP V <sub>DD</sub> ON Mode:                                                                                             | L <sub>P-ITH</sub>       |       |     |       | mA   |
| Over-current Wake-Up threshold.                                                                                         |                          | 1.0   | 3.0 | -     |      |
| Hysteresis                                                                                                              |                          | 0.1   | 1.0 | -     |      |
| LP Mode V <sub>DD</sub> ON, drop voltage, at $I_{OUT}$ = 30 mA (Limited duration. Ref. to device description) $^{(13)}$ | L <sub>P-VDROP</sub>     | -     | 200 | 400   | mV   |
| LP Mode $V_{DD}$ ON, min $V_{SUP}$ operation (Below this value, a $V_{DD},$ under-voltage reset may occur)              | L <sub>P-MINVS</sub>     | 5.5   | -   | -     | V    |
| $V_{DD}$ when $V_{SUP}$ < $V_{SUP-TH1},$ at I_V_DD $\leq$ 10 $\mu A$ (Guaranteed by design)                             | V <sub>DD_OFF</sub>      | -     | -   | 0.3   | V    |
| $V_{DD}$ when $V_{SUP} \geq V_{SUP-TH1},$ at I_V_DD $\leq$ 40 mA (Guaranteed with parameter $V_{SUP-TH1}$               | V <sub>DD_START</sub> UP | 3.0   | -   | -     | V    |

Notes

For 3.3 V V<sub>DD</sub> devices, the drop-out voltage test condition leads to a V<sub>SUP</sub> below the min V<sub>SUP</sub> threshold (4.0 V). As a result, the dropout voltage parameter cannot be specified.

14. The regulator is stable without an external capacitor. Usage of an external capacitor is recommended for AC performance.

Characteristics noted under conditions 5.5 V  $\leq$  V<sub>SUP</sub>  $\leq$  28 V, -40 °C  $\leq$  T<sub>A</sub>  $\leq$  125 °C, unless otherwise noted. Typical values noted reflect the approximate parameter means at T<sub>A</sub> = 25 °C under nominal conditions, unless otherwise noted.

| Characteristic                                                                                     | Symbol                 | Min   | Тур  | Max   | Unit |
|----------------------------------------------------------------------------------------------------|------------------------|-------|------|-------|------|
| VOLTAGE REGULATOR FOR CAN INTERFACE SUPPLY, 5.0 V-CAN PIN                                          | I                      |       | I.   | 1     |      |
| Output voltage, V <sub>SUP/2</sub> = 5.5 to 40 V                                                   |                        |       |      |       | V    |
| I <sub>OUT</sub> 0 to 160 mA                                                                       | 5V <sub>-C OUT</sub>   | 4.75  | 5.0  | 5.25  |      |
| Output Current limitation (15)                                                                     | 5V <sub>-C ILIM</sub>  | 160   | 280  | -     | mA   |
| Under-voltage threshold                                                                            | 5V <sub>-C UV</sub>    | 4.1   | 4.5  | 4.7   | V    |
| Thermal shutdown (Guaranteed by design)                                                            | 5V <sub>-CTS</sub>     | 160   | -    | -     | °C   |
| External capacitance (Guaranteed by design)                                                        | C <sub>EXT-CAN</sub>   | 1.0   | -    | 100   | μF   |
| V AUXILIARY OUTPUT, 5.0 AND 3.3 V SELECTABLE PIN VB-AUX, VC-AU                                     | JX, VAUX               |       |      |       | I    |
| VAUX output voltage                                                                                | V <sub>AUX</sub>       |       |      |       | V    |
| $V_{AUX}$ = 5.0 V, $V_{SUP}$ = $V_{SUP2}$ 5.5 to 40 V, $I_{OUT}$ 0 to 150 mA                       |                        | 4.75  | 5.0  | 5.25  |      |
| $V_{AUX}$ = 3.3 V, $V_{SUP}$ = $V_{SUP2}$ 5.5 to 40 V, $I_{OUT}$ 0 to 150 mA                       |                        | 3.135 | 3.3  | 3.465 |      |
| VAUX under-voltage detector (VAUX configured to 5.0 V)                                             | V <sub>AUX-UVTH</sub>  |       |      |       | V    |
| Low Threshold                                                                                      |                        | 4.2   | 4.5  | 4.70  |      |
| Hysteresis                                                                                         |                        | 0.06  | -    | 0.12  |      |
| VAUX under-voltage detector (VAUX configured to 3.3 V, default value)                              |                        | 2.75  | 3.0  | 3.135 |      |
| VAUX over-current threshold detector                                                               | V <sub>AUX-ILIM</sub>  |       |      |       | mA   |
| V <sub>AUX</sub> set to 3.3 V                                                                      |                        | 250   | 360  | 450   |      |
| V <sub>AUX</sub> set to 5.0 V                                                                      |                        | 230   | 330  | 430   |      |
| External capacitance (Guaranteed by design)                                                        | V <sub>AUX CAP</sub>   | 2.2   | -    | 100   | μF   |
| UNDER-VOLTAGE RESET AND RESET FUNCTION, RST PIN                                                    | - I                    |       | 1    | 1     |      |
| $V_{DD}$ under-voltage threshold down - 90% $V_{DD}$ ( $V_{DD}$ 5.0 V) <sup>(16), (18)</sup>       | V <sub>RST-TH1</sub>   | 4.5   | 4.65 | 4.85  | V    |
| $V_{DD}$ under-voltage threshold up - 90% $V_{DD}$ ( $V_{DD}$ 5.0 V)                               |                        | -     | -    | 4.90  |      |
| $V_{DD}$ under-voltage threshold down - 90% $V_{DD}$ ( $V_{DD}$ 3.3 V) <sup>(16), (18)</sup>       |                        | 2.75  | 3.0  | 3.135 |      |
| $V_{DD}$ under-voltage threshold up - 90% $V_{DD}$ (V_{DD} 3.3 V)                                  |                        | -     | -    | 3.135 |      |
| $V_{DD}$ under-voltage reset threshold down - 70% $V_{DD}$ ( $V_{DD}$ 5.0 V) <sup>(17), (18)</sup> | V <sub>RST-TH2-5</sub> | 2.95  | 3.2  | 3.45  | V    |
| Hysteresis                                                                                         | V <sub>RST-HYST</sub>  |       |      |       | mV   |
| for threshold 90% $V_{DD}$ , 5.0 V device                                                          |                        | 20    | -    | 150   |      |
| for threshold 70% $V_{DD}$ , 5.0 V device                                                          |                        | 10    | -    | 150   |      |
| Hysteresis 3.3 V V <sub>DD</sub>                                                                   |                        |       |      |       |      |
| for threshold 90% $V_{\text{DD}},3.3$ V device                                                     |                        | 10    | -    | 150   |      |
| $\rm V_{DD}$ under-voltage reset threshold down - LP $\rm V_{DD}$ ON Mode                          | V <sub>RST-LP</sub>    |       |      |       | V    |
| (Note: device change to Normal Request Mode). $V_{\text{DD}}$ 5.0 V                                |                        | 4.0   | 4.5  | 4.85  |      |
| (Note: device change to Normal Request Mode). V <sub>DD</sub> 3.3 V                                |                        | 2.75  | 3.0  | 3.135 |      |

Notes

15. Current limitation will be reported by setting a flag.

16. Generate a Reset or an INT. SPI programmable

17. Generate a Reset

18. In Non-LP Modes

Characteristics noted under conditions 5.5 V  $\leq$  V<sub>SUP</sub>  $\leq$  28 V, -40 °C  $\leq$  T<sub>A</sub>  $\leq$  125 °C, unless otherwise noted. Typical values noted reflect the approximate parameter means at T<sub>A</sub> = 25 °C under nominal conditions, unless otherwise noted.

| Characteristic                                                                  | Symbol                     | Min  | Тур  | Max  | Unit |
|---------------------------------------------------------------------------------|----------------------------|------|------|------|------|
| UNDER-VOLTAGE RESET AND RESET FUNCTION, RST PIN (CONTINUE                       | ED)                        |      | 1    |      | 1    |
| Reset V <sub>OL</sub> @ 1.5 mA, V <sub>SUP</sub> 5.5 to 28 V                    | V <sub>OL</sub>            | -    | 300  | 500  | mV   |
| Current limitation, Reset activated, V <sub>RESET</sub> = 0.9 x V <sub>DD</sub> | IRESET LOW                 | 2.5  | 7.0  | 10   | mA   |
| Pull-up resistor (to VDD pin)                                                   | R <sub>PULL-UP</sub>       | 8.0  | 11   | 15   | kΩ   |
| V <sub>SUP</sub> to guaranteed reset low level <sup>(19)</sup>                  | V <sub>SUP-RSTL</sub>      | 2.5  | -    | -    | V    |
| Reset input threshold                                                           | V <sub>RST-VTH</sub>       |      |      |      | V    |
| Low threshold, $V_{DD}$ = 5.0 V                                                 |                            | 1.5  | 1.9  | 2.2  |      |
| High threshold, $V_{DD}$ = 5.0 V                                                |                            | 2.5  | 3.0  | 3.5  |      |
| Low threshold, $V_{DD}$ = 3.3 V                                                 |                            | 0.99 | 1.17 | 1.32 |      |
| High threshold, $V_{DD}$ = 3.3 V                                                |                            | 1.65 | 2.0  | 2.31 |      |
| Reset input hysteresis                                                          | V <sub>HYST</sub>          | 0.5  | 1.0  | 1.5  | V    |
| I/O PINS WHEN FUNCTION SELECTED IS OUTPUT                                       |                            |      |      |      |      |
| I/O-0 HS switch drop @ I = -12 mA, $V_{SUP}$ = 10.5 V                           | V <sub>I/O-0 HSDRP</sub>   | -    | 0.5  | 1.4  | V    |
| I/O-2 and I/O-3 HS switch drop @ I = -20 mA, V <sub>SUP</sub> = 10.5 V          | V <sub>I/O-2-3 HSDRP</sub> | -    | 0.5  | 1.4  | V    |
| I/O-1, HS switch drop @ I = -400 $\mu$ A, V <sub>SUP</sub> = 10.5 V             | V <sub>I/O-1 HSDRP</sub>   | -    | 0.4  | 1.4  | V    |
| I/O-0, I/O-1 LS switch drop @ I = 400 $\mu$ A, V <sub>SUP</sub> = 10.5 V        | VI/O-01 LSDRP              | -    | 0.4  | 1.4  | V    |
| Leakage current, I/O-x $\leq$ V <sub>SUP</sub>                                  | I <sub>I/O_LEAK</sub>      | -    | 0.1  | 3.0  | μA   |
| I/O PINS WHEN FUNCTION SELECTED IS INPUT                                        |                            |      |      |      |      |
| Negative threshold                                                              | V <sub>I/O_NTH</sub>       | 1.4  | 2.0  | 2.9  | V    |
| Positive threshold                                                              | V <sub>I/O_PTH</sub>       | 2.1  | 3.0  | 3.8  | V    |
| Hysteresis                                                                      | V <sub>I/O_HYST</sub>      | 0.2  | 1.0  | 1.4  | V    |
| Input current, $I/O \le VSUP/2$                                                 |                            | -5.0 | 1.0  | 5.0  | μA   |
| I/O-0 and I/O-1 input resistor. I/O-0 (or I/O-1) selected in                    | R <sub>I/O-X</sub>         | -    | 100  | -    | kΩ   |
| register, 2.0 V < $V_{I/O-X}$ <16 V (Guaranteed by design).                     |                            |      |      |      |      |
| VSENSE INPUT                                                                    |                            |      |      |      |      |
| VSENSE under-voltage threshold (Not active in LP Modes)                         | V <sub>SENSE_TH</sub>      |      |      |      | V    |
| Low Threshold                                                                   |                            | 8.1  | 8.6  | 9.0  |      |
| High threshold                                                                  |                            | -    | -    | 9.1  |      |
| Hysteresis                                                                      |                            | 0.1  | 0.25 | 0.5  |      |
| Input resistor to GND. In all modes except in LP Modes. (Guaranteed by design). | R <sub>VSENSE</sub>        | -    | 125  | -    | kΩ   |

Notes

19. Reset must be kept low

Characteristics noted under conditions 5.5 V  $\leq$  V<sub>SUP</sub>  $\leq$  28 V, -40 °C  $\leq$  T<sub>A</sub>  $\leq$  125 °C, unless otherwise noted. Typical values noted reflect the approximate parameter means at T<sub>A</sub> = 25 °C under nominal conditions, unless otherwise noted.

| Characteristic                                                                                | Symbol                       | Min   | Тур  | Мах                   | Unit  |
|-----------------------------------------------------------------------------------------------|------------------------------|-------|------|-----------------------|-------|
| ANALOG MUX OUTPUT                                                                             | I                            |       |      |                       |       |
| Output Voltage Range, with external resistor to GND >2.0 k $\Omega$                           | V <sub>OUT_MAX</sub>         | 0.0   | -    | V <sub>DD</sub> - 0.5 | V     |
| Internal pull-down resistor for regulator output current sense                                | R <sub>MI</sub>              | 0.8   | 1.9  | 2.8                   | kΩ    |
| External capacitor at MUX OUTPUT <sup>(20)</sup> (Guaranteed by design)                       | C <sub>MUX</sub>             | -     | -    | 1.0                   | nF    |
| Chip temperature sensor coefficient (Guaranteed by design and device characterization)        | TEMP <sub>-COEFF</sub>       |       |      |                       | mv/°C |
| V <sub>DD</sub> = 5.0 V                                                                       |                              | 20    | 21   | 22                    |       |
| V <sub>DD</sub> = 3.3 V                                                                       |                              | 13.2  | 13.9 | 14.6                  |       |
| Chip temperature: MUX-OUT voltage                                                             | V <sub>TEMP</sub>            |       |      |                       | V     |
| V <sub>DD</sub> = 5.0 V, T <sub>A</sub> = 125 °C                                              |                              | 3.6   | 3.75 | 3.9                   |       |
| V <sub>DD</sub> = 3.3 V, T <sub>A</sub> = 125 °C                                              |                              | 2.45  | 2.58 | 2.65                  |       |
| Chip temperature: MUX-OUT voltage (guaranteed by design and characterization)                 | V <sub>TEMP(GD)</sub>        |       |      |                       | V     |
| T <sub>A</sub> = -40 °C, V <sub>DD</sub> = 5.0 V                                              |                              | 0.12  | 0.30 | 0.48                  |       |
| T <sub>A</sub> = 25 °C, V <sub>DD</sub> = 5.0 V                                               |                              | 1.5   | 1.65 | 1.8                   |       |
| T <sub>A</sub> = -40 °C, V <sub>DD</sub> = 3.3 V                                              |                              | 0.07  | 0.19 | 0.3                   |       |
| T <sub>A</sub> = 25 °C, V <sub>DD</sub> = 3.3 V                                               |                              | 1.08  | 1.14 | 1.2                   |       |
| Gain for V <sub>SENSE</sub> , with external 1.0 k 1% resistor                                 | V <sub>SENSE</sub> GAIN      |       |      |                       |       |
| V <sub>DD</sub> = 5.0 V                                                                       |                              | 5.42  | 5.48 | 5.54                  |       |
| V <sub>DD</sub> = 3.3 V                                                                       |                              | 8.1   | 8.2  | 8.3                   |       |
| Offset for $V_{SENSE}$ , with external 1.0 k 1% resistor                                      | V <sub>SENSE</sub><br>OFFSET | -20   | -    | 20                    | mV    |
| Divider ratio for V <sub>SUP/1</sub>                                                          | V <sub>SUP/1</sub> RATIO     |       |      |                       |       |
| V <sub>DD</sub> = 5.0 V                                                                       |                              | 5.335 | 5.5  | 5.665                 |       |
| V <sub>DD</sub> = 3.3 V                                                                       |                              | 7.95  | 8.18 | 8.45                  |       |
| Attenuation/Gain ratio for I/O-0 and I/O-1 actual voltage:                                    | VI/O RATIO                   |       |      |                       |       |
| V <sub>DD</sub> = 5.0 V, I/O = 16 V (Attenuation, MUX-OUT register bit 3 set to 1)            |                              | 3.8   | 4.0  | 4.2                   |       |
| V <sub>DD</sub> = 5.0 V, (Gain, MUX-OUT register bit 3 set to 0)                              |                              | -     | 2.0  | -                     |       |
| V <sub>DD</sub> = 3.3 V, I/O = 16 V (Attenuation, MUX-OUT register bit 3 set to 1)            |                              | 5.6   | 5.8  | 6.2                   |       |
| V <sub>DD</sub> = 3.3 V, (Gain, MUX-OUT register bit 3 set to 0)                              |                              | -     | 1.3  | -                     |       |
| Internal reference voltage                                                                    | V <sub>REF</sub>             |       |      |                       | V     |
| V <sub>DD</sub> = 5.0 V                                                                       |                              | 2.45  | 2.5  | 2.55                  |       |
| V <sub>DD</sub> = 3.3 V                                                                       |                              | 1.64  | 1.67 | 1.7                   |       |
| Current ratio between VDD output & I <sub>OUT</sub> at MUX-OUT                                | I <sub>DD RATIO</sub>        |       |      |                       |       |
| (I <sub>OUT</sub> at MUX-OUT = I <sub>DD</sub> out / I <sub>DD_RATIO</sub> )                  | 22_10110                     |       |      |                       |       |
| At I <sub>OUT</sub> = 50 mA                                                                   |                              | 80    | 97   | 115                   |       |
| I_ <sub>OUT</sub> from 25 to 150 mA                                                           |                              | 62.5  | 97   | 117                   |       |
| SAFE OUTPUT                                                                                   | 1 1                          |       | I    | ıl                    |       |
| SAFE low level, at I = 500 μA                                                                 | V <sub>OL</sub>              | 0.0   | 0.2  | 1.0                   | V     |
| Safe leakage current (V <sub>DD</sub> low, or device unpowered). V <sub>SAFE</sub> 0 to 28 V. | I <sub>SAFE-IN</sub>         | -     | 0.0  | 1.0                   | μA    |

Notes

20. When C is higher than CMUX, a serial resistor must be inserted

33903/4/5

Characteristics noted under conditions 5.5 V  $\leq$  V<sub>SUP</sub>  $\leq$  28 V, -40 °C  $\leq$  T<sub>A</sub>  $\leq$  125 °C, unless otherwise noted. Typical values noted reflect the approximate parameter means at T<sub>A</sub> = 25 °C under nominal conditions, unless otherwise noted.

| Characteristic                                                                     | Symbol                  | Min                  | Тур  | Max                   | Unit |
|------------------------------------------------------------------------------------|-------------------------|----------------------|------|-----------------------|------|
| INTERRUPT                                                                          | I                       | 11                   |      | 1 1                   |      |
| Output low voltage, I <sub>OUT</sub> = 1.5 mA                                      | V <sub>OL</sub>         | -                    | 0.2  | 1.0                   | V    |
| Pull-up resistor                                                                   | R <sub>PU</sub>         | 6.5                  | 10   | 14                    | kΩ   |
| Output high level in LP $V_{\mbox{\scriptsize DD}}$ ON Mode (Guaranteed by design) | V <sub>OH-LPVDDON</sub> | 3.9                  | 4.3  |                       | V    |
| Leakage current INT voltage = 10 V (to allow high-voltage on MCU INT pin)          | V <sub>MAX</sub>        | -                    | 35   | 100                   | μA   |
| Sink current, $V_{\overline{INT}} > 5.0 \text{ V}$ , $\overline{INT}$ low state    | I <sub>SINK</sub>       | 2.5                  | 6.0  | 10                    | mA   |
| MISO, MOSI, SCLK, CS PINS                                                          | I                       | 11                   |      | 1 1                   |      |
| Output low voltage, I <sub>OUT</sub> = 1.5 mA (MISO)                               | V <sub>OL</sub>         | -                    | -    | 1.0                   | V    |
| Output high voltage, I <sub>OUT</sub> = -0.25 mA (MISO)                            | V <sub>OH</sub>         | V <sub>DD</sub> -0.9 | -    |                       | V    |
| Input low voltage (MOSI, SCLK, CS)                                                 | VIL                     | -                    | -    | 0.3 x V <sub>DD</sub> | V    |
| Input high voltage (MOSI, SCLK, CS)                                                | V <sub>IH</sub>         | $0.7 \times V_{DD}$  | -    | -                     | V    |
| Tri-state leakage current (MISO)                                                   | I <sub>HZ</sub>         | -2.0                 | -    | 2.0                   | μA   |
| Pull-up current (CS)                                                               | I <sub>PU</sub>         | 200                  | 370  | 500                   | μA   |
| CAN LOGIC INPUT PINS (TXD)                                                         |                         |                      |      |                       |      |
| High Level Input Voltage                                                           | V <sub>IH</sub>         | $0.7 \times V_{DD}$  | -    | V <sub>DD</sub> + 0.3 | V    |
| Low Level Input Voltage                                                            | V <sub>IL</sub>         | -0.3                 | -    | 0.3 x V <sub>DD</sub> | V    |
| Pull-up Current, TXD, V <sub>IN</sub> = 0 V                                        | I <sub>PDWN</sub>       |                      |      |                       | μA   |
| V <sub>DD</sub> =5.0 V                                                             |                         | -850                 | -650 | -200                  |      |
| V <sub>DD</sub> =3.3 V                                                             |                         | -500                 | -250 | -175                  |      |
| CAN DATA OUTPUT PINS (RXD)                                                         | I                       | 11                   |      | 1                     |      |
| Low Level Output Voltage                                                           | VOUTLOW                 |                      |      |                       | V    |
| I <sub>RXD</sub> = 5.0 mA                                                          |                         | 0.0                  | -    | $0.3 \times V_{DD}$   |      |
| High Level Output Voltage                                                          | VOUT <sub>HIGH</sub>    |                      |      |                       | V    |
| I <sub>RX</sub> = -3.0 mA                                                          |                         | $0.7 \times V_{DD}$  | -    | V <sub>DD</sub>       |      |
| High Level Output Current                                                          | IOUT <sub>HIGH</sub>    |                      |      |                       | mA   |
| $V_{RXD} = V_{DD} - 0.4 V$                                                         |                         | 2.5                  | 5.0  | 9.0                   |      |
| Low Level Input Current                                                            | IOUT <sub>LOW</sub>     |                      |      |                       | mA   |
| $V_{RXD} = 0.4 V$                                                                  | 2011                    | 2.5                  | 5.0  | 9.0                   |      |

Characteristics noted under conditions 5.5 V  $\leq$  V<sub>SUP</sub>  $\leq$  28 V, -40 °C  $\leq$  T<sub>A</sub>  $\leq$  125 °C, unless otherwise noted. Typical values noted reflect the approximate parameter means at T<sub>A</sub> = 25 °C under nominal conditions, unless otherwise noted.

| Characteristic                                                                                                      | Symbol                           | Min  | Тур  | Max  | Unit |
|---------------------------------------------------------------------------------------------------------------------|----------------------------------|------|------|------|------|
| CAN OUTPUT PINS (CANH, CANL)                                                                                        | 11                               |      | I    |      | 1    |
| Bus pins common mode voltage for full functionality                                                                 | V <sub>COM</sub>                 | -12  | -    | 12   | V    |
| Differential input voltage threshold                                                                                | V <sub>CANH-VCANL</sub>          | 500  | -    | 900  | mV   |
| Differential input hysteresis                                                                                       | V <sub>DIFF-HYST</sub>           | 50   | -    | -    | mV   |
| Input resistance                                                                                                    | R <sub>IN</sub>                  | 5.0  | -    | 50   | kΩ   |
| Differential input resistance                                                                                       | R <sub>IN-DIFF</sub>             | 10   | -    | 100  | kΩ   |
| Input resistance matching                                                                                           | R <sub>IN-MATCH</sub>            | -3.0 | 0.0  | 3.0  | %    |
| CANH output voltage (45 $\Omega$ < R <sub>BUS</sub> < 65 $\Omega$ )                                                 | V <sub>CANH</sub>                |      |      |      | V    |
| TXD dominant state                                                                                                  | 0,                               | 2.75 | 3.5  | 4.5  |      |
| TXD recessive state                                                                                                 |                                  | 2.0  | 2.5  | 3.0  |      |
| CANL output voltage (45 $\Omega$ < R <sub>BUS</sub> < 65 $\Omega$ )                                                 | V <sub>CANL</sub>                |      |      |      | V    |
| TXD dominant state                                                                                                  | -                                | 0.5  | 1.5  | 2.25 |      |
| TXD recessive state                                                                                                 |                                  | 2.0  | 2.5  | 3.0  |      |
| Differential output voltage (45 $\Omega$ < R <sub>BUS</sub> < 65 $\Omega$ )                                         | V <sub>OH</sub> -V <sub>OL</sub> |      |      |      | V    |
| TXD dominant state                                                                                                  |                                  | 1.5  | 2.0  | 3.0  |      |
| TXD recessive state                                                                                                 |                                  | -0.5 | 0.0  | 0.05 |      |
| CAN H output current capability - Dominant state                                                                    | I <sub>CANH</sub>                | -    | -    | -30  | mA   |
| CAN L output current capability - Dominant state                                                                    | I <sub>CANL</sub>                | 30   | -    | -    | mA   |
| CANL over-current detection - Error reported in register                                                            | I <sub>CANL-OC</sub>             | 75   | 120  | 195  | mA   |
| CANH over-current detection - Error reported in register                                                            | I <sub>CANH-OC</sub>             | -195 | -120 | -75  | mA   |
| CANH, CANL input resistance to GND, device supplied, CAN in Sleep Mode, V_CANH, V_CANL from 0 to 5.0 V              | R <sub>INSLEEP</sub>             | 5.0  | -    | 50   | kΩ   |
| CANL, CANH output voltage in LP $V_{DD}$ OFF and LP $V_{DD}$ ON modes                                               | V <sub>CANLP</sub>               | -0.1 | 0.0  | 0.1  | V    |
| CANH, CANL input current, VCANH, VCANL = 0 to 5.0 V, device unpowered (VSUP, VDD, 5V-CAN: open). <sup>(21)</sup>    | ICAN-UN_SUP1                     | -    | 3.0  | 10   | μA   |
| CANH, CANL input current, VCANH, VCANL = -2.0 to 7.0 V, device unpowered (VSUP, VDD, 5V-CAN: open). <sup>(21)</sup> | I <sub>CAN-UN_SUP2</sub>         | -    | -    | 250  | μA   |
| Differential voltage for recessive bit detection in LP Mode <sup>(22)</sup>                                         | V <sub>DIFF-R-LP</sub>           | -    | -    | 0.4  | V    |
| Differential voltage for dominant bit detection in LP Mode <sup>(22)</sup>                                          | V <sub>DIFF-D-LP</sub>           | 1.15 | -    | -    | V    |
| CANH AND CANL DIAGNOSTIC INFORMATION                                                                                | II                               |      | 1    |      |      |
| CANL to GND detection threshold                                                                                     | V <sub>LG</sub>                  | 1.6  | 1.75 | 2.0  | V    |
| CANH to GND detection threshold                                                                                     | V <sub>HG</sub>                  | 1.6  | 1.75 | 2.0  | V    |

|                                                                      | LG               |     |                       |     | - |
|----------------------------------------------------------------------|------------------|-----|-----------------------|-----|---|
| CANH to GND detection threshold                                      | V <sub>HG</sub>  | 1.6 | 1.75                  | 2.0 | V |
| CANL to VBAT detection threshold, $V_{SUP/1}$ and $V_{SUP2}$ > 8.0 V | V <sub>LVB</sub> | -   | V <sub>SUP</sub> -2.0 | -   | V |
| CANH to VBAT detection threshold, $V_{SUP/1}$ and $V_{SUP2}$ > 8.0 V | V <sub>HVB</sub> | -   | V <sub>SUP</sub> -2.0 | -   | V |
| CANL to VDD detection threshold                                      | V <sub>L5</sub>  | 4.0 | V <sub>DD</sub> -0.43 | -   | V |
| CANH to VDD detection threshold                                      | V <sub>H5</sub>  | 4.0 | V <sub>DD</sub> -0.43 | -   | V |
|                                                                      |                  |     |                       |     |   |

Notes

21. VSUP, VDD, 5V-CAN: shorted to GND, or connected to GND via a 47 k resistor instances are guaranteed by design and device characterization.

22. Guaranteed by design and device characterization.

Characteristics noted under conditions 5.5 V  $\leq$  V<sub>SUP</sub>  $\leq$  28 V, -40 °C  $\leq$  T<sub>A</sub>  $\leq$  125 °C, unless otherwise noted. Typical values noted reflect the approximate parameter means at T<sub>A</sub> = 25 °C under nominal conditions, unless otherwise noted.

| Characteristic                                                                                                                    | Symbol                 | Min                   | Тур                   | Max                    | Unit             |
|-----------------------------------------------------------------------------------------------------------------------------------|------------------------|-----------------------|-----------------------|------------------------|------------------|
| SPLIT                                                                                                                             | I                      |                       |                       | I I                    |                  |
| Output voltage                                                                                                                    | V <sub>SPLIT</sub>     |                       |                       |                        | V                |
| Loaded condition $I_{SPLIT}$ = ±500 µA                                                                                            | or En                  | 0.3 x V <sub>DD</sub> | 0.5 x V <sub>DD</sub> | 0.7 x V <sub>DD</sub>  |                  |
| Unloaded condition Rmeasure > 1.0 M $\Omega$                                                                                      |                        |                       |                       | 0.55 x V <sub>DD</sub> |                  |
|                                                                                                                                   |                        | V <sub>DD</sub>       |                       |                        |                  |
| Leakage current                                                                                                                   | I <sub>LSPLIT</sub>    |                       |                       |                        | μA               |
| -12 V < V <sub>SPLIT</sub> < +12 V                                                                                                |                        | -                     | 0.0                   | 5.0                    |                  |
| -22 to -12 V < V <sub>SPLIT</sub> < +12 to +35 V                                                                                  |                        | -                     | -                     | 200                    |                  |
| LIN TERMINALS (LIN-T/1, LIN-T2)                                                                                                   | 1                      |                       | 1                     | 1                      |                  |
| LIN-T1, LIN-T2, HS switch drop @ I = -20 mA, $V_{SUP}$ > 10.5 V                                                                   | V <sub>LT_HSDRP</sub>  | -                     | 1.0                   | 1.4                    | V                |
| LIN1 & LIN2 33903D/5D PIN - LIN 33903S/5S PIN (Parameters guaranteed                                                              |                        | 2 7.0 V ≤ V           | <sub>SUP</sub> ≤ 18 V | )                      |                  |
| Operating Voltage Range                                                                                                           | V <sub>BAT</sub>       | 8.0                   | -                     | 18                     | V                |
| Supply Voltage Range                                                                                                              | V <sub>SUP</sub>       | 7.0                   | -                     | 18                     | V                |
| Current Limitation for Driver Dominant State                                                                                      | I <sub>BUS_LIM</sub>   |                       |                       |                        | mA               |
| Driver ON, V <sub>BUS</sub> = 18 V                                                                                                | boo_eim                | 40                    | 90                    | 200                    |                  |
| Input Leakage Current at the receiver                                                                                             | IBUS PAS DOM           |                       |                       |                        | mA               |
| Driver off; V <sub>BUS</sub> = 0 V; V <sub>BAT</sub> = 12 V                                                                       | 000_170_00M            | -1.0                  | -                     | -                      |                  |
| Leakage Output Current to GND                                                                                                     | IBUS PAS REC           |                       |                       |                        | μA               |
| Driver Off; 8.0 V < $V_{BAT}$ < 18 V; 8.0 V < $V_{BUS}$ < 18 V; $V_{BUS} \ge V_{BAT}$                                             | 000_170_RE0            | -                     | -                     | 20                     |                  |
| Control unit disconnected from ground (Loss of local ground must not affect                                                       |                        |                       |                       |                        | mA               |
| communication in the residual network)                                                                                            | IBUS_NO_GND            | -1.0                  | -                     | 1.0                    | III X            |
| $GND_{DEVICE} = V_{SUP}$ ; $V_{BAT} = 12 V$ ; $0 < V_{BUS} < 18 V$ (Guaranteed by design)                                         |                        |                       |                       |                        |                  |
| $V_{BAT}$ Disconnected; $V_{SUP}_{DEVICE}$ = GND; 0 < $V_{BUS}$ < 18 V (Node has to                                               | I <sub>BUSNO_BAT</sub> |                       |                       |                        | μA               |
| sustain the current that can flow under this condition. Bus must remain operational under this condition). (Guaranteed by design) |                        | -                     | -                     | 100                    |                  |
| Receiver Dominant State                                                                                                           | V <sub>BUSDOM</sub>    |                       |                       |                        | V <sub>SUP</sub> |
|                                                                                                                                   | BUSDOM                 | _                     | -                     | 0.4                    | • 50P            |
| Receiver Recessive State                                                                                                          | V <sub>BUSREC</sub>    |                       |                       |                        | V <sub>SUP</sub> |
|                                                                                                                                   | BUSKEC                 | 0.6                   | -                     | -                      | - 30F            |
| Receiver Threshold Center                                                                                                         | V <sub>BUS_CNT</sub>   |                       |                       |                        | V <sub>SUP</sub> |
| (V <sub>TH DOM</sub> + V <sub>TH REC</sub> )/2                                                                                    | B03_0N1                | 0.475                 | 0.5                   | 0.525                  | 501              |
| Receiver Threshold Hysteresis                                                                                                     | V <sub>HYS</sub>       |                       |                       |                        | V <sub>SUP</sub> |
| (V <sub>TH REC</sub> - V <sub>TH DOM</sub> )                                                                                      |                        | _                     | -                     | 0.175                  | · 30P            |
| LIN Wake-up threshold from LP V <sub>DD</sub> ON or LP V <sub>DD</sub> OFF Mode                                                   | V <sub>BUSWU</sub>     | -                     | 5.3                   | 5.8                    | V                |
| LIN Pull-up Resistor to V <sub>SUP</sub>                                                                                          |                        | 20                    | 30                    | 60                     | kΩ               |
| Over-temperature Shutdown (Guaranteed by design)                                                                                  | R <sub>SLAVE</sub>     | 140                   | 160                   | 180                    | °C               |
| Over-temperature Shutdown Hysteresis (Guaranteed by design)                                                                       | T <sub>LINSD</sub>     | 140                   |                       | 100                    | 0°               |
| Over-temperature onutuown riysteresis (Oudraniteed by design)                                                                     | T <sub>LINSD_HYS</sub> | -                     | 10                    | -                      | U.               |

26

## **DYNAMIC ELECTRICAL CHARACTERISTICS**

#### **Table 5. Dynamic Electrical Characteristics**

Characteristics noted under conditions 5.5 V  $\leq$  V<sub>SUP</sub>  $\leq$  28 V, -40 °C  $\leq$  T<sub>A</sub>  $\leq$  125 °C, GND = 0 V, unless otherwise noted. Typical values noted reflect the approximate parameter means at T<sub>A</sub> = 25 °C under nominal conditions, unless otherwise noted.

| Characteristic                                                                                                                     | Symbol                          | Min                     | Тур                    | Max                    | Unit  |
|------------------------------------------------------------------------------------------------------------------------------------|---------------------------------|-------------------------|------------------------|------------------------|-------|
| SPI TIMING                                                                                                                         |                                 |                         |                        |                        | 1     |
| SPI Operation Frequency (MISO cap = 50 pF)                                                                                         | FREQ                            | 0.25                    | -                      | 4.0                    | MHz   |
| SCLK Clock Period                                                                                                                  | t <sub>PCLK</sub>               | 250                     | -                      | N/A                    | ns    |
| SCLK Clock High Time                                                                                                               | t <sub>WSCLKH</sub>             | 125                     | -                      | N/A                    | ns    |
| SCLK Clock Low Time                                                                                                                | t <sub>WSCLKL</sub>             | 125                     | -                      | N/A                    | ns    |
| Falling Edge of $\overline{CS}$ to Rising Edge of SCLK                                                                             | t <sub>LEAD</sub>               | 30                      | -                      | N/A                    | ns    |
| Falling Edge of SCLK to Rising Edge of CS                                                                                          | t <sub>LAG</sub>                | 30                      | -                      | N/A                    | ns    |
| MOSI to Falling Edge of SCLK                                                                                                       | t <sub>SISU</sub>               | 30                      | -                      | N/A                    | ns    |
| Falling Edge of SCLK to MOSI                                                                                                       | t <sub>SIH</sub>                | 30                      | -                      | N/A                    | ns    |
| MISO Rise Time (CL = 50 pF)                                                                                                        | t <sub>RSO</sub>                | -                       | -                      | 30                     | ns    |
| MISO Fall Time (CL = 50 pF)                                                                                                        | t <sub>FSO</sub>                | -                       | -                      | 30                     | ns    |
| Time from Falling to MISO Low-impedance                                                                                            | t <sub>SOEN</sub>               | -                       | -                      | 30                     | ns    |
| Time from Rising to MISO High-impedance                                                                                            | t <sub>SODIS</sub>              | -                       | -                      | 30                     |       |
| Time from Rising Edge of SCLK to MISO Data Valid                                                                                   | t <sub>VALID</sub>              | -                       | -                      | 30                     | ns    |
| Delay between rising and falling edge on $\overline{CS}$                                                                           | t <sub>D2CS</sub>               | 1.0                     | -                      | -                      | μS    |
| CS low timeout detection                                                                                                           | t <del>сs</del> -то             | 2.5                     | -                      | -                      | ms    |
| SUPPLY, VOLTAGE REGULATOR, RESET                                                                                                   | I                               |                         | I                      |                        |       |
| $V_{SUP}$ under-voltage detector threshold deglitcher                                                                              | t <sub>VS_LOW1/</sub><br>2_DGLT | 30                      | 50                     | 100                    | μS    |
| Rise time at turn ON. $V_{DD}$ from 1.0 to 4.5 $\mu V.$ 2.2 $\mu F$ at the VDD pin.                                                | t <sub>RISE-ON</sub>            | 50                      | 250                    | 800                    | μS    |
| Deglitcher time to set RESET pin low                                                                                               | t <sub>RST-DGLT</sub>           | 20                      | 30                     | 40                     | μS    |
| RESET PULSE DURATION                                                                                                               | I                               |                         | I                      |                        |       |
| V <sub>DD</sub> under-voltage (SPI selectable)<br>short, default at power on when BATFAIL bit set<br>medium<br>medium long<br>long | t <sub>RST-PULSE</sub>          | 0.9<br>4.0<br>8.5<br>17 | 1.0<br>5.0<br>10<br>20 | 1.4<br>6.0<br>12<br>24 | ms    |
| Watchdog reset                                                                                                                     | t <sub>RST-WD</sub>             | 0.9                     | 1.0                    | 1.4                    | ms    |
| I/O INPUT                                                                                                                          | I                               |                         | 1                      | 1                      | 1     |
| Deglitcher time (Guaranteed by design)                                                                                             | t <sub>IODT</sub>               | 19                      | 30                     | 41                     | μS    |
| VSENSE INPUT                                                                                                                       |                                 |                         | <u>I</u>               | I                      | 1     |
| Under-voltage deglitcher time                                                                                                      | t <sub>BFT</sub>                | 30                      | -                      | 100                    | μS    |
|                                                                                                                                    |                                 |                         |                        | 1                      | · · · |

## Table 5. Dynamic Electrical Characteristics

Characteristics noted under conditions 5.5 V  $\leq$  V<sub>SUP</sub>  $\leq$  28 V, -40 °C  $\leq$  T<sub>A</sub>  $\leq$  125 °C, GND = 0 V, unless otherwise noted. Typical values noted reflect the approximate parameter means at T<sub>A =</sub> 25 °C under nominal conditions, unless otherwise noted.

| Characteristic                                                                                                                                                                      | Symbol                  | Min | Тур | Max  | Unit |
|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------|-----|-----|------|------|
| NTERRUPT                                                                                                                                                                            |                         |     |     |      | 1    |
| INT pulse duration (refer to SPI for selection. Guaranteed by design)                                                                                                               | t <sub>INT-PULSE</sub>  |     |     |      | μS   |
| short (25 to 125 °C)                                                                                                                                                                |                         | 20  | 25  | 35   |      |
| short (-40 °C)                                                                                                                                                                      |                         | 20  | 25  | 40   |      |
| long (25 to 125 °C)<br>long (-40 °C)                                                                                                                                                |                         | 90  | 100 | 130  |      |
|                                                                                                                                                                                     |                         | 90  | 100 | 140  |      |
| STATE DIGRAM TIMINGS                                                                                                                                                                |                         |     |     |      | 1    |
| Delay for SPI Timer A, Timer B or Timer C write command after entering Normal Mode                                                                                                  | t <sub>D_NM</sub>       | 60  | -   | -    | μs   |
| (No command should occur within t <sub>D_NM</sub> .                                                                                                                                 |                         |     |     |      |      |
| $t_{D\_NM}$ delay definition: from $\overline{CS}$ rising edge of "Go to Normal Mode (i.e. 0x5A00)" command to $\overline{CS}$ falling edge of "Timer write" command)               |                         |     |     |      |      |
| Tolerance for: watchdog period in all modes, FWU delay, Cyclic sense period and active time, Cyclic Interrupt period, LP Mode over-current (unless otherwise noted) <sup>(26)</sup> | t <sub>TIMING-ACC</sub> | -10 | -   | 10   | %    |
| CAN DYNAMIC CHARACTERISTICS                                                                                                                                                         |                         |     |     |      | 1    |
| TXD Dominant State Timeout                                                                                                                                                          | t <sub>DOUT</sub>       | 300 | 600 | 1000 | μs   |
| Bus dominant clamping detection                                                                                                                                                     | t <sub>DOM</sub>        | 300 | 600 | 1000 | μs   |
| Propagation loop delay TXD to RXD, recessive to dominant (Fast slew rate)                                                                                                           | t <sub>LRD</sub>        | 60  | 120 | 210  | ns   |
| Propagation delay TXD to CAN, recessive to dominant                                                                                                                                 | t <sub>TRD</sub>        | -   | 70  | 110  | ns   |
| Propagation delay CAN to RXD, recessive to dominant                                                                                                                                 | t <sub>RRD</sub>        | -   | 45  | 140  | ns   |
| Propagation loop delay TXD to RXD, dominant to recessive (Fast slew rate)                                                                                                           | t <sub>LDR</sub>        | 100 | 120 | 200  | ns   |
| Propagation delay TXD to CAN, dominant to recessive                                                                                                                                 | t <sub>TDR</sub>        | -   | 75  | 150  | ns   |
| Propagation delay CAN to RXD, dominant to recessive                                                                                                                                 | t <sub>RDR</sub>        | -   | 50  | 140  | ns   |
| Loop time TXD to RXD, Medium Slew Rate (Selected by SPI)                                                                                                                            | t <sub>LOOP-MSL</sub>   |     |     |      | ns   |
| Recessive to Dominant                                                                                                                                                               |                         | -   | 200 | -    |      |
| Dominant to Recessive                                                                                                                                                               |                         | -   | 200 | -    |      |
| Loop time TXD to RXD, Slow Slew Rate (Selected by SPI)                                                                                                                              | t <sub>LOOP-SSL</sub>   |     |     |      | ns   |
| Recessive to Dominant                                                                                                                                                               |                         | -   | 300 | -    |      |
| Dominant to Recessive                                                                                                                                                               |                         | -   | 300 | -    |      |
| CAN Wake-Up filter time, single dominant pulse detection <sup>(23)</sup> (See Figure 37)                                                                                            | t <sub>CAN-WU1-F</sub>  | 0.5 | 2.0 | 5.0  | μS   |
| CAN Wake-Up filter time, 3 dominant pulses detection <sup>(24)</sup>                                                                                                                | t <sub>CAN-WU3-F</sub>  | 300 | -   | -    | ns   |
| CAN Wake-Up filter time, 3 dominant pulses detection timeout <sup>(25)</sup> (See Figure 38)                                                                                        | t <sub>CAN-WU3-TO</sub> | -   | -   | 120  | μS   |

Notes

23. No Wake-Up for single pulse shorter than  $t_{CAN-WU1}$  min. Wake-up for single pulse longer than  $t_{CAN-WU1}$  max.

24. Each pulse should be greater than t<sub>CAN-WU3-F</sub> min. Guaranteed by design, and device characterization.

25. The 3 pulses should occur within  $t_{CAN-WU3-TO}$ . Guaranteed by design, and device characterization.

26. Guaranteed by design.

33903/4/5

#### Table 5. Dynamic Electrical Characteristics

Characteristics noted under conditions 5.5 V  $\leq$  V<sub>SUP</sub>  $\leq$  28 V, -40 °C  $\leq$  T<sub>A</sub>  $\leq$  125 °C, GND = 0 V, unless otherwise noted. Typical values noted reflect the approximate parameter means at T<sub>A</sub> = 25 °C under nominal conditions, unless otherwise noted.

| Characteristic                                                                                                                                                                            | Symbol                         | Min           | Тур                 | Max                        | Unit   |
|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------|---------------|---------------------|----------------------------|--------|
| LIN PHYSICAL LAYER: DRIVER CHARACTERISTICS FOR NORMAL SI LAYER SPECIFICATION BUS LOAD R <sub>BUS</sub> AND C <sub>BUS</sub> 1.0 NF / 1.0 K $\Omega$ , 6.8 NF / 660 $\Omega$ , 10 NF / 500 |                                |               | CCORDING            | TO LIN PH                  | YSICAL |
| Duty Cycle 1:                                                                                                                                                                             | D1                             |               |                     |                            |        |
| $TH_{REC(MAX)} = 0.744 * V_{SUP}$                                                                                                                                                         |                                |               |                     |                            |        |
| $TH_{DOM(MAX)} = 0.581 * V_{SUP}$                                                                                                                                                         |                                |               |                     |                            |        |
| D1 = $t_{BUS\_REC(MIN)}/(2 \text{ x } t_{BIT})$ , $t_{BIT}$ = 50 µs, 7.0 V $\leq$ V $_{SUP} \leq$ 18 V                                                                                    |                                | 0.396         | -                   | -                          |        |
| Duty Cycle 2:                                                                                                                                                                             | D2                             |               |                     |                            |        |
| $TH_{REC(MIN)} = 0.422 * V_{SUP}$                                                                                                                                                         |                                |               |                     |                            |        |
| TH <sub>DOM(MIN)</sub> = 0.284 * V <sub>SUP</sub>                                                                                                                                         |                                |               |                     |                            |        |
| D2 = t_{BUS_REC(MAX)}/(2 x t_{BIT}), t_{BIT} = 50 $\mu s,  7.6 \; V \leq V_{SUP} \leq$ 18 V                                                                                               |                                | -             | -                   | 0.581                      |        |
| LIN PHYSICAL LAYER: DRIVER CHARACTERISTICS FOR SLOW SLEW SPECIFICATION BUS LOAD $R_{BUS}$ AND $C_{BUS}$ 1.0 NF / 1.0 K $\Omega$ , 6.8 NF / 660 $\Omega$ , 10 NF / 500                     |                                |               |                     | _                          |        |
| Duty Cycle 3:                                                                                                                                                                             | D3                             |               |                     |                            |        |
| TH <sub>REC(MAX)</sub> = 0.778 * V <sub>SUP</sub>                                                                                                                                         |                                |               |                     |                            |        |
| $TH_{DOM(MAX)} = 0.616 * V_{SUP}$                                                                                                                                                         |                                |               |                     |                            |        |
| D3 = $t_{BUS\_REC(MIN)}/(2 \text{ x } t_{BIT})$ , $t_{BIT}$ = 96 µs, 7.0 V $\leq$ V $_{SUP} \leq$ 18 V                                                                                    |                                | 0.417         | -                   | -                          |        |
| Duty Cycle 4:                                                                                                                                                                             | D4                             |               |                     |                            |        |
| TH <sub>REC(MIN)</sub> = 0.389 * V <sub>SUP</sub>                                                                                                                                         |                                |               |                     |                            |        |
| TH <sub>DOM(MIN)</sub> = 0.251 * V <sub>SUP</sub>                                                                                                                                         |                                |               |                     |                            |        |
| D4 = t_{BUS_REC(MAX)}/(2 x t_{BIT}), t_{BIT} = 96 µs, 7.6 V $\leq$ V_{SUP} $\leq$ 18 V                                                                                                    |                                | -             | -                   | 0.590                      |        |
| IN PHYSICAL LAYER: DRIVER CHARACTERISTICS FOR FAST SLEW                                                                                                                                   | / RATE                         |               | II.                 |                            |        |
| LIN Fast Slew Rate (Programming Mode)                                                                                                                                                     | SR <sub>FAST</sub>             | -             | 20                  | -                          | V/µs   |
| LIN PHYSICAL LAYER: CHARACTERISTICS AND WAKE-UP TIMINGS $V_{SUP}$ FROM 7.0 TO 18 V, BUS LOAD $R_{BUS}$ AND $C_{BUS}$ 1.0 NF / 1.0 K $\Omega$ , 6                                          | 5.8 NF / 660 Ω, 10 N           | IF / 500 Ω. S | SEE <u>Figure :</u> | <u>20</u> , PAGE <u>31</u> | L.     |
| Propagation Delay and Symmetry (See Figure 20, page <u>31</u> and Figure 21, page <u>32</u> )                                                                                             |                                |               |                     |                            | μS     |
| Propagation Delay of Receiver, t <sub>REC_PD</sub> = MAX (t <sub>REC_PDR</sub> , t <sub>REC_PDF</sub> )                                                                                   | t <sub>REC_PD</sub>            | -             | 4.2                 | 6.0                        |        |
| Symmetry of Receiver Propagation Delay, $t_{REC\_PDF} - t_{REC\_PDR}$                                                                                                                     | t <sub>REC_SYM</sub>           | -2.0          | -                   | 2.0                        |        |
| Bus Wake-up Deglitcher (LP $V_{DD}$ OFF and LP $V_{DD}$ ON modes) (See <u>Figure</u> page <u>31</u> for LP $V_{DD}$ OFF Mode and <u>Figure 23</u> , page <u>32</u> for LP Mode)           | 22, t <sub>PROPWL</sub>        | 42            | 70                  | 95                         | μS     |
| Bus Wake-up Event Reported                                                                                                                                                                |                                |               |                     |                            | μS     |
| From LP V <sub>DD</sub> OFF Mode                                                                                                                                                          | t <sub>WAKE_LPVDD</sub><br>OFF | -             | -                   | 1500                       |        |
| From LP V <sub>DD</sub> ON Mode                                                                                                                                                           | t <sub>WAKE_LPVDD</sub>        | 1.0           | -                   | 12                         |        |
|                                                                                                                                                                                           |                                |               | 1                   | 1                          | 1      |

0.65

t<sub>TXDDOM</sub>

1.0

1.35

TXD Permanent Dominant State Delay (Guaranteed by design)

s

## TIMING DIAGRAMS



Figure 16. SPI Timings



Figure 17. CAN Signal Propagation Loop Delay TXD to RXD



Figure 18. CAN Signal Propagation Delays TXD to CAN and CAN to RXD







Figure 20. LIN Timing Measurements for Normal Slew Rate



Figure 21. LIN Timing Measurements for Slow Slew Rate



Figure 22. LIN Wake-up LP  $V_{\text{DD}}$  OFF Mode Timing



IRQ stays low until SPI reading command

Figure 23. LIN Wake-up LP  $\mathrm{V}_{\mathrm{DD}}$  ON Mode Timing

## FUNCTIONAL DESCRIPTION

#### **INTRODUCTION**

The MC33903\_4\_5 is the second generation of System Basis Chip, combining:

- Advanced power management unit for the MCU, the integrated CAN interface and for the additional ICs such as sensors, CAN transceiver.

- Built in enhanced high speed CAN interface (ISO11898-2 and -5), with local and bus failure diagnostic, protection and fail-safe operation mode.

#### POWER SUPPLY (VSUP/1 AND VSUP2)

Note: VSUP1 and VSUP2 supplies are internally connected on part number MC33903BDEK and MC33903BSEK.

VSUP1 is the input pin for the internal supply and the VDD regulator. VSUP2 is the input pin for the 5 V-CAN regulator, LIN's interfaces and I/O functions. The VSUP block includes over and under-voltage detections which can generate interrupt. The device includes a loss of battery detector connected to VSUP/1.

Loss of battery is reported through a bit (called BATFAIL). This generates a POR (Power On Reset).

#### VDD VOLTAGE REGULATOR (VDD)

The regulator has two main modes of operation (Normal Mode and LP Mode). It can operate with or without an external PNP transistor.

In Normal Mode, without external PNP, the max DC capability is 150 mA. Current limitation, temperature prewarning flag and over-temperature shutdown features are included. When  $V_{DD}$  is turned ON, rise time from 0 to 5.0 V is controlled. Output voltage is 5.0 V. A 3.3 V option is available via dedicated part number.

If current higher than 150 mA is required, an external PNP transistor must be connected to VE (PNP emitter) and VB (PNP base) pins, in order to increase total current capability and share the power dissipation between internal VDD transistor and the external transistor. See External Transistor Q1 (VE and VB). The PNP can be used even if current is less than 150 mA, depending upon ambient temperature, maximum supply and thermal resistance. Typically, above 100-200 mA, an external ballast transistor is recommended.

#### VDD REGULATOR IN LP MODE

When the device is set in LP  $V_{DD}$  ON Mode, the  $V_{DD}$  regulator is able to supply the MCU with a DC current below typically 1.5 mA ( $L_{P-ITH}$ ). Transient current can also be supplied up to a tenth of a mA. Current in excess of 1.5 mA is detected, and this event is managed by the device logic

- Built in LIN interface, compliant to LIN 2.1 and J2602-2 specification, with local and bus failure diagnostic and protection.

- Innovative hardware configurable fail-safe state machine solution.

- Multiple LP Modes, with low current consumption.

- Family concept with pin compatibility; with and without LIN interface devices.

#### FUNCTIONAL PIN DESCRIPTION

(Wake-Up detection, timer start for over-current duration monitoring or watchdog refresh).

#### **EXTERNAL TRANSISTOR Q1 (VE AND VB)**

The device has a dedicated circuit to allow usage of an external "P" type transistor, with the objective to share the power dissipation between the internal transistor of the  $V_{DD}$  regulator and the external transistor. The recommended bipolar PNP transistor is MJD42C or BCP52-16.

When the external PNP is connected, the current is shared between the internal path transistor and the external PNP, with the following typical ratio: 1/3 in the internal transistor and 2/3 in the external PNP. The PNP activation and control is done by SPI.

The device is able to operate without an external transistor. In this case, the VE and VB pins must remain open.

# 5 V-CAN VOLTAGE REGULATOR FOR CAN AND ANALOG MUX

This regulator is supplied from the VSUP/2 pin. A capacitor is required at 5 V-CAN pin. Analog MUX and part of the LIN interfaces are supplied from 5 V-CAN. Consequently, the 5 V-CAN must be ON in order to have Analog MUX operating and to have the LIN interface operating in TXD/RXD Mode.

The 5 V-CAN regulator is OFF by default and must be turned ON by SPI. In Debug Mode, the 5 V-CAN is ON by default.

#### V AUXILIARY OUTPUT, 5.0 AND 3.3 V SELECTABLE (VB-AUX, VC-AUX, AND VCAUX) -Q2

The VAUX block is used to provide an auxiliary voltage output, 5.0 or 3.3 V, selectable by the SPI. It uses an external PNP pass transistor for flexibility and power dissipation constraints. The external recommended bipolar transistors are MJD42C or BCP52-16.

An over-current and under-voltage detectors are provided.

 $V_{AUX}$  is controlled via the SPI, and can be turned ON or OFF.  $V_{AUX}$  low threshold detection and over-current information will disable  $V_{AUX}$ , and are reported in the SPI and can generate  $\overline{INT}$ .

V<sub>AUX</sub> is OFF by default and must be turned ON by the SPI.

# UNDER-VOLTAGE RESET AND RESET FUNCTION (RST)

The RESET pin is an open drain structure with an internal pull-up resistor. The LS driver has limited current capability when asserted low, in order to tolerate a short to 5.0 V. The RESET pin voltage is monitored in order to detect failure (e.g. RESET pin shorted to 5.0 V or GND).

The RESET pin reports an under-voltage condition to the MCU at the VDD pin, as well as failure in the watchdog refresh operation.  $V_{DD}$  under-voltage reset also operates in LP  $V_{DD}$  ON Mode.

Two V<sub>DD</sub> under-voltage thresholds are included. The upper (typically 4.65 V,  $R_{ST-TH1-5}$ ) can lead to a Reset or an Interrupt. This is selected by the SPI. When " $R_{ST-TH2-5}$ "is selected, in Normal Mode, an INT is asserted when VDD falls below " $R_{ST-TH1-5}$ ", then, when V<sub>DD</sub> falls below " $R_{ST-TH2-5}$ " a Reset will occur. This will allow the MCU to operate in a degraded mode (i.e., with 4.0 V V<sub>DD</sub>).

#### I/O PINS (I/O-0: I/O-3)

I/Os are configurable input/output pins. They can be used for small loads or to drive external transistors. When used as output drivers, the I/Os are either a HS or LS type. They can also be set to high-impedance. I/Os are controlled by the SPI and at power on, the I/Os are set as inputs. They include over-load protection by temperature or excess of a voltage drop.

When I/O-0/-1/-2/-3 voltage is greater than VSUP/2 voltage, the leakage current ( $I_{I/O\_LEAK}$ ) parameter is not applicable

- I/O-0 and I/O-1 will have current flowing into the device through three diodes limited by an 80 kOhm resistor (in series).
- I/O-2 and I/O-3 will have unlimited current flowing into the device through one diode.

In LP Mode, the state of the I/O can be turned ON or OFF, with extremely low power consumption (except when there is a load). Protection is disabled in LP Mode.

When cyclic sense is used, I/O-0 is the HS/LS switch, I/O-1, -2 and -3 are the wake inputs.

I/O-2 and I/O-3 pins share the LIN Master pin function.

#### **VSENSE INPUT (VSENSE)**

This pin can be connected to the battery line (before the reverse battery protection diode), via a serial resistor and a capacitor to GND. It incorporates a threshold detector to sense the battery voltage and provide a battery early warning. It also includes a resistor divider to measure the  $V_{\text{SENSE}}$  voltage via the MUX-OUT pin.

#### **MUX-OUTPUT (MUXOUT)**

The MUX-OUT pin (Figure 24) delivers an analog voltage to the MCU A/D input. The voltage to be delivered to MUX-OUT is selected via the SPI, from one of the following functions:  $V_{SUP/1}$ ,  $V_{SENSE}$ , I/O-0, I/O-1, Internal 2.5 V reference, die temperature sensor,  $V_{DD}$  current copy.

Voltage divider or amplifier is inserted in the chain, as shown in Figure 24.

For the  $V_{DD}$  current copy, a resistor must be added to the MUX-OUT pin, to convert current into voltage. Device includes an internal 2.0 k resistor selectable by the SPI.

Voltage range at MUX-OUT is from GND to VDD. It is automatically limited to  $V_{DD}$  (max 3.3 V for 3.3 V part numbers).

The MUX-OUT buffer is supplied from 5 V-CAN regulator, so the 5 V-CAN regulator must be ON in order to have:

1) MUX-OUT functionality and

2) SPI selection of the analog function.

If the 5 V-CAN is OFF, the MUX-OUT voltage is near GND and the SPI command that selects one of the analog inputs is ignored.

Delay must be respected between SPI commands for 5 V-CAN turned ON and SPI to select MUX-OUT function. The delay depends mainly upon the 5 V-CAN capacitor and load on 5 V-CAN.

The delay can be estimated using the following formula: delay = C(5 V-CAN) x U (5.0 V) / I\_lim 5 V-CAN.

C = cap at 5 V-CAN regulator, U = 5.0 V,

 $I_{LIM}$  5 V-CAN = min current limit of 5 V-CAN regulator (parameter 5 V<sub>-C ILIM</sub>).



Figure 24. Analog Multiplexer Block Diagram

#### DGB (DGB) AND DEBUG MODE

#### **Primary Function**

It is an input used to set the device in Debug Mode. This is achieved by applying a voltage between 8.0 and 10 V at the DEBUG pin and then, powering up the device (See State Diagram 40). When the device leaves the INIT Reset Mode and enters into INIT Mode, it detects the voltage at the DEBUG pin to be between a range of 8.0 to 10 V, and activates the Debug Mode.

When Debug Mode is detected, no Watchdog SPI refresh commands are necessary. This allows an easy debug of the hardware and software routines (i.e. SPI commands).

When the device is in Debug Mode it is reported by the SPI flag. While in Debug Mode, and the voltage at DBG pin falls below the 8.0 to 10 V range, the Debug Mode is left, and the device starts the watchdog operation, and expects the proper watchdog refresh. The Debug Mode can be left by SPI. This is recommended to avoid staying in Debug Mode when an unwanted Debug Mode selection (FMEA pin) is present. The SPI command has a higher priority than providing 8.0 to 10 V at the DEBUG pin.

#### **Secondary Function**

The resistor connected between the DBG pin and the GND selects the Fail-Safe Mode operation. DBG pin can also be connected directly to GND (this prevents the usage of Debug Mode).

Flexibility is provided to select SAFE output operation via a resistor at the DBG pin or via a SPI command. The SPI command has higher priority than the hardware selection via Debug resistor.

When the Debug Mode is selected, the SAFE modes cannot be configured via the resistor connected at DBG pin.

#### SAFE

#### Safe Output Pin

This pin is an output and is asserted low when a fault event occurs. The objective is to drive electrical safe circuitry and set the ECU in a known state, independent of the MCU and SBC, once a failure has been detected.

The SAFE output structure is an open drain, without a pullup.

## INTERRUPT (INT)

The INT output pin is asserted low or generates a low pulse when an interrupt condition occurs. The INT condition is enabled in the INT register. The selection of low level or pulse and pulse duration are selected by SPI.

No current will flow inside the  $\overline{\text{INT}}$  structure when V<sub>DD</sub> is low, and the device is in LP V<sub>DD</sub> OFF Mode. This allows the connection of an external pull-up resistor and connection of an  $\overline{\text{INT}}$  pin from other ICs without extra consumption in unpowered mode.  $\overline{\rm INT}$  has an internal pull-up structure to V<sub>DD</sub>. In LP V<sub>DD</sub> ON Mode, a diode is inserted in series with the pull-up, so the high level is slightly lower than in other modes.

## CANH, CANL, SPLIT, RXD, TXD

These are the pins of the high speed CAN physical interface, between the CAN bus and the micro controller. A detail description is provided in the document.

## LIN, LIN-T, TXDL AND RXDL

These are the pins of the LIN physical interface. Device contains zero, one or two LIN interfaces.

The MC33903 and MC33904 do not have a LIN interface. However, the MC33903S/5S (S = Single) and MC33903D/5D (D=Dual) contain 1 and 2 LIN interfaces, respectively.

LIN, LIN1 and LIN2 pins are the connection to the LIN sub buses.

LIN interfaces are connected to the MCU via the TXD, TXD-L1 and TXD-L2 and RXD, RXD-L1 and RXD-L2 pins.

The device also includes one or two HS switches to VSUP/ 2 pin which can be used as a LIN master termination switch. Pins LINT, LINT-1 and LINT-2 pins are the same as I/O-2 and I/O-3.

## FUNCTIONAL DEVICE OPERATION

### MODE AND STATE DESCRIPTION

The device has several operation modes. The transitions and conditions to enter or leave each mode are illustrated in the state diagram.

#### **INIT RESET**

This mode is automatically entered after the device is "powered on". In this mode, the RST pin is asserted low, for a duration of typically 1.0 ms. Control bits and flags are "set" to their default reset condition. The BATFAIL is set to indicate the device is coming from an unpowered condition, and all previous device configurations are lost and "reset" the default value. The duration of the INIT reset is typically 1.0 ms.

INIT reset mode is also entered from INIT Mode if the expected SPI command does not occur in due time (Ref. INIT Mode), and if the device is not in the debug mode.

#### INIT

This mode is automatically entered from the INIT Reset Mode. In this mode, the device must be configured via SPI within a time of 256 ms max.

Four registers called INIT Wdog, INIT REG, INIT LIN I/O and INIT MISC must be, and can only be configured during INIT Mode.

Other registers can be written in this and other modes.

Once the INIT register configuration is done, a SPI Watchdog Refresh command must be sent in order to set the device into Normal Mode. If the SPI watchdog refresh does not occur within the 256 ms period, the device will return into INIT Reset Mode for typically 1.0 ms, and then re enter into INIT Mode.

Register read operation is allowed in INIT Mode to collect device status or to read back the INIT register configuration.

When INIT Mode is left by a SPI watchdog refresh command, it is only possible to re-enter the INIT Mode using a secured SPI command. In INIT Mode, the CAN, LIN1, LIN2, VAUX, I/O\_x and Analog MUX functions are not operating. The 5 V-CAN is also not operating, except if the Debug Mode is detected.

### RESET

In this mode, the  $\overline{\text{RST}}$  pin is asserted low. Reset Mode is entered from Normal Mode, Normal Request Mode, LP V<sub>DD</sub> on Mode and from the Flash Mode when the watchdog is not triggered, or if a V<sub>DD</sub> low condition is detected.

The duration of reset is typically 1.0 ms by default. You can define a longer Reset pulse activation only when the Reset Mode is entered following a  $V_{DD}$  low condition. Reset pulse is always 1.0 ms, when reset mode is entered due to wrong watchdog refresh command.

Reset Mode can be entered via the secured SPI command.

#### NORMAL REQUEST

This mode is automatically entered after RESET Mode, or after a Wake-Up from LP  $V_{\text{DD}}$  ON Mode.

A watchdog refresh SPI command is necessary to transition to NORMAL Mode. The duration of the Normal request mode is 256 ms when Normal Request Mode is entered after RESET Mode. Different durations can be selected by SPI when normal request is entered from LP  $V_{DD}$  ON Mode.

If the watchdog refresh SPI command does not occur within the 256 ms (or the shorter user defined time out), then the device will enter into RESET Mode for a duration of typically 1.0 ms.

Note: in init reset, init, reset and normal request modes as well as in LP Modes, the  $V_{DD}$  external PNP is disabled.

#### NORMAL

In this mode, all device functions are available. This mode is entered by a SPI watchdog refresh command from Normal Request Mode, or from INIT Mode.

During Normal Mode, the device watchdog function is operating, and a periodic watchdog refresh must occur. When an incorrect or missing watchdog refresh command is initiated, the device will enter into Reset Mode.

While in Normal Mode, the device can be set to LP Modes (LP  $V_{DD}$  ON or LP  $V_{DD}$  OFF) using the SPI command. Dedicated, secured SPI commands must be used to enter from Normal Mode to Reset Mode, INIT Mode or Flash Mode.

#### FLASH

In this mode, the software watchdog period is extended up to typically 32 seconds. This allow programming of the MCU flash memory while minimizing the software over head to refresh the watchdog. The flash mode is entered by Secured SPI command and is left by SPI command. Device will enter into Reset Mode. When an incorrect or missing watchdog refresh command device will enter into Reset Mode. An interrupt can be generated at 50% of the watchdog period.

CAN interface operates in Flash Mode to allow flash via CAN bus, inside the vehicle.

### DEBUG

Debug is a special operation mode of the device which allows for easy software and hardware debugging. The debug operation is detected after power up if the DBG pin is set to 8.0 to 10 V range.

When debug is detected, all the software watchdog operations are disabled: 256 ms of INIT Mode, watchdog refresh of Normal Mode and Flash Mode, Normal Request time out (256 ms or user defined value) are not operating and will not lead to transition into INIT reset or Reset Mode.

When the device is in Debug Mode, the SPI command can be sent without any time constraints with respect to the watchdog operation and the MCU program can be "halted" or "paused" to verify proper operation. Debug can be left by removing 8 to 10 V from the DEBUG pin, or by the SPI command (Ref. to MODE register).

The 5 V-CAN regulator is ON by default in Debug Mode.

## **LP MODES**

The device has two main LP modes: LP Mode with  $\rm V_{DD}$  OFF, and LP Mode with  $\rm V_{DD}$  ON.

Prior to entering into LP Mode, I/O and CAN Wake-Up flags must be cleared (Ref. to mode register). If the Wake-Up flags are not cleared, the device will not enter into LP Mode. In addition, the CAN failure flags (i.e. CAN\_F and CAN\_UF) must be cleared, in order to meet the LP current consumption specification.

## LP - V<sub>DD</sub> OFF

In this mode,  $V_{DD}$  is turned OFF and the MCU connected to VDD is unsupplied. This mode is entered using SPI. It can also be entered by an automatic transition due to fail safe management. 5 V-CAN and  $V_{AUX}$  regulators are also turned OFF.

When the device is in LP  $V_{DD}$  OFF Mode, it monitors external events to Wake-Up and leave the LP Mode. The Wake-Up events can occur from:

- CAN
- · LIN interface, depending upon device part number
- · Expiration of an internal timer
- I/O-0, and I/O-1 inputs, and depending upon device part number and configuration, I/O-2 and/or -3 input
- Cyclic sense of I/O-1 input, associated by I/O-0 activation, and depending upon device part number and configuration, cyclic sense of I/O-2 and -3 input, associated by I/O-0 activation

When a Wake-Up event is detected, the device enters into Reset Mode and then into Normal Request Mode. The Wake-Up sources are reported to the device SPI registers. In summary, a Wake-Up event from LP V<sub>DD</sub> OFF leads to the V<sub>DD</sub> regulator turned ON, and the MCU operation restart.

## LP - V<sub>DD</sub> ON

In this mode, the voltage at the VDD pin remains at 5.0 V (or 3.3 V, depending upon device part number). The objective is to maintain the MCU powered, with reduced consumption. In such mode, the DC output current is expected to be limited to 100  $\mu A$  or a few mA, as the ECU is in reduced power operation mode.

During this mode, the 5 V-CAN and  $V_{AUX}$  regulators are OFF. The optional external PNP at VDD will also be automatically disabled when entering this mode.

The same Wake-Up events as in LP  $V_{DD}$  OFF Mode (CAN, LIN, I/O, timer, cyclic sense) are available in LP  $V_{DD}$  on Mode.

In addition, two additional Wake-Up conditions are available.

- Dedicated SPI command. When device is in LP V<sub>DD</sub> ON Mode, the Wake-Up by SPI command uses a write to "Normal Request Mode", 0x5C10.
- Output current from VDD exceeding L<sub>P-ITH</sub> threshold.

In LP  $V_{DD}$  ON Mode, the device is able to source several tenths of mA DC. The current source capability can be time limited, by a selectable internal timer. Timer duration is up to 32 ms, and is triggered when the output current exceed the output current threshold typically 1.5 mA.

This allows for instance, a periodic activation of the MCU, while the device remains in LP  $V_{DD}$  on Mode. If the duration exceed the selected time (ex 32 ms), the device will detect a Wake-Up.

Wake-<u>up</u> events are reported to the MCU via a low level pulse at INT pulse. The MCU will detect the INT pulse and resume operation.

### Watchdog Function in LP V<sub>DD</sub> ON Mode

It is possible to enable the watchdog function in LP  $V_{\text{DD}}$  ON Mode. In this case, the principle is timeout.

Refresh of the watchdog is done either by:

- a dedicated SPI command (different from any other SPI command or simple CS activation which would Wake-Up - Ref. to the previous paragraph)
- or by a temporary (less than 32 ms max) V<sub>DD</sub> over current Wake-Up (I<sub>DD</sub> > 1.5 mA typically).

As long as the watchdog refresh occurs, the device remains in LP  $\rm V_{\rm DD}$  on Mode.

#### **Mode Transitions**

Mode transitions are either done automatically (i.e. after a timeout expired or voltage conditions), or via a SPI command, or by an external event such as a Wake-Up. Some mode changes are performed using the Secured SPI commands.

## STATE DIAGRAM



(4) V<sub>DD</sub> external PNP is disable in all mode except Normal and Flash modes. (5) Wake-up from LP V<sub>DD</sub> ON Mode by SPI command is done by a SPI Mode change: 0X5C10

Figure 25. State Diagram

## **MODE CHANGE**

## "SECURED SPI" DESCRIPTION:

A request is done by a SPI command, the device provide on MISO an unpredictable "random code". Software must perform a logical change on the code and return it to the device with the new SPI command to perform the desired action.

The "random code" is different at every exercise of the secured procedure and can be read back at any time.

The secured SPI uses the Special MODE register for the following transitions:

- from Normal Mode to INT Mode

- from Normal Mode to Flash Mode

from Normal Mode to Reset Mode (reset request).
 "Random code" is also used when the "advance

watchdog" is selected.

## CHANGING OF DEVICE CRITICAL PARAMETERS

Some critical parameters are configured one time at device power on only, while the batfail flag is set in the INIT Mode. If a change is required while device is no longer in INIT Mode, device must be set back in INIT Mode using the "SPI secure" procedure.

## WATCHDOG OPERATION

## IN NORMAL REQUEST MODE

In Normal Request Mode, the device expects to receive a watchdog configuration before the end of the normal request time out period. This period is reset to a long (256 ms) after power on and when BATFAIL is set.

The device can be configured to a different (shorter) time out period which can be used after Wake-Up from LP  $\rm V_{DD}$  on Mode.

After a software watchdog reset, the value is restored to 256 ms, in order to allow for a complete software initialization, similar to a device power up.

In Normal Request Mode the watchdog operation is "timeout" only and can be triggered/observed any time within the period.

### WATCHDOG TYPE SELECTION

Three types of watchdog operation can be used:

- Window watchdog (default)
- Timeout operation
- Advanced

The selection of watchdog is performed in INIT Mode. This is done after device power up and when the BATFAIL flag is set. The Watchdog configuration is done via the SPI, then the Watchdog Mode selection content is locked and can be changed only via a secured SPI procedure.

#### Window Watchdog Operation

The window watchdog is available in Normal Mode only. The watchdog period selection can be kept (SPI is selectable in INIT Mode), while the device enters into LP  $V_{\rm DD}$  ON Mode. The watchdog period is reset to the default long period after BATFAIL.

The period and the refresh of watchdog are done by the SPI. A refresh must be done in the open window of the period, which starts at 50% of the selected period and ends at the end of the period.

If the watchdog is triggered before 50%, or not triggered before end of period, a reset has occurred. The device enters into Reset Mode.

#### Watchdog in Debug Mode

When the device is in Debug Mode (entered via the DBG pin), the watchdog continues to operate but does not affect the device operation by asserting a reset. For the user, operation appears without the watchdog.

When Debug Mode is set by software (SPI Mode reg), the watchdog period starts at the end of the SPI command.

When Debug Mode is set by hardware (DBG pin below 8-10 V), the device enters into Reset Mode.

#### Watchdog in Flash Mode

During Flash Mode, watchdog can be set to a long timeout period. Watchdog is timeout only and an  $\overline{\text{INT}}$  pulse can be generated at 50% of the time window.

#### Advance Watchdog Operation

When the Advance watchdog is selected (at INIT Mode), the refresh of the watchdog must be done using a random number and with 1, 2, or 4 SPI commands. The number for the SPI command is selected in INIT Mode.

The software must read a random byte from the device, and then must return the random byte inverted to clear the watchdog. The random byte write can be performed in 1, 2, or 4 different SPI commands.

If one command is selected, all eight bits are written at once.

If two commands are selected, the first write command must include four of the eight bits of the inverted random byte. The second command must include the next four bits. This completes the watchdog refresh.

If four commands are selected, the first write command must include two of the eight bits of the inverted random byte. The second command must include the next two bits, the 3rd command must include the next two, and the last command, must include the last two. This completes the watchdog refresh.

When multiple writes are used, the most significant bits are sent first. The latest SPI command needs to be done inside the open window time frame, if window watchdog is selected.

### DETAIL SPI OPERATION AND SPI COMMANDS FOR ALL WATCHDOG TYPES.

All SPI commands and examples do not use parity functions.

In INIT Mode, the watchdog type (window, timeout, advance and number of SPI commands) is selected using the register Init watchdog, bits 1, 2 and 3. The watchdog period is selected using the TIM\_A register. The watchdog period selection can also be done in Normal Mode or in Normal Request Mode.

Transition from INIT Mode to Normal Mode or from Normal Request Mode to Normal Mode is done using a single watchdog refresh command (SPI 0x 5A00).

While in Normal Mode, the Watchdog Refresh Command depends upon the watchdog type selected in INIT Mode. They are detailed in the paragraph below:

#### Simple Watchdog

The Refresh command is 0x5A00. It can be send any time within the watchdog period, if the timeout watchdog operation is selected (INIT-watchdog register, bit 1 WD N/Win = 0). It must be send in the open window (second half of the period) if the Window Watchdog operation was selected (INIT-watchdog register, bit 1 WD N/Win = 1).

#### **Advance Watchdog**

The first time the device enters into Normal Mode (entry on Normal Mode using the 0x5A00 command), Random (RNDM) code must be read using the SPI command, 0x1B00. The device returns on MISO second byte the RNDM code. The full 16 bits MISO is called 0x XXRD. RD is the complement of the RD byte.

### Advance Watchdog, Refresh by 1 SPI Command

The refresh command is 0x5ARD. During each refresh command, the device will return on MISO, a new Random Code. This new Random Code must be inverted and send

along with the next refresh command. It must be done in an open window, if the Window operation was selected.

#### Advance Watchdog, Refresh by two SPI Commands:

The refresh command is split in two SPI commands.

The first partial refresh command is 0x5Aw1, and the second is 0x5Aw2. Byte w1 contains the first four inverted bits of the RD byte plus the last four bits equal to zero. Byte w2 contains four bits equal to zero plus the last four inverted bits of the RD byte.

During this second refresh command the device returns on MISO a new Random Code. This new random code must be inverted and send along with the next two refresh commands and so on.

The second command must be done in an open window if the Window operation was selected.

#### Advance Watchdog, Refresh by four SPI Commands

The refresh command is split into four SPI commands.

The first partial refresh command is 0x5Aw1, the second is 0x5Aw2, the third is 0x5Aw3, and the last is 0x5Aw4.

Byte w1 contains the first two inverted bits of the RD byte, plus the last six bits equal to zero.

Byte w2 contains two bits equal to zero, plus the next two inverted bits of the RD byte, plus four bits equal to zero.

Byte w3 contains four bits equal to zero, plus the next two inverted bits of the RD byte, plus two bits equal to zero.

Byte w4 contains six bits equal to zero, plus the next two inverted bits of the RD byte.

During this fourth refresh command, the device will return, on MISO, a new Random Code. This new Random Code must be inverted and send along with the next four refresh commands.

The fourth command must be done in an open window if the Window operation was selected.

## PROPER RESPONSE TO INT

During a device detect upon an INT, the software handles the INT in a timely manner: Access of the INT register is done within two watchdog periods. This feature must be enabled by SPI using the INIT watchdog register bit 7.

## FUNCTIONAL BLOCK OPERATION VERSUS MODE

#### Table 6. Device Block Operation for Each State

| State                           | V <sub>DD</sub>                          | 5 V-CAN                       | I/O-X                                   | V <sub>AUX</sub> | CAN                                                                           | LIN1/2                                                                          |
|---------------------------------|------------------------------------------|-------------------------------|-----------------------------------------|------------------|-------------------------------------------------------------------------------|---------------------------------------------------------------------------------|
| Power down                      | OFF                                      | OFF                           | OFF                                     | OFF              | High-impedance                                                                | High-impedance                                                                  |
| Init Reset                      | ON                                       | OFF                           | HS/LS off<br>Wake-up disable            | OFF              | OFF:<br>CAN termination 25 k to GND<br>Transmitter / receiver /Wake-Up<br>OFF | OFF:<br>internal 30k pull-up active.<br>Transmitter: receiver /<br>Wake-Up OFF. |
|                                 |                                          |                               |                                         |                  |                                                                               | LIN term OFF                                                                    |
| INIT                            | ON                                       | OFF <sup>(28)</sup>           | WU disable<br>(29)(30)(31)              | OFF              | OFF                                                                           | OFF                                                                             |
| Reset                           | ON                                       | Keep SPI config               | WU disable<br>(29)(30)(31)              | OFF              | OFF                                                                           | OFF                                                                             |
| Normal Request                  | ON                                       | Keep SPI config               | WU disable<br>(29)(30)(31)              | OFF              | OFF                                                                           | OFF                                                                             |
| Normal                          | ON                                       | SPI config                    | SPI config<br>WU SPI config             | SPI config       | SPI config                                                                    | SPI config                                                                      |
| $LPV_DDOFF$                     | OFF                                      | OFF                           | user defined<br>WU SPI config           | OFF              | OFF + Wake-Up en/dis                                                          | OFF + Wake-Up en/dis                                                            |
| LP V <sub>DD</sub> ON           | ON <sup>(27)</sup>                       | OFF                           | user defined<br>WU SPI config           | OFF              | OFF + Wake-Up en/dis                                                          | OFF + Wake-Up en/dis                                                            |
| SAFE output low:<br>Safe case A | safe case<br>A:ON<br>safe case B:<br>OFF | A: Keep SPI<br>config, B: OFF | HS/LS off<br>Wake-Up by<br>change state | OFF              | OFF + Wake-Up enable                                                          | OFF + Wake-Up enable                                                            |
| FLASH                           | ON                                       | SPI config                    | SPI config                              | SPI config       | SPI config                                                                    | OFF                                                                             |

Notes

27. With limited current capability

28. 5 V-CAN is ON in Debug Mode.

29. I/O-0 and I/O-1, configured as an output high-side switch and ON in Normal Mode will remain ON in RESET, INIT or Normal Request.

30. I/O-0, configured as an output low-side switch and ON in Normal mode will turn OFF when entering Reset mode, resume operation in Normal Mode.

31. I/O-1, configured as an output low-side switch and ON in Normal mode will remain ON in RESET, INIT or Normal Request.

The 5 V-CAN default is ON when the device is powered-up and set in Debug Mode. It is fully controllable via the SPI command.



## ILLUSTRATION OF DEVICE MODE TRANSITIONS.

Figure 26. Power Up Normal and LP Modes



Figure 27. Wake-up from LP Modes

## **CYCLIC SENSE OPERATION DURING LP MODES**

This function can be used in both LP Modes:  $V_{DD}\, \text{OFF}$  and  $V_{DD}\, \text{ON}.$ 

Cyclic sense is the periodic activation of I/O-0 to allow biasing of external contact switches. The contact switch state can be detected via I/O-1, -2, and -3, and the device can Wake-Up from either LP Mode.

Cyclic sense is optimized and designed primarily for closed contact switch in order to minimize consumption via the contact pull-up resistor.

#### Principle

A dedicated timer provides an opportunity to select a cyclic sense period from 3.0 to 512 ms (selection in timer B).

At the end of the period, the I/O-0 will be activated for a duration of  $T_{CSON}$  (SPI selectable in INIT register, to 200  $\mu$ s, 400  $\mu$ s, 800  $\mu$ s, or 1.6 ms). The I/O-0 HS transistor or LS

transistor can be activated. The selection is done by the state of I/O-0 prior to entering in LP Mode.

During the  $T_{-CSON}$  duration, the I/O-x's are monitored. If one of them is high, the device will detect a Wake-Up. (Figure 28).

Cyclic sense period is selected by the SPI configuration prior to entering LP Mode. Upon entering LP Mode, the I/O-0 should be activated.

The level of I/O-1 is sense during the I/O-0 active time, and is deglitched for a duration of typically 30  $\mu$ s. This means that I/O-1 should be in the expected state for a duration longer than the deglitch time.

The diagram below (Figure 28) illustrates the cyclic sense operation, with I/O-0 HS active and I/O-1 Wake-Up at high level.





33903/4/5

## CYCLIC INT OPERATION DURING LP VDD ON MODE

#### Principle

This function can be used only in LP  $V_{DD}$  ON Mode (LP  $V_{DD}$  ON).

When Cyclic INT is selected and device is in LP  $V_{\text{DD}}$  ON Mode, the device will generate a periodic INT pulse.

Upon reception of the INT pulse, the MCU must acknowledge the INT by sending SPI commands before the end of the next INT period in order to keep the process going.

When Cyclic INT is selected and operating, the device remains in LP V<sub>DD</sub> ON Mode, assuming the SPI commands are issued properly. When no/improper SPI commands are sent, the device will cease Cyclic INT operation and leave LP V<sub>DD</sub> ON Mode by issuing a reset. The device will then enter into Normal Request Mode.

VDD current capability and VDD regulator behavior is similar as in LP  $V_{\text{DD}}$  ON Mode.

#### Operation

Cyclic INT period selection: register timer B

SPI command in hex 0x56xx [example; 0x560E for 512ms cyclic Interrupt period (SPI command without parity bit)].

This command must be send while the device is in Normal Mode.

SPI commands to acknowledge INT: (2 commands)

- read the Random code via the watchdog register address using the following command: MOSI 0x1B00 device report on MISO second byte the RNDM code (MISO bit 0-7).

- write watchdog refresh command using the random code inverted: 0x5A RNDb.

These commands can occur at any time within the period.

<u>Initial entry in LP Mode with Cyclic INT</u>: after the device is set in LP V<sub>DD</sub> ON Mode, with cyclic INT enable, no SPI command is necessary until the first INT pulse occurs. The acknowledge process must start only after the 1st INT pulse.

#### Leave LP Mode with Cyclic INT:

This is done by a SPI Wake-Up command, similar to SPI Wake-Up from LP  $V_{DD}$  ON Mode: 0x5C10. The device will enter into Normal Request Mode.

Improper SPI command while Cyclic INT operates:

When no/improper SPI commands are sent, while the device is in LP  $V_{DD}$  ON Mode with Cyclic INT enable, the device will cease Cyclic INT operation and leave LP  $V_{DD}$  ON Mode by issuing a reset. The device will then enter into Normal Request Mode.

The figure below (<u>Figure 29</u>) describes the complete Cyclic Interrupt operation.



Figure 29. Cyclic Interrupt Operation

## BEHAVIOR AT POWER UP AND POWER DOWN

#### **DEVICE POWER UP**

This section describe the device behavior during ramp up, and ramp down of V<sub>SUP/1</sub>, and the flexibility offered mainly by the Crank bit and the two V<sub>DD</sub> under-voltage reset thresholds.

The figures below illustrate the device behavior during  $V_{SUP/1}$  ramp up. As the Crank bit is by default set to 0,  $V_{DD}$  is enabled when  $V_{SUP/1}$  is above  $V_{SUP TH 1}$  parameters.



Figure 30. V<sub>DD</sub> Start-up Versus V<sub>SUP/1</sub> Tramp

#### **DEVICE POWER DOWN**

The figures below illustrate the device behavior during  $V_{SUP/1}$  ramp down, based on Crank bit configuration, and  $V_{DD}$  under-voltage reset selection.

#### Crank Bit Reset (INIT Watchdog Register, Bit 0 =0)

Bit 0 = 0 is the default state for this bit.

During  $V_{SUP/1}$  ramp down,  $V_{DD}$  remain ON until device enters in Reset Mode due to a  $V_{DD}$  under-voltage condition

# $(V_{DD} < 4.6 \text{ V or } V_{DD} < 3.2 \text{ V typically, threshold selected by the SPI}). When device is in Reset, if <math>V_{SUP/1}$ is below " $V_{SUP TH1}$ ", $V_{DD}$ is turned OFF.

## Crank Bit Set (INIT Watchdog Register, Bit 0 =1)

The bit 0 is set by SPI write. During V<sub>SUP/1</sub> ramp down, V<sub>DD</sub> remains ON until device detects a POR and set BATFAIL. This occurs for a V<sub>SUP/1</sub> approx 3.0 V.



Case 1: "V<sub>DD UV TH</sub> 4.6V", with bit Crank = 0 (default value)





Case 1: "V<sub>DD UV TH</sub> 3.2V", with bit Crank = 0 (default value)



Case 2: "V<sub>DD UV</sub> 3.2V", with bit Crank = 1

Figure 31. V<sub>DD</sub> Behavior During V<sub>SUP/1</sub> Ramp Down

## FAIL SAFE OPERATION

#### **OVERVIEW**

Fail Safe Mode is entered when specific fail conditions occur. The "Safe state" condition is defined by the resistor connected at the DGB pin. Safe Mode is entered after additional event or conditions are met: time out for CAN communication and state at I/O-1 pin.

Exiting the safe state is always possible by a Wake-Up event: in the safe state, the device can automatically be awakened by CAN and I/O (if configured as inputs). Upon Wake-Up, the device operation is resumed: enter in Reset Mode.

## FAIL SAFE FUNCTIONALITY

Upon dedicated event or issue detected at a device pin (i.e. RESET), the Safe Mode can be entered. In this mode, the SAFE pin is active low.

#### Description

Upon activation of the SAFE pin, and if the failure condition that make the SAFE pin activated have not recovered, the device can help to reduce ECU consumption, assuming that the MCU is not able to set the whole ECU in LP Mode. Two main cases are available:

#### Mode A

Upon SAFE activation, the MCU remains powered ( $V_{DD}$  stays ON), until the failure condition recovers (i.e. S/W is able

#### Table 7. Fail Safe Options

to properly control the device and properly refresh the watchdog).

#### Modes B1, B2 and B3

Upon SAFE activation, the system continues to monitor external event, and disable the MCU supply (turn  $V_{DD}$  OFF). The external events monitored are: CAN traffic, I/O-1 low level or both of them. 3 sub cases exist, B1, B2 and B3.

Note: no CAN traffic indicates that the ECU of the vehicle are no longer active, thus that the car is being parked and stopped. The I/O low level detection can also indicate that the vehicle is being shutdown, if the I/O-1 pin is connected for instance to a switched battery signal (ignition key on/off signal).

The selection of the monitored events is done by hardware, via the resistor connected at DBG pin, but can be over written by software, via a specific SPI command.

By default, after power up the device detect the resistor value at DBG pin (upon transition from INIT to Normal Mode), and, if no specific SPI command related to Debug resistor change is send, operates according to the detected resistor.

The INIT MISC register allow you to verify and change the device behavior, to either confirm or change the hardware selected behavior. Device will then operate according to the SAFE Mode configured by the SPI.

Table 7 illustrates the complete options available:

| Resistor at<br>DBG pin | SPI coding - register INIT MISC bits [2,1,0]<br>(higher priority that Resistor coding)                                   | Safe Mode<br>code | V <sub>DD</sub> status                                                                    |
|------------------------|--------------------------------------------------------------------------------------------------------------------------|-------------------|-------------------------------------------------------------------------------------------|
| <6.0 k                 | bits [2,1,0) = [111]: verification enable: resistor at DBG pin is typically<br>0 kohm (RA) - Selection of SAFE Mode A    | А                 | remains ON                                                                                |
| typically 15 k         | bits [2,1,0) = [110]: verification enable: resistor at DBG pin is typically<br>15 kohm (RB1) - Selection of SAFE Mode B1 | B1                | Turn OFF 8.0 s after CAN traffic bus idle detection.                                      |
| typically 33 k         | bits [2,1,0) = [101]: verification enable: resistor at DBG pin is typically<br>33 kohm (RB2 - Selection of SAFE Mode B2  | B2                | Turn OFF when I/O-1 low level detected.                                                   |
| typically 68 k         | bits [2,1,0) = [100]: verification enable: resistor at DBG pin is typically<br>68 kohm (RB3) - Selection of SAFE Mode B3 | B3                | Turn OFF 8.0 s after CAN traffic bus idle detection<br>AND when I/O-1 low level detected. |

#### **Exit of Safe Mode**

Exit of the safe state with  $V_{DD}$  OFF is always possible by a Wake-Up event: in this safe state the device can automatically awakened by CAN and I/O (if I/O Wake-Up was enable by the SPI prior to enter into SAFE Mode). Upon Wake-Up, the device operation is resumed, and device enters in Reset Mode. The SAFE pin remains active, until there is a proper read and clear of the SPI flags reporting the SAFE conditions.

## **SAFE Operation Flow Chart**



1) bit 4 of INIT Watchdog register

2) Wake-up event: CAN, LIN or I/O-1 high level (if I/O-1 Wake-Up previously enabled)

3) SPI commands: 0xDD00 or 0xDD80 to release SAFE pin

4) Recovery: reset low condition released, V<sub>DD</sub> low condition released, correct SPI watchdog refresh

5) detection of 8 consecutive watchdog failures: no correct SPI watchdog refresh command occurred for duration of 8 x 256 ms.

6) Dynamic behavior: 1.0 ms reset pulse every 256 ms, due to no watchdog refresh SPI command, and device state transition

between RESET and NORMAL REQUEST Mode, or INIT RESET and INIT modes.

7) 8 second timer for bus idle timeout. I/O-1 high to low transition.

#### Figure 32. Safe Operation Flow Chart

#### Conditions to Set SAFE Pin Active Low

Watchdog refresh issue: SAFE activated at 1st reset pulse or at the second consecutive reset pulse (selected by bit 4, INIT watchdog register).  $V_{DD}$  low:  $V_{DD}$  <  $R_{ST-TH}.$  SAFE pin is set low at the same time as the RESET pin is set low.

The RESET pin is monitored to verify that reset is not clamped to a low level preventing the MCU to operate. If this is the case, the Safe Mode is entered.

#### FAIL SAFE OPERATION BEHAVIOR AT POWER UP AND POWER DOWN

#### SAFE Mode A Illustration

Figure 33 illustrates the event and consequences when SAFE Mode A is selected via the appropriate debug resistor or SPI configuration.



## Behavior Illustration for Safe State A (R<sub>DG</sub> < 6.0 kohm), or Selection by the SPI

Figure 33. SAFE Mode A Behavior Illustration

#### SAFE Mode B1, B2 and B3 Illustration

Figure 34 illustrates the event, and consequences when SAFE Mode B1, B2, or B3 is selected via the appropriate debug resistor or SPI configuration.



### Behavior illustration for the safe state B (R<sub>DG</sub> > 10 kohm)



## CAN INTERFACE

## CAN INTERFACE DESCRIPTION

The figure below is a high level schematic of the CAN interface. It exist in a LS driver between CANL and GND, and a HS driver from CANH to 5 V-CAN. Two differential receivers are connected between CANH and CANL to detect a bus state and to Wake-Up from CAN Sleep Mode. An

internal 2.5 V reference provides the 2.5 V recessive levels via the matched R<sub>IN</sub> resistors. The resistors can be switched to GND in CAN Sleep Mode. A dedicated split buffer provides a low-impedance 2.5 V to the SPLIT pin, for recessive level stabilization.





#### **Can Interface Supply**

The supply voltage for the CAN driver is the 5 V-CAN pin. The CAN interface also has a supply pass from the battery line through the VSUP/2 pin. This pass is used in CAN Sleep Mode to allow Wake-Up detection.

During CAN communication (transmission and reception), the CAN interface current is sourced from the 5 V-CAN pin. During CAN LP Mode, the current is sourced from the VSUP/ 2 pin.

#### TXD/RXD Mode

In TXD/RXD Mode, both the CAN driver and the receiver are ON. In this mode, the CAN lines are controlled by the TXD pin level and the CAN bus state is reported on the RXD pin. The 5 V-CAN regulator must be ON. It supplies the CAN driver and receiver. The SPLIT pin is active and a 2.5 V biasing is provided on the SPLIT output pin.

#### **Receive Only Mode**

This mode is used to disable the CAN driver, but leave the CAN receiver active. In this mode, the device is only able to report the CAN state on the RXD pin. The TXD pin has no effect on CAN bus lines. The 5 V-CAN regulator must be ON. The SPLIT pin is active and a 2.5 V biasing is provided on the SPLIT output pin.

#### **Operation in TXD/RXD Mode**

The CAN driver will be enabled as soon as the device is in Normal Mode and the TXD pin is recessive.

When the CAN interface is in Normal Mode, the driver has two states: recessive or dominant. The driver state is controlled by the TXD pin. The bus state is reported through the RXD pin.

When TXD is high, the driver is set in the recessive state, and CANH and CANL lines are biased to the voltage set with 5 V-CAN divided by 2, or approx. 2.5 V.

When TXD is low, the bus is set into the dominant state, and CANL and CANH drivers are active. CANL is pulled low and CANH is pulled high.

The RXD pin reports the bus state: CANH minus the CANL voltage is compared versus an internal threshold (a few hundred mV).

If "CANH minus CANL" is below the threshold, the bus is recessive and RXD is set high.

If "CANH minus CANL" is above the threshold, the bus is dominant and RXD is set low.

The SPLIT pin is active and provides a 2.5 V biasing to the SPLIT output.

#### **TXD/RXD Mode and Slew Rate Selection**

The CAN signal slew rate selection is done via the SPI. By default and if no SPI is used, the device is in the fastest slew rate. Three slew rates are available. The slew rate controls the recessive to dominant, and dominant to recessive transitions. This also affects the delay time from the TXD pin

to the bus and from the bus to the RXD. The loop time is thus affected by the slew rate selection.

#### **Minimum Baud Rate**

The minimum baud rate is determined by the shortest TXD permanent dominant timing detection. The maximum number of consecutive dominant bits in a frame is 12 (6 bits of active error flag and its echo error flag).

The shortest TXD dominant detection time of 300  $\mu$ s lead to a single bit time of: 300  $\mu$ s / 12 = 25  $\mu$ s.

So the minimum Baud rate is  $1 / 25 \mu s = 40$  kBaud.

#### Sleep Mode

Sleep Mode is a reduced current consumption mode. CANH and CANL drivers are disabled and CANH and CANL lines are terminated to GND via the  $R_{IN}$  resistor, the SPLIT pin is high-impedance. In order to monitor bus activities, the CAN Wake-Up receiver can be enabled. It is supplied internally from  $V_{SUP/2}$ .

Wake-up events occurring on the CAN bus pin are reporting by dedicated flags in SPI and by INT pulse, and results in a device Wake-Up if the device was in LP Mode.

When the device is set back into Normal Mode, CANH and CANL are set back into the recessive level. This is illustrated in Figure 36.



#### Figure 36. Bus Signal in TXD/RXD and LP Mode

#### Wake-up

When the CAN interface is in Sleep Mode with Wake-Up enabled, the CAN bus traffic is detected. The CAN bus Wake-

Up is a pattern Wake-Up. The Wake-Up by the CAN is enabled or disabled via the SPI.



Figure 37. Single Dominant Pulse Wake-up

#### Pattern Wake-up

In order to Wake-Up the CAN interface, the Wake-Up receiver must receive a series of three consecutive valid dominant pulses, by default when the CANWU bit is low. CANWU bit can be set high by SPI and the Wake-Up will occur after a single pulse duration of 2.0  $\mu$ s (typically).

A valid dominant pulse should be longer than 500 ns. The three pulses should occur in a time frame of 120  $\mu s$ , to be considered valid. When three pulses meet these conditions, the wake signal is detected. This is illustrated by the following figure.



Dominant Pulse # n: duration 1 or multiple dominant bits

#### Figure 38. Pattern Wake-up - Multiple Dominant Detection

### **BUS TERMINATION**

The device supports the two main types of bus terminations:

- Differential termination resistors between CANH and CANL lines.
- SPLIT termination concept, with the mid point of the differential termination connected to GND through a capacitor and to the SPLIT pin.
- In application, the device can also be used without termination.
- Figure 39 illustrates some of the most common terminations.



## **CAN BUS FAULT DIAGNOSTIC**

The device includes diagnostic of bus short-circuit to GND, VBAT, and internal ECU 5.0 V. Several comparators are implemented on CANH and CANL lines. These comparators

monitor the bus level in the recessive and dominant states. The information is then managed by a logic circuitry to properly determine the failure and report it.



Figure 40. CAN Bus Simplified Structure Truth Table for Failure Detection

The following table indicates the state of the comparators when there is a bus failure, and depending upon the driver state.

#### Table 8. Failure Detection Truth Table

| Failure Description | Driver Rece                            | essive State                           | Driver Dominant State                  |                                        |  |
|---------------------|----------------------------------------|----------------------------------------|----------------------------------------|----------------------------------------|--|
| Failure Description | Lg (threshold 1.75 V)                  | Hg (threshold 1.75 V)                  | Lg (threshold 1.75 V)                  | Hg (threshold 1.75 V)                  |  |
| No failure          | 1                                      | 1                                      | 0                                      | 1                                      |  |
| CANL to GND         | 0                                      | 0                                      | 0                                      | 1                                      |  |
| CANH to GND         | 0                                      | 0                                      | 0                                      | 0                                      |  |
|                     | Lb (threshold V <sub>SUP</sub> -2.0 V) | Hb (threshold V <sub>SUP</sub> -2.0 V) | Lb (threshold V <sub>SUP</sub> -2.0 V) | Hb (threshold V <sub>SUP</sub> -2.0 V) |  |
| No failure          | 0                                      | 0                                      | 0                                      | 0                                      |  |
| CANL to VBAT        | 1                                      | 1                                      | 1                                      | 1                                      |  |
| CANH to VBAT        | 1                                      | 1                                      | 0                                      | 1                                      |  |

| Table 8. Failure | Detection | <b>Truth Table</b> |
|------------------|-----------|--------------------|
|------------------|-----------|--------------------|

| Failure Description | Driver Rece                            | essive State                           | Driver Dominant State                  |                                        |  |
|---------------------|----------------------------------------|----------------------------------------|----------------------------------------|----------------------------------------|--|
|                     | Lg (threshold 1.75 V)                  | Hg (threshold 1.75 V)                  | Lg (threshold 1.75 V)                  | Hg (threshold 1.75 V)                  |  |
|                     | L5 (threshold V <sub>DD</sub> -0.43 V) | H5 (threshold V <sub>DD</sub> -0.43 V) | L5 (threshold V <sub>DD</sub> -0.43 V) | H5 (threshold V <sub>DD</sub> -0.43 V) |  |
| No failure          | 0                                      | 0                                      | 0                                      | 0                                      |  |
| CANL to 5.0 V       | 1                                      | 1                                      | 1                                      | 1                                      |  |
| CANH to 5.0 V       | 1                                      | 1                                      | 0                                      | 1                                      |  |

#### **DETECTION PRINCIPLE**

In the recessive state, if one of the two bus lines are shorted to GND, VDD (5.0 V), or VBAT, the voltage at the other line follows the shorted line, due to the bus termination resistance. For example: if CANL is shorted to GND, the CANL voltage is zero, the CANH voltage measured by the Hg comparator is also close to zero.

In the recessive state, the failure detection to GND or VBAT is possible. However, it is not possible with the above implementation to distinguish which of the CANL or CANH lines are shorted to GND or VBAT. A complete diagnostic is possible once the driver is turned on, and in the dominant state.

#### Number of Samples for Proper Failure Detection

The failure detector requires at least one cycle of the recessive and dominant states to properly recognize the bus failure. The error will be fully detected after five cycles of the recessive-dominant states. As long as the failure detection circuitry has not detected the same error for five recessivedominant cycles, the error is not reported.

#### **BUS CLAMPING DETECTION**

If the bus is detected to be in dominant for a time longer than (T<sub>DOM</sub>), the bus failure flag is set and the error is reported in the SPI.

This condition could occur when the CANH line is shorted to a high-voltage. In this case, current will flow from the highvoltage short-circuit, through the bus termination resistors (60  $\Omega$ ), into the SPLIT pin (if used), and into the device CANH and CANL input resistors, which are terminated to internal 2.5 V biasing or to GND (Sleep Mode).

Depending upon the high-voltage short-circuit, the number of nodes, usage of the SPLIT pin, RIN actual resistor and mode state (Sleep or Active) the voltage across the bus termination can be sufficient to create a positive dominant voltage between CANH and CANL, and the RXD pin will be low. This would prevent start of any CAN communication and thus, proper failure identification requires five pulses on TXD. The bus dominant clamp circuit will help to determine such failure situation.

#### **RXD PERMANENT RECESSIVE FAILURE**

The aim of this detection is to diagnose an external hardware failure at the RXD output pin and ensure that a permanent failure at RXD does not disturb the network communication. If RXD is shorted to a logic high signal, the CAN protocol module within the MCU will not recognize any incoming message. In addition, it will not be able to easily distinguish the bus idle state and can start communication at any time. In order to prevent this, RXD failure detection is necessary.





#### Implementation for Detection

The implementation senses the RXD output voltage at each low to high transition of the differential receiver. Excluding the internal propagation delay, the RXD output should be low when the differential receiver is low. When an external short to VDD at the RXD output, RXD will be tied to a high level and can be detected at the next low to high transition of the differential receiver.

As soon as the RXD permanent recessive is detected, the RXD driver is deactivated.

Once the error is detected the driver is disabled and the error is reported via SPI in CAN register.

Freescale Semiconductor

#### **Recovery Condition**

The internal recovery is done by sampling a correct low level at TXD as shown in the following illustration.



The RXD flag is not the RXPR bit in the LPC register, and neither is the CANF in the INTR register.

Figure 42. RXD Path Simplified Schematic, RXD Short to V<sub>DD</sub> Detection

## **TXD PERMANENT DOMINANT**

#### Principle

If the TXD is set to a permanent low level, the CAN bus is set into dominant level, and no communication is possible. The device has a TXD permanent timeout detector. After the timeout, the bus driver is disabled and the bus is released into a recessive state. The TXD permanent flag is set.

#### Recovery

The TXD permanent dominant is used and activated when there is a TXD short to RXD. The recovery condition for a TXD permanent dominant (recovery means the re-activation of the CAN drivers) is done by entering into a Normal Mode controlled by the MCU or when TXD is recessive while RXD change from recessive to dominant.

### **TXD TO RXD SHORT-CIRCUIT**

#### Principle

When TXD is shorted to RXD during incoming dominant information, RXD is set to low. Consequently, the TXD pin is

low and drives CANH and CANL into a dominant state. Thus the bus is stuck in dominant. No further communication is possible.

#### **Detection and Recovery**

The TXD permanent dominant timeout will be activated and release the CANL and CANH drivers. However, at the next incoming dominant bit, the bus will then be stuck in dominant again. The recovery condition is same as the TXD dominant failure

#### IMPORTANT INFORMATION FOR BUS DRIVER REACTIVATION

The driver stays disabled until the failure is/are removed (TXD and/or RXD is no longer permanent dominant or recessive state or shorted) and the failure flags cleared (read). The CAN driver must be set by SPI in TXD/RXD Mode in order to re enable the CAN bus driver.

## LIN BLOCK

## LIN INTERFACE DESCRIPTION

The physical interface is dedicated to automotive LIN subbus applications.

The interface has 20 kbps and 10 kbps baud rates, and includes as well as a fast baud rate for test and programming modes. It has excellent ESD robustness and immunity against disturbance, and radiated emission performance. It has safe behavior when a LIN bus short-to-ground, or a LIN bus leakage during LP Mode.

Digital inputs are related to the device VDD pin.

## **POWER SUPPLY PIN (VSUP/2)**

The VSUP/2 pin is the supply pin for the LIN interface. To avoid a false bus message, an under-voltage on VSUP/2 disables the transmission path (from TXD to LIN) when  $V_{SUP/2}$  falls below 6.1 V.

### **GROUND PIN (GND)**

When there is a ground disconnection at the module level, the LIN interface do not have significant current consumption on the LIN bus pin when in the recessive state.

#### LIN BUS PIN (LIN, LIN1, LIN2)

The LIN pin represents the single-wire bus transmitter and receiver. It is suited for automotive bus systems, and is compliant to the LIN bus specification 2.1 and SAEJ2602-2.

The LIN interface is only active during Normal Mode.

#### **Driver Characteristics**

The LIN driver is a LS MOSFET with internal over-current thermal shutdown. An internal pull-up resistor with a serial diode structure is integrated so no external pull-up components are required for the application in a slave node. An additional pull-up resistor of 1.0 k $\Omega$  must be added when the device is used in the master node. The 1.0 k $\Omega$  pull-up resistor can be connected to the LIN pin or to the ECU battery supply.

The LIN pin exhibits no reverse current from the LIN bus line to VSUP/2, even in the event of a GND shift or VSUP/2 disconnection.

The transmitter has a 20 kbps, 10 kbps and fast baud rate, which are selected by SPI.

#### **Receiver Characteristics**

The receiver thresholds are ratiometric with the device  $V_{SUP/2}$  voltage.

If the  $V_{SUP/2}$  voltage goes below typically 6.1 V, the LIN bus enters into a recessive state even if communication is sent on TXD.

If LIN driver temperature reaches the over-temperature threshold, the transceiver and receiver are disabled. When the temperature falls below the over-temperature threshold, LIN driver and receiver will be automatically enabled.

## DATA INPUT PIN (TXD-L, TXD-L1, TXD-L2)

The TXD-L,TXD-L1 and TXD-L2 input pin is the MCU interface to control the state of the LIN output. When TXD-L is LOW (dominant), LIN output is LOW. When TXD-L is HIGH (recessive), the LIN output transistor is turned OFF.

This pin has an internal pull-up current source to  $V_{DD}$  to force the recessive state if the input pin is left floating.

If the pin stays low (dominant sate) more than  $t_{TXDDOM}$ , the LIN transmitter goes automatically in recessive state. This is reported by flag in LIN register.

### DATA OUTPUT PIN (RXD-L, RXD-L1, RXD-L2)

This output pin is the MCU interface, which reports the state of the LIN bus voltage.

LIN HIGH (recessive) is reported by a high voltage on RXD, LIN LOW (dominant) is reported by a low voltage on RXD.

## LIN OPERATIONAL MODES

The LIN interface have two operational modes, Transmit receiver and LIN disable modes.

## TRANSMIT RECEIVE

In the TXD/RXD Mode, the LIN bus can transmit and receive information.

When the 20 kbps baud rate is selected, the slew rate and timing are compatible with LIN protocol specification 2.1.

When the 10 kbps baud rate is selected, the slew rate and timing are compatible with J2602-2.

When the fast baud rate is selected, the slew rate and timing are much faster than the above specification and allow fast data transition. The LIN interface can be set by the SPI command in TXD/RXD Mode, only when TXD-L is at a high level. When the SPI command is send while TXD-L is low, the command is ignored.

### SLEEP MODE

This mode is selected by SPI, and the transmission path is disabled. Supply current for LIN block from  $V_{SUP/2}$  is very low (typically 3.0  $\mu$ A). LIN bus is monitor to detect Wake-Up

event. In the Sleep Mode, the internal 725 kOhm pull-up resistor is connected and the 30 kOhm disconnected.

The LIN block can be awakened from Sleep Mode by detection of LIN bus activity.

#### LIN Bus Activity Detection

The LIN bus Wake-Up is recognized by a recessive to dominant transition, followed by a dominant level with a duration greater than 70 µs, followed by a dominant to

#### Table 9. LIN Block Failure

recessive transition. This is illustrated in Figures 22 and 23. Once the Wake-Up is detected, the event is reported to the device state machine. An INT is generated if the device is in LP  $V_{DD}$  ON Mode, or  $V_{DD}$  will restart if the device was in LP V<sub>DD</sub>OFF Mode.

The Wake-Up can be enable or disable by the SPI. Fail safe Features

Table 9 describes the LIN block behavior when there is a failure.

| FAULT                         | FUNCTIONNAL<br>MODE | CONDITION                                           | CONSEQUENCE                                            | RECOVERY       |
|-------------------------------|---------------------|-----------------------------------------------------|--------------------------------------------------------|----------------|
| LIN supply under-voltage      |                     | LIN supply voltage < 6.0 V (typically)              | LIN transmitter in recessive State                     | Condition gone |
| TXD Pin Permanent<br>Dominant | TXD RXD             | TXD pin low for more than $t_{\ensuremath{TXDDOM}}$ | LIN transmitter in recessive State                     | Condition gone |
| LIN Thermal Shutdown          | TXD RXD             | LIN driver temperature > 160°C (typically)          | LIN transmitter and receiver disabled<br>HS turned off | Condition gone |

## SERIAL PERIPHERAL INTERFACE

## HIGH LEVEL OVERVIEW

The device uses a 16 bits SPI, with the following arrangements:

MOSI, Master Out Slave In bits:

- bits 15 and 14 (called C1 and C0) are control bits to select the SPI operation mode (write control bit to device register, read back of the control bits, read of device flag).
- bit 13 to 9 (A4 to A0) to select the register address.
- bit 8 (P/N) has two functions: parity bit in write mode (optional, = 0 if not used), Next bit ( = 1) in read mode.

• bit7 to 0 (D7 to D0): control bits

MISO, Master In Slave Out bits:

- bits 15 to 8 (S15 to S8) are device status bits
- bits 7 to 0 (Do7 to Do0) are either extended device status bits, device internal control register content or device flags.

The SPI implementation does not support daisy chain capability.

Figure 43 is an overview of the SPI implementation.



Figure 43. SPI Overview

## DETAIL OPERATION

#### **BITS 15, 14 AND 8 FUNCTIONS**

<u>Table 10</u> summarizes the various SPI operation, depending upon bit 15, 14, and 8.

#### Table 10. SPI Operations (bits 8, 14 & 15)

| Control Bits MOSI[15-14], C1-C0 | Type of Command                                                                                               | Parity/Next<br>MOSI[8] P/N | Note for Bit 8 P/N                                                                     |
|---------------------------------|---------------------------------------------------------------------------------------------------------------|----------------------------|----------------------------------------------------------------------------------------|
| 00                              | Read back of register<br>content and block (CAN,<br>I/O, INT, LINs) real time<br>state. See <u>Table 37</u> . | 1                          | Bit 8 must be set to 1, independently of the parity function selected or not selected. |
| 01                              | Write to register<br>address, to control the<br>device operation                                              | 0                          | If bit 8 is set to "0": means parity not selected OR parity is selected AND parity = 0 |
|                                 |                                                                                                               | 1                          | if bit 8 is set to "1": means parity is selected AND parity = 1                        |
| 10                              | Reserved                                                                                                      |                            |                                                                                        |
| 11                              | Read of device flags form a register address                                                                  | 1                          | Bit 8 must be set to 1, independently of the parity function selected or not selected. |

#### **BITS 13-9 FUNCTIONS**

The device contains several registers coded on five bits (bits 13 to 9).

Each register controls or reports part of the device's function. Data can be written to the register to control the device operation or to set the default value or behavior.

Every register can also be read back in order to ensure that it's content (default setting or value previously written) is correct.

In addition, some of the registers are used to report device flags.

#### **Device Status on MISO**

When a write operation is performed to store data or control bits into the device, the MISO pin reports a 16 bit fixed device status composed of 2 bytes: Device Fixed Status (bits 15 to 8) + extended Device Status (bits 7 to 0). In a read operation, MISO will report the Fixed device status (bits 15 to 8) and the next eight bits will be the content of the selected register.

#### **REGISTER ADRESS TABLE**

Table 11 is a list of device registers and addresses, coded with bits 13 to 9.

#### Address Quick Ref. MOSI[13-9] Description Functionality Name A4...A0 0\_0000 Analog Multiplexer MUX 1) Write "device control bits" to register address. 2) Read back register "control bits" 0\_0001 RAM\_A 1) Write "data byte" to register address. Memory byte A 2) Read back "data byte" from register address 0\_0010 Memory byte B RAM\_B 0\_0011 Memory byte C RAM\_C 0\_0100 RAM\_D Memory byte D 0\_0101 Init REG Initialization Regulators 1) Write "device initialization control bits" to register address. 2) Read back "initialization control bits" from register address 0\_0110 Init watchdog Initialization Watchdog 0\_0111 Initialization LIN and I/O Init LIN I/O Init MISC 0\_1000 Initialization Miscellaneous functions 0\_1001 SPE\_MODE 1) Write to register to select device Specific mode, using "Inverted Specific modes Random Code". 2) Read "Random Code"

### Table 11. Device Registers with Corresponding Address

33903/4/5

#### Table 11. Device Registers with Corresponding Address

| 0_1010 | Timer_A: watchdog & LP MCU consumption   | TIM_A     | 1) Write "timing values" to register address.                                                                                                                                                                           |
|--------|------------------------------------------|-----------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 0_1011 | Timer_B: Cyclic Sense & Cyclic Interrupt | TIM_B     | 2) Read back register "timing values"                                                                                                                                                                                   |
| 0_1100 | Timer_C: watchdog LP & Forced Wake-up    | TIM_C     |                                                                                                                                                                                                                         |
| 0_1101 | Watchdog Refresh                         | watchdog  | Watchdog Refresh Commands                                                                                                                                                                                               |
| 0_1110 | Mode register                            | MODE      | 1) Write to register to select LP Mode, with optional "Inverted Random<br>code" and select Wake-Up functionality<br>2) Read operations:<br>Read back device "Current Mode"<br>Read "Random Code",<br>Leave "Debug Mode" |
| 0_1111 | Regulator Control                        | REG       |                                                                                                                                                                                                                         |
| 1_0000 | CAN interface control                    | CAN       | -                                                                                                                                                                                                                       |
| 1_0001 | Input Output control                     | I/O       | <ol> <li>Write "device control bits" to register address, to select device<br/>operation.</li> </ol>                                                                                                                    |
| 1_0010 | Interrupt Control                        | Interrupt | <ol> <li>2) Read back register "control bits".</li> <li>3) Read device flags from each of the register addresses.</li> </ol>                                                                                            |
| 1_0011 | LIN1 interface control                   | LIN1      | - Synceau device mays norm each of the register addresses.                                                                                                                                                              |
| 1_0100 | LIN2 interface control                   | LIN2      |                                                                                                                                                                                                                         |

#### **COMPLETE SPI OPERATION**

Table 12 is a compiled view of all the SPI capabilities and options. Both MOSI and MISO information are described.

#### Table 12. SPI Capabilities with Options

| Type of Command                                                                                 | MOSI/<br>MISO | Control bits<br>[15-14]      | Address<br>[13-9] | Parity/Next<br>bits [8] | Bit 7    | Bits [6-0]                                                                    |  |  |
|-------------------------------------------------------------------------------------------------|---------------|------------------------------|-------------------|-------------------------|----------|-------------------------------------------------------------------------------|--|--|
| Read back of "device control bits" (MOSI bit 7 = 0)                                             | MOSI          | 00                           | address           | 1                       | 0        | 000 0000                                                                      |  |  |
| OR<br>Read specific device information (MOSI bit 7 = 1)                                         | MISO          | Device                       | Fixed Status      | s (8 bits)              |          | Register control bits content                                                 |  |  |
|                                                                                                 | MOSI          | 00                           | address           | 1                       | 1        | 000 0000                                                                      |  |  |
|                                                                                                 | MISO          | Device                       | Fixed Status      | s (8 bits)              |          | Device ID and I/Os state                                                      |  |  |
| Write device control bit to address selected by bits                                            | MOSI          | 01                           | address           | (note)                  |          | Control bits                                                                  |  |  |
| (13-9).<br>MISO return 16 bits device status                                                    | MISO          | Device                       | Fixed Status      | s (8 bits)              |          | Device Extended Status (8 bits)                                               |  |  |
| Reserved                                                                                        | MOSI          | 10                           |                   |                         |          | Reserved                                                                      |  |  |
|                                                                                                 | MISO          |                              |                   |                         | Reserved |                                                                               |  |  |
| Read device flags and Wake-Up flags, from register address (bit 13-9), and sub address (bit 7). | MISO          | 11                           | address           |                         |          | Read of device flags form a register address,<br>and sub address LOW (bit 7)  |  |  |
| MISO return fixed device status (bit 15-8) + flags from the selected address and sub-address.   | MOSI          | Device                       | Fixed Status      | s (8 bits)              |          | Flags                                                                         |  |  |
|                                                                                                 | MISO          | 11                           | address           | 1                       | 1        | Read of device flags form a register address,<br>and sub address HIGH (bit 7) |  |  |
|                                                                                                 | MOSI          | Device Fixed Status (8 bits) |                   |                         |          | Flags                                                                         |  |  |

Note: P = 0 if parity bit is not selected or parity = 0. P = 1 if parity is selected and parity = 1.

## **PARITY BIT 8**

#### Calculation

The parity is used for the write-to-register command (bit 15,14 = 01). It is calculated based on the number of logic one

contained in bits 15-9,7-0 sequence (this is the entire 16 bits of the write command except bit 8).

Bit 8 must be set to 0 if the number of 1 is odd.

Bit 8 must be set to 1 if the number of 1 is even.

#### Examples 1:

MOSI [bit 15-0] = 01 00 011 **P** 01101001, P should be 0, because the command contains 7 bits with logic 1. Thus the Exact command will then be: MOSI [bit 15-0] = 01 00 011 **0** 01101001



#### Examples 2:

 $\begin{array}{l} {\sf MOSI} \ [{\sf bit} \ 15{\text{-}0}] = 01 \ 00 \ 011 \ {\sf P} \ 0100 \ 0000, \ {\sf P} \ {\sf should} \ {\sf be} \ 1, \\ {\sf because} \ {\sf the} \ {\sf command} \ {\sf contains} \ 4 \ {\sf bits} \ {\sf with} \ {\sf logic} \ 1. \\ {\sf Thus} \ {\sf the} \ {\sf Exact} \ {\sf command} \ {\sf will} \ {\sf then} \ {\sf be}: \\ {\sf MOSI} \ [{\sf bit} \ 15{\text{-}0}] = 01 \ 00 \ 011 \ 1 \ 0100 \ 0000 \end{array}$ 

#### **Parity Function Selection**

All SPI commands and examples do not use parity functions.

The parity function is optional. It is selected by bit 6 in INIT MISC register.

If parity function is not selected (bit 6 of INIT MISC = 0), then Parity bits in all SPI commands (bit 8) must be "0".

## DETAIL OF CONTROL BITS AND REGISTER MAPPING

The following tables contain register bit meaning arranged by register address, from address 0\_000 to address 1\_0100

#### **MUX AND RAM REGISTERS**

## Table 13. MUX Register<sup>(32)</sup>

| MOSI F   | MOSI First Byte [15-8]        |                                                                                                           | MOSI Second Byte, bits 7-0 |                                    |                                         |                                          |                   |                  |             |  |  |
|----------|-------------------------------|-----------------------------------------------------------------------------------------------------------|----------------------------|------------------------------------|-----------------------------------------|------------------------------------------|-------------------|------------------|-------------|--|--|
| [b_15 b_ | 14] 0_0000 [P/N]              | bit 7                                                                                                     | bit 6                      | bit 5                              | bit 4                                   | bit 3                                    | bit 2             | bit 1            | bit 0       |  |  |
| 01       | 00_000 P                      | 00 P MUX_2 MUX_1 MUX_0 Int 2K I/O-att 0 0                                                                 |                            |                                    |                                         |                                          |                   |                  |             |  |  |
| De       | Default state 0 0 0 0 0 0 0 0 |                                                                                                           |                            |                                    |                                         |                                          |                   | 0                | 0           |  |  |
| Condi    | tion for default              |                                                                                                           | 1                          | POR, 5 V                           | -CAN off, any                           | mode different                           | from Normal       |                  | 4           |  |  |
| Bits     |                               |                                                                                                           |                            | 0                                  | escription                              |                                          |                   |                  |             |  |  |
| b7 b6 b5 | MUX_                          | MUX_2, MUX_1, MUX_0 - Selection of external input signal or internal signal to be measured at MUX-OUT pin |                            |                                    |                                         |                                          |                   |                  |             |  |  |
| 000      |                               |                                                                                                           | All functi                 | ons disable. N                     | o output volta                          | ge at MUX-OUT                            | pin               |                  |             |  |  |
| 001      | V <sub>DD</sub> regi          | ulator current re                                                                                         | copy. Ratio is             | approx 1/97. F                     | Requires an ex                          | ternal resistor o                        | or selection of I | nternal 2.0 K (b | it 3)       |  |  |
| 010      |                               |                                                                                                           | Devi                       | ce internal volt                   | age reference                           | e (approx 2.5 V)                         |                   |                  |             |  |  |
| 011      |                               |                                                                                                           | De                         | evice internal t                   | emperature se                           | ensor voltage                            |                   |                  |             |  |  |
| 100      |                               |                                                                                                           | Voltage                    | at I/O-0. Atteni                   | uation or gain                          | is selected by b                         | vit 3.            |                  |             |  |  |
| 101      |                               |                                                                                                           | Voltage                    | at I/O-1. Atteni                   | uation or gain                          | is selected by b                         | vit 3.            |                  |             |  |  |
| 110      |                               | Volta                                                                                                     | ge at VSUP/1               | pin. Refer to e                    | lectrical table                         | for attenuation i                        | atio (approx 5)   | )                |             |  |  |
| 111      |                               | Voltag                                                                                                    | ge at VSENSE               | pin. Refer to e                    | electrical table                        | for attenuation                          | ratio (approx 5   | )                |             |  |  |
| b4       | INT 2k - Select devi          | ice internal 2.0 I                                                                                        | kohm resistor b            |                                    | and GND. Th<br><sub>DD</sub> output cur |                                          | s the measure     | ment of a voltag | e proportio |  |  |
| 0        | II                            | nternal 2.0 kohr                                                                                          | n resistor disat           | ole. An externa                    | I resistor mus                          | t be connected                           | between AMU       | X and GND.       |             |  |  |
| 1        |                               |                                                                                                           |                            | Internal 2.0                       | kohm resistor                           | enable.                                  |                   |                  |             |  |  |
| b3       | 1/                            | / <b>O-att</b> - When I/                                                                                  | . ,                        | s selected with<br>etween I/O-0 (c |                                         | 00 (or 101), b3<br>/IUX-OUT pin          | selects attenua   | ation or gain    |             |  |  |
| 0        |                               |                                                                                                           | -                          |                                    | -                                       | electrical table                         | -                 |                  |             |  |  |
| 1        |                               |                                                                                                           | -                          |                                    |                                         | electrical table t<br>electrical table t |                   |                  |             |  |  |

Notes

32. The MUX register can be written and read only when the 5V-CAN regulator is ON. If the MUX register is written or read while 5V-CAN is OFF, the command is ignored, and the MXU register content is reset to default state (all control bits = 0).

| MOSI First Byte [15-8]   |        |        |        | MOSI Secon | d Byte, bits 7- | 0      |        |        |
|--------------------------|--------|--------|--------|------------|-----------------|--------|--------|--------|
| [b_15 b_14] 0_0xxx [P/N] | Bit 7  | Bit 6  | Bit 5  | Bit 4      | Bit 3           | Bit 2  | Bit 1  | Bit 0  |
| 01 00 _ 001 P            | Ram a7 | Ram a6 | Ram a5 | Ram a4     | Ram a3          | Ram a2 | Ram a1 | Ram a0 |
| Default state            | 0      | 0      | 0      | 0          | 0               | 0      | 0      | 0      |
| Condition for default    |        | 1      | 1      | P          | OR              |        | 1      |        |
| 01 00 _ 010 P            | Ram b7 | Ram b6 | Ram b5 | Ram b4     | Ram b3          | Ram b2 | Ram b1 | Ram b0 |
| Default state            | 0      | 0      | 0      | 0          | 0               | 0      | 0      | 0      |
| Condition for default    |        | 1      | I      | P          | OR              |        | 1      |        |
| 01 00 _ 011 P            | Ram c7 | Ram c6 | Ram c5 | Ram c4     | Ram c3          | Ram c2 | Ram c1 | Ram c0 |
| Default state            | 0      | 0      | 0      | 0          | 0               | 0      | 0      | 0      |
| Condition for default    |        | 1      | 1      | P          | OR              |        | 1      |        |
| 01 00 _ 100 P            | Ram d7 | Ram d6 | Ram d5 | Ram d4     | Ram d3          | Ram d2 | Ram d1 | Ram d0 |
| Default state            | 0      | 0      | 0      | 0          | 0               | 0      | 0      | 0      |
| Condition for default    |        | 1      | 1      | P          | OR              | 1      | 1      | 1      |

## Table 14. Internal Memory Registers A, B, C and D, RAM\_A, RAM\_B, RAM\_C and RAM\_D

SERIAL PERIPHERAL INTERFACE DETAIL OF CONTROL BITS AND REGISTER MAPPING

## **INIT REGISTERS**

Note: these registers can be written only in INIT Mode

## Table 15. Initialization Regulator Registers, INIT REG (note: register can be written only in INIT Mode)

| MOSI Firs | t Byte [15-8]       |                             |                                                                                                           |                             | MOSI Seco                   | nd Byte, bits 7-0             | )                         |                  |              |  |  |  |  |
|-----------|---------------------|-----------------------------|-----------------------------------------------------------------------------------------------------------|-----------------------------|-----------------------------|-------------------------------|---------------------------|------------------|--------------|--|--|--|--|
|           | 0_0101 [P/N]        | bit 7                       | bit 6                                                                                                     | bit 5                       | bit 4                       | bit 3                         | bit 2                     | bit 1            | bit 0        |  |  |  |  |
| 01 00     | _101 P              | I/O-x sync                  | V <sub>DDL</sub> rst[1]                                                                                   | V <sub>DDL</sub> rst[0]     | V <sub>DD</sub> rstD[1]     | V <sub>DD</sub> rstD[0]       | V <sub>AUX</sub> 5/3      | Cyclic on[1]     | Cyclic on[0] |  |  |  |  |
| Defa      | ult state           | 1                           | 0                                                                                                         | 0                           | 0                           | 0                             | 0                         | 0 0 0            |              |  |  |  |  |
| Condition | for default         |                             |                                                                                                           |                             |                             | POR                           |                           |                  |              |  |  |  |  |
| Bit       |                     | Description                 |                                                                                                           |                             |                             |                               |                           |                  |              |  |  |  |  |
| b7        |                     | I/O-x sync                  | I/O-x sync - Determine if I/O-1 is sensed during I/O-0 activation, when cyclic sense function is selected |                             |                             |                               |                           |                  |              |  |  |  |  |
| 0         |                     |                             |                                                                                                           |                             | /O-1 sense any              | time                          |                           |                  |              |  |  |  |  |
| 1         |                     |                             |                                                                                                           | I/O-1 se                    | ense during I/O-            | 0 activation                  |                           |                  |              |  |  |  |  |
| b6, b5    |                     | V <sub>DDL RST</sub> ['     | I] V <sub>DDL RST</sub> [0]                                                                               | - Select the V <sub>D</sub> | <sub>D</sub> under-voltage  | threshold, to act             | ivate RESET pi            | n and/or INT     |              |  |  |  |  |
| 00        |                     |                             |                                                                                                           | Re                          | set at approx 0.            | .9 V <sub>DD</sub> .          |                           |                  |              |  |  |  |  |
| 01        |                     |                             |                                                                                                           | INT at approx               | 0.9 V <sub>DD</sub> , Reset | at approx 0.7 V <sub>D</sub>  | D                         |                  |              |  |  |  |  |
| 10        |                     |                             |                                                                                                           | Re                          | eset at approx 0            | .7 V <sub>DD</sub>            |                           |                  |              |  |  |  |  |
| 11        |                     |                             |                                                                                                           | Re                          | set at approx 0             | .9 V <sub>DD</sub> .          |                           |                  |              |  |  |  |  |
| b4, b3    | V <sub>DD RST</sub> | D[1] V <sub>DD RST</sub> D[ | 0] - Select the                                                                                           | RESET pin lov               | w lev duration,             | after V <sub>DD</sub> rises a | above the V <sub>DD</sub> | under-voltage th | nreshold     |  |  |  |  |
| 00        |                     |                             |                                                                                                           |                             | 1.0 ms                      |                               |                           |                  |              |  |  |  |  |
| 01        |                     |                             |                                                                                                           |                             | 5.0 ms                      |                               |                           |                  |              |  |  |  |  |
| 10        |                     |                             |                                                                                                           |                             | 10 ms                       |                               |                           |                  |              |  |  |  |  |
| 11        |                     |                             |                                                                                                           |                             | 20 ms                       |                               |                           |                  |              |  |  |  |  |
| b2        |                     |                             |                                                                                                           | [VALLY 5/3] -               | Select Vauxilar             | y output voltage              |                           |                  |              |  |  |  |  |
| 0         |                     |                             |                                                                                                           | - 404 -                     | V <sub>AUX</sub> = 3.3 \    |                               |                           |                  |              |  |  |  |  |
| 1         |                     |                             |                                                                                                           |                             | V <sub>AUX</sub> = 5.0 \    |                               |                           |                  |              |  |  |  |  |
|           |                     |                             |                                                                                                           |                             |                             |                               |                           |                  |              |  |  |  |  |
| b1, b0    |                     | Cyclic on[1]                | Cyclic on[0]                                                                                              | - Determine I/C             | 0-0 activation t            | ime, when cyclic              | sense functio             | on is selected   |              |  |  |  |  |
| 00        |                     |                             | 200 μs (                                                                                                  | typical value. F            | Ref. to dynamic             | parameters for ex             | act value)                |                  |              |  |  |  |  |
| 01        |                     |                             | 400 μs (                                                                                                  | typical value. F            | Ref. to dynamic             | parameters for ex             | act value)                |                  |              |  |  |  |  |
| 10        |                     |                             | 800 μs (                                                                                                  | typical value. F            | Ref. to dynamic             | parameters for ex             | act value)                |                  |              |  |  |  |  |
| 11        |                     |                             | 1600 μs                                                                                                   | (typical value. I           | Ref. to dynamic             | parameters for e              | xact value)               |                  |              |  |  |  |  |

| MOSI First Byte [15-8]<br>[b_15 b_14] 0_0110 [P/N] |                                                                                                                                                                                                                               | MOSI Second Byte, bits 7-0                                                                                                                                                                                                                                                                                                        |                                       |                            |                   |                     |                     |                 |       |  |  |
|----------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------|----------------------------|-------------------|---------------------|---------------------|-----------------|-------|--|--|
|                                                    |                                                                                                                                                                                                                               | bit 7                                                                                                                                                                                                                                                                                                                             | bit 6                                 | bit 5                      | bit 4             | bit 3               | bit 2               | bit 1           | bit 0 |  |  |
| 01 00                                              | _110 P                                                                                                                                                                                                                        | WD2INT                                                                                                                                                                                                                                                                                                                            | MCU_OC                                | OC-TIM                     | WD Safe           | WD_spi[1]           | WD_spi[0]           | WD N/Win        | Crank |  |  |
| Defa                                               | ult state                                                                                                                                                                                                                     | 0                                                                                                                                                                                                                                                                                                                                 | 1                                     | 0                          |                   | 0                   | 0                   | 1               | 0     |  |  |
| Condition                                          | n for default                                                                                                                                                                                                                 |                                                                                                                                                                                                                                                                                                                                   |                                       |                            |                   | POR                 |                     |                 |       |  |  |
| Bit                                                | Description                                                                                                                                                                                                                   |                                                                                                                                                                                                                                                                                                                                   |                                       |                            |                   |                     |                     |                 |       |  |  |
| b7                                                 | WD2INT - Select the maximum time delay between INT occurrence and INT source read SPI command                                                                                                                                 |                                                                                                                                                                                                                                                                                                                                   |                                       |                            |                   |                     |                     |                 |       |  |  |
| 0                                                  | Function disable. No constraint between INT occurrence and INT source read.                                                                                                                                                   |                                                                                                                                                                                                                                                                                                                                   |                                       |                            |                   |                     |                     |                 |       |  |  |
| 1                                                  | INT source read must occur before the remaining of the current watchdog period plus 2 complete watchdog periods.                                                                                                              |                                                                                                                                                                                                                                                                                                                                   |                                       |                            |                   |                     |                     |                 |       |  |  |
| b6, b5                                             | MCU_OC, OC-TIM - In LP V <sub>DD</sub> ON, select watchdog refresh and V <sub>DD</sub> current monitoring functionality. V <sub>DD_OC_LP</sub> threshold is defined in develocitical parameters (approx 1.5 mA)               |                                                                                                                                                                                                                                                                                                                                   |                                       |                            |                   |                     |                     |                 |       |  |  |
| no watchdog                                        |                                                                                                                                                                                                                               | In LP Mode, when watchdog is not selected<br>In LP V <sub>DD</sub> ON Mode, V <sub>DD</sub> over-current has no effect                                                                                                                                                                                                            |                                       |                            |                   |                     |                     |                 |       |  |  |
| + 00                                               |                                                                                                                                                                                                                               |                                                                                                                                                                                                                                                                                                                                   |                                       |                            |                   |                     |                     |                 |       |  |  |
| + 01                                               | In LP V <sub>DD</sub> ON Mode, V <sub>DD</sub> over-current has no effect<br>In LP V <sub>DD</sub> ON Mode, V <sub>DD</sub> current > V <sub>DD</sub> OC LP threshold for a time > 100 $\mu$ s (typically) is a Wake-Up event |                                                                                                                                                                                                                                                                                                                                   |                                       |                            |                   |                     |                     |                 |       |  |  |
| + 10                                               |                                                                                                                                                                                                                               |                                                                                                                                                                                                                                                                                                                                   |                                       |                            |                   |                     |                     |                 |       |  |  |
| + 11                                               | In LP V <sub>DD</sub> ON Mode, V <sub>DD</sub> current > V <sub>DD_OC_LP</sub> threshold for a time > I_mcu_OC is a Wake-Up event. I_mcu_OC time is selected in Timer register<br>(selection range from 3.0 to 32 ms)         |                                                                                                                                                                                                                                                                                                                                   |                                       |                            |                   |                     |                     |                 |       |  |  |
| watchdog +<br>00                                   | In LP Mode when watchdog is selected<br>In LP V <sub>DD</sub> ON Mode, V <sub>DD</sub> current > V <sub>DD_OC_LP</sub> threshold has no effect. watchdog refresh must occur by SPI command.                                   |                                                                                                                                                                                                                                                                                                                                   |                                       |                            |                   |                     |                     |                 |       |  |  |
| watchdog +<br>01                                   | In LF                                                                                                                                                                                                                         | P V <sub>DD</sub> ON Mode                                                                                                                                                                                                                                                                                                         | e, V <sub>DD</sub> current >          | V <sub>DD_OC_LP</sub> thr  | eshold has no     | effect. watchdog    | refresh must occ    | ur by SPI comma | nd.   |  |  |
| watchdog +<br>10                                   |                                                                                                                                                                                                                               | In Lf                                                                                                                                                                                                                                                                                                                             | P V <sub>DD</sub> ON Mode             | , V <sub>DD</sub> over-cur | rent for a time > | · 100 μs (typically | y) is a Wake-Up e   | event.          |       |  |  |
| watchdog +<br>11                                   | In LP V <sub>DD</sub> ON<br>threshold fo                                                                                                                                                                                      | In LP V <sub>DD</sub> ON Mode, V <sub>DD</sub> current > V <sub>DD OC LP</sub> threshold for a time < I_mcu_OC is a watchdog refresh condition. V <sub>DD</sub> current > V <sub>DD OC LP</sub> threshold for a time > I_mcu_OC is Wake-Up event. I_mcu_OC time is selected in Timer register (selection range from 3.0 to 32 ms) |                                       |                            |                   |                     |                     |                 |       |  |  |
| b4                                                 |                                                                                                                                                                                                                               | WD Sof                                                                                                                                                                                                                                                                                                                            | <ul> <li>Solast the action</li> </ul> | tivation of the            |                   | at first or second  | oppopulitivo DES    |                 |       |  |  |
| 0                                                  |                                                                                                                                                                                                                               | WD Sal                                                                                                                                                                                                                                                                                                                            |                                       |                            | -                 |                     | consecutive RES     | ET puise        |       |  |  |
| 1                                                  |                                                                                                                                                                                                                               |                                                                                                                                                                                                                                                                                                                                   |                                       |                            |                   | RESET pin low       |                     |                 |       |  |  |
|                                                    |                                                                                                                                                                                                                               |                                                                                                                                                                                                                                                                                                                                   |                                       |                            |                   |                     | - p                 |                 |       |  |  |
| b3, b2                                             |                                                                                                                                                                                                                               |                                                                                                                                                                                                                                                                                                                                   | WD_spi[′                              | l] WD_spi[0] -             | Select the Wat    | chdog (watchdog     | g) Operation        |                 |       |  |  |
| 00                                                 |                                                                                                                                                                                                                               |                                                                                                                                                                                                                                                                                                                                   | Simple Watch                          | dog selection:             | watchdog refre    | sh done by a 8 b    | its or 16 bits SPI  |                 |       |  |  |
| 01                                                 |                                                                                                                                                                                                                               |                                                                                                                                                                                                                                                                                                                                   | Enhanced 1: R                         | efresh is done             | using the Rand    | om Code, and b      | y a single 16 bits. |                 |       |  |  |
| 10                                                 |                                                                                                                                                                                                                               | Er                                                                                                                                                                                                                                                                                                                                | hanced 2: Refre                       | esh is done usi            | ng the Random     | Code, and by tv     | vo 16 bits comma    | nd.             |       |  |  |
| 11                                                 |                                                                                                                                                                                                                               | Er                                                                                                                                                                                                                                                                                                                                | hanced 4: Refre                       | esh is done usi            | ng the Random     | Code, and by fo     | ur 16 bits comma    | ind.            |       |  |  |
| b1                                                 |                                                                                                                                                                                                                               |                                                                                                                                                                                                                                                                                                                                   | WD N/Win - S                          | Select the Wate            | chdog (watchdo    | g) Window or Tir    | neout operation     |                 |       |  |  |
| 0                                                  |                                                                                                                                                                                                                               | W                                                                                                                                                                                                                                                                                                                                 | atchdog operati                       | on is TIMEOU               | T, watchdog ref   | resh can occur a    | nytime in the per   | iod             |       |  |  |
| 1                                                  | Watchdog operation is WINDOW, watchdog refresh must occur in the open window (second half of period)                                                                                                                          |                                                                                                                                                                                                                                                                                                                                   |                                       |                            |                   |                     |                     |                 |       |  |  |

## Table 16. Initialization Watchdog Registers, INIT watchdog (note: register can be written only in INIT Mode)

33903/4/5

#### SERIAL PERIPHERAL INTERFACE DETAIL OF CONTROL BITS AND REGISTER MAPPING

| Bit | Description                                                                                                                          |
|-----|--------------------------------------------------------------------------------------------------------------------------------------|
| b0  | Crank - Select the $V_{SUP/1}$ threshold to disable $V_{DD}$ , while $V_{SUP1}$ is falling toward GND                                |
| 0   | $V_{\text{DD}}$ disable when $V_{\text{SUP/1}}$ is below typically 4.0 V (parameter $V_{\text{SUP-TH1}}$ ), and device in Reset Mode |
| 1   | $V_{DD}$ kept ON when $V_{SUP/1}$ is below typically 4.0 V (parameter $V_{SUP_TH1}$ )                                                |

## Table 17. Initialization LIN and I/O Registers, INIT LIN I/O (note: register can be written only in INIT Mode)

| MOSI Fi                  | rst Byte [15-8]                                                                                                                                                                                                                                                                                       | MOSI Second Byte, bits 7-0                                                                                                                                                                                                                               |                 |                  |                    |                  |                    |              |         |  |  |
|--------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------|------------------|--------------------|------------------|--------------------|--------------|---------|--|--|
| [b_15 b_14] 0_0111 [P/N] |                                                                                                                                                                                                                                                                                                       | bit 7                                                                                                                                                                                                                                                    | bit 6           | bit 5            | bit 4              | bit 3            | bit 2              | bit 1        | bit 0   |  |  |
| 01 0                     | 0_111 P                                                                                                                                                                                                                                                                                               | I/O-1 ovoff                                                                                                                                                                                                                                              | LIN_T2[1]       | LIN_T2[0]        | LIN_T/1[1]         | LIN_T/1[0]       | I/O-1 out-en       | I/O-0 out-en | Cyc_Inv |  |  |
| Def                      | ault state                                                                                                                                                                                                                                                                                            | 0                                                                                                                                                                                                                                                        | 0               | 0                |                    | 0                | 0                  | 0            | 0       |  |  |
| Conditi                  | on for default                                                                                                                                                                                                                                                                                        |                                                                                                                                                                                                                                                          |                 |                  |                    | POR              |                    |              |         |  |  |
| Bit                      |                                                                                                                                                                                                                                                                                                       | Description                                                                                                                                                                                                                                              |                 |                  |                    |                  |                    |              |         |  |  |
| b7                       |                                                                                                                                                                                                                                                                                                       | I/O-1 ovoff - Select the deactivation of I/O-1 when V <sub>DD</sub> or V <sub>AUX</sub> over-voltage condition is detected                                                                                                                               |                 |                  |                    |                  |                    |              |         |  |  |
| 0                        |                                                                                                                                                                                                                                                                                                       | Disable I/O-1 turn off.                                                                                                                                                                                                                                  |                 |                  |                    |                  |                    |              |         |  |  |
| 1                        |                                                                                                                                                                                                                                                                                                       | Enable I/O-1 turn off, when V <sub>DD</sub> or V <sub>AUX</sub> over-voltage condition is detected.                                                                                                                                                      |                 |                  |                    |                  |                    |              |         |  |  |
|                          |                                                                                                                                                                                                                                                                                                       |                                                                                                                                                                                                                                                          |                 |                  |                    |                  |                    |              |         |  |  |
| b6, b5                   |                                                                                                                                                                                                                                                                                                       | LIN_T2[1], LIN_T2[0] - Select pin operation as LIN Master pin switch or I/O                                                                                                                                                                              |                 |                  |                    |                  |                    |              |         |  |  |
| 00                       |                                                                                                                                                                                                                                                                                                       | pin is OFF                                                                                                                                                                                                                                               |                 |                  |                    |                  |                    |              |         |  |  |
| 01                       | pin operation as LIN Master pin switch                                                                                                                                                                                                                                                                |                                                                                                                                                                                                                                                          |                 |                  |                    |                  |                    |              |         |  |  |
| 10                       |                                                                                                                                                                                                                                                                                                       | pin operation as I/O: HS switch and Wake-Up input                                                                                                                                                                                                        |                 |                  |                    |                  |                    |              |         |  |  |
| 11                       |                                                                                                                                                                                                                                                                                                       |                                                                                                                                                                                                                                                          |                 |                  | N/A                |                  |                    |              |         |  |  |
|                          |                                                                                                                                                                                                                                                                                                       |                                                                                                                                                                                                                                                          |                 |                  |                    |                  |                    |              |         |  |  |
| b4, b3                   |                                                                                                                                                                                                                                                                                                       | LIN_T/1[1], LIN_T/1[0] - Select pin operation as LIN Master pin switch or I/O                                                                                                                                                                            |                 |                  |                    |                  |                    |              |         |  |  |
| 00                       |                                                                                                                                                                                                                                                                                                       | pin is OFF                                                                                                                                                                                                                                               |                 |                  |                    |                  |                    |              |         |  |  |
| 01                       |                                                                                                                                                                                                                                                                                                       | pin operation as LIN Master pin switch                                                                                                                                                                                                                   |                 |                  |                    |                  |                    |              |         |  |  |
| 10                       |                                                                                                                                                                                                                                                                                                       |                                                                                                                                                                                                                                                          | þ               | in operation as  |                    | and Wake-Up ir   | iput               |              |         |  |  |
| 11                       |                                                                                                                                                                                                                                                                                                       |                                                                                                                                                                                                                                                          |                 |                  | N/A                |                  |                    |              |         |  |  |
| b2                       |                                                                                                                                                                                                                                                                                                       |                                                                                                                                                                                                                                                          | I/O-1 out-e     | n- Select the o  | peration of the I  | /O-1 as output d | river (HS, LS)     |              |         |  |  |
| 0                        |                                                                                                                                                                                                                                                                                                       | I/O-1 out-en- Select the operation of the I/O-1 as output driver (HS, LS) Disable HS and LS drivers of pin I/O-1. I/O-1 can only be used as input.                                                                                                       |                 |                  |                    |                  |                    |              |         |  |  |
| 1                        |                                                                                                                                                                                                                                                                                                       | E                                                                                                                                                                                                                                                        | nable HS and I  | S drivers of pi  | n I/O-1. Pin can   | be used as inpu  | t and output drive | er.          |         |  |  |
|                          |                                                                                                                                                                                                                                                                                                       |                                                                                                                                                                                                                                                          |                 |                  |                    |                  |                    |              |         |  |  |
| b1                       |                                                                                                                                                                                                                                                                                                       |                                                                                                                                                                                                                                                          | I/O-0 out-e     | n - Select the c | peration of the I  | /O-0 as output o | lriver (HS, LS)    |              |         |  |  |
| 0                        |                                                                                                                                                                                                                                                                                                       |                                                                                                                                                                                                                                                          | Disabl          | e HS and LS d    | rivers of I/O-0 ca | an only be used  | as input.          |              |         |  |  |
| 1                        |                                                                                                                                                                                                                                                                                                       | Ena                                                                                                                                                                                                                                                      | ble HS and LS   | drivers of the I | /O-0 pin. Pin ca   | n be used as inp | out and output dri | vers.        |         |  |  |
| b0                       |                                                                                                                                                                                                                                                                                                       | с                                                                                                                                                                                                                                                        | yc_Inv - Select | I/O-0 operatio   | n in device LP N   | Node, when cvcl  | c sense is select  | ed           |         |  |  |
| 0                        | During cyclic set                                                                                                                                                                                                                                                                                     | Cyc_Inv - Select I/O-0 operation in device LP Mode, when cyclic sense is selected During cyclic sense active time, I/O is set to the same state prior to entering in to LP Mode. During cyclic sense off time, I/O-0 is disable (HS and LS drivers OFF). |                 |                  |                    |                  |                    |              |         |  |  |
| 1                        | During cyclic sense active time, I/O is set to the same state prior to entering in to LP Mode. During cyclic sense off time, the opposite driver<br>O_0 is actively set. Example: If I/O_0 HS is ON during active time, then I/O_0 LS is turned ON at expiration of the active time, for the duration |                                                                                                                                                                                                                                                          |                 |                  |                    |                  |                    |              |         |  |  |

| <b>MOSI First Byte [15-8]</b><br>[b_15 b_14] 0_1000 [P/N]<br>01 01_000 P |                                                                                     | MOSI Second Byte, bits 7-0                                                                                                                                          |                  |                  |                    |                    |                    |            |           |  |  |  |
|--------------------------------------------------------------------------|-------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------|------------------|--------------------|--------------------|--------------------|------------|-----------|--|--|--|
|                                                                          |                                                                                     | bit 7 bit 6 bit 5 bit 4 bit 3 bit 2 bit 1 bit 0                                                                                                                     |                  |                  |                    |                    |                    |            |           |  |  |  |
|                                                                          |                                                                                     | LPM w RNDM                                                                                                                                                          | SPI parity       | INT pulse        | INT width          | INT flash          | Dbg Res[2]         | Dbg Res[1] | Dbg Res[0 |  |  |  |
| Defa                                                                     | ault state                                                                          | 0                                                                                                                                                                   | 0                | 0                |                    | 0                  | 0                  | 0          | 0         |  |  |  |
| Conditio                                                                 | on for default                                                                      |                                                                                                                                                                     |                  |                  |                    | POR                |                    |            |           |  |  |  |
| Bit                                                                      |                                                                                     | Description                                                                                                                                                         |                  |                  |                    |                    |                    |            |           |  |  |  |
| b7                                                                       | LPM w F                                                                             | <b>w RNDM</b> - This enables the usage of random bits 2, 1 and 0 of the MODE register to enter into LP VDD OFF or LP VDD ON.                                        |                  |                  |                    |                    |                    |            |           |  |  |  |
| 0                                                                        |                                                                                     | Function disable: the LP Mode can be entered without usage of Random Code                                                                                           |                  |                  |                    |                    |                    |            |           |  |  |  |
| 1                                                                        |                                                                                     | Function enabled: the LP Mode is entered using the Random Code                                                                                                      |                  |                  |                    |                    |                    |            |           |  |  |  |
| b6                                                                       |                                                                                     |                                                                                                                                                                     | SPI na           | rity - Select us | age of the parity  | v hit in SPI write | operation          |            |           |  |  |  |
| 0                                                                        |                                                                                     | SPI parity - Select usage of the parity bit in SPI write operation Function disable: the parity is not used. The parity bit must always set to logic 0.             |                  |                  |                    |                    |                    |            |           |  |  |  |
| 1                                                                        |                                                                                     |                                                                                                                                                                     |                  |                  |                    | d parity must be   |                    |            |           |  |  |  |
| -                                                                        |                                                                                     |                                                                                                                                                                     |                  |                  |                    |                    |                    |            |           |  |  |  |
| b5                                                                       |                                                                                     | INT pulse -Select INT pin operation: low level pulse or low level                                                                                                   |                  |                  |                    |                    |                    |            |           |  |  |  |
| 0                                                                        |                                                                                     | INT pin will assert a low level pulse, duration selected by bit [b4]                                                                                                |                  |                  |                    |                    |                    |            |           |  |  |  |
| 1                                                                        |                                                                                     | INT pin assert a permanent low level (no pulse)                                                                                                                     |                  |                  |                    |                    |                    |            |           |  |  |  |
| b4                                                                       |                                                                                     |                                                                                                                                                                     |                  | INT width        | - Select the INT   | pulse duration     |                    |            |           |  |  |  |
| 0                                                                        |                                                                                     | INT                                                                                                                                                                 | pulse duration   |                  |                    | •                  | table for exact va | alue.      |           |  |  |  |
| 1                                                                        |                                                                                     | INT pulse duration is typically 25 $\mu$ s. Ref. to dynamic parameter table for exact value.                                                                        |                  |                  |                    |                    |                    |            |           |  |  |  |
|                                                                          |                                                                                     |                                                                                                                                                                     |                  |                  |                    |                    |                    |            |           |  |  |  |
| b3                                                                       | INT flash - Select INT pulse generation at 50% of the Watchdog Period in Flash Mode |                                                                                                                                                                     |                  |                  |                    |                    |                    |            |           |  |  |  |
|                                                                          |                                                                                     | Function disable                                                                                                                                                    |                  |                  |                    |                    |                    |            |           |  |  |  |
|                                                                          |                                                                                     | Function er                                                                                                                                                         | nable: an INT p  | oulse will occur | at 50% of the W    | Vatchdog Period    | when device in F   | lash Mode. |           |  |  |  |
| b2, b1, b0                                                               | Dbg Res[2], Db                                                                      | es[2], Dbg Res[1], Dbg Res[0] - Allow verification of the external resistor connected at DBG pin. Ref. to parametric table for resistor rang value. <sup>(33)</sup> |                  |                  |                    |                    |                    |            |           |  |  |  |
| 0xx                                                                      |                                                                                     |                                                                                                                                                                     |                  |                  | Function disat     | ble                |                    |            |           |  |  |  |
| 100                                                                      |                                                                                     | 100 verifica                                                                                                                                                        | ation enable: re | esistor at DBG   | pin is typically 6 | 8 kohm (RB3) -     | Selection of SAF   | E Mode B3  |           |  |  |  |
| 101                                                                      |                                                                                     | 101 verific                                                                                                                                                         | ation enable: r  | esistor at DBG   | pin is typically 3 | 33 kohm (RB2 - 3   | Selection of SAFI  | E Mode B2  |           |  |  |  |
| 110                                                                      |                                                                                     | 110 verification enable: resistor at DBG pin is typically 15 kohm (RB1) - Selection of SAFE Mode B1                                                                 |                  |                  |                    |                    |                    |            |           |  |  |  |
| 111                                                                      |                                                                                     | 111 verif                                                                                                                                                           | ication enable:  | resistor at DB   | G pin is typically | 0 kohm (RA) - S    | Selection of SAFE  | Mode A     |           |  |  |  |

### Table 18. Initialization Miscellaneous Functions, INIT MISC (Note: Register can be written only in INIT Mode)

#### Notes

33. Bits b2,1 and 0 allow the following operation:

First, check the resistor device has detected at the DEBUG pin. If the resistor is different, bit 5 (Debug resistor) is set in INTerrupt register (Ref. to device flag table).

Second, over write the resistor decoded by device, to set the SAFE Mode operation by SPI. Once this function is selected by bit 2 = 1, this selection has higher priority than "hardware", and device will behave according to b2,b1 and b0 setting

## SPECIFIC MODE REGISTER

#### Table 19. Specific Mode Register, SPE\_MODE

| MOSI First Byte [15-8]<br>[b_15 b_14] 01_001 [P/N] |               | MOSI Second Byte, bits 7-0                                                                                             |                |                  |                   |                    |                  |                 |             |  |  |
|----------------------------------------------------|---------------|------------------------------------------------------------------------------------------------------------------------|----------------|------------------|-------------------|--------------------|------------------|-----------------|-------------|--|--|
|                                                    |               | bit 7                                                                                                                  | bit 6          | bit 5            | bit 4             | bit 3              | bit 2            | bit 1           | bit 0       |  |  |
| 01 01_001 P                                        |               | Sel_Mod[1]                                                                                                             | Sel_Mod[0]     | Rnd_C5b          | Rnd_C4b           | Rnd_C3b            | Rnd_C2b          | Rnd_C1b         | Rnd_C0t     |  |  |
| Default state                                      |               | 0                                                                                                                      | 0              | 0                |                   | 0                  | 0                | 0               | 0           |  |  |
| Condition                                          | n for default |                                                                                                                        |                |                  |                   | POR                |                  |                 | ·           |  |  |
| Bit                                                |               | Description                                                                                                            |                |                  |                   |                    |                  |                 |             |  |  |
| b7, b6                                             | Sel_Mod       | [1], Sel_Mod[0] - Mode selection: these 2 bits are used to select which mode the device will enter upon a SPI command. |                |                  |                   |                    |                  |                 |             |  |  |
| 00                                                 |               |                                                                                                                        | RESET Mode     |                  |                   |                    |                  |                 |             |  |  |
| 01                                                 |               | INIT Mode                                                                                                              |                |                  |                   |                    |                  |                 |             |  |  |
| 10                                                 |               | FLASH Mode                                                                                                             |                |                  |                   |                    |                  |                 |             |  |  |
| 11                                                 |               | N/A                                                                                                                    |                |                  |                   |                    |                  |                 |             |  |  |
|                                                    | 1             |                                                                                                                        |                |                  |                   |                    |                  |                 |             |  |  |
| b5b0                                               | [Rnd_C4b R    | nd_C0b] - Rand                                                                                                         | dom Code inver | ted, these six b | oits are the inve | rted bits obtained | d from the SPE-N | IODE Register r | ead command |  |  |

## The SPE MODE Register is used for the Following Operation

- Set the device in RESET Mode, to exercise or test the RESET functions.

- Go to INIT Mode, using the Secure SPi command.

- Go to FLASH Mode (in this mode the watchdog timer can be extended up to 32 s).

- Activate the SAFE pin by S/W.

This mode (called Special Mode) is accessible from the secured SPI command, which consist of 2 commands:

1) reading a random code and

2) then write the inverted random code plus mode selection or SAFE pin activation:

Return to INIT Mode is done as follow (this is done from Normal Mode only):

1) Read random code:

MOSI: 0001 0011 0000 0000 [Hex:0x 13 00]

MISO report 16 bits, random code are bits (5-0)

miso = xxxx xxxx xxR5 R4 R3 R2 R1 R0 (RXD = 6 bits random code)

2) Write INIT Mode + random code inverted

MOSI : 0101 0010 01 Ri5 Ri4 Ri3 Ri2 Ri1 Ri0 [Hex 0x 52 HH] ( $R_{IX}$  = random code inverted)

MISO : xxxx xxxx xxxx (don't care)

SAFE pin activation: SAFE pin can be set low, only in INIT Mode, with following commands:

1) Read random code:

MOSI : 0001 0011 0000 0000 [Hex:0x 13 00]

MISO report 16 bits, random code are bits (5-0)

miso = xxxx xxxx xxR5 R4 R3 R2 R1 R0 (RXD = 6 bits random code)

2) Write INIT Mode + random code bits 5:4 not inverted and random code bits 3:0 inverted

MOSI : 0101 0010 01 R5 R4 Ri3 Ri2 Ri1 Ri0 [Hex 0x 52 HH] ( $R_{IX}$  = random code inverted)

MISO : xxxx xxxx xxxx xxxx (don't care)

Return to Reset or Flash Mode is done similarly to the go to INIT Mode, except that the b7 and b6 are set according to the table above (b7, b6 = 00 - go to reset, b7, b6 = 10 - go to Flash).

72

# TIMER REGISTERS

| MOSI First Byte [15-8]   |          | MOSI Second Byte, bits 7-0 |          |                    |          |            |          |            |
|--------------------------|----------|----------------------------|----------|--------------------|----------|------------|----------|------------|
| [b_15 b_14] 01_010 [P/N] | bit 7    | bit 6                      | bit 5    | bit 4              | bit 3    | bit 2      | bit 1    | bit 0      |
| 01 01_010 P              | I_mcu[2] | I_mcu[1]                   | I_mcu[1] | watchdog<br>Nor[4] | W/D_N[4] | W/D_Nor[3] | W/D_N[2] | W/D_Nor[0] |
| Default state            | 0        | 0                          | 0        | 1                  | 1        | 1          | 1        | 0          |
| Condition for default    |          | •                          | •        |                    | POR      | •          | •        | •          |

# Table 20. Timer Register A, LP $V_{DD}$ Over-current & Watchdog Period Normal Mode, TIM\_A

| LP V <sub>DD</sub> Over-current (ms) |         |    |    |    |  |  |  |  |
|--------------------------------------|---------|----|----|----|--|--|--|--|
| b7                                   | b6, b5  |    |    |    |  |  |  |  |
| 57                                   | 00      | 01 | 10 | 11 |  |  |  |  |
| 0                                    | 3 (def) | 6  | 12 | 24 |  |  |  |  |
| 1                                    | 4       | 8  | 16 | 32 |  |  |  |  |

|        | Watchdog Period in Device Normal Mode (ms) |            |     |     |     |     |           |     |  |
|--------|--------------------------------------------|------------|-----|-----|-----|-----|-----------|-----|--|
| b4, b3 |                                            | b2, b1, b0 |     |     |     |     |           |     |  |
| 54, 50 | 000                                        | 001        | 010 | 011 | 100 | 101 | 110       | 111 |  |
| 00     | 2.5                                        | 5          | 10  | 20  | 40  | 80  | 160       | 320 |  |
| 01     | 3                                          | 6          | 12  | 24  | 48  | 96  | 192       | 384 |  |
| 10     | 3.5                                        | 7          | 14  | 28  | 56  | 112 | 224       | 448 |  |
| 11     | 4                                          | 8          | 16  | 32  | 64  | 128 | 256 (def) | 512 |  |

# Table 21. Timer Register B, Cyclic Sense and Cyclic INT, in Device LP Mode, TIM\_B

| MOSI First Byte [15-8]   | MOSI Second Byte, bits 7-0 |            |            |            |            |            |            |            |
|--------------------------|----------------------------|------------|------------|------------|------------|------------|------------|------------|
| [b_15 b_14] 01_011 [P/N] | bit 7                      | bit 6      | bit 5      | bit 4      | bit 3      | bit 2      | bit 1      | bit 0      |
| 01 01_011 P              | Cyc-sen[3]                 | Cyc-sen[2] | Cyc-sen[1] | Cyc-sen[0] | Cyc-int[3] | Cyc-int[2] | Cyc-int[1] | Cyc-int[0] |
| Default state            | 0                          | 0          | 0          | 0          | 0          | 0          | 0          | 0          |
| Condition for default    |                            |            |            |            | POR        |            |            |            |

|    | Cyclic Sense (ms) |     |     |                 |        |     |     |      |  |
|----|-------------------|-----|-----|-----------------|--------|-----|-----|------|--|
| b7 | b6, b5, b4        |     |     |                 |        |     |     |      |  |
| 57 | 000               | 001 | 010 | 011             | 100    | 101 | 110 | 111  |  |
| 0  | 3                 | 6   | 12  | 24              | 48     | 96  | 192 | 384  |  |
| 1  | 4                 | 8   | 16  | 32              | 64     | 128 | 256 | 512  |  |
|    |                   |     | C   | yclic Interrupt | (ms)   |     |     |      |  |
| b3 |                   |     |     | b2,             | b1, b0 |     |     |      |  |
| 50 | 000               | 001 | 010 | 011             | 100    | 101 | 110 | 111  |  |
| 0  | 6 (def)           | 12  | 24  | 48              | 96     | 192 | 384 | 768  |  |
| 1  | 8                 | 16  | 32  | 64              | 128    | 258 | 512 | 1024 |  |

| MOSI First Byte [15-8]   |            | MOSI Second Byte, bits 7-0 |            |            |        |        |        |        |
|--------------------------|------------|----------------------------|------------|------------|--------|--------|--------|--------|
| [b_15 b_14] 01_100 [P/N] | bit 7      | bit 6                      | bit 5      | bit 4      | bit 3  | bit 2  | bit 1  | bit 0  |
| 01 01_ 100 P             | WD-LP-F[3] | WD-LP-F[2]                 | WD-LP-F[1] | WD-LP-F[0] | FWU[3] | FWU[2] | FWU[1] | FWU[0] |
| Default state            | 0          | 0                          | 0          | 0          | 0      | 0      | 0      | 0      |
| Condition for default    |            |                            |            |            | POR    |        |        |        |

# Table 22. Timer Register C, Watchdog LP Mode or Flash Mode and Forced Wake-up Timer, TIM\_C

# Table 23. Typical Timing Values

|    | Watchdog in LP V <sub>DD</sub> ON Mode (ms) |     |      |             |        |      |       |       |  |  |
|----|---------------------------------------------|-----|------|-------------|--------|------|-------|-------|--|--|
| b7 |                                             |     |      | b6, I       | b5, b4 |      |       |       |  |  |
| 57 | 000                                         | 001 | 010  | 011         | 100    | 101  | 110   | 111   |  |  |
| 0  | 12                                          | 24  | 48   | 96          | 192    | 384  | 768   | 1536  |  |  |
| 1  | 16                                          | 32  | 64   | 128         | 256    | 512  | 1024  | 2048  |  |  |
|    | Watchdog in Flash Mode (ms)                 |     |      |             |        |      |       |       |  |  |
| b7 | b6, b5, b4                                  |     |      |             |        |      |       |       |  |  |
| 67 | 000                                         | 001 | 010  | 011         | 100    | 101  | 110   | 111   |  |  |
| 0  | 48 (def)                                    | 96  | 192  | 384         | 768    | 1536 | 3072  | 6144  |  |  |
| 1  | 256                                         | 512 | 1024 | 2048        | 4096   | 8192 | 16384 | 32768 |  |  |
|    |                                             |     | Fo   | rced Wake-u | 0 (ms) |      |       |       |  |  |
| b3 |                                             |     |      | b2,         | b1, b0 |      |       |       |  |  |
|    | 000                                         | 001 | 010  | 011         | 100    | 101  | 110   | 111   |  |  |
| 0  | 48 (def)                                    | 96  | 192  | 384         | 768    | 1536 | 3072  | 6144  |  |  |

512

1024

2048

4096

8192

1

64

128

258

# WATCHDOG AND MODE REGISTERS

Table 25. MODE Register, MODE

| bit 7 | bit 6 | h:4 5      |       |         |       |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |
|-------|-------|------------|-------|---------|-------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|       | DIL U | bit 5      | bit 4 | bit 3   | bit 2 | bit 1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | bit 0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |
| 0     | 0     | 0          | 0     | 0       | 0     | 0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | 0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |
| 0     | 0     | 0          | 0     | 0       | 0     | 0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | 0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |
| l     |       | L          | 1 1   | POR     |       | L                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |
|       | 0     | 0 0<br>0 0 |       | 0 0 0 0 |       | 0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0 | 0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0 |

# Table 24. Watchdog Refresh Register, watchdog<sup>(34)</sup>

#### MOSI Second Byte, bits 7-0 MOSI First Byte [15-8] [b\_15 b\_14] 01\_110 [P/N] bit 7 bit 6 bit 5 bit 4 bit 3 bit 2 bit 1 bit 0 01 01\_ 110 P Rnd\_b[1] Rnd\_b[0] mode[4] mode[3] mode[2] mode[1] mode[0] Rnd\_b[2] Default state N/A N/A N/A N/A N/A N/A N/A N/A

# Table 26. LP $V_{\text{DD}}$ OFF Selection and FWU / Cyclic Sense Selection

| b7, b6, b5, b4, b3 | FWU | Cyclic Sense |
|--------------------|-----|--------------|
| 0 1100             | OFF | OFF          |
| 0 1101             | OFF | ON           |
| 0 1110             | ON  | OFF          |
| 0 1111             | ON  | ON           |

# Table 27. LP $\rm V_{DD}$ ON selection and operation mode

| b7, b6, b5, b4, b3 | FWU             | Cyclic Sense                                                                                                                                                                                                                        | Cyclic INT | Watchdog |  |  |  |
|--------------------|-----------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------|----------|--|--|--|
| 1 0000             | OFF             | OFF                                                                                                                                                                                                                                 | OFF        | OFF      |  |  |  |
| 1 0001             | OFF             | OFF                                                                                                                                                                                                                                 | OFF        | ON       |  |  |  |
| 1 0010             | OFF             | OFF                                                                                                                                                                                                                                 | ON         | OFF      |  |  |  |
| 1 0011             | OFF             | OFF                                                                                                                                                                                                                                 | ON         | ON       |  |  |  |
| 1 0100             | OFF             | ON                                                                                                                                                                                                                                  | OFF        | OFF      |  |  |  |
| 1 0101             | OFF             | ON                                                                                                                                                                                                                                  | OFF        | ON       |  |  |  |
| 1 0110             | OFF             | ON                                                                                                                                                                                                                                  | ON         | OFF      |  |  |  |
| 1 0111             | OFF             | ON                                                                                                                                                                                                                                  | ON         | ON       |  |  |  |
| 1 1000             | ON              | OFF                                                                                                                                                                                                                                 | OFF        | OFF      |  |  |  |
| 1 1001             | ON              | OFF                                                                                                                                                                                                                                 | OFF        | ON       |  |  |  |
| 1 1010             | ON              | OFF                                                                                                                                                                                                                                 | ON         | OFF      |  |  |  |
| 1 1011             | ON              | OFF                                                                                                                                                                                                                                 | ON         | ON       |  |  |  |
| 1 1100             | ON              | ON                                                                                                                                                                                                                                  | OFF        | OFF      |  |  |  |
| 1 1101             | ON              | ON                                                                                                                                                                                                                                  | OFF        | ON       |  |  |  |
| 1 1110             | ON              | ON                                                                                                                                                                                                                                  | ON         | OFF      |  |  |  |
| 1 1111             | ON              | ON                                                                                                                                                                                                                                  | ON         | ON       |  |  |  |
| b2, b1, b0         | previous SPI co | Random Code inverted, these 3bits are the inverted bits obtained from the previous SPI command. The usage of these bits are optional and must be previously selected in the INIT MISC register [See bit 7 (LPM w RNDM) in Table 18] |            |          |  |  |  |

Prior to enter in LP  $V_{DD}$  ON or LP  $V_{DD}$  OFF, the Wake-Up flags must be cleared or read.

This is done by the following SPI commands (See Table <u>37, Device Flag, I/O Real Time and Device Identification</u>):

0xE100 for CAN Wake-Up clear

0xE380 for I/O Wake-Up clear

0xE700 for LIN1 Wake-Up clear

0xE900 for LIN2 Wake-Up clear

If Wake-Up flags are not cleared, the device will enter into the selected LP Mode and immediately Wake-Up. In addition, the CAN failure flags (i.e. CAN\_F and CAN\_UF) must be cleared in order to meet the low power current consumption specification. This is done by the following SPI command:

0xE180 (read CAN failure flags)

When the device is in LP  $V_{DD}$  ON Mode, the Wake-Up by a SPI command uses a write to "Normal Request Mode", 0x5C10.

## **Mode Register Features**

The mode register includes specific functions and a "global SPI command" that allow the following:

- read device current mode
- read device Debug status
- read state of SAFE pin
- leave Debug state

### Table 28. Device Modes

- release or turn off SAFE pin

- read a 3 bit Random Code to enter in LP Mode

These global commands are built using the MODE register address bit [13-9], along with several combinations of bit [15-14] and bit [7]. Note, bit [8] is always set to 1.

## Entering into LP Mode using Random Code

- LP Mode using Random Code must be selected in INIT Mode via bit 7 of the INIT MISC register.

- In Normal Mode, read the Random Code using 0x1D00 or 0x1D80 command. The 3 Random Code bits are available on MISO bits 2,1 and 0.

- Write LP Mode by inverting the 3 random bits.

Example - Select LP VDD OFF without cyclic sense and FWU:

- 1. in hex: 0x5C60 to enter in LP VDD OFF Mode without using the 3 random code bits.
- 2. if Random Code is selected, the commands are:

- Read Random Code: 0x1D00 or 0x1D80,

MISO report in binary: bits 15-8, bits 7-3, Rnd\_[2], Rnd\_[1], Rnd\_[0].

- Write LP VDD OFF Mode, using Random Code inverted: in binary: 0101 1100 0110 0 Rnd\_b[2], Rnd\_b[1], Rnd\_b[0]. <u>Table 28</u> summarizes these commands

| Global commands and effects                                |      |            |           |           |                    |          |             |       |
|------------------------------------------------------------|------|------------|-----------|-----------|--------------------|----------|-------------|-------|
| Read device current mode, Leave debug mode.                | MOSI | bits 15-14 | bits 13-9 | bit 8     | bit 7              |          | bits 6-0    |       |
| Keep SAFE pin as is.<br>MOSI in hexadecimal: 1D 00         |      | 00         | 01 110    | 1         | 0                  |          | 000 0000    |       |
|                                                            | MISO | bit        | bit 15-8  |           | 7-3                |          | bit 2-0     |       |
|                                                            |      | Fix S      | Status    | device cu | evice current mode |          | Random code |       |
| Read device current mode                                   | MOSI | bits 15-14 | bits 13-9 | bit 8     | bit 7              |          | bits 6-0    |       |
| Release SAFE pin (turn OFF).<br>MOSI in hexadecimal: 1D 80 |      | 00         | 01 110    | 1         | 1                  | 000 0000 |             |       |
|                                                            | MISO | bit 15-8   |           | bit 7-3   |                    | bit 2-0  |             |       |
|                                                            |      | Fix S      | Status    | device cu | rrent mode         |          | Random code | ;     |
| Read device current mode, Leave debug mode.                | MOSI | bits 15-14 | bits 13-9 | bit 8     | bit 7              |          | bits 6-0    |       |
| Keep SAFE pin as is.<br>MOSI in hexadecimal: DD 00         |      | 11         | 01 110    | 1         | 0                  |          | 000 0000    |       |
| MISO reports Debug and SAFE state (bits 1,0)               | MISO | bit        | 15-8      | bit       | 7-3                | bit 2    | bit 1       | bit 0 |
|                                                            |      | Fix S      | Status    | device cu | rrent mode         | х        | SAFE        | DEBU  |
| Read device current mode, Keep DEBUG mode                  | MOSI | bits 15-14 | bits 13-9 | bit 8     | bit 7              |          | bits 6-0    |       |
| Release SAFE pin (turn OFF).<br>MOSI in hexadecimal: DD 80 |      | 11         | 01 110    | 1         | 1                  |          | 000 0000    |       |
| MISO reports Debug and SAFE state (bits 1,0)               | MISO | bit        | 15-8      | bit       | 7-3                | bit 2    | bit 1       | bit 0 |
|                                                            |      | Fix S      | Status    | device cu | rrent mode         | х        | SAFE        | DEBU  |

The Tables below describes MISO bits 7-0, used to decode the device's current mode.

| Table 29. M | ISO bits 7-3 |
|-------------|--------------|
|-------------|--------------|

| Device current mode, any of the above command |                |  |  |  |  |  |  |
|-----------------------------------------------|----------------|--|--|--|--|--|--|
| b7, b6, b5, b4, b3                            | MODE           |  |  |  |  |  |  |
| 0 0000                                        | INIT           |  |  |  |  |  |  |
| 0 0001                                        | FLASH          |  |  |  |  |  |  |
| 0 0010                                        | Normal Request |  |  |  |  |  |  |
| 0 0011                                        | Normal Mode    |  |  |  |  |  |  |

# **REGULATOR, CAN, I/O, INT AND LIN REGISTERS** Table 31. Regulator Register

The Table below describes the SAFE and DEBUG bit decoding.

# Table 30. SAFE and DEBUG status

|    | SAFE and DEBUG bits            |  |  |  |  |  |  |  |  |
|----|--------------------------------|--|--|--|--|--|--|--|--|
| b1 | description                    |  |  |  |  |  |  |  |  |
| 0  | SAFE pin OFF, not activated    |  |  |  |  |  |  |  |  |
| 1  | SAFE pin ON, driver activated. |  |  |  |  |  |  |  |  |
| b0 | description                    |  |  |  |  |  |  |  |  |
| 0  | Debug Mode OFF                 |  |  |  |  |  |  |  |  |
| 1  | Debug Mode Active              |  |  |  |  |  |  |  |  |

| MOSI First Byte [15-8] |                                             |                           |                           |                         | MOSI Seco                      | nd Byte, bits 7-           | 0                            |                          |                        |
|------------------------|---------------------------------------------|---------------------------|---------------------------|-------------------------|--------------------------------|----------------------------|------------------------------|--------------------------|------------------------|
|                        | 4] 01_111 [P/N]                             | bit 7                     | bit 6                     | bit 5                   | bit 4                          | bit 3                      | bit 2                        | bit 1                    | bit 0                  |
| 01 0                   | 1_111 P                                     | V <sub>AUX</sub> [1]      | V <sub>AUX</sub> [0]      | -                       | 5V-can[1]                      | 5V-can[0]                  | V <sub>DD</sub> bal en       | V <sub>DD</sub> bal auto | V <sub>DD</sub> OFF er |
| Defa                   | ault state                                  | 0                         | 0                         | N/A                     | 0                              | 0                          | N/A                          | N/A                      | N/A                    |
| Conditio               | on for default                              | PC                        | DR                        |                         | Р                              | OR                         |                              |                          |                        |
| Bits                   |                                             |                           |                           |                         | Descriptio                     | n                          |                              |                          |                        |
| b7 b6                  | V <sub>AUX</sub> [1], V <sub>AU</sub>       | <b>x[0]</b> - Vauxila     | ry regulator co           | ntrol                   | •                              |                            |                              |                          |                        |
| 00                     | Regulator OF                                | F                         |                           |                         |                                |                            |                              |                          |                        |
| 01                     | Regulator ON detected after                 |                           |                           | ver-current             | (OC) monitorir                 | ng flags not rep           | ported. V <sub>AUX</sub> is  | disabled when            | UV or OC               |
| 10                     | Regulator ON after 1.0 ms b                 |                           | ge (UV) and o             | ver-current             | (OC) monitorin                 | g flags active.            | V <sub>AUX</sub> is disabl   | ed when UV or            | OC detecte             |
| 11                     | Regulator ON<br>after 25 μs bla             |                           | ge (UV) and o             | ver-current             | (OC) monitorin                 | g flags active.            | V <sub>AUX</sub> is disabl   | ed when UV or            | OC detecte             |
| b4 b3                  | 5 V-can[1], 5                               | V-can[0] - 5\             | -CAN regulate             | or control              |                                |                            |                              |                          |                        |
| 00                     | Regulator OF                                | F                         |                           |                         |                                |                            |                              |                          |                        |
| 01                     | Regulator ON<br>blanking time               |                           |                           | Under-volta             | age (UV) and o                 | ver-current (O             | C) monitoring                | flags not report         | ed. 1.0 ms             |
| 10                     | Regulator ON time for UV a                  |                           |                           | Under-volta             | age (UV) and c                 | over-current (O            | C) monitoring                | flags active. 1.0        | ) ms blankin           |
| 11                     | Regulator ON<br>when UV or C                | •                         |                           |                         | age (UV) and o                 | ver-current (O             | C) monitoring f              | lags active. 5 \         | /-CAN disab            |
| b2                     | V <sub>DD</sub> bal en -                    | Control bit to            | Enable the V <sub>D</sub> | <sub>D</sub> external b | allast transisto               | r                          |                              |                          |                        |
| 0                      | External V <sub>DD</sub>                    | ballast disable           | 9                         |                         |                                |                            |                              |                          |                        |
| 1                      | External V <sub>DD</sub>                    | ballast Enable            | 9                         |                         |                                |                            |                              |                          |                        |
| b1                     | V <sub>DD</sub> bal auto                    | - Control bit t           | o automaticall            | y Enable the            | e V <sub>DD</sub> external     | ballast transis            | tor, if V <sub>DD</sub> is > | typically 60 mA          | ١                      |
| 0                      | Disable the a                               | utomatic activ            | ation of the ex           | ternal balla            | st                             |                            |                              |                          |                        |
| 1                      | Enable the au                               | utomatic activa           | ation of the ext          | ernal ballas            | st, if V <sub>DD</sub> > typic | cally 60 mA                |                              |                          |                        |
| b0                     | V <sub>DD</sub> OFF en                      | - Control bit to          | allow transition          | on into LP V            | DD OFF Mode                    | (to prevent V <sub>D</sub> | <sub>DD</sub> turn OFF)      |                          |                        |
| 0                      | Disable Usag                                | e of LP V <sub>DD</sub> C | FF Mode                   |                         |                                |                            |                              |                          |                        |
| 1                      | Enable Usage of LP V <sub>DD</sub> OFF Mode |                           |                           |                         |                                |                            |                              |                          |                        |

## SERIAL PERIPHERAL INTERFACE DETAIL OF CONTROL BITS AND REGISTER MAPPING

# Table 32. CAN Register<sup>(35)</sup>

| MOSI Fir | st byte [15-8]  |                                                                                           |                   |                 | MOSI Sec     | ond Byte, bits 7-0          |              |              |         |
|----------|-----------------|-------------------------------------------------------------------------------------------|-------------------|-----------------|--------------|-----------------------------|--------------|--------------|---------|
|          | 4] 10_000 [P/N] | bit 7                                                                                     | bit 6             | bit 5           | bit 4        | bit 3                       | bit 2        | bit 1        | bit 0   |
| 01 1     | 10_000P         | CAN mod[1]                                                                                | CAN mod[0]        | Slew[1]         | Slew[0]      | Wake-Up 1/3                 | -            | -            | CAN int |
| Defa     | ault state      | 1                                                                                         | 0                 | 0               | 0            | 0                           | -            | -            | 0       |
| Conditio | on for default  | no                                                                                        | te                | PC              | DR           | POR                         |              |              | POR     |
| Bits     |                 |                                                                                           |                   |                 | Descriptio   | n                           |              |              |         |
| b7 b6    | CAN mod[1]      | , CAN mod[0]                                                                              | - CAN interfa     | ce mode cor     | trol, Wake-L | Ip enable / disabl          | e            |              |         |
| 00       | CAN interfac    | e in Sleep Moo                                                                            | de, CAN Wake      | e-Up disable.   |              |                             |              |              |         |
| 01       | CAN interfac    | e in receive or                                                                           | lly mode, CAN     | l driver disab  | le.          |                             |              |              |         |
| 10       |                 | e is in Sleep N<br>Jp is reported I                                                       | ,                 |                 |              | LP Mode,<br>⁄lode, CAN Wake | -Up reported | by INT.      |         |
| 11       | CAN interfac    | e in transmit a                                                                           | nd receive mo     | de.             |              |                             |              |              |         |
| b5 b4    | Slew[1] Slev    | <b>v[0]</b> - CAN driv                                                                    | er slew rate s    | election        |              |                             |              |              |         |
| 00       | FAST            |                                                                                           |                   |                 |              |                             |              |              |         |
| 01       | MEDIUM          |                                                                                           |                   |                 |              |                             |              |              |         |
| 10       | SLOW            |                                                                                           |                   |                 |              |                             |              |              |         |
| 11       | SLOW            |                                                                                           |                   |                 |              |                             |              |              |         |
| b3       | Wake-up 1/3     | - Selection of                                                                            | CAN Wake-U        | p mechanisn     | n            |                             |              |              |         |
| 0        | 3 dominant p    | ulses Wake-U                                                                              | p mechanism       |                 |              |                             |              |              |         |
| 1        | Single domin    | ant pulse Wak                                                                             | e-Up mechan       | ism             |              |                             |              |              |         |
| b0       | CAN INT - S     | elect the CAN                                                                             | failure detection | on reporting    |              |                             |              |              |         |
| 0        | Select INT g    | eneration wher                                                                            | n a bus failure   | is fully identi | fied and dec | oded (i.e. after 5          | dominant pul | ses on TxCAN | 1)      |
| 1        |                 | Select INT generation as soon as a bus failure is detected, event if not fully identified |                   |                 |              |                             |              |              |         |

Notes

35. The first time the device is set to Normal Mode, the CAN is in Sleep Wake-Up enabled (bit7 = 1, bit 6 =0). The next time the device is set in Normal Mode, the CAN state is controlled by bits 7 and 6.

# Table 33. I/O Register

| MOSI Fir   | st byte [15-8]   |                                            |               |           | MOSI Seco   | nd Byte, bits 7- | D         |           |           |
|------------|------------------|--------------------------------------------|---------------|-----------|-------------|------------------|-----------|-----------|-----------|
| [b_15 b_14 | 4] 10_001 [P/N]  | bit 7                                      | bit 6         | bit 5     | bit 4       | bit 3            | bit 2     | bit 1     | bit 0     |
| 01 1       | 0_001P           | I/O-3 [1]                                  | I/O-3 [0]     | I/O-2 [1] | I/O-2 [0]   | I/O-1 [1]        | I/O-1 [0] | I/O-0 [1] | I/O-0 [0] |
| Defa       | ault state       | 0                                          | 0             | 0         | 0           | 0                | 0         | 0         | 0         |
| Conditio   | on for default   |                                            |               |           |             | POR              |           |           |           |
| Bits       |                  |                                            |               |           | Description | l                |           |           |           |
| b7 b6      | I/O-3 [1], I/O-  | 3 [0] - I/O-3 pi                           | n operation   |           |             |                  |           |           |           |
| 00         | I/O-3 driver d   | isable, Wake-                              | up capability | disable   |             |                  |           |           |           |
| 01         | I/O-3 driver di  | isable, Wake-                              | up capability | enable.   |             |                  |           |           |           |
| 10         | I/O-3 HS drive   | er enable.                                 |               |           |             |                  |           |           |           |
| 11         | I/O-3 HS drive   | er enable.                                 |               |           |             |                  |           |           |           |
| b5 b4      | I/O-2 [1], I/O-2 | 2 [0] - I/O-2 pi                           | n operation   |           |             |                  |           |           |           |
| 00         | I/O-2 driver d   | isable, Wake-                              | up capability | disable   |             |                  |           |           |           |
| 01         | I/O-2 driver d   | isable, Wake-                              | up capability | enable.   |             |                  |           |           |           |
| 10         | I/O-2 HS drive   | er enable.                                 |               |           |             |                  |           |           |           |
| 11         | I/O-2 HS drive   | er enable.                                 |               |           |             |                  |           |           |           |
| b3 b2      | I/O-1 [1], I/O-  | 1 [0] - I/O-1 pi                           | n operation   |           |             |                  |           |           |           |
| 00         | I/O-1 driver d   | isable, Wake-                              | up capability | disable   |             |                  |           |           |           |
| 01         | I/O-1 driver d   | isable, Wake-                              | up capability | enable.   |             |                  |           |           |           |
| 10         | I/O-1 LS drive   | er enable.                                 |               |           |             |                  |           |           |           |
| 11         | I/O-1 HS drive   | I/O-1 HS driver enable.                    |               |           |             |                  |           |           |           |
| b1 b0      | I/O-0 [1], I/O-  | I/O-0 [1], I/O-0 [0] - I/O-0 pin operation |               |           |             |                  |           |           |           |
| 00         | I/O-0 driver d   | isable, Wake-                              | up capability | disable   |             |                  |           |           |           |
| 01         | I/O-0 driver di  | isable, Wake-                              | up capability | enable.   |             |                  |           |           |           |
| 10         | I/O-0 LS drive   | er enable.                                 |               |           |             |                  |           |           |           |
| 11         | I/O-0 HS drive   | er enable.                                 |               |           |             |                  |           |           |           |

33903/4/5

## SERIAL PERIPHERAL INTERFACE DETAIL OF CONTROL BITS AND REGISTER MAPPING

## Table 34. INT Register

| MOSI Fi         | rst byte [15-8]                                                  |                                              |                                |                                  | MOSI Secor                                    | nd Byte, bits 7-                                         | 0                                   |                                        |                           |
|-----------------|------------------------------------------------------------------|----------------------------------------------|--------------------------------|----------------------------------|-----------------------------------------------|----------------------------------------------------------|-------------------------------------|----------------------------------------|---------------------------|
| [b_15 b_1       | 4] 10_010 [P/N]                                                  | bit 7                                        | bit 6                          | bit 5                            | bit 4                                         | bit 3                                                    | bit 2                               | bit 1                                  | bit 0                     |
| 01 <sup>-</sup> | 10_010P                                                          | CAN failure                                  | MCU req                        | LIN2 fail                        | LIN1fail                                      | I/O                                                      | SAFE                                | -                                      | Vmon                      |
| Def             | ault state                                                       | 0                                            | 0                              | 0                                | 0                                             | 0                                                        | 0                                   | 0                                      | 0                         |
| Conditi         | on for default                                                   |                                              |                                |                                  |                                               | POR                                                      |                                     | L                                      |                           |
| Bits            |                                                                  |                                              |                                |                                  | Description                                   |                                                          |                                     |                                        |                           |
| b7              |                                                                  | - control bit for<br>2HIGH, and C            |                                | •                                | to GND, VDD                                   | or VSUP, CAI                                             | N over-current,                     | Driver Over Te                         | emp, TXD-PI               |
| 0               | INT disable                                                      |                                              |                                |                                  |                                               |                                                          |                                     |                                        |                           |
| 1               | INT enable.                                                      |                                              |                                |                                  |                                               |                                                          |                                     |                                        |                           |
| b6              | MCU req - C                                                      | ontrol bit to rec                            | quest an INT.                  | INT will occu                    | r once when t                                 | he bit is enabl                                          | е                                   |                                        |                           |
| 0               | INT disable                                                      |                                              |                                |                                  |                                               |                                                          |                                     |                                        |                           |
| 1               | INT enable.                                                      |                                              |                                |                                  |                                               |                                                          |                                     |                                        |                           |
| b5              | LIN2 fail - Co                                                   | ontrol bit to ena                            | able INT whe                   | n of failure on                  | LIN2 interface                                | 9                                                        |                                     |                                        |                           |
| 0               | INT disable                                                      |                                              |                                |                                  |                                               |                                                          |                                     |                                        |                           |
| 1               | INT enable.                                                      |                                              |                                |                                  |                                               |                                                          |                                     |                                        |                           |
| b4              | LIN/1 fail - C                                                   | ontrol bit to en                             | able INT whe                   | en of failure or                 | n LIN1 interfac                               | e                                                        |                                     |                                        |                           |
| 0               | INT disable                                                      |                                              |                                |                                  |                                               |                                                          |                                     |                                        |                           |
| 1               | INT enable.                                                      |                                              |                                |                                  |                                               |                                                          |                                     |                                        |                           |
| b3              | I/O - Bit to co                                                  | ontrol I/O interru                           | uption: I/O fa                 | ilure                            |                                               |                                                          |                                     |                                        |                           |
| 0               | INT disable                                                      |                                              |                                |                                  |                                               |                                                          |                                     |                                        |                           |
| 1               | INT enable.                                                      |                                              |                                |                                  |                                               |                                                          |                                     |                                        |                           |
| b2              | SAFE - Bit to<br>SAFE resisto                                    | enable INT wi<br>r mismatch, R               | hen of: Vaux<br>ST terminal s  | over-voltage,<br>hort to VDD,    | VDD over-vol<br>MCU request                   | tage, VDD Te<br>INT. <sup>(37)</sup>                     | mp pre warning                      | , VDD under-                           | voltage <sup>(36)</sup> , |
| 0               | INT disable                                                      |                                              |                                |                                  |                                               |                                                          |                                     |                                        |                           |
| 1               | INT enable.                                                      |                                              |                                |                                  |                                               |                                                          |                                     |                                        |                           |
| b0              | V <sub>MON</sub> - enabl<br>V <sub>SOV</sub> , V <sub>SENS</sub> | e interruption b<br><sub>ELOW</sub> , 5V-CAN | y voltage mo<br>I low or thern | nitoring of one<br>nal shutdown, | e of the voltage<br>V <sub>AUX</sub> low or \ | e regulator: V <sub>/</sub><br>/ <sub>AUX</sub> over-cur | <sub>AUX</sub> , 5 V-CAN, V<br>rent | / <sub>DD</sub> (I <sub>DD</sub> Over- | current, V <sub>SL</sub>  |
| 0               | INT disable                                                      |                                              |                                |                                  |                                               |                                                          |                                     |                                        |                           |
| 1               | INT enable.                                                      |                                              |                                |                                  |                                               |                                                          |                                     |                                        |                           |

Notes

36. If VDD under-voltage is set to 70% of VDD, see bits b6 and b5 in Table 15 on page <u>68</u>.

37. Bit 2 is used in conjunction with bit 6. Both bit 6 and bit 2 must be set to 1 to activate the MCU INT request.

# Table 35. LIN/1 Register<sup>(39)</sup>

| MOSI First byte [15-8] |                      |                                                                                    |                           |                | MOSI Seco       | nd Byte, bits 7 | /-0                 |       |          |
|------------------------|----------------------|------------------------------------------------------------------------------------|---------------------------|----------------|-----------------|-----------------|---------------------|-------|----------|
| [b_15 b_14             | ] 10_010 [P/N]       | bit 7                                                                              | bit 6                     | bit 5          | bit 4           | bit 3           | bit 2               | bit 1 | bit 0    |
| 01 10                  | 0_011P               | LIN mode[1]                                                                        | LIN mode[0]               | Slew rate[1]   | Slew rate[0]    | -               | LIN T/1 on          | -     | Vsup ext |
| Defa                   | ult state            | 0                                                                                  | 0                         | 0              | 0               | 0               | 0                   | 0     | 0        |
| Conditio               | n for default        |                                                                                    |                           |                |                 | POR             |                     |       |          |
| Bits                   |                      |                                                                                    |                           |                | Description     |                 |                     |       |          |
| b7 b6                  | LIN Mode [1]         | ], LIN Mode [0]                                                                    | - LIN/1 interf            | ace mode co    | ntrol, Wake-U   | p enable / dis  | sable               |       |          |
| 00                     | LIN/1 disable        | e, Wake-Up ca                                                                      | pability disab            | le             |                 |                 |                     |       |          |
| 01                     | not used             |                                                                                    |                           |                |                 |                 |                     |       |          |
| 10                     | LIN/1 disable        | e, Wake-Up ca                                                                      | pability enabl            | e              |                 |                 |                     |       |          |
| 11                     | LIN/1 Transr         | nit Receive Mo                                                                     | ode <sup>(38)</sup>       |                |                 |                 |                     |       |          |
|                        |                      |                                                                                    |                           |                |                 |                 |                     |       |          |
| b5 b4                  | Slew rate[1],        | Slew rate[0] L                                                                     | IN/1 slew rate            | e selection    |                 |                 |                     |       |          |
| 00                     | Slew rate for        | 20 kbit/s bau                                                                      | l rate                    |                |                 |                 |                     |       |          |
| 01                     | Slew rate for        | 10 kbit/s bau                                                                      | l rate                    |                |                 |                 |                     |       |          |
| 10                     | Slew rate for        | fast baud rate                                                                     | 9                         |                |                 |                 |                     |       |          |
| 11                     | Slew rate for        | fast baud rate                                                                     | •                         |                |                 |                 |                     |       |          |
|                        | 4                    |                                                                                    |                           |                |                 |                 |                     |       |          |
| b2                     | LIN T/1 on           |                                                                                    |                           |                |                 |                 |                     |       |          |
| 0                      | LIN/1 termina        | ation OFF                                                                          |                           |                |                 |                 |                     |       |          |
| 1                      | LIN/1 termina        | ation ON                                                                           |                           |                |                 |                 |                     |       |          |
| b0                     | V <sub>SUP</sub> ext |                                                                                    |                           |                |                 |                 |                     |       |          |
| 0                      | LIN goes rec         | essive when c                                                                      | levice V <sub>SUP/2</sub> | is below typic | cally 6.0 V. Th | is is to meet   | J2602 specification | n     |          |
| 1                      | LIN continue         | LIN continues operation below V <sub>SUP/2</sub> 6.0 V, until 5 V-CAN is disabled. |                           |                |                 |                 |                     |       |          |

Notes

The LIN interface can be set in TXD/RXD Mode only when the TXD-L input signal is in recessive state. An attempt to set TXD/RXD Mode, while TXD-L is low, will be ignored and the LIN interface remains disabled.

39. In order to use the LIN interface, the 5V-CAN regulator must be set to ON.

## SERIAL PERIPHERAL INTERFACE DETAIL OF CONTROL BITS AND REGISTER MAPPING

# Table 36. LIN2 Register<sup>(41)</sup>

| MOSI Fire  | st byte [15-8]                                                                     |                |                          |                | MOSI Secor      | nd Byte, bits 7 | <b>-0</b>          |       |          |  |
|------------|------------------------------------------------------------------------------------|----------------|--------------------------|----------------|-----------------|-----------------|--------------------|-------|----------|--|
| [b_15 b_14 | ] 10_010 [P/N]                                                                     | bit 7          | bit 6                    | bit 5          | bit 4           | bit 3           | bit 2              | bit 1 | bit 0    |  |
| 01 1       | 0_100P                                                                             | LIN mode[1]    | LIN mode[0]              | Slew rate[1]   | Slew rate[0]    | -               | LIN T2 on          | -     | Vsup ext |  |
| Defa       | fault state 0 0 0 0 0 0 0 0 0                                                      |                |                          |                |                 |                 |                    |       |          |  |
| Conditio   | n for default                                                                      |                |                          |                |                 | POR             |                    |       |          |  |
| Bits       |                                                                                    |                |                          |                | Description     |                 |                    |       |          |  |
| b7 b6      | LIN mode [1]                                                                       | , LIN mode [0] | - LIN 2 interf           | ace mode co    | ntrol, Wake-Up  | o enable / dis  | able               |       |          |  |
| 00         | LIN2 disable                                                                       | , Wake-Up cap  | ability disable          | ;              |                 |                 |                    |       |          |  |
| 01         | not used                                                                           |                |                          |                |                 |                 |                    |       |          |  |
| 10         | LIN2 disable                                                                       | , Wake-Up cap  | ability enable           | !              |                 |                 |                    |       |          |  |
| 11         | LIN2 Transm                                                                        | it Receive Mo  | de <sup>(40)</sup>       |                |                 |                 |                    |       |          |  |
|            |                                                                                    |                |                          |                |                 |                 |                    |       |          |  |
| b5 b4      | Slew rate[1],                                                                      | Slew rate[0] L | IN 2slew rate            | selection      |                 |                 |                    |       |          |  |
| 00         | Slew rate for                                                                      | 20 kbit/s bauc | l rate                   |                |                 |                 |                    |       |          |  |
| 01         | Slew rate for                                                                      | 10 kbit/s bauc | l rate                   |                |                 |                 |                    |       |          |  |
| 10         | Slew rate for                                                                      | fast baud rate | •                        |                |                 |                 |                    |       |          |  |
| 11         | Slew rate for                                                                      | fast baud rate | •                        |                |                 |                 |                    |       |          |  |
| b2         | LIN T2 on                                                                          |                |                          |                |                 |                 |                    |       |          |  |
| 0          | LIN 2 termina                                                                      | ation OFF      |                          |                |                 |                 |                    |       |          |  |
| 1          | LIN 2 termina                                                                      | ation ON       |                          |                |                 |                 |                    |       |          |  |
| b0         | V <sub>SUP</sub> ext                                                               |                |                          |                |                 |                 |                    |       |          |  |
| 0          | LIN goes rec                                                                       | essive when d  | evice V <sub>SUP/2</sub> | is below typic | ally 6.0 V. Thi | s is to meet .  | J2602 specificatio | on    |          |  |
| 1          | LIN continues operation below V <sub>SUP/2</sub> 6.0 V, until 5 V-CAN is disabled. |                |                          |                |                 |                 |                    |       |          |  |

Notes

40. The LIN interface can be set in TXD/RXD Mode only when the TXD-L input signal is in a recessive state. An attempt to set TXD/RXD Mode while TXD-L is low, will be ignored and the LIN interface will remain disabled.

41. In order to use the LIN interface, the 5V-CAN regulator must be set to ON.

# FLAGS AND DEVICE STATUS

# DESCRIPTION

The table below is a summary of the device flags, I/O real time level, device Identification, and includes examples of SPI commands (SPI commands do not use parity functions). They are obtained using the following commands.

This command is composed of the following:

bits 15 and 14:

• [1 1] for failure flags

- [0 0] for I/O real time status, device identification and CAN LIN driver receiver real time state.
- bit 13 to 9 are the register address from which the flags is to be read.
- bit 8 = 1 (this is not parity bit function, as this is a read command).

When a failure event occurs, the respective flag is set and remains latched until it is cleared by a read command (provided the failure event has recovered).

| Bits | 15-14            | 13-9                | 8       |          | 7                                   | 6                                  | 5                                         | 4                                      | 3                                      | 2                                | 1                                       | 0                                                   |
|------|------------------|---------------------|---------|----------|-------------------------------------|------------------------------------|-------------------------------------------|----------------------------------------|----------------------------------------|----------------------------------|-----------------------------------------|-----------------------------------------------------|
|      |                  | MOSI bits           | 15-7    |          |                                     |                                    |                                           |                                        |                                        |                                  |                                         |                                                     |
| MOSI | bits [15,<br>14] | Address<br>[13-9]   | bit 8   | bit<br>7 | -                                   |                                    | Next 7 MC                                 | OSI bits (bits 6.                      | 0) should be "(                        | 000_0000"                        |                                         |                                                     |
|      | 8 Bits           | Device Fix          | ed Stat | tus      |                                     |                                    | MISO bits                                 | [7-0], device                          | response on                            | MISO pin                         |                                         |                                                     |
| MISO |                  | (bits 15            |         |          | bit 7                               | bit 6                              | bit 5                                     | bit 4                                  | bit 3                                  | bit 2                            | bit 1                                   | bit 0                                               |
| REG  | 11               | 0_1111<br>REG       | 1       | 0        | V <sub>AUX_LOW</sub>                | V <sub>AUX_OVER-</sub><br>CURRENT  | 5V <sub>-CAN</sub><br>THERMAL<br>SHUTDOWN | 5V <sub>-CAN</sub> _<br>UV             | 5V <sub>-CAN</sub><br>OVER-<br>CURRENT | V <sub>SENSE</sub> _<br>LOW      | V <sub>SUP</sub> _<br>UNDER-<br>VOLTAGE | I <sub>DD-OC-</sub><br>NORMAL<br>MODE               |
|      | 11               |                     |         | 1        | -                                   | -                                  | -                                         | V <sub>DD</sub><br>THERMAL<br>SHUTDOWN |                                        | R <sub>ST_LOW</sub><br>(<100 ms) | V <sub>SUP_</sub><br>BATFAIL            | I <sub>DD-OC-LP</sub><br>V <sub>DD</sub> ON<br>MODE |
|      |                  |                     |         |          | Hexa SPI com                        | mands to get \                     | /reg Flags: MC                            | DSI 0x DF 00, a                        | and MOSI Ox                            | DF 80                            |                                         |                                                     |
| CAN  | 11               | 1_0000<br>CAN       | 1       | 0        | CAN<br>Wake-Up                      | -                                  | CAN Over-<br>temp                         | RXD low                                | Rxd high                               | TXD dom                          | Bus Dom<br>clamp                        | CAN Over-<br>current                                |
|      |                  |                     |         | 1        | CAN_UF                              | CAN_F                              | CANL<br>to V <sub>BAT</sub>               | CANL to V <sub>DD</sub>                | CANL to<br>GND                         | CANH to<br>V <sub>BAT</sub>      | CANH to V <sub>DD</sub>                 | CANH to<br>GND                                      |
|      |                  |                     |         |          | Hexa SPI con                        | nmands to get                      | CAN Flags: M                              | OSI 0x E1 00,                          | and MOSI 0x I                          | E1 80                            |                                         |                                                     |
|      | 00               | 1_0000<br>CAN       | 1       | 1        | CAN Driver<br>State                 | CAN Receiver<br>State              | CAN WU<br>en/dis                          | -                                      | -                                      | -                                | -                                       | -                                                   |
|      |                  |                     | 11      |          | Hexa SI                             | PI commands t                      | o get CAN rea                             | l time status: N                       | IOSI 0x 21 80                          |                                  |                                         |                                                     |
| I/O  | 11               | 1_0001<br>I/O       | 1       | 0        | HS3 short to<br>GND                 | HS2 short to<br>GND                | SPI parity<br>error                       | CSB low<br>>2ms                        | V <sub>SUP/2-UV</sub>                  | V <sub>SUP/1-OV</sub>            | I/O_O thermal                           | watchdog<br>flash mode<br>50%                       |
|      |                  |                     | -       | 1        | I/O_1-3<br>Wake-Up                  | I/O_0-2<br>Wake-Up                 | SPI Wake-<br>Up                           | FWU                                    | INT service<br>Timeout                 | LP V <sub>DD</sub> OFF           | Reset request                           | Hardware<br>Leave Debug                             |
|      |                  |                     |         | Hexa S   | PI commands                         | to get I/O Flag                    | s and I/O Wak                             | e-Up: MOSI 0x                          | E3 00, and M                           | OSI 0x E3 80                     |                                         |                                                     |
|      | 00               | 1_0001<br>I/O       | 1       | 1        |                                     | I/O_3<br>state                     |                                           | I/O_2<br>state                         |                                        | I/O_1 state                      |                                         | I/O_0 state                                         |
|      |                  |                     |         |          | Hexa                                | SPI commands                       | to get I/O rea                            | time level: MC                         | OSI 0x 23 80                           |                                  |                                         |                                                     |
| INT  | 11               | 1_0010<br>Interrupt | 1       | 0        | INT request                         | RST high                           | DBG resistor                              | V <sub>DD</sub> temp<br>Pre-warning    | V <sub>DD</sub> UV                     | V <sub>DD</sub> Over-<br>voltage | V <sub>AUX_OVER-</sub><br>VOLTAGE       | -                                                   |
|      |                  |                     |         | 1        | -                                   | -                                  | -                                         | V <sub>DD</sub> low<br>>100 ms         | V <sub>DD</sub> low RST                | RST low<br>>100 ms               | multiple<br>Resets                      | watchdog<br>refresh<br>failure                      |
|      |                  |                     |         |          | Hexa SPI cor                        | mmands to get                      | INT Flags: MC                             | OSI 0x E5 00, a                        | and MOSI 0x E                          | 5 80                             |                                         |                                                     |
|      | 00               | 1_0010<br>Interrupt | 1       | 1        | V <sub>DD</sub> (5.0 V or<br>3.3 V) | device<br>p/n 1                    | device<br>p/n 0                           | id4                                    | id3                                    | id2                              | id1                                     | id0                                                 |
|      |                  |                     | 1       | (        |                                     | PI commands 1<br>) bit [7-0] = 101 | •                                         |                                        |                                        | ass 3.1                          |                                         |                                                     |

## Table 37. Device Flag, I/O Real Time and Device Identification

Analog Integrated Circuit Device Data Freescale Semiconductor

| Table 37. | Device Flag | I/O Real | Time and | Device | Identification |
|-----------|-------------|----------|----------|--------|----------------|
|-----------|-------------|----------|----------|--------|----------------|

| LIN/1 | 11 | 1_0011<br>LIN 1 | 1 | 0  | -          | LIN1<br>Wake-Up   | LIN1 Term<br>short to GND | LIN 1<br>Over-temp | RXD1 low      | RXD1 high | TXD1 dom | LIN1 bus<br>dom clamp |
|-------|----|-----------------|---|----|------------|-------------------|---------------------------|--------------------|---------------|-----------|----------|-----------------------|
|       |    |                 |   |    | He         | a SPI comma       | nds to get LIN 2          | 2 Flags: MOSI      | 0x E7 00      |           |          |                       |
|       | 00 | 1_0011<br>LIN 1 | 1 | 1  | LIN1 State | LIN1 WU<br>en/dis | -                         | -                  | -             | -         | -        | -                     |
|       |    |                 |   |    | Hexa SI    | PI commands t     | o get LIN1 real           | time status: N     | 10SI 0x 27 80 |           |          |                       |
| LIN2  | 11 | 1_0100<br>LIN 2 | 1 | 0  | -          | LIN2<br>Wake-Up   | LIN2 Term<br>short to GND | LIN 2<br>Over-temp | RXD2 low      | RXD2 high | TXD2 dom | LIN2 bus<br>dom clamp |
|       |    |                 |   | Į. | He>        | a SPI commar      | nds to get LIN 2          | 2 Flags: MOSI      | 0x E9 00      |           |          |                       |
|       | 00 | 1_0100<br>LIN 2 | 1 | 1  | LIN2 State | LIN2 WU<br>en/dis | -                         | -                  | -             | -         | -        | -                     |
|       |    |                 |   | 1  | Hexa SI    | PI commands t     | o get LIN2 real           | time status: N     | 1OSI 0x 29 80 | 1         | 1        | 1                     |

|                                                  | Flag                  | Description                                                                                                                 |
|--------------------------------------------------|-----------------------|-----------------------------------------------------------------------------------------------------------------------------|
| REG                                              |                       |                                                                                                                             |
| V <sub>AUX_LOW</sub>                             | Description           | Reports that V <sub>AUX</sub> regulator output voltage is lower than the V <sub>AUX_UV</sub> threshold.                     |
| -                                                | Set / Reset condition | Set: $V_{AUX}$ below threshold for t >100 $\mu$ s typically. Reset: $V_{AUX}$ above threshold and flag read (SPI)           |
| V <sub>AUX_OVER-</sub>                           | Description           | Report that current out of V <sub>AUX</sub> regulator is above V <sub>AUX_OC</sub> threshold.                               |
| CURRENT                                          | Set / Reset condition | Set: Current above threshold for t >100 $\mu$ s. Reset: Current below threshold and flag read by SPI.                       |
| 5 V <sub>-CAN</sub> _                            | Description           | Report that the 5 V-CAN regulator has reached over-temperature threshold.                                                   |
| THERMAL<br>SHUTDOWN                              | Set / Reset condition | Set: 5 V-CAN thermal sensor above threshold. Reset: thermal sensor below threshold and flag read (SPI)                      |
| 5V <sub>-CAN_UV</sub>                            | Description           | Reports that 5 V_CAN regulator output voltage is lower than the 5 V_CAN UV threshold.                                       |
|                                                  | Set / Reset condition | Set: 5V-CAN below 5V <sub>-CAN UV</sub> for t >100 $\mu$ s typically. Reset: 5V-CAN > threshold and flag read (SPI)         |
| 5V-can_                                          | Description           | Report that the CAN driver output current is above threshold.                                                               |
| over-current                                     | Set / Reset condition | Set: 5V-CAN current above threshold for t>100 $\mu s.$ Reset: 5V-CAN current below threshold and flag read (SPI)            |
| V <sub>SENSE</sub> _                             | Description           | Reports that VSENSE pin is lower than the V <sub>SENSE LOW</sub> threshold.                                                 |
| LOW                                              | Set / Reset condition | Set: VSENSE below threshold for t >100 $\mu s$ typically. Reset: V_{SENSE} above threshold and flag read (SPI)              |
| V <sub>SUP</sub> _                               | Description           | Reports that VSUP/1 pin is lower than the V <sub>SUP/1 LOW</sub> threshold.                                                 |
| UNDER-<br>VOLTAGE                                | Set / Reset condition | Set: $V_{SUP/1}$ below threshold for t >100 $\mu$ s typically. Reset: $V_{SUP/1}$ above threshold and flag read (SPI)       |
| I <sub>DD-OC-</sub>                              | Description           | Report that current out of VDD pin is higher that I <sub>DD-OC</sub> threshold, while device is in Normal Mode.             |
| NORMAL MODE                                      | Set / Reset condition | Set: current above threshold for t>100 $\mu s$ typically. Reset; current below threshold and flag read (SPI)                |
| V <sub>DD</sub> _                                | Description           | Report that the $V_{DD}$ has reached over-temperature threshold, and was turned off.                                        |
| THERMAL<br>SHUTDOWN                              | Set / Reset condition | Set: $V_{DD}$ OFF due to thermal condition. Reset: $V_{DD}$ recover and flag read (SPI)                                     |
| R <sub>ST_LOW</sub>                              | Description           | Report that the RESET pin has detected a low level, shorter than 100 ms                                                     |
| (<100 ms)                                        | Set / Reset condition | Set: after detection of reset low pulse. Reset: Reset pulse terminated and flag read (SPI)                                  |
| V <sub>SUP</sub> _                               | Description           | Report that the device voltage at VSUP/1 pin was below BATFAIL threshold.                                                   |
| BATFAIL                                          | Set / Reset condition | Set: $V_{SUP/1}$ below BATFAIL. Reset: $V_{SUP/1}$ above threshold, and flag read (SPI)                                     |
| I <sub>DD-OC-LP</sub><br>V <sub>DD</sub> ON Mode | Description           | Report that current out of VDD pin is higher that $\rm I_{DD-OC}$ threshold LP, while device is in LP $\rm V_{DD}$ ON Mode. |
|                                                  | Set / Reset condition | Set: current above threshold for t>100 µs typically. Reset; current below threshold and flag read (SPI)                     |
|                                                  |                       |                                                                                                                             |

|                     | Flag                  | Description                                                                                                                                                                                                                                                          |
|---------------------|-----------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| CAN                 |                       |                                                                                                                                                                                                                                                                      |
| CAN driver          | Description           | Report real time CAN bus driver state: 1 if Driver is enable, 0 if driver disable                                                                                                                                                                                    |
| state               | Set / Reset condition | Set: CAN driver is enable. Reset: CAN driver is disable. Driver can be disable by SPI command (ex CAN set in RXD only Mode) or following a failure event (ex: TXD Dominant). Flag read SPI command (0x2180) do not clear the flag, as it is "real time" information. |
| CAN receiver        | Description           | Report real time CAN bus receiver state: 1 if Enable, 0 if disable                                                                                                                                                                                                   |
| state               | Set / Reset condition | Set: CAN bus receiver is enable. Reset: CAN bus receiver is disable. Receiver disable by SPI command (ex: CAN set in sleep Mode). Flag read SPI command (0x2180) do not clear the flag, as it is "real time" information.                                            |
| CAN WU              | Description           | Report real time CAN bus Wake-Up receiver state: 1 if WU receiver is enable, 0 if disable                                                                                                                                                                            |
| enable              | Set / Reset condition | Set: CAN Wake-Up receiver is enable. Reset: CAN Wake-Up receiver is disable. Wake-Up receiver is controlled by SPI, and is active by default after device Power ON. SPI command (0x2180) do not change flag state.                                                   |
| CAN                 | Description           | Report that Wake-Up source is CAN                                                                                                                                                                                                                                    |
| Wake-Up             | Set / Reset condition | Set: after CAN wake detected. Reset: Flag read (SPI)                                                                                                                                                                                                                 |
| CAN Over-           | Description           | Report that the CAN interface has reach over-temperature threshold.                                                                                                                                                                                                  |
| temp                | Set / Reset condition | Set: CAN thermal sensor above threshold. Reset: thermal sensor below threshold and flag read (SPI)                                                                                                                                                                   |
| RXD low             | Description           | Report that RXD pin is shorted to GND.                                                                                                                                                                                                                               |
|                     | Set / Reset condition | Set: RXD low failure detected. Reset: failure recovered and flag read (SPI)                                                                                                                                                                                          |
| Rxd high            | Description           | Report that RXD pin is shorted to recessive voltage.                                                                                                                                                                                                                 |
|                     | Set / Reset condition | Set: RXD high failure detected. Reset: failure recovered and flag read (SPI)                                                                                                                                                                                         |
| TXD dom             | Description           | Report that TXD pin is shorted to GND.                                                                                                                                                                                                                               |
|                     | Set / Reset condition | Set: TXD low failure detected. Reset: failure recovered and flag read (SPI)                                                                                                                                                                                          |
| Bus Dom             | Description           | Report that the CAN bus is dominant for a time longer than t <sub>DOM</sub>                                                                                                                                                                                          |
| clamp               | Set / Reset condition | Set: Bus dominant clamp failure detected. Reset: failure recovered and flag read (SPI)                                                                                                                                                                               |
| CAN Over-           | Description           | Report that the CAN current is above CAN over-current threshold.                                                                                                                                                                                                     |
| current             | Set / Reset condition | Set: CAN current above threshold. Reset: current below threshold and flag read (SPI)                                                                                                                                                                                 |
| CAN_UF              | Description           | Report that the CAN failure detection has not yet identified the bus failure                                                                                                                                                                                         |
|                     | Set / Reset condition | Set: bus failure pre detection. Reset: CAN bus failure recovered and flag read                                                                                                                                                                                       |
| CAN_F               | Description           | Report that the CAN failure detection has identified the bus failure                                                                                                                                                                                                 |
|                     | Set / Reset condition | Set: bus failure complete detetction.Reset: CAN bus failure recovered and flag read                                                                                                                                                                                  |
| CANL                | Description           | Report CAN L short to V <sub>BAT</sub> failure                                                                                                                                                                                                                       |
| to V <sub>BAT</sub> | Set / Reset condition | Set: failure detected. Reset failure recovered and flag read (SPI)                                                                                                                                                                                                   |
| CANL to VDD         | Description           | Report CANL short to VDD                                                                                                                                                                                                                                             |
|                     | Set / Reset condition | Set: failure detected. Reset failure recovered and flag read (SPI)                                                                                                                                                                                                   |
| CANL to GND         | Description           | Report CAN L short to GND failure                                                                                                                                                                                                                                    |
|                     | Set / Reset condition | Set: failure detected. Reset failure recovered and flag read (SPI)                                                                                                                                                                                                   |
| CANH                | Description           | Report CAN H short to V <sub>BAT</sub> failure                                                                                                                                                                                                                       |
| to V <sub>BAT</sub> | Set / Reset condition | Set: failure detected. Reset failure recovered and flag read (SPI)                                                                                                                                                                                                   |
| CANH to VDD         | Description           | Report CANH short to VDD                                                                                                                                                                                                                                             |
|                     | Set / Reset condition | Set: failure detected. Reset failure recovered and flag read (SPI)                                                                                                                                                                                                   |
| CANH to             | Description           | Report CAN H short to GND failure                                                                                                                                                                                                                                    |
| GND                 | Set / Reset condition | Set: failure detected. Reset failure recovered and flag read (SPI)                                                                                                                                                                                                   |

|                         | Flag                  | Description                                                                                                       |
|-------------------------|-----------------------|-------------------------------------------------------------------------------------------------------------------|
| I/O                     |                       | ·                                                                                                                 |
| HS3 short to            | Description           | Report I/O-3 HS switch short to GND failure                                                                       |
| GND                     | Set / Reset condition | Set: failure detected. Reset failure recovered and flag read (SPI)                                                |
| HS2 short to            | Description           | Report I/O-2 HS switch short to GND failure                                                                       |
| GND                     | Set / Reset condition | Set: failure detected. Reset failure recovered and flag read (SPI)                                                |
| SPI parity              | Description           | Report SPI parity error was detected.                                                                             |
| error                   | Set / Reset condition | Set: failure detected. Reset: flag read (SPI)                                                                     |
| CSB low                 | Description           | Report SPI CSB was low for a time longer than typically 2.0 ms                                                    |
| >2.0 ms                 | Set / Reset condition | Set: failure detected. Reset: flag read (SPI)                                                                     |
| V <sub>SUP/2-UV</sub>   | Description           | Report that V <sub>SUP/2</sub> is below V <sub>SUP/2-UV</sub> threshold.                                          |
|                         | Set / Reset condition | Set $V_{SUP/2}$ below $V_{SUP/2-UV}$ thresh. Reset $V_{SUP/2} > V_{SUPUV}$ thresh and flag read (SPI)             |
| V <sub>SUP/1-OV</sub>   | Description           | Report that V <sub>SUP/1</sub> is above V <sub>SUP/1-OV</sub> threshold.                                          |
|                         | Set / Reset condition | Set $V_{SUP/1}$ above $V_{SUP/1-OV}$ threshold. Reset $V_{SUP/1} < V_{SUPOV}$ thresh and flag read (SPI)          |
| I/O-0 thermal           | Description           | Report that the I/O-0 HS switch has reach over-temperature threshold.                                             |
|                         | Set / Reset condition | Set: I/O-0 HS switch thermal sensor above threshold. Reset: thermal sensor below threshold and flag read (SPI)    |
| watchdog                | Description           | Report that the watchdog period has reach 50% of its value, while device is in Flash Mode.                        |
| flash mode<br>50%       | Set / Reset condition | Set: watchdog period > 50%. Reset: flag read                                                                      |
| I/O-1-3 Wake-           | Description           | Report that Wake-Up source is I/O-1 or I/O-3                                                                      |
| Up                      | Set / Reset condition | Set: after I/O-1 or I/O-3 wake detected. Reset: Flag read (SPI)                                                   |
| I/O-0-2 Wake-           | Description           | Report that Wake-Up source is I/O-0 or I/O-2                                                                      |
| Up                      | Set / Reset condition | Set: after I/O-0 or I/O-2 wake detected. Reset: Flag read (SPI)                                                   |
| SPI Wake-Up             | Description           | Report that Wake-Up source is SPI command, in LP V <sub>DD</sub> ON Mode.                                         |
|                         | Set / Reset condition | Set: after SPI Wake-Up detected. Reset: Flag read (SPI)                                                           |
| FWU                     | Description           | Report that Wake-Up source is forced Wake-Up                                                                      |
|                         | Set / Reset condition | Set: after Forced Wake-Up detected. Reset: Flag read (SPI)                                                        |
| INT service             | Description           | Report that INT timeout error detected.                                                                           |
| Timeout                 | Set / Reset condition | Set: INT service timeout expired. Reset: flag read.                                                               |
| $LPV_DDOFF$             | Description           | Report that LP V <sub>DD</sub> OFF Mode was selected, prior Wake-Up occurred.                                     |
|                         | Set / Reset condition | Set: LP V <sub>DD</sub> OFF selected. Reset: Flag read (SPI)                                                      |
| Reset request           | Description           | Report that RST source is an request from a SPI command (go to RST Mode).                                         |
|                         | Set / Reset condition | Set: After reset occurred due to SPI request. Reset: flag read (SPI)                                              |
| Hardware<br>Leave Debug | Description           | Report that the device left the Debug Mode due to hardware cause (voltage at DBG pin lower than typically 8.0 V). |
|                         | Set / Reset condition | Set: device leave debug mode due to hardware cause. Reset: flag read.                                             |
|                         | L                     | 1<br>1                                                                                                            |

|                                                                                                 | Flag                  | Description                                                                                                                                            |
|-------------------------------------------------------------------------------------------------|-----------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------|
| INT                                                                                             |                       | •                                                                                                                                                      |
| INT request                                                                                     | Description           | Report that INT source is an INT request from a SPI command.                                                                                           |
| ·                                                                                               | Set / Reset condition | Set: INT occurred. Reset: flag read (SPI)                                                                                                              |
| RST high                                                                                        | Description           | Report that RST pin is shorted to high voltage.                                                                                                        |
|                                                                                                 | Set / Reset condition | Set: RST failure detection. Reset: flag read.                                                                                                          |
| DBG resistor                                                                                    | Description           | Report that the resistor at DBG pin is different from expected (different from SPI register content).                                                  |
|                                                                                                 | Set / Reset condition | Set: failure detected. Reset: correct resistor and flag read (SPI).                                                                                    |
| V <sub>DD TEMP PRE-</sub>                                                                       | Description           | Report that the V <sub>DD</sub> has reached over-temperature pre-warning threshold.                                                                    |
| WARNING                                                                                         | Set / Reset condition | Set: $V_{\text{DD}}$ thermal sensor above threshold. Reset: $V_{\text{DD}}$ thermal sensor below threshold and flag read (SPI)                         |
| V <sub>DD UV</sub>                                                                              | Description           | Reports that VDD pin is lower than the V <sub>DDUV</sub> threshold.                                                                                    |
|                                                                                                 | Set / Reset condition | Set: VDD below threshold for t >100 $\mu$ s typically. Reset: V <sub>DD</sub> above threshold and flag read (SPI)                                      |
| V <sub>DD OVER</sub> -<br>VOLTAGE                                                               | Description           | Reports that VDD pin is higher than the typically $V_{DD}$ + 0.6 V threshold. I/O-1 can be turned OFF if this function is selected in INIT register.   |
|                                                                                                 | Set / Reset condition | Set: VDD above threshold for t >100 $\mu s$ typically. Reset: V_{DD} below threshold and flag read (SPI)                                               |
| V <sub>AUX_OVER-</sub><br>VOLTAGE                                                               | Description           | Reports that VAUX pin is higher than the typically $V_{AUX}$ + 0.6 V threshold. I/O-1 can be turned OFF if this function is selected in INIT register. |
|                                                                                                 | Set / Reset condition | Set: $V_{AUX}$ above threshold for t >100 $\mu$ s typically. Reset: $V_{AUX}$ below threshold and flag read (SPI)                                      |
| V <sub>DD LOW</sub>                                                                             | Description           | Reports that VDD pin is lower than the $VDD_{UV}$ threshold for a time longer than 100 ms                                                              |
| >100 ms                                                                                         | Set / Reset condition | Set: VDD below threshold for t >100 ms typically. Reset: V <sub>DD</sub> above threshold and flag read (SPI)                                           |
| V <sub>DD LOW</sub>                                                                             | Description           | Report that $V_{DD}$ is below $V_{DD}$ under-voltage threshold.                                                                                        |
|                                                                                                 | Set / Reset condition | Set: V <sub>DD</sub> below threshold. Reset: fag read (SPI)                                                                                            |
| V <sub>DD</sub> (5.0 V or                                                                       | Description           | 0: mean 3.3V V <sub>DD</sub> version                                                                                                                   |
| 3.3 V)                                                                                          |                       | 1: mean 5V $V_D D$ version                                                                                                                             |
|                                                                                                 | Set / Reset condition | N/A                                                                                                                                                    |
| Device P/N1                                                                                     | Description           | Describe the device part number:                                                                                                                       |
| and 0                                                                                           |                       | 00: MC33903                                                                                                                                            |
|                                                                                                 |                       | 01: MC33904                                                                                                                                            |
|                                                                                                 |                       | 10: MC33905S                                                                                                                                           |
|                                                                                                 |                       | 11: MC333905D                                                                                                                                          |
| Device id 4 to                                                                                  | Set / Reset condition | N/A                                                                                                                                                    |
| Device id 4 to<br>0                                                                             | Description           | Describe the silicon revision number                                                                                                                   |
| •                                                                                               |                       | 10001: silicon revision 3.0<br>10010: silicon revision 3.1                                                                                             |
|                                                                                                 |                       | 10011: silicon revision 3.2                                                                                                                            |
|                                                                                                 | Set / Reset condition | N/A                                                                                                                                                    |
| RST low                                                                                         | Description           | Report that the RESET pin has detected a low level, longer than 100 ms (Reset permanent low)                                                           |
| >100 ms                                                                                         | Set / Reset condition | Set: after detection of reset low pulse. Reset: Reset pulse terminated and flag read (SPI)                                                             |
| Multiple         Description         Report that the more than 8 consecutive reset pulses occur |                       | Report that the more than 8 consecutive reset pulses occurred, due to missing or wrong watchdog                                                        |
| Multiple<br>Resets                                                                              | ·                     | refresn.                                                                                                                                               |
|                                                                                                 | Set / Reset condition | rerresn.<br>Set: after detection of multiple reset pulses. Reset: flag read (SPI)                                                                      |
|                                                                                                 | Set / Reset condition |                                                                                                                                                        |

33903/4/5

|               | Flag                  | Description                                                                                                                                                                                                                                                       |
|---------------|-----------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| LIN/1/2       |                       |                                                                                                                                                                                                                                                                   |
| LIN/1/2 bus   | Description           | Report that the LIN/1/2 bus is dominant for a time longer than t <sub>DOM</sub>                                                                                                                                                                                   |
| dom clamp     | Set / Reset condition | Set: Bus dominant clamp failure detected. Reset: failure recovered and flag read (SPI)                                                                                                                                                                            |
| LIN/1/2 State | Description           | Report real time LIN interface TXD/RXD Mode. 1 if LIN is in TXD/RXD Mode. 0 is LIN is not in TXD/<br>RXD Mode.                                                                                                                                                    |
|               | Set / Reset condition | Set: LIN in TXD RXD Mode. Reset: LIN not in TXD/RXD Mode. LIN not in TXD/RXD Mode by SPI command (ex LIN set in Sleep Mode) or following a failure event (ex: TxL Dominant). Flag read SPI command (0x2780 or 0x2980) do not clear it, as it is "real time" flag. |
| LIN/1/2 WU    | Description           | Report real time LIN Wake-Up receiver state. 1 if LIN Wake-Up is enable, 0 if LIN Wake-Up is disable (means LIN signal will not be detected and will not Wake-Up the device).                                                                                     |
|               | Set / Reset condition | Set: LIN WU enable (LIN interface set in Sleep Mode Wake-Up enable). Reset: LIN Wake-Up disable (LIN interface set in Sleep Mode Wake-Up disable). Flag read SPI command (0x2780 or 0x2980) do not clear the flag, as it is "real time" information.              |
| LIN/1/2       | Description           | Report that Wake-Up source is LIN/1/2                                                                                                                                                                                                                             |
| Wake-Up       | Set / Reset condition | Set: after LIN/1/2 wake detected. Reset: Flag read (SPI)                                                                                                                                                                                                          |
| LIN/1/2 Term  | Description           | Report LIN/1/2 short to GND failure                                                                                                                                                                                                                               |
| short to GND  | Set / Reset condition | Set: failure detected. Reset failure recovered and flag read (SPI)                                                                                                                                                                                                |
| LIN/1/2       | Description           | Report that the LIN/1/2 interface has reach over-temperature threshold.                                                                                                                                                                                           |
| Over-temp     | Set / Reset condition | Set: LIN/1/2 thermal sensor above threshold. Reset: sensor below threshold and flag read (SPI)                                                                                                                                                                    |
| RXD-L/1/2     | Description           | Report that RXD/1/2 pin is shorted to GND.                                                                                                                                                                                                                        |
| low           | Set / Reset condition | Set: RXD low failure detected. Reset: failure recovered and flag read (SPI)                                                                                                                                                                                       |
| RXD-L/1/2     | Description           | Report that RXD/1/2pin is shorted to recessive voltage.                                                                                                                                                                                                           |
| high          | Set / Reset condition | Set: RXD high failure detected. Reset: failure recovered and flag read (SPI)                                                                                                                                                                                      |
| TXD-L/1/2     | Description           | Report that TXD/1/2 pin is shorted to GND.                                                                                                                                                                                                                        |
| dom           | Set / Reset condition | Set: TXD low failure detected. Reset: failure recovered and flag read (SPI)                                                                                                                                                                                       |

# FIX AND EXTENDED DEVICE STATUS

For every SPI command, the device response on MISO is fixed status information. This information is either:

12

11

10

9

## Two Bytes

15

Bits

Fix Status + Extended Status: when a device write command is used (MOSI bits 15-14, bits C1 C0 = 01)

13

# Table 39. Status Bits Description 14

## One Byte

7

6

5

Fix Status: when a device read operation is performed (MOSI bits 15-14, bits C1 C0 = 00 or 11).

4

3

2

1

0

| MISO | INT   | WU  | RST                                                                                                         | CAN-G     | LIN-G    | I/O-G       | SAFE-G     | VREG-G      | CAN-BUS       | CAN-LOC     | LIN2   | LIN1   | I/O-1    | I/O-0     | VREG-1 | VREG-0 |
|------|-------|-----|-------------------------------------------------------------------------------------------------------------|-----------|----------|-------------|------------|-------------|---------------|-------------|--------|--------|----------|-----------|--------|--------|
| B    | Bits  |     |                                                                                                             |           |          |             |            | 0           | Description   |             |        |        |          |           |        |        |
| I    | NT    | Inc | dicates t                                                                                                   | hat an IN | T has o  | curred a    | and that I | NT flags a  | ire pending   | to be read  |        |        |          |           |        |        |
| ٧    | NU    | Inc | Indicates that a Wake-Up has occurred and that Wake-Up flags are pending to be read.                        |           |          |             |            |             |               |             |        |        |          |           |        |        |
| F    | RST   | Inc | Indicates that a reset has occurred and that the flags that report the reset source are pending to be read. |           |          |             |            |             |               |             |        |        |          |           |        |        |
| CA   | AN-G  | Th  | ie INT, V                                                                                                   | VU or RS  | T source | e is CAN    | interface  | . CAN loc   | al or CAN     | bus source  |        |        |          |           |        |        |
| LI   | N-G   | Th  | ie INT, V                                                                                                   | VU or RS  | T source | e is LIN2   | or LIN1 i  | nterface    |               |             |        |        |          |           |        |        |
| 1/0  | 0-G   | Th  | ie INT, V                                                                                                   | VU or RS  | T source | e is I/O ii | nterfaces. |             |               |             |        |        |          |           |        |        |
| SA   | FE-G  | Th  | ie INT, V                                                                                                   | VU or RS  | T source | e is from   | a SAFE     | condition   |               |             |        |        |          |           |        |        |
| VR   | EG-G  | Th  | ie INT, V                                                                                                   | VU or RS  | T source | e is from   | a Regula   | itor event, | or voltage    | monitoring  | event  |        |          |           |        |        |
| CAN  | N-LOC | Th  | ie INT, V                                                                                                   | VU or RS  | T source | e is CAN    | interface  | . CAN loc   | al source.    |             |        |        |          |           |        |        |
| CAN  | N-BUS | Th  | ie INT, V                                                                                                   | VU or RS  | T source | e is CAN    | interface  | . CAN bu    | s source.     |             |        |        |          |           |        |        |
| L    | IN2   | Th  | ie INT, V                                                                                                   | VU or RS  | T source | e is LIN2   | interface  | !           |               |             |        |        |          |           |        |        |
| LIN  | /LIN1 | Th  | ie INT, V                                                                                                   | VU or RS  | T source | e is LIN1   | interface  | !           |               |             |        |        |          |           |        |        |
| 1/   | 'O-0  | Th  | The INT, WU or RST source is I/O interface, flag from I/O sub adress Low (bit 7 = 0)                        |           |          |             |            |             |               |             |        |        |          |           |        |        |
| 1/   | 0-1   | Th  | The INT, WU or RST source is I/O interface, flag from I/O sub adress High (bit 7 = 1)                       |           |          |             |            |             |               |             |        |        |          |           |        |        |
| VR   | EG-1  | Th  | The INT, WU or RST source is from a Regulator event, flag from REG register sub adress high (bit 7 = 1)     |           |          |             |            |             |               |             |        |        |          |           |        |        |
| VR   | EG-0  | Th  | ie INT, V                                                                                                   | VU or RS  | T source | e is from   | a Regula   | tor event   | , flag from F | REG registe | er sub | adress | s low (t | oit 7 = ( | 0)     |        |

8

# **TYPICAL APPLICATIONS**

\* Optional



#### Notes

42. Tested per specific OEM EMC requirements for CAN and LIN with additional capacitor > 10  $\mu F$  on VSUP1/VSUP2 pins





43.

Tested per specific OEM EMC requirements for CAN and LIN with additional capacitor > 10  $\mu F$  on VSUP1/VSUP2 pins

Figure 45. 33905S Typical Application Schematic



44. Tested per specific OEM EMC requirements for CAN and LIN with additional capacitor > 10  $\mu F$  on VSUP1/VSUP2 pins

Figure 46. 33904 Typical Application Schematic



45. Tested per specific OEM EMC requirements for CAN and LIN with additional capacitor > 10  $\mu F$  on VSUP1/VSUP2 pins

## Figure 47. 33903 Typical Application Schematic





Figure 48. 33903D Typical Application Schematic



47. Tested per specific OEM EMC requirements for CAN and LIN with additional capacitor > 10  $\mu F$  on VSUP pin

Figure 49. 33903S Typical Application Schematic

The following figure illustrates the application case where two reverse battery diodes can be used for optimization of the filtering and buffering capacitor at the VDD pin. This allows using a minimum value capacitor at the VDD pin to guarantee reset-free operation of the MCU during the cranking pulse and temporary (50 ms) loss of the  $V_{\text{BAT}}$  supply.

Applications without an external ballast on  $V_{DD}$  and without using the VAUX regulator are illustrated as well.



Optimized solution for cranking pulses. C1 is sized for MCU power supply buffer only.

**VCAUX VAUX** 

Partial View

ex 4: No External Transistor - No VAUX

VSUP2

VSUP1

ve 🗖

VB 🗖

Т

VDD 🗂



ex 3: No External Transistor,  $V_{DD}$  ~100 mA Capability delivered by internal path transistor.



V<sub>BAT</sub>

D1

# PACKAGING

# SOIC 32 PACKAGE DIMENSIONS



For the most current package revision, visit <u>www.freescale.com</u> and perform a keyword search using the "98A" listed below.

| © FREESCALE SEMICONDUCTOR, INC.<br>ALL RIGHTS RESERVED. | MECHANICA    | LOUTLINE       | PRINT VERSION NO | DT TO SCALE |
|---------------------------------------------------------|--------------|----------------|------------------|-------------|
| TITLE: 32LD SOIC W/B, 0.6                               | DOCUMENT NO  | ): 98ASA10556D | REV: D           |             |
| 4.7 X 4.7 EXPOSE                                        | CASE NUMBER  | 8: 1454–04     | 20 JUN 2008      |             |
| CASE-OUTLIN                                             | STANDARD: NO | N-JEDEC        |                  |             |

EK SUFFIX (PB-FREE) 32-PIN SOIC WIDE BODY EXPOSED PAD 98ASA10556D REVISION D



| © FREESCALE SEMICONDUCTOR, INC.<br>ALL RIGHTS RESERVED. | MECHANICA    | LOUTLINE    | PRINT VERSION NO | DT TO SCALE |
|---------------------------------------------------------|--------------|-------------|------------------|-------------|
| TITLE: 32LD SOIC W/B, 0.6                               | 5 PITCH      | DOCUMENT NO | : 98ASA10556D    | REV: D      |
| 4.7 X 4.7 EXPOSE                                        | CASE NUMBER  | 8: 1454–04  | 20 JUN 2008      |             |
| CASE-OUTLIN                                             | STANDARD: NO | N-JEDEC     |                  |             |

#### EK SUFFIX (PB-FREE) 32-PIN SOIC WIDE BODY EXPOSED PAD 98ASA10556D REVISION D

33903/4/5

NOTES:

- 1. DIMENSIONS ARE IN MILLIMETERS.
- 2. DIMENSIONING AND TOLERANCING PER ASME Y14.5M-1994.
- 3. DATUMS B AND C TO BE DETERMINED AT THE PLANE WHERE THE BOTTOM OF THE LEADS EXIT THE PLASTIC BODY.
- 4. THIS DIMENSION DOES NOT INCLUDE MOLD FLASH, PROTRUSION OR GATE BURRS. MOLD FLASH, PROTRUSION OR GATE BURRS SHALL NOT EXCEED 0.15 MM PER SIDE. THIS DIMENSION IS DETERMINED AT THE PLANE WHERE THE BOTTOM OF THE LEADS EXIT THE PLASTIC BODY.
- 5. THIS DIMENSION DOES NOT INCLUDE INTER-LEAD FLASH OR PROTRUSIONS. INTER-LEAD FLASH AND PROTRUSIONS SHALL NOT EXCEED 0.25 MM PER SIDE. THIS DIMENSION IS DETERMINED AT THE PLANE WHERE THE BOTTOM OF THE LEADS EXIT THE PLASTIC BODY.
- 6. THIS DIMENSION DOES NOT INCLUDE DAMBAR PROTRUSION. ALLOWABLE DAMBAR PROTRUSION SHALL NOT CAUSE THE LEAD WIDTH TO EXCEED 0.4 mm. DAMBAR CANNOT BE LOCATED ON THE LOWER RADIUS OR THE FOOT. MINIMUM SPACE BETWEEN PROTRUSION AND ADJACENT LEAD SHALL NOT LESS THAN 0.07 mm.

/7 Exact shape of each corner is optional.

- THESE DIMENSIONS APPLY TO THE FLAT SECTION OF THE LEAD BETWEEN 0.10 mm AND 0.3 mm FROM THE LEAD TIP.
- THE PACKAGE TOP MAY BE SMALLER THAN THE PACKAGE BOTTOM. THIS DIMENSION IS DETERMINED AT THE OUTERMOST EXTREMES OF THE PLASTIC BODY EXCLUSIVE OF MOLD FLASH, TIE BAR BURRS, GATE BURRS AND INTER-LEAD FLASH, BUT INCLUDING ANY MISMATCH BETWEEN THE TOP AND BOTTOM OF THE PLASTIC BODY.
- 10. THESE DIMENSION RANGES DEFINE THE PRIMARY KEEP-OUT AREA. MOLD LOCKING AND RESIN BLEED CONTROL FEATURES MAY BE VISIBLE AND THEY MAY EXTEND TO 0.34mm FROM MAXIMUM EXPOSED PAD SIZE

| © FREESCALE SEMICONDUCTOR, INC.<br>ALL RIGHTS RESERVED. | LOUTLINE     | PRINT VERSION NO | DT TO SCALE |
|---------------------------------------------------------|--------------|------------------|-------------|
| TITLE: 32LD SOIC W/B, 0.6                               | DOCUMENT NO  | : 98ASA10556D    | REV: D      |
| 4.7 X 4.7 EXPOSE                                        | CASE NUMBER  | 8: 1454–04       | 20 JUN 2008 |
| CASE-OUTLIN                                             | STANDARD: NC | N-JEDEC          |             |

#### EK SUFFIX (PB-FREE) 32-PIN SOIC WIDE BODY EXPOSED PAD 98ASA10556D REVISION D

# SOIC 54 PACKAGE DIMENSIONS



| © FREESCALE SEMICONDUCTOR, INC.<br>ALL RIGHTS RESERVED. | MECHANICA    | L OUTLINE   | PRINT VERSION NO | DT TO SCALE |
|---------------------------------------------------------|--------------|-------------|------------------|-------------|
| TITLE:                                                  |              | DOCUMENT NO | ): 98ASA10506D   | REV: D      |
| 54LD SOIC W/B, 0.6<br>4.6 X 4.6 EXPOSE                  | CASE NUMBER  | R: 1390–03  | 02 MAY 2008      |             |
| CASE-OUTLINE                                            | STANDARD: NO | N-JEDEC     |                  |             |

EK SUFFIX (PB-FREE) 54-PIN SOIC WIDE BODY EXPOSED PAD 98ASA10506D REVISION D

33903/4/5

100



| © FREESCALE SEMICONDUCTOR, INC.<br>ALL RIGHTS RESERVED. | ANICAL OUTLINE | PRINT VERSION NO | DT TO SCALE |
|---------------------------------------------------------|----------------|------------------|-------------|
| TITLE:                                                  |                | D: 98ASA10506D   | REV: D      |
| 54LD SOIC W/B, 0.65 PIT<br>4.6 X 4.6 EXPOSED PAD        |                | R: 1390–03       | 02 MAY 2008 |
| CASE-OUTLINE                                            | , STANDARD: NO | DN-JEDEC         |             |

EK SUFFIX (PB-FREE) 54-PIN SOIC WIDE BODY EXPOSED PAD 98ASA10506D REVISION D NOTES:

- 1. DIMENSIONS ARE IN MILLIMETERS.
- 2. DIMENSIONING AND TOLERANCING PER ASME Y14.5M-1994.
- 3. DATUMS B AND C TO BE DETERMINED AT THE PLANE WHERE THE BOTTOM OF THE LEADS EXIT THE PLASTIC BODY.
- THIS DIMENSION DOES NOT INCLUDE MOLD FLASH, PROTRUSION OR GATE BURRS. MOLD FLASH, PROTRUSION OR GATE BURRS SHALL NOT EXCEED 0.15 MM PER SIDE. THIS DIMENSION IS DETERMINED AT THE PLANE WHERE THE BOTTOM OF THE LEADS EXIT THE PLASTIC BODY.
- THIS DIMENSION DOES NOT INCLUDE INTER-LEAD FLASH OR PROTRUSIONS. INTER-LEAD FLASH AND PROTRUSIONS SHALL NOT EXCEED 0.25 MM PER SIDE. THIS DIMENSION IS DETERMINED AT THE PLANE WHERE THE BOTTOM OF THE LEADS EXIT THE PLASTIC BODY.
- THIS DIMENSION DOES NOT INCLUDE DAMBAR PROTRUSION. ALLOWABLE DAMBAR PROTRUSION SHALL NOT CAUSE THE LEAD WIDTH TO EXCEED 0.46 mm. DAMBAR CANNOT BE LOCATED ON THE LOWER RADIUS OR THE FOOT. MINIMUM SPACE BETWEEN PROTRUSION AND ADJACENT LEAD SHALL NOT BE LESS THAN 0.07 mm.
- A EXACT SHAPE OF EACH CORNER IS OPTIONAL.
- THESE DIMENSIONS APPLY TO THE FLAT SECTION OF THE LEAD BETWEEN 0.1 mm AND 0.3 mm FROM THE LEAD TIP.
- THE PACKAGE TOP MAY BE SMALLER THAN THE PACKAGE BOTTOM. THIS DIMENSION IS DETERMINED AT THE OUTERMOST EXTREMES OF THE PLASTIC BODY EXCLUSIVE OF MOLD FLASH, TIE BAR BURRS, GATE BURRS AND INTER-LEAD FLASH, BUT INCLUDING ANY MISMATCH BETWEEN THE TOP AND BOTTOM OF THE PLASTIC BODY.
- AND THESE DIMENSIONS RANGES DEFINE THE PRIMARY KEEP-OUT AREA. MOLD LOCKING AND RESIN BLEED CONTROL FEATURES MAY BE VISIBLE AND THEY MAY EXTEND TO 1.5mm FROM MAXIMUM EXPOSED PAD SIZE

| © FREESCALE SEMICONDUCTOR, INC.<br>ALL RIGHTS RESERVED. | MECHANICA    | LOUTLINE    | PRINT VERSION NO | DT TO SCALE |
|---------------------------------------------------------|--------------|-------------|------------------|-------------|
| TITLE:<br>54LD SOIC W/B, 0.6                            | S DITCU      | DOCUMENT NO | ): 98ASA10506D   | REV: D      |
| 4.6 X 4.6 EXPOSE                                        | CASE NUMBER  | 8: 1390–03  | 02 MAY 2008      |             |
| CASE-OUTLIN                                             | STANDARD: NO | N-JEDEC     |                  |             |

#### EK SUFFIX (PB-FREE) 54-PIN SOIC WIDE BODY EXPOSED PAD 98ASA10506D REVISION D

102

# **REVISION HISTORY**

| REVISION | DATE    | DESCRIPTION OF CHANGES                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |
|----------|---------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 4.0      | 9/2010  | <ul> <li>Initial Release - This document supersedes document MC33904_5.</li> <li>Initial release of document includes the MC33903 part number, the VDD 3.3 V version description, and the silicon revision rev. 3.2. Change details available upon request.</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |
| 5.0      | 12/2010 | <ul> <li>Added Cyclic INT Operation During LP VDD ON Mode 47</li> <li>Changed VSUP pin to VSUP1 and pin 2 (NC) to VSUP2 for the 33903 device</li> <li>Removed Drop voltage without external PNP pass transistor<sup>(13)</sup> 20 for V<sub>DD</sub>=3.3 V devices</li> <li>Added V<sub>SUP1-3.3</sub> to VDD Voltage regulator, VDD pin 20.</li> <li>Added Pull-up Current, TXD, VIN = 0 V 24 for V<sub>DD</sub>=3.3 V devices</li> <li>Revised MUX and RAM registers 66</li> <li>Revised Status Bits Description 89</li> <li>Added Entering into LP Mode using Random Code 76.</li> </ul>                                                                                                                                                |
| 6.0      | 4/2011  | <ul> <li>Removed part numbers MCZ33905S3EK/R2, MCZ33904A3EK/R2 and MCZ33905D3EK/R2, and added part numbers MCZ33903BD3EK/R2, MCZ33903BD5EK/R2, MCZ33903BS3EK/R2 and MCZ33903BS5EK/R2.</li> <li>Votalge Supply was improved from 27V to 28V.</li> <li>Changed Classification from Advance Information to Technical Data.</li> <li>Updated Notes in <u>Tables 6</u>.</li> <li>Revised <u>Tables 6</u>; Attenuation/Gain ratio for I/O-0 and I/O-1 actual voltage: to reflect a Typical value.</li> <li>Corrected typographical errors throughout.</li> <li>Added Chip temperature: MUX-OUT voltage (guaranteed by design and characterization) parameter to <u>Tables 6</u>.</li> <li>Updated I/O pins (I/O-0: I/O-3) on page 35.</li> </ul> |

### How to Reach Us:

## Home Page:

www.freescale.com

Web Support: http://www.freescale.com/support

#### **USA/Europe or Locations Not Listed:**

Freescale Semiconductor, Inc. Technical Information Center, EL516 2100 East Elliot Road Tempe, Arizona 85284 1-800-521-6274 or +1-480-768-2130 www.freescale.com/support

#### Europe, Middle East, and Africa:

Freescale Halbleiter Deutschland GmbH Technical Information Center Schatzbogen 7 81829 Muenchen, Germany +44 1296 380 456 (English) +46 8 52200080 (English) +49 89 92103 559 (German) +33 1 69 35 48 48 (French) www.freescale.com/support

#### Japan:

Freescale Semiconductor Japan Ltd. Headquarters ARCO Tower 15F 1-8-1, Shimo-Meguro, Meguro-ku, Tokyo 153-0064 Japan 0120 191014 or +81 3 5437 9125 support.japan@freescale.com

#### Asia/Pacific:

Freescale Semiconductor China Ltd. Exchange Building 23F No. 118 Jianguo Road Chaoyang District Beijing 100022 China +86 10 5879 8000 support.asia@freescale.com

#### For Literature Requests Only:

Freescale Semiconductor Literature Distribution Center P.O. Box 5405 Denver, Colorado 80217 1-800-441-2447 or +1-303-675-2140 Fax: +1-303-675-2150 LDCForFreescaleSemiconductor@hibbertgroup.com Information in this document is provided solely to enable system and software implementers to use Freescale Semiconductor products. There are no express or implied copyright licenses granted hereunder to design or fabricate any integrated circuits or integrated circuits based on the information in this document.

Freescale Semiconductor reserves the right to make changes without further notice to any products herein. Freescale Semiconductor makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does Freescale Semiconductor assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation consequential or incidental damages. "Typical" parameters that may be provided in Freescale Semiconductor data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals", must be validated for each customer application by customer's technical experts. Freescale Semiconductor does not convey any license under its patent rights nor the rights of others. Freescale Semiconductor products are not designed, intended, or authorized for use as components in systems intended for surgical implant into the body, or other applications intended to support or sustain life, or for any other application in which the failure of the Freescale Semiconductor product could create a situation where personal injury or death may occur. Should Buyer purchase or use Freescale Semiconductor products for any such unintended or unauthorized application, Buyer shall indemnify and hold Freescale Semiconductor and its officers, employees, subsidiaries, affiliates, and distributors harmless against all claims, costs, damages, and expenses, and reasonable attorney fees arising out of, directly or indirectly, any claim of personal injury or death associated with such unintended or unauthorized use, even if such claim alleges that Freescale Semiconductor was negligent regarding the design or manufacture of the part.



Freescale ™ and the Freescale logo are trademarks of Freescale Semiconductor, Inc. All other product or service names are the property of their respective owners. © Freescale Semiconductor, Inc., 2010 - 2011. All rights reserved.

MC33903\_4\_5 Rev. 6.0 4/2011