

### **General Description**

The AAT1230/1230-1 is a high frequency, high efficiency boost converter capable of 18V maximum output voltage. The internal power switch can deliver 100mA load current. It is the ideal power solution to power OLED, LCD, and CCD applications operating from a single cell lithium-ion battery.

Hysteretic control provides up to 2MHz switching frequency and fast response to load transients with small, low-cost external components. The fully integrated control IC simplifies the design while reducing the total PCB footprint. The AAT1230/1230-1 offers a true load disconnect feature which isolates the load from the power source when EN/SET is pulled low. This eliminates leakage current and maintains zero voltage at the output while disabled.

The output voltage can be dynamically set by activating one of two reference levels (FB1 or FB2) through the SEL logic pin. Optionally, AnalogicTech's Simple Serial Control™ (S<sup>2</sup>Cwire™) single wire interface provides dynamic programmability across a wide output voltage range through the EN/SET pin.

The AAT1230/1230-1 are available in a Pb-free, thermally-enhanced 16-pin 3x4mm TDFN low-profile package or a Pb-free 12-pin TSOPJW package.

### **Features**

# **SwitchReg™**

- $V_{IN}$  Range: 2.7V to 5.5V
- Maximum Output: 18V @ 100mA
- True Load Disconnect
- Dynamic Voltage Control Options
- Hysteretic Control
	- No External Compensation Components
	- Excellent Load Transient Response
	- High Efficiency at Light Load
- Up to 2MHz Switching Frequency
- Ultra-Small Inductor and Capacitors
- Integrated Low  $R_{DS(ON)}$  MOSFET Switches
- Up to 85% Efficiency
- <1µA Shutdown Current
- Integrated Soft Start
- Two Turn-On Time Options
	- AAT1230:  $T_{SS} = 0.35$ ms — AAT1230-1:  $T_{SS}$  = 3.5ms
- Cycle-by-Cycle Current Limit
- 
- Short-Circuit, Over-Temperature Protection
- Available in TSOPJW-12 or TDFN34-16 Package
- -40°C to +85°C Temperature Range

### **Applications**

- CCD Bias Circuit
- Digital Still Cameras
- LCD Bias Circuit
- Mobile Handsets
- MP3 Players
- OLED Displays
- PDAs and Notebook PCs



#### *1230.2006.10.1.4* 1

# **Typical Application**



# **Pin Descriptions**



# **Pin Configuration**

![](_page_1_Figure_5.jpeg)

![](_page_1_Picture_275.jpeg)

![](_page_1_Figure_8.jpeg)

![](_page_2_Picture_0.jpeg)

### **AAT1230/1230-1 Feature Options**

![](_page_2_Picture_133.jpeg)

### **Absolute Maximum Ratings1**

 $T_A$  = 25°C, unless otherwise noted.

![](_page_2_Picture_134.jpeg)

## **Recommended Operating Conditions**

![](_page_2_Picture_135.jpeg)

1. Stresses above those listed in Absolute Maximum Ratings may cause permanent damage to the device. Functional operation at conditions other than the operating conditions specified is not implied. Only one Absolute Maximum Rating should be applied at any one time.

![](_page_3_Picture_0.jpeg)

### **Electrical Characteristics1**

 $T_A$  = -40°C to +85°C, unless otherwise noted. Typical values are T<sub>A</sub> = 25°C, V<sub>IN</sub> = 3.6V.

![](_page_3_Picture_268.jpeg)

1. The AAT1230/1230-1 is guaranteed to meet performance specifications from 0°C to 70°C. Specification over the -40°C to +85°C operating temperature range is assured by design, characterization, and correlation with statistical process controls.

2. Total input current with prescribed FB resistor network can be reduced with larger resistor values.

![](_page_4_Picture_0.jpeg)

### **Typical Characteristics**

![](_page_4_Figure_3.jpeg)

![](_page_5_Picture_0.jpeg)

# **Typical Characteristics**

![](_page_5_Figure_3.jpeg)

![](_page_5_Figure_4.jpeg)

**No Load Input Current vs. Input Voltage**  $(V_{OUT} = 18V; EN = High)$ 

![](_page_5_Figure_7.jpeg)

**No Load Input Current vs. Temperature**  $(V_{IN} = 3.6V; V_{OUT} = 18V)$ 

![](_page_5_Figure_9.jpeg)

![](_page_5_Figure_10.jpeg)

**Output Ripple**  $(V_{IN} = 3.6V; V_{OUT} = 18V; No Load)$ 1.0

![](_page_5_Figure_12.jpeg)

![](_page_6_Picture_0.jpeg)

### **Typical Characteristics**

![](_page_6_Figure_3.jpeg)

![](_page_6_Figure_4.jpeg)

**P-Channel RDS(ON) vs. Input Voltage** 

![](_page_6_Figure_6.jpeg)

**AAT1230 Soft Start**<br>(V<sub>IN</sub> = 3.6V; C<sub>IN</sub> = 2.2µF; I<sub>OUT</sub> = 100mA; V<sub>OUT</sub> = 12V)

![](_page_6_Figure_8.jpeg)

**N-Channel RDS(ON) vs. Input Voltage** 

![](_page_6_Figure_10.jpeg)

![](_page_6_Figure_11.jpeg)

*1230.2006.10.1.4* 7

![](_page_7_Picture_0.jpeg)

### **Functional Block Diagram**

![](_page_7_Figure_3.jpeg)

### **Functional Description**

The AAT1230/1230-1 consists of a DC/DC boost controller, an integrated slew rate controlled input disconnect MOSFET switch, and a MOSFET power switch. A high voltage rectifier, power inductor, output capacitor, and resistor divider network are required to implement a DC/DC boost converter.

### **Control Loop**

The AAT1230/1230-1 provides the benefits of current mode control with a simple hysteretic feedback loop. The device maintains exceptional DC regulation, transient response, and cycle-by-cycle current limit without additional compensation components.

The AAT1230/1230-1 modulates the power MOS-FET switching current in response to changes in

output voltage. This allows the voltage loop to directly program the required inductor current in response to changes in the output load.

The switching cycle initiates when the N-channel MOSFET is turned ON and current ramps up in the inductor. The ON interval is terminated when the inductor current reaches the programmed peak current level. During the OFF interval, the input current decays until the lower threshold, or zero inductor current, is reached. The lower current is equal to the peak current minus a preset hysteresis threshold - which determines the inductor ripple current. The peak current is adjusted by the controller until the output current requirement is met.

The magnitude of the feedback error signal determines the average input current. Therefore, the AAT1230/1230-1 controller implements a pro-

![](_page_8_Picture_0.jpeg)

grammed current source connected to the output capacitor and load resistor. There is no right-half plane zero, and loop stability is achieved with no additional compensation components.

Increased load current results in a drop in the output feedback voltage (FB1 or FB2) sensed through the feedback resistors (R1, R2, R3). The controller responds by increasing the peak inductor current, resulting in higher average current in the inductor. Alternatively, decreased output load results in an increase in the output feedback voltage (FB1 or FB2 pin). The controller responds by decreasing the peak inductor current, resulting in lower average current in the inductor.

At light load, the inductor OFF interval current goes below zero and the boost converter enters discontinuous mode operation. Further reduction in the load results in a corresponding reduction in the switching frequency. The AAT1230/1230-1 provide pulsed frequency operation which reduces switching losses and maintains high efficiency at light loads.

Operating frequency varies with changes in the input voltage, output voltage, and inductor size. Once the boost converter has reached continuous mode, further increases in the output load will not significantly change the operating frequency. A small 2.2µH (±20%) inductor is selected to maintain high frequency switching (up to 2MHz) and high efficiency operation for outputs from 10V to 18V.

#### **Output Voltage Programming**

The output voltage may be programmed through a resistor divider network located from output capacitor to FB1/FB2 pins to ground. Pulling the SEL pin high activates the FB1 pin which maintains a 1.2V reference voltage, while the FB2 reference is disabled. Pulling the SEL pin low activates the FB2 pin which maintains a 0.6V reference, while the FB1 reference is disabled. This function allows dynamic selection between two distinct output voltages across a 2X range (maximum). An additional resistor between FB1 and FB2 allows the designer to program the outputs across a reduced <2X range.

Alternatively, the output voltage may be dynamically programmed to any of 16 voltage levels using the S<sup>2</sup>Cwire serial digital input. The single wire S<sup>2</sup>Cwire interface provides high-speed output voltage programmability across a 2X output voltage range.

S<sup>2</sup> Cwire functionality is enabled by pulling the SEL pin low and providing S<sup>2</sup>Cwire digital clock input to the EN/SET pin. Table 2 details the FB2 reference voltage versus S<sup>2</sup>Cwire rising clock edges.

#### **Soft Start / Enable**

The input disconnect switch is activated when a valid input voltage is present and the EN/SET pin is pulled high. The slew rate control on the P-channel MOSFET ensures minimal inrush current as the output voltage is charged to the input voltage, prior to switching of the N-channel power MOS-FET. Monotonic turn-on is guaranteed by the builtin soft-start circuitry. Soft-start eliminates output voltage overshoot across the full input voltage range and all loading conditions.

Fast and slow start-up time options are available. The AAT1230 provides start-up to regulated output voltage within 0.35ms of a low-to-high transition on the EN/SET pin. Alternatively, the AAT1230-1 provides start-up to regulated output voltage within 3.5ms of a low-to-high transition on the EN/SET pin, which dramatically reduces inrush current. A longer soft-start, or turn-on, time is a preferred feature in battery-powered systems that exhibit higher source impedances.

#### **Current Limit and Over-Temperature Protection**

The switching of the N-channel MOSFET terminates when current limit of 3.0A (typical) is exceeded. This minimizes power dissipation and component stresses under overload and short-circuit conditions. Switching resumes when the current decays below the current limit.

Thermal protection disables the AAT1230/1230-1 when internal dissipation becomes excessive. Thermal protection disables both MOSFETs. The junction over-temperature threshold is 140°C with -15°C of temperature hysteresis. The output voltage automatically recovers when the over-temperature or over-current fault condition is removed.

#### **Under-Voltage Lockout**

Internal bias of all circuits is controlled via the  $V_{\text{IN}}$ input. Under-voltage lockout (UVLO) guarantees sufficient  $V_{1N}$  bias and proper operation of all internal circuitry prior to soft start.

![](_page_9_Picture_0.jpeg)

![](_page_9_Figure_2.jpeg)

![](_page_9_Figure_3.jpeg)

### **Application Information**

#### **Selecting the Output Diode**

To ensure minimum forward voltage drop and no recovery, high voltage Schottky diodes are considered the best choice for the AAT1230/1230-1 boost converter. The AAT1230/1230-1 output diode is sized to maintain acceptable efficiency and reasonable operating junction temperature under full load operating conditions. Forward voltage  $(V_F)$  and package thermal resistance  $(\theta_{JA})$  are the dominant factors to consider in selecting a diode. The diode's published current rating may not reflect actual operating conditions and should be used only as a comparative measure between similarly rated devices. 20V rated Schottky diodes are recommended for outputs less than 15V, while 30V rated Schottky diodes are recommended for outputs greater than 15V.

The switching period is divided between ON and OFF time intervals.

$$
\frac{1}{F_{\rm S}} = T_{\rm ON} + T_{\rm OFF}
$$

During the ON time, the N-channel power MOS-FET is conducting and storing energy in the boost inductor. During the OFF time, the N-channel power MOSFET is not conducting. Stored energy is

transferred from the input battery and boost inductor to the output load through the output diode. Duty cycle is defined as the ON time divided by the total switching interval.

$$
D = \frac{T_{ON}}{T_{ON} + T_{OFF}}
$$

$$
= T_{ON} \cdot F_{S}
$$

The maximum duty cycle can be estimated from the relationship for a continuous mode boost converter. Maximum duty cycle  $(D_{MAX})$  is the duty cycle at minimum input voltage  $(V_{IN(MIN)})$ .

$$
D_{MAX} = \frac{V_{OUT} - V_{IN(MIN)}}{V_{OUT}}
$$

The average diode current during the OFF time can be estimated.

$$
I_{\text{AVG(OFF)}} = \frac{I_{\text{OUT}}}{1 - D_{\text{MAX}}}
$$

The following curves show the  $V_F$  characteristics for different Schottky diodes (100 $^{\circ}$ C case). The V<sub>F</sub> of the Schottky diode can be estimated from the average current during the off time.

![](_page_10_Picture_0.jpeg)

![](_page_10_Figure_2.jpeg)

The average diode current is equal to the output current.

$$
I_{\text{AVG(TOT)}} = I_{\text{OUT}}
$$

The average output current multiplied by the forward diode voltage determines the loss of the output diode.

$$
P_{\text{Loss(DIODE)}} = I_{\text{AVG(TOT)}} \cdot V_{\text{F}}
$$

$$
= I_{\text{OUT}} \cdot V_{\text{F}}
$$

Diode junction temperature can be estimated.

$$
T_{J(DIODE)} = T_{AMB} + \Theta_{JA} \cdot P_{LOSS(DIODE)}
$$

Output diode junction temperature should be maintained below 110ºC, but may vary depending on application and/or system guidelines. The diode  $\theta_{JA}$  can be minimized with additional PCB area on the cathode. PCB heatsinking the anode may degrade EMI performance.

The reverse leakage current of the rectifier must be considered to maintain low quiescent (input) current and high efficiency under light load. The rectifier reverse current increases dramatically at high temperatures.

#### **Selecting the Boost Inductor**

The AAT1230/1230-1 controller utilizes hysteretic control and the switching frequency varies with output load and input voltage. The value of the inductor determines the maximum switching frequency of the AAT1230/1230-1 boost converter. Increased output inductance decreases the switching frequency, resulting in higher peak currents and increased output voltage ripple. To maintain 2MHz maximum switching frequency and stable operation, an output inductor sized from 1.5µH to 2.7µH is recommended.

A better estimate of  $D_{MAX}$  is possible when  $V_F$  is known.

$$
D_{MAX} = \frac{(V_{OUT} + V_F - V_{IN(MIN)})}{(V_{OUT} + V_F)}
$$

Where  $V_F$  is the Schottky diode forward voltage. If not known, it can be estimated at 0.5V. Manufacturer's specifications list both the inductor DC current rating, which is a thermal limitation, and peak inductor current rating, which is determined by the saturation characteristics. Measurements at full load and high ambient temperature should be completed to ensure that the inductor does not saturate or exhibit excessive temperature rise.  $\frac{(\mathsf{V}_{\text{OUT}} + \mathsf{V}_{\text{F}} - \mathsf{V}_{\text{IN(MIN)}})}{(\mathsf{V}_{\text{OUT}} + \mathsf{V}_{\text{F}})}$ <br>
thottky diode forward<br>
cannelise estimated<br>
cifications list both is<br>
which is a thermal linent rating, which is<br>
inaracteristics. Meas<br>
ambient temper (V<sub>OUT</sub> + V<sub>F</sub> - V<sub>IN</sub><br>
ge output current multiplied by the for-<br>
voltage determines the loss of the out-<br>
mot known, it can be estim<br>
manufacturer's specifications list to<br>
Manufacturer's specifications list<br>
P<sub>LOSS(DIO</sub>

The output inductor (L) is selected to avoid saturation at minimum input voltage, maximum output load conditions. Peak current may be estimated using the following equation, assuming continuous conduction mode. Worst-case peak current occurs at minimum input voltage (maximum duty cycle) and maximum load. Switching frequency can be estimated from the curves and assumes a 2.2µH inductor.

![](_page_10_Figure_17.jpeg)

*1230.2006.10.1.4* 11

![](_page_11_Picture_0.jpeg)

![](_page_11_Figure_1.jpeg)

$$
_{\text{PEAK}} = \frac{I_{\text{OUT}}}{(1 - D_{\text{MAX}})} + \frac{D_{\text{MAX}} \cdot V_{\text{IN(MIN)}}}{(2 \cdot F_s \cdot L)}
$$

At light load and low output voltage, the controller reduces the operating frequency to maintain maximum operating efficiency. As a result, further reduction in output load does not reduce the peak current. Minimum peak current can be estimated from 0.5A to 0.75A.

The RMS current flowing through the boost inductor is equal to the DC plus AC ripple components. Under worst-case RMS conditions, the current waveform is critically continuous. The resulting RMS calculation yields worst-case inductor loss. The RMS current value should be compared against the manufacturer's temperature rise, or thermal derating, guidelines.

$$
I_{RMS} = \frac{I_{PEAK}}{\sqrt{3}}
$$

For a given inductor type, smaller inductor size leads to an increase in DCR winding resistance and, in most cases, increased thermal impedance. Winding resistance degrades boost converter efficiency and increases the inductor's operating temperature.

$$
P_{\text{Loss}(\text{INDUCTOR})} = I_{\text{RMS}}^2 \cdot \text{DCR}
$$

To ensure high reliability, the inductor temperature should not exceed 100ºC. In some cases, PCB heatsinking applied to the AAT1230/1230-1  $L_{IN}$ node (non-switching) can improve the inductor's thermal capability. PCB heatsinking may degrade

EMI performance when applied to the SW node (switching) of the AAT1230/1230-1.

Shielded inductors provide decreased EMI and may be required in noise sensitive applications. Unshielded chip inductors provide significant space savings at a reduced cost compared to shielded (wound and gapped) inductors. In general, chiptype inductors have increased winding resistance (DCR) when compared to shielded, wound varieties.

### **Selecting the Boost Capacitors**

The high output ripple inherent in the boost converter necessitates low impedance output filtering. Multi-layer ceramic (MLC) capacitors provide small size and adequate capacitance, low parasitic equivalent series resistance (ESR) and equivalent series inductance (ESL), and are well suited for use with the AAT1230/1230-1 boost regulator. MLC capacitors of type X7R or X5R are recommended to ensure good capacitance stability over the full operating temperature range.

The output capacitor is sized to maintain the output load without significant voltage droop  $(\Delta V_{\text{OUT}})$  during the power switch ON interval, when the output diode is not conducting. A ceramic output capacitor from 2.2µF to 4.7µF is recommended. Typically, 25V rated capacitors are required for the 18V boost output. Ceramic capacitors sized as small as 0805 are available which meet these requirements.

MLC capacitors exhibit significant capacitance reduction with applied voltage. Output ripple measurements should confirm that output voltage droop is acceptable. Voltage derating can minimize this factor, but results may vary with package size and among specific manufacturers.

Output capacitor size can be estimated at a switching frequency  $(F_{SW})$  of 500kHz (worst-case).

$$
C_{\text{OUT}} = \frac{I_{\text{OUT}} \cdot D_{\text{MAX}}}{F_{\text{S}} \cdot \Delta V_{\text{OUT}}}
$$

The boost converter input current flows during both ON and OFF switching intervals. The input ripple current is less than the output ripple and, as a result, less input capacitance is required. A ceramic output capacitor from 1µF to 3.3µF is recommended.

![](_page_12_Picture_0.jpeg)

Minimum 6.3V rated ceramic capacitors are required at the input. Ceramic capacitors sized as small as 0603 are available which meet these requirements.

The AAT1230/1230-1 provides excellent load transient response, but large capacitance tantalum or solid-electrolytic capacitors may be desired. These can replace (or be used in parallel with) ceramic capacitors. Both tantalum and OSCON-type capacitors are suitable due to their low ESR and excellent temperature stability (although they exhibit much higher ESR than MLC capacitors). Aluminum-electrolytic types are less suitable due to their high ESR characteristics and temperature drift. Unlike MLC capacitors, these types are polarized and proper orientation on input and output pins is required. 30% to 70% voltage derating is recommended for tantalum capacitors.

#### **Setting the Output Voltage**

The output voltage may be programmed through a resistor divider network located from the output to FB1 and FB2 pins to ground. Pulling the SEL pin high activates the FB1 pin which maintains a 1.2V reference voltage, while the FB2 reference is disabled. Pulling the SEL pin low activates the FB2 pin which maintains a 0.6V reference, while the FB1 reference is disabled.

The AAT1230/1230-1 output voltage can be programmed by one of three methods. First, the output voltage can be static by pulling the SEL logic pin either high or low. Second, the output voltage can be dynamically adjusted between two pre-set levels within a 2X operating range by toggling the SEL logic pin. Third, the output can be dynamically adjusted to any of 16 preset levels within a 2X operating range using the integrated S<sup>2</sup>Cwire single wire interface via the EN/SET pin.

#### **Option 1: Static Output Voltage**

A static output voltage can be configured by pulling the SEL either high or low. SEL pin high activates the FB1 reference pin to 1.2V (nominal). Alternatively, the SEL pin is pulled low to activate the FB2 reference at 0.6V (nominal). Table 1 provides details of resistor values for common output voltages from 10V to 18V for SEL = High and SEL = Low options.

In the static configuration, the FB1 pin should be directly connected to FB2. The resistor between

*1230.2006.10.1.4* 13

FB1 and FB2 pins is not required. See Table 1 for static output voltages with  $SEL = High$  or  $SEL =$ Low. SEL = High corresponds to  $V_{\text{OUT(1)}}$  and SEL = Low corresponds to  $V_{\text{OUT}(2)}$ .

#### **Option 2: Dynamic Voltage Control Using SEL Pin**

The output may be dynamically adjusted between two output voltages by toggling the SEL logic pin. Output voltages  $V_{\text{OUT}(1)}$  and  $V_{\text{OUT}(2)}$  correspond to the two output references, FB1 and FB2. Pulling the SEL logic pin high activates  $V_{\text{OUT(1)}}$ , while pulling the SEL logic pin low activates  $V_{\text{OUT}(2)}$ .

The minimum output voltage must be greater than the specified maximum input voltage plus margin to maintain proper operation of the AAT1230/1230-1 boost converter. In addition, the ratio of output voltages  $V_{\text{OUT}(2)}V_{\text{OUT}(1)}$  is always less than 2.0, corresponding to a 2X (maximum) programmable range.

See Table 1 for dynamic output voltage settings when toggling between SEL = High and SEL = Low. SEL = High corresponds to  $V_{\text{OUT(1)}}$  and SEL = Low corresponds to  $V_{\text{OUT}(2)}$ .

|       | $V_{\text{OUT(1)}}$ $V_{\text{OUT(2)}}$<br>(SEL = High) (SEL = Low) | $R1$ (k $\Omega$ ) | $R3 = 4.99k\Omega$<br>$R2$ (k $\Omega$ ) |
|-------|---------------------------------------------------------------------|--------------------|------------------------------------------|
| 10.0V |                                                                     | 36.5               | 0                                        |
| 12.0V |                                                                     | 44.2               | 0                                        |
| 15.0V |                                                                     | 57.6               | 0                                        |
| 16.0V |                                                                     | 61.9               | 0                                        |
| 18.0V |                                                                     | 69.8               | 0                                        |
|       | 10.0V                                                               | 78.7               | 0                                        |
|       | 12.0V                                                               | 95.3               | 0                                        |
|       | 15.0V                                                               | 121                | 0                                        |
|       | 16.0V                                                               | 127                | 0                                        |
|       | 18.0V                                                               | 143                | 0                                        |
| 12.0V | 10.0V                                                               | 75                 | 3.32                                     |
| 15.0V | 10.0V                                                               | 76.8               | 1.65                                     |
| 16.0V | 10.0V                                                               | 76.8               | 1.24                                     |
| 18.0V | 10.0V                                                               | 78.7               | 0.562                                    |
| 15.0V | 12.0V                                                               | 90.9               | 3.01                                     |
| 16.0V | 12.0V                                                               | 93.1               | 2.49                                     |
| 18.0V | 12.0V                                                               | 93.1               | 1.65                                     |
| 18.0V | 15.0V                                                               | 115                | 3.32                                     |

**Table 1: SEL Pin Voltage Control Resistor Values (1% resistor tolerance).** 

![](_page_13_Picture_0.jpeg)

#### **Option 3: Dynamic Voltage Control Using S2 Cwire Interface**

The output can be dynamically adjusted by the host controller to any of 16 pre-set output voltage levels using the integrated S<sup>2</sup>Cwire interface. The  $EN/SET$  pin serves as the S<sup>2</sup>Cwire interface input. The SEL pin must be pulled low when using the S<sup>2</sup>Cwire interface.

#### **S2 Cwire Serial Interface**

AnalogicTech's S<sup>2</sup>Cwire serial interface is a proprietary high-speed single-wire interface available only from AnalogicTech. The S<sup>2</sup>Cwire interface records rising edges of the EN/SET input and decodes into 16 different states. Each state corresponds to a voltage setting on the FB2 pin, as shown in Table 2.

#### **S2 Cwire Serial Interface Timing**

The S<sup>2</sup>Cwire serial interface has flexible timing. Data can be clocked-in at speeds up to 1MHz. After data has been submitted, EN/SET is held high to latch the data for a period  $T<sub>LAT</sub>$ . The output is subsequently changed to the predetermined voltage. When EN/SET is set low for a time greater than  $T_{\text{OFF}}$ , the AAT1230/1230-1 is disabled. When disabled, the register is reset to the default value, which sets the FB2 pin to 0.6V if EN is subsequently pulled high.

#### **S2 Cwire Output Voltage Programming**

The AAT1230/1230-1 is programmed through the S<sup>2</sup>Cwire interface according to Table 2. The rising clock edges received through the EN/SET pin determine the feedback reference and output voltage set-point. Upon power up with the SEL pin low and prior to S<sup>2</sup>Cwire programming, the default feedback reference voltage is set to 0.6V.

| <b>EN/SET</b><br><b>Rising</b><br><b>Edges</b> | FB <sub>2</sub><br><b>Reference</b><br>Voltage (V) | <b>EN/SET</b><br><b>Rising</b><br><b>Edges</b> | FB <sub>2</sub><br><b>Reference</b><br>Voltage (V) |
|------------------------------------------------|----------------------------------------------------|------------------------------------------------|----------------------------------------------------|
|                                                | 0.60 (Default)                                     | 9                                              | 0.92                                               |
| $\overline{2}$                                 | 0.64                                               | 10                                             | 0.96                                               |
| 3                                              | 0.68                                               | 11                                             | 1.00                                               |
| 4                                              | 0.72                                               | 12                                             | 1.04                                               |
| 5                                              | 0.76                                               | 13                                             | 1.08                                               |
| 6                                              | 0.80                                               | 14                                             | 1.12                                               |
| 7                                              | 0.84                                               | 15                                             | 1.16                                               |
| 8                                              | 0.88                                               | 16                                             | 1.20                                               |

Table 2: S<sup>2</sup> Cwire Voltage Control Settings **(SEL = Low).** 

![](_page_13_Figure_13.jpeg)

Figure 2: S<sup>2</sup> Cwire Timing Diagram to Program the Output Voltage.

![](_page_14_Picture_0.jpeg)

#### **PCB Layout Guidelines**

Boost converter performance can be adversely affected by poor layout. Possible impact includes high input and output voltage ripple, poor EMI performance, and reduced operating efficiency. Every attempt should be made to optimize the layout in order to minimize parasitic PCB effects (stray resistance, capacitance, inductance) and EMI coupling from the high frequency SW node.

A suggested PCB layout for the AAT1230/1230-1 boost converter is shown in Figures 3 and 4. The following PCB layout guidelines should be considered:

1. Minimize the distance from Capacitor C1 and C2 negative terminal to the PGND pins. This is especially true with output capacitor C2, which conducts high ripple current from the output diode back to the PGND pins.

- 2. Place the feedback resistors close to the output terminals. Route the output pin directly to resistor R1 to maintain good output regulation. R3 should be routed close to the output GND pin, but should not share a significant return path with output capacitor C2.
- 3. Minimize the distance between L1 to D1 and switching pin SW; minimize the size of the PCB area connected to the SW pin.
- 4. Maintain a ground plane and connect to the IC RTN pin(s) as well as the GND terminals of C1 and C2.
- 5. Consider additional PCB area on D1 cathode to maximize heatsinking capability. This may be necessary when using a diode with a high  $V_F$  and/or thermal resistance.
- 6. When using the TDFN33-12 package, connect paddle to SW pin or leave floating. Do not connect to RTN/GND conductors.

![](_page_14_Figure_11.jpeg)

**Figure 3: AAT1230/1230-1 Evaluation Figure 4: AAT1230/1230-1 Evaluation** 

![](_page_14_Picture_13.jpeg)

**Board Top Side. Board Bottom Side.**

![](_page_15_Picture_0.jpeg)

### **Boost Converter Design Example**

#### **Specification**

 $V_{\text{OUT}}$  = 16V  $I_{OUT}$  = 100mA  $V_{IN}$  = 2.7V to 4.2V (3.6V nominal)  $T_{\text{AMB}}$  = 50°C  $V_{IN}$  = 2.7V to 4.2V (3.6V nomi<br>  $T_{AMB}$  = 50°C<br> **Schottky Diode**<br>  $D_{MAX} = \frac{V_o - V_{IN(MIN)}}{V_{IN(MIN)}} = \frac{16 - 2.7}{2.7} =$ <br>  $I_{OFF(DIODE)} = \frac{I_{OUT}}{1 - D_{MAX}} = \frac{0.1A}{1 - 0.831}$ <br>
For Schottky diode MBR0530, V<br>  $P_{Loss(DIODE)} = I_{OUT} \cdot V_F = (0.1A)(0.$ <br>  $T_{J(D$ 

### **Schottky Diode**

 $D_{\text{MAX}} = \frac{V_{\text{O}} - V_{\text{IN(MIN)}}}{V_{\text{IN(MIN)}}} = \frac{16 - 2.7}{2.7} = 0.831$ 16 - 2.7 2.7

 $\sigma_{\text{OFF(DIODE)}} = \frac{120 \text{ U}}{1 - D_{\text{MAX}}} = \frac{0.1 \text{ A}}{1 - 0.831} = 0.592 \text{A} = 592 \text{mA}$ 0.1A 1 - 0.831

For Schottky diode MBR0530,  $V_F \approx 0.32$  @ 600mA,  $\theta_{JA} \approx 206^{\circ}$ C/W in SOD-123 package.

 $P_{\text{Loss(DIODE)}} = I_{\text{OUT}} \cdot V_F = (0.1A)(0.32V) = 0.032W = 32mW$ 

$$
T_{J(DIODE)} = T_{AMB} + \theta_{JA} \cdot P_{LOS(SIDIODE}
$$
  
= 50 + 206 \cdot (0.032)  
= 50 + 6.6  
= 56.6°C

### **16V Output Inductor**

$$
D_{MAX} = \frac{V_{OUT} + V_F - V_{IN(MIN)}}{V_{OUT} + V_F}
$$

$$
= \frac{16 + 0.32 - 2.7}{16 + 0.32} = 0.834
$$

![](_page_16_Picture_0.jpeg)

From Switching Frequency vs.  $I_{OUT}$  curves estimated switching frequency of AAT1230/1230-1 with V<sub>OUT</sub> = 16V and  $I_{\text{OUT}}$  = 100mA,  $F_{SW}$  = 800kHz.

$$
I_{PEAK} = \frac{I_{OUT}}{1 - D_{MAX}} + \frac{D_{MAX} \cdot V_{IN(MIN)}}{(2 \cdot F_s \cdot L)}
$$
  
=  $\frac{0.100}{1 - 0.840} + \frac{0.834 (2.7V)}{2 \cdot 0.8M \cdot 2.2\mu H}$   
= 0.625 + 0.640  
= 1.265A = 1265mA

 $R_{RMS} = \frac{I_{PEAK}}{\sqrt{3}} = \frac{1265}{\sqrt{3}} = 730 \text{mA}$ 3

For Coiltronics inductor SD3814-2R2,  $I_{SAT} = 1.90A$ ,  $I_{RMS(MAX)} = 1.43A$  and DCR = 77m $\Omega$ .

$$
P_{Loss(INDUCTOR)} = I_{RMS}^2 \cdot DCR
$$
  
= (0.730)<sup>2</sup> (0.077)  
= 0.041W  
= 41mW

### **16V Output Capacitor**

$$
\Delta V_{\text{OUT}} = 0.1V
$$
  
\n
$$
C_{\text{OUT}} = \frac{I_{\text{OUT}} \cdot D_{\text{MAX}}}{F_{\text{s}} \cdot \Delta V_{\text{OUT}}} = \frac{(0.1A) (0.84)}{(0.8kHz) (0.1V)}
$$
  
\n= 1.05µF; use 2.2µF/25V MLC

![](_page_17_Picture_0.jpeg)

#### **AAT1230/1230-1 Losses**

![](_page_17_Figure_3.jpeg)

$$
= 1.270 \sqrt{\frac{0.16}{3}}
$$

$$
= 0.298A
$$

$$
= 298A
$$

From datasheet curves, V<sub>IN</sub> = 3.6V, T<sub>CASE</sub> = 100°C, TSOPJW-12:

R<sub>DS(ON)L</sub> = 75mΩ, R<sub>DS(ON)IN</sub> = 220mΩ, θ<sub>JA</sub> = 160°C/W.<br>
R<sub>DS(ON)L</sub> = 75mΩ, R<sub>DS(ON)IN</sub> = 220mΩ, θ<sub>JA</sub> = 160°C/W.<br>
P<sub>LOSS(RDSON)</sub> = I<sub>RMS(ON)</sub><sup>2</sup> · (R<sub>DS(ON)L</sub> + R<sub>DS(ON)IN</sub>) + I<sub>RMS(OFF)</sub><sup>2</sup><br>
= 0.527<sup>2</sup> (0.220 + 0.075)  $= 0.527^{2} (0.220 + 0.075) + 0.298^{2} \cdot 0.075$  $= 0.082 + 0.007$ = 89mW

$$
= 50 + 160 (0.089)
$$

$$
= 50 + 14.2
$$

$$
= 64.2^{\circ}\text{C}
$$

![](_page_18_Picture_0.jpeg)

![](_page_18_Picture_161.jpeg)

**Table 3: Typical Surface Mount Schottky Rectifiers for Various Output Loads. (select TJ < 110**°**C in application circuit).**

![](_page_18_Picture_162.jpeg)

**Table 4: Typical Surface Mount Inductors for Various Output Loads** (select  $I_{\text{PEAK}}$  <  $I_{\text{SAT}}$ ).

![](_page_18_Picture_163.jpeg)

**Table 5: Typical Surface Mount Capacitors for Various Output Loads.**

<sup>1.</sup> Results may vary depending on test method used and specific manufacturer.

![](_page_19_Picture_0.jpeg)

### **Ordering Information**

![](_page_19_Picture_138.jpeg)

![](_page_19_Picture_4.jpeg)

**All AnalogicTech products are offered in Pb-free packaging. The term "Pb-free" means semiconductor products that are in compliance with current RoHS standards, including the requirement that lead not exceed 0.1% by weight in homogeneous materials. For more information, please visit our website at http://www.analogictech.com/pbfree.**

### **Package Information**

![](_page_19_Figure_7.jpeg)

![](_page_19_Figure_8.jpeg)

All dimensions in millimeters.

1. XYY = assembly and date code.

2. Sample stock is generally held on part numbers listed in **BOLD**.

![](_page_20_Picture_0.jpeg)

**TDFN34-16**

![](_page_20_Figure_3.jpeg)

All dimensions in millimeters.

© Advanced Analogic Technologies, Inc.

AnalogicTech cannot assume responsibility for use of any circuitry other than circuitry entirely embodied in an AnalogicTech product. No circuit patent licenses, copyrights, mask work rights, or other intellectual property rights are implied. AnalogicTech reserves the right to make changes to their products or specifications or to discontinue any product or service without notice. Customers are advised to obtain the latest version of relevant information to verify, before placing orders, that information being relied on is current and complete. All products are sold subject to the terms and conditions of sale supplied at the time of order acknowledgement, including those pertaining to warranty, patent infringement, and limitation of liability. AnalogicTech<br>warrants performance of its sem trol techniques are utilized to the extent AnalogicTech deems necessary to support this warranty. Specific testing of all parameters of each device is not necessarily performed.

AnalogicTech and the AnalogicTech logo are trademarks of Advanced Analogic Technologies Incorporated. All other brand and product names appearing in this document are registered trademarks or trademarks of their respective holders.

**Advanced Analogic Technologies, Inc. 830 E. Arques Avenue, Sunnyvale, CA 94085 Phone (408) 737-4600 Fax (408) 737-4611**

![](_page_20_Picture_9.jpeg)